xref: /titanic_52/usr/src/uts/i86pc/os/cpuid.c (revision 875b116e720dba2927eddebb8180d910b93d36b0)
17c478bd9Sstevel@tonic-gate /*
27c478bd9Sstevel@tonic-gate  * CDDL HEADER START
37c478bd9Sstevel@tonic-gate  *
47c478bd9Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
5ee88d2b9Skchow  * Common Development and Distribution License (the "License").
6ee88d2b9Skchow  * You may not use this file except in compliance with the License.
77c478bd9Sstevel@tonic-gate  *
87c478bd9Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
97c478bd9Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
107c478bd9Sstevel@tonic-gate  * See the License for the specific language governing permissions
117c478bd9Sstevel@tonic-gate  * and limitations under the License.
127c478bd9Sstevel@tonic-gate  *
137c478bd9Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
147c478bd9Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
157c478bd9Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
167c478bd9Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
177c478bd9Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
187c478bd9Sstevel@tonic-gate  *
197c478bd9Sstevel@tonic-gate  * CDDL HEADER END
207c478bd9Sstevel@tonic-gate  */
217c478bd9Sstevel@tonic-gate /*
22fb2f18f8Sesaxe  * Copyright 2007 Sun Microsystems, Inc.  All rights reserved.
237c478bd9Sstevel@tonic-gate  * Use is subject to license terms.
247c478bd9Sstevel@tonic-gate  */
257c478bd9Sstevel@tonic-gate 
267c478bd9Sstevel@tonic-gate #pragma ident	"%Z%%M%	%I%	%E% SMI"
277c478bd9Sstevel@tonic-gate 
287c478bd9Sstevel@tonic-gate /*
297c478bd9Sstevel@tonic-gate  * Various routines to handle identification
307c478bd9Sstevel@tonic-gate  * and classification of x86 processors.
317c478bd9Sstevel@tonic-gate  */
327c478bd9Sstevel@tonic-gate 
337c478bd9Sstevel@tonic-gate #include <sys/types.h>
347c478bd9Sstevel@tonic-gate #include <sys/archsystm.h>
357c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h>
367c478bd9Sstevel@tonic-gate #include <sys/kmem.h>
377c478bd9Sstevel@tonic-gate #include <sys/systm.h>
387c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h>
397c478bd9Sstevel@tonic-gate #include <sys/sunddi.h>
407c478bd9Sstevel@tonic-gate #include <sys/sunndi.h>
417c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h>
427c478bd9Sstevel@tonic-gate #include <sys/processor.h>
43fb2f18f8Sesaxe #include <sys/pg.h>
447c478bd9Sstevel@tonic-gate #include <sys/fp.h>
457c478bd9Sstevel@tonic-gate #include <sys/controlregs.h>
467c478bd9Sstevel@tonic-gate #include <sys/auxv_386.h>
477c478bd9Sstevel@tonic-gate #include <sys/bitmap.h>
487c478bd9Sstevel@tonic-gate #include <sys/memnode.h>
497c478bd9Sstevel@tonic-gate 
507c478bd9Sstevel@tonic-gate /*
517c478bd9Sstevel@tonic-gate  * Pass 0 of cpuid feature analysis happens in locore. It contains special code
527c478bd9Sstevel@tonic-gate  * to recognize Cyrix processors that are not cpuid-compliant, and to deal with
537c478bd9Sstevel@tonic-gate  * them accordingly. For most modern processors, feature detection occurs here
547c478bd9Sstevel@tonic-gate  * in pass 1.
557c478bd9Sstevel@tonic-gate  *
567c478bd9Sstevel@tonic-gate  * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup()
577c478bd9Sstevel@tonic-gate  * for the boot CPU and does the basic analysis that the early kernel needs.
587c478bd9Sstevel@tonic-gate  * x86_feature is set based on the return value of cpuid_pass1() of the boot
597c478bd9Sstevel@tonic-gate  * CPU.
607c478bd9Sstevel@tonic-gate  *
617c478bd9Sstevel@tonic-gate  * Pass 1 includes:
627c478bd9Sstevel@tonic-gate  *
637c478bd9Sstevel@tonic-gate  *	o Determining vendor/model/family/stepping and setting x86_type and
647c478bd9Sstevel@tonic-gate  *	  x86_vendor accordingly.
657c478bd9Sstevel@tonic-gate  *	o Processing the feature flags returned by the cpuid instruction while
667c478bd9Sstevel@tonic-gate  *	  applying any workarounds or tricks for the specific processor.
677c478bd9Sstevel@tonic-gate  *	o Mapping the feature flags into Solaris feature bits (X86_*).
687c478bd9Sstevel@tonic-gate  *	o Processing extended feature flags if supported by the processor,
697c478bd9Sstevel@tonic-gate  *	  again while applying specific processor knowledge.
707c478bd9Sstevel@tonic-gate  *	o Determining the CMT characteristics of the system.
717c478bd9Sstevel@tonic-gate  *
727c478bd9Sstevel@tonic-gate  * Pass 1 is done on non-boot CPUs during their initialization and the results
737c478bd9Sstevel@tonic-gate  * are used only as a meager attempt at ensuring that all processors within the
747c478bd9Sstevel@tonic-gate  * system support the same features.
757c478bd9Sstevel@tonic-gate  *
767c478bd9Sstevel@tonic-gate  * Pass 2 of cpuid feature analysis happens just at the beginning
777c478bd9Sstevel@tonic-gate  * of startup().  It just copies in and corrects the remainder
787c478bd9Sstevel@tonic-gate  * of the cpuid data we depend on: standard cpuid functions that we didn't
797c478bd9Sstevel@tonic-gate  * need for pass1 feature analysis, and extended cpuid functions beyond the
807c478bd9Sstevel@tonic-gate  * simple feature processing done in pass1.
817c478bd9Sstevel@tonic-gate  *
827c478bd9Sstevel@tonic-gate  * Pass 3 of cpuid analysis is invoked after basic kernel services; in
837c478bd9Sstevel@tonic-gate  * particular kernel memory allocation has been made available. It creates a
847c478bd9Sstevel@tonic-gate  * readable brand string based on the data collected in the first two passes.
857c478bd9Sstevel@tonic-gate  *
867c478bd9Sstevel@tonic-gate  * Pass 4 of cpuid analysis is invoked after post_startup() when all
877c478bd9Sstevel@tonic-gate  * the support infrastructure for various hardware features has been
887c478bd9Sstevel@tonic-gate  * initialized. It determines which processor features will be reported
897c478bd9Sstevel@tonic-gate  * to userland via the aux vector.
907c478bd9Sstevel@tonic-gate  *
917c478bd9Sstevel@tonic-gate  * All passes are executed on all CPUs, but only the boot CPU determines what
927c478bd9Sstevel@tonic-gate  * features the kernel will use.
937c478bd9Sstevel@tonic-gate  *
947c478bd9Sstevel@tonic-gate  * Much of the worst junk in this file is for the support of processors
957c478bd9Sstevel@tonic-gate  * that didn't really implement the cpuid instruction properly.
967c478bd9Sstevel@tonic-gate  *
977c478bd9Sstevel@tonic-gate  * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon,
987c478bd9Sstevel@tonic-gate  * the pass numbers.  Accordingly, changes to the pass code may require changes
997c478bd9Sstevel@tonic-gate  * to the accessor code.
1007c478bd9Sstevel@tonic-gate  */
1017c478bd9Sstevel@tonic-gate 
1027c478bd9Sstevel@tonic-gate uint_t x86_feature = 0;
1037c478bd9Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone;
1047c478bd9Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER;
1057c478bd9Sstevel@tonic-gate 
1067c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4046376;
1077c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4064495;
1087c478bd9Sstevel@tonic-gate 
1097c478bd9Sstevel@tonic-gate uint_t enable486;
1107c478bd9Sstevel@tonic-gate 
1117c478bd9Sstevel@tonic-gate /*
1127c478bd9Sstevel@tonic-gate  * This set of strings are for processors rumored to support the cpuid
1137c478bd9Sstevel@tonic-gate  * instruction, and is used by locore.s to figure out how to set x86_vendor
1147c478bd9Sstevel@tonic-gate  */
1157c478bd9Sstevel@tonic-gate const char CyrixInstead[] = "CyrixInstead";
1167c478bd9Sstevel@tonic-gate 
1177c478bd9Sstevel@tonic-gate /*
1187c478bd9Sstevel@tonic-gate  * These constants determine how many of the elements of the
1197c478bd9Sstevel@tonic-gate  * cpuid we cache in the cpuid_info data structure; the
1207c478bd9Sstevel@tonic-gate  * remaining elements are accessible via the cpuid instruction.
1217c478bd9Sstevel@tonic-gate  */
1227c478bd9Sstevel@tonic-gate 
1237c478bd9Sstevel@tonic-gate #define	NMAX_CPI_STD	6		/* eax = 0 .. 5 */
1247c478bd9Sstevel@tonic-gate #define	NMAX_CPI_EXTD	9		/* eax = 0x80000000 .. 0x80000008 */
1257c478bd9Sstevel@tonic-gate 
1267c478bd9Sstevel@tonic-gate struct cpuid_info {
1277c478bd9Sstevel@tonic-gate 	uint_t cpi_pass;		/* last pass completed */
1287c478bd9Sstevel@tonic-gate 	/*
1297c478bd9Sstevel@tonic-gate 	 * standard function information
1307c478bd9Sstevel@tonic-gate 	 */
1317c478bd9Sstevel@tonic-gate 	uint_t cpi_maxeax;		/* fn 0: %eax */
1327c478bd9Sstevel@tonic-gate 	char cpi_vendorstr[13];		/* fn 0: %ebx:%ecx:%edx */
1337c478bd9Sstevel@tonic-gate 	uint_t cpi_vendor;		/* enum of cpi_vendorstr */
1347c478bd9Sstevel@tonic-gate 
1357c478bd9Sstevel@tonic-gate 	uint_t cpi_family;		/* fn 1: extended family */
1367c478bd9Sstevel@tonic-gate 	uint_t cpi_model;		/* fn 1: extended model */
1377c478bd9Sstevel@tonic-gate 	uint_t cpi_step;		/* fn 1: stepping */
1387c478bd9Sstevel@tonic-gate 	chipid_t cpi_chipid;		/* fn 1: %ebx: chip # on ht cpus */
1397c478bd9Sstevel@tonic-gate 	uint_t cpi_brandid;		/* fn 1: %ebx: brand ID */
1407c478bd9Sstevel@tonic-gate 	int cpi_clogid;			/* fn 1: %ebx: thread # */
1418949bcd6Sandrei 	uint_t cpi_ncpu_per_chip;	/* fn 1: %ebx: logical cpu count */
1427c478bd9Sstevel@tonic-gate 	uint8_t cpi_cacheinfo[16];	/* fn 2: intel-style cache desc */
1437c478bd9Sstevel@tonic-gate 	uint_t cpi_ncache;		/* fn 2: number of elements */
1448949bcd6Sandrei 	struct cpuid_regs cpi_std[NMAX_CPI_STD];	/* 0 .. 5 */
1457c478bd9Sstevel@tonic-gate 	/*
1467c478bd9Sstevel@tonic-gate 	 * extended function information
1477c478bd9Sstevel@tonic-gate 	 */
1487c478bd9Sstevel@tonic-gate 	uint_t cpi_xmaxeax;		/* fn 0x80000000: %eax */
1497c478bd9Sstevel@tonic-gate 	char cpi_brandstr[49];		/* fn 0x8000000[234] */
1507c478bd9Sstevel@tonic-gate 	uint8_t cpi_pabits;		/* fn 0x80000006: %eax */
1517c478bd9Sstevel@tonic-gate 	uint8_t cpi_vabits;		/* fn 0x80000006: %eax */
1528949bcd6Sandrei 	struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */
1538949bcd6Sandrei 	id_t cpi_coreid;
1548949bcd6Sandrei 	uint_t cpi_ncore_per_chip;	/* AMD: fn 0x80000008: %ecx[7-0] */
1558949bcd6Sandrei 					/* Intel: fn 4: %eax[31-26] */
1567c478bd9Sstevel@tonic-gate 	/*
1577c478bd9Sstevel@tonic-gate 	 * supported feature information
1587c478bd9Sstevel@tonic-gate 	 */
159ae115bc7Smrj 	uint32_t cpi_support[5];
1607c478bd9Sstevel@tonic-gate #define	STD_EDX_FEATURES	0
1617c478bd9Sstevel@tonic-gate #define	AMD_EDX_FEATURES	1
1627c478bd9Sstevel@tonic-gate #define	TM_EDX_FEATURES		2
1637c478bd9Sstevel@tonic-gate #define	STD_ECX_FEATURES	3
164ae115bc7Smrj #define	AMD_ECX_FEATURES	4
1658a40a695Sgavinm 	/*
1668a40a695Sgavinm 	 * Synthesized information, where known.
1678a40a695Sgavinm 	 */
1688a40a695Sgavinm 	uint32_t cpi_chiprev;		/* See X86_CHIPREV_* in x86_archext.h */
1698a40a695Sgavinm 	const char *cpi_chiprevstr;	/* May be NULL if chiprev unknown */
1708a40a695Sgavinm 	uint32_t cpi_socket;		/* Chip package/socket type */
1717c478bd9Sstevel@tonic-gate };
1727c478bd9Sstevel@tonic-gate 
1737c478bd9Sstevel@tonic-gate 
1747c478bd9Sstevel@tonic-gate static struct cpuid_info cpuid_info0;
1757c478bd9Sstevel@tonic-gate 
1767c478bd9Sstevel@tonic-gate /*
1777c478bd9Sstevel@tonic-gate  * These bit fields are defined by the Intel Application Note AP-485
1787c478bd9Sstevel@tonic-gate  * "Intel Processor Identification and the CPUID Instruction"
1797c478bd9Sstevel@tonic-gate  */
1807c478bd9Sstevel@tonic-gate #define	CPI_FAMILY_XTD(cpi)	BITX((cpi)->cpi_std[1].cp_eax, 27, 20)
1817c478bd9Sstevel@tonic-gate #define	CPI_MODEL_XTD(cpi)	BITX((cpi)->cpi_std[1].cp_eax, 19, 16)
1827c478bd9Sstevel@tonic-gate #define	CPI_TYPE(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 13, 12)
1837c478bd9Sstevel@tonic-gate #define	CPI_FAMILY(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 11, 8)
1847c478bd9Sstevel@tonic-gate #define	CPI_STEP(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 3, 0)
1857c478bd9Sstevel@tonic-gate #define	CPI_MODEL(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 7, 4)
1867c478bd9Sstevel@tonic-gate 
1877c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_EDX(cpi)		((cpi)->cpi_std[1].cp_edx)
1887c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_ECX(cpi)		((cpi)->cpi_std[1].cp_ecx)
1897c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_XTD_EDX(cpi)	((cpi)->cpi_extd[1].cp_edx)
1907c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_XTD_ECX(cpi)	((cpi)->cpi_extd[1].cp_ecx)
1917c478bd9Sstevel@tonic-gate 
1927c478bd9Sstevel@tonic-gate #define	CPI_BRANDID(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 7, 0)
1937c478bd9Sstevel@tonic-gate #define	CPI_CHUNKS(cpi)		BITX((cpi)->cpi_std[1].cp_ebx, 15, 7)
1947c478bd9Sstevel@tonic-gate #define	CPI_CPU_COUNT(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 23, 16)
1957c478bd9Sstevel@tonic-gate #define	CPI_APIC_ID(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 31, 24)
1967c478bd9Sstevel@tonic-gate 
1977c478bd9Sstevel@tonic-gate #define	CPI_MAXEAX_MAX		0x100		/* sanity control */
1987c478bd9Sstevel@tonic-gate #define	CPI_XMAXEAX_MAX		0x80000100
1997c478bd9Sstevel@tonic-gate 
2007c478bd9Sstevel@tonic-gate /*
2015ff02082Sdmick  * A couple of shorthand macros to identify "later" P6-family chips
2025ff02082Sdmick  * like the Pentium M and Core.  First, the "older" P6-based stuff
2035ff02082Sdmick  * (loosely defined as "pre-Pentium-4"):
2045ff02082Sdmick  * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon
2055ff02082Sdmick  */
2065ff02082Sdmick 
2075ff02082Sdmick #define	IS_LEGACY_P6(cpi) (			\
2085ff02082Sdmick 	cpi->cpi_family == 6 && 		\
2095ff02082Sdmick 		(cpi->cpi_model == 1 ||		\
2105ff02082Sdmick 		cpi->cpi_model == 3 ||		\
2115ff02082Sdmick 		cpi->cpi_model == 5 ||		\
2125ff02082Sdmick 		cpi->cpi_model == 6 ||		\
2135ff02082Sdmick 		cpi->cpi_model == 7 ||		\
2145ff02082Sdmick 		cpi->cpi_model == 8 ||		\
2155ff02082Sdmick 		cpi->cpi_model == 0xA ||	\
2165ff02082Sdmick 		cpi->cpi_model == 0xB)		\
2175ff02082Sdmick )
2185ff02082Sdmick 
2195ff02082Sdmick /* A "new F6" is everything with family 6 that's not the above */
2205ff02082Sdmick #define	IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi))
2215ff02082Sdmick 
2225ff02082Sdmick /*
2238a40a695Sgavinm  * AMD family 0xf socket types.
2248a40a695Sgavinm  * First index is 0 for revs B thru E, 1 for F and G.
2258a40a695Sgavinm  * Second index by (model & 0x3)
2268a40a695Sgavinm  */
2278a40a695Sgavinm static uint32_t amd_skts[2][4] = {
2288a40a695Sgavinm 	{
2298a40a695Sgavinm 		X86_SOCKET_754,		/* 0b00 */
2308a40a695Sgavinm 		X86_SOCKET_940,		/* 0b01 */
2318a40a695Sgavinm 		X86_SOCKET_754,		/* 0b10 */
2328a40a695Sgavinm 		X86_SOCKET_939		/* 0b11 */
2338a40a695Sgavinm 	},
2348a40a695Sgavinm 	{
2358a40a695Sgavinm 		X86_SOCKET_S1g1,	/* 0b00 */
2368a40a695Sgavinm 		X86_SOCKET_F1207,	/* 0b01 */
2378a40a695Sgavinm 		X86_SOCKET_UNKNOWN,	/* 0b10 */
2388a40a695Sgavinm 		X86_SOCKET_AM2		/* 0b11 */
2398a40a695Sgavinm 	}
2408a40a695Sgavinm };
2418a40a695Sgavinm 
2428a40a695Sgavinm /*
2438a40a695Sgavinm  * Table for mapping AMD Family 0xf model/stepping combination to
2448a40a695Sgavinm  * chip "revision" and socket type.  Only rm_family 0xf is used at the
2458a40a695Sgavinm  * moment, but AMD family 0x10 will extend the exsiting revision names
2468a40a695Sgavinm  * so will likely also use this table.
2478a40a695Sgavinm  *
2488a40a695Sgavinm  * The first member of this array that matches a given family, extended model
2498a40a695Sgavinm  * plus model range, and stepping range will be considered a match.
2508a40a695Sgavinm  */
2518a40a695Sgavinm static const struct amd_rev_mapent {
2528a40a695Sgavinm 	uint_t rm_family;
2538a40a695Sgavinm 	uint_t rm_modello;
2548a40a695Sgavinm 	uint_t rm_modelhi;
2558a40a695Sgavinm 	uint_t rm_steplo;
2568a40a695Sgavinm 	uint_t rm_stephi;
2578a40a695Sgavinm 	uint32_t rm_chiprev;
2588a40a695Sgavinm 	const char *rm_chiprevstr;
2598a40a695Sgavinm 	int rm_sktidx;
2608a40a695Sgavinm } amd_revmap[] = {
2618a40a695Sgavinm 	/*
2628a40a695Sgavinm 	 * Rev B includes model 0x4 stepping 0 and model 0x5 stepping 0 and 1.
2638a40a695Sgavinm 	 */
2648a40a695Sgavinm 	{ 0xf, 0x04, 0x04, 0x0, 0x0, X86_CHIPREV_AMD_F_REV_B, "B", 0 },
2658a40a695Sgavinm 	{ 0xf, 0x05, 0x05, 0x0, 0x1, X86_CHIPREV_AMD_F_REV_B, "B", 0 },
2668a40a695Sgavinm 	/*
2678a40a695Sgavinm 	 * Rev C0 includes model 0x4 stepping 8 and model 0x5 stepping 8
2688a40a695Sgavinm 	 */
2698a40a695Sgavinm 	{ 0xf, 0x04, 0x05, 0x8, 0x8, X86_CHIPREV_AMD_F_REV_C0, "C0", 0 },
2708a40a695Sgavinm 	/*
2718a40a695Sgavinm 	 * Rev CG is the rest of extended model 0x0 - i.e., everything
2728a40a695Sgavinm 	 * but the rev B and C0 combinations covered above.
2738a40a695Sgavinm 	 */
2748a40a695Sgavinm 	{ 0xf, 0x00, 0x0f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_CG, "CG", 0 },
2758a40a695Sgavinm 	/*
2768a40a695Sgavinm 	 * Rev D has extended model 0x1.
2778a40a695Sgavinm 	 */
2788a40a695Sgavinm 	{ 0xf, 0x10, 0x1f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_D, "D", 0 },
2798a40a695Sgavinm 	/*
2808a40a695Sgavinm 	 * Rev E has extended model 0x2.
2818a40a695Sgavinm 	 * Extended model 0x3 is unused but available to grow into.
2828a40a695Sgavinm 	 */
2838a40a695Sgavinm 	{ 0xf, 0x20, 0x3f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_E, "E", 0 },
2848a40a695Sgavinm 	/*
2858a40a695Sgavinm 	 * Rev F has extended models 0x4 and 0x5.
2868a40a695Sgavinm 	 */
2878a40a695Sgavinm 	{ 0xf, 0x40, 0x5f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_F, "F", 1 },
2888a40a695Sgavinm 	/*
2898a40a695Sgavinm 	 * Rev G has extended model 0x6.
2908a40a695Sgavinm 	 */
2918a40a695Sgavinm 	{ 0xf, 0x60, 0x6f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_G, "G", 1 },
2928a40a695Sgavinm };
2938a40a695Sgavinm 
2948a40a695Sgavinm static void
2958a40a695Sgavinm synth_amd_info(struct cpuid_info *cpi)
2968a40a695Sgavinm {
2978a40a695Sgavinm 	const struct amd_rev_mapent *rmp;
2988a40a695Sgavinm 	uint_t family, model, step;
2998a40a695Sgavinm 	int i;
3008a40a695Sgavinm 
3018a40a695Sgavinm 	/*
3028a40a695Sgavinm 	 * Currently only AMD family 0xf uses these fields.
3038a40a695Sgavinm 	 */
3048a40a695Sgavinm 	if (cpi->cpi_family != 0xf)
3058a40a695Sgavinm 		return;
3068a40a695Sgavinm 
3078a40a695Sgavinm 	family = cpi->cpi_family;
3088a40a695Sgavinm 	model = cpi->cpi_model;
3098a40a695Sgavinm 	step = cpi->cpi_step;
3108a40a695Sgavinm 
3118a40a695Sgavinm 	for (i = 0, rmp = amd_revmap; i < sizeof (amd_revmap) / sizeof (*rmp);
3128a40a695Sgavinm 	    i++, rmp++) {
3138a40a695Sgavinm 		if (family == rmp->rm_family &&
3148a40a695Sgavinm 		    model >= rmp->rm_modello && model <= rmp->rm_modelhi &&
3158a40a695Sgavinm 		    step >= rmp->rm_steplo && step <= rmp->rm_stephi) {
3168a40a695Sgavinm 			cpi->cpi_chiprev = rmp->rm_chiprev;
3178a40a695Sgavinm 			cpi->cpi_chiprevstr = rmp->rm_chiprevstr;
3188a40a695Sgavinm 			cpi->cpi_socket = amd_skts[rmp->rm_sktidx][model & 0x3];
3198a40a695Sgavinm 			return;
3208a40a695Sgavinm 		}
3218a40a695Sgavinm 	}
3228a40a695Sgavinm }
3238a40a695Sgavinm 
3248a40a695Sgavinm static void
3258a40a695Sgavinm synth_info(struct cpuid_info *cpi)
3268a40a695Sgavinm {
3278a40a695Sgavinm 	cpi->cpi_chiprev = X86_CHIPREV_UNKNOWN;
3288a40a695Sgavinm 	cpi->cpi_chiprevstr = "Unknown";
3298a40a695Sgavinm 	cpi->cpi_socket = X86_SOCKET_UNKNOWN;
3308a40a695Sgavinm 
3318a40a695Sgavinm 	switch (cpi->cpi_vendor) {
3328a40a695Sgavinm 	case X86_VENDOR_AMD:
3338a40a695Sgavinm 		synth_amd_info(cpi);
3348a40a695Sgavinm 		break;
3358a40a695Sgavinm 
3368a40a695Sgavinm 	default:
3378a40a695Sgavinm 		break;
3388a40a695Sgavinm 
3398a40a695Sgavinm 	}
3408a40a695Sgavinm }
3418a40a695Sgavinm 
3428a40a695Sgavinm /*
343ae115bc7Smrj  * Apply up various platform-dependent restrictions where the
344ae115bc7Smrj  * underlying platform restrictions mean the CPU can be marked
345ae115bc7Smrj  * as less capable than its cpuid instruction would imply.
346ae115bc7Smrj  */
347ae115bc7Smrj 
348ae115bc7Smrj #define	platform_cpuid_mangle(vendor, eax, cp)	/* nothing */
349ae115bc7Smrj 
350ae115bc7Smrj /*
3517c478bd9Sstevel@tonic-gate  *  Some undocumented ways of patching the results of the cpuid
3527c478bd9Sstevel@tonic-gate  *  instruction to permit running Solaris 10 on future cpus that
3537c478bd9Sstevel@tonic-gate  *  we don't currently support.  Could be set to non-zero values
3547c478bd9Sstevel@tonic-gate  *  via settings in eeprom.
3557c478bd9Sstevel@tonic-gate  */
3567c478bd9Sstevel@tonic-gate 
3577c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include;
3587c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude;
3597c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_include;
3607c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude;
3617c478bd9Sstevel@tonic-gate 
362ae115bc7Smrj void
363ae115bc7Smrj cpuid_alloc_space(cpu_t *cpu)
364ae115bc7Smrj {
365ae115bc7Smrj 	/*
366ae115bc7Smrj 	 * By convention, cpu0 is the boot cpu, which is set up
367ae115bc7Smrj 	 * before memory allocation is available.  All other cpus get
368ae115bc7Smrj 	 * their cpuid_info struct allocated here.
369ae115bc7Smrj 	 */
370ae115bc7Smrj 	ASSERT(cpu->cpu_id != 0);
371ae115bc7Smrj 	cpu->cpu_m.mcpu_cpi =
372ae115bc7Smrj 	    kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP);
373ae115bc7Smrj }
374ae115bc7Smrj 
375ae115bc7Smrj void
376ae115bc7Smrj cpuid_free_space(cpu_t *cpu)
377ae115bc7Smrj {
378ae115bc7Smrj 	ASSERT(cpu->cpu_id != 0);
379ae115bc7Smrj 	kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi));
380ae115bc7Smrj }
381ae115bc7Smrj 
3827c478bd9Sstevel@tonic-gate uint_t
3837c478bd9Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu)
3847c478bd9Sstevel@tonic-gate {
3857c478bd9Sstevel@tonic-gate 	uint32_t mask_ecx, mask_edx;
3867c478bd9Sstevel@tonic-gate 	uint_t feature = X86_CPUID;
3877c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
3888949bcd6Sandrei 	struct cpuid_regs *cp;
3897c478bd9Sstevel@tonic-gate 	int xcpuid;
3907c478bd9Sstevel@tonic-gate 
391ae115bc7Smrj 
3927c478bd9Sstevel@tonic-gate 	/*
393ae115bc7Smrj 	 * Space statically allocated for cpu0, ensure pointer is set
3947c478bd9Sstevel@tonic-gate 	 */
3957c478bd9Sstevel@tonic-gate 	if (cpu->cpu_id == 0)
396ae115bc7Smrj 		cpu->cpu_m.mcpu_cpi = &cpuid_info0;
397ae115bc7Smrj 	cpi = cpu->cpu_m.mcpu_cpi;
398ae115bc7Smrj 	ASSERT(cpi != NULL);
3997c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_std[0];
4008949bcd6Sandrei 	cp->cp_eax = 0;
4018949bcd6Sandrei 	cpi->cpi_maxeax = __cpuid_insn(cp);
4027c478bd9Sstevel@tonic-gate 	{
4037c478bd9Sstevel@tonic-gate 		uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr;
4047c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_ebx;
4057c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_edx;
4067c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_ecx;
4077c478bd9Sstevel@tonic-gate 		*(char *)&cpi->cpi_vendorstr[12] = '\0';
4087c478bd9Sstevel@tonic-gate 	}
4097c478bd9Sstevel@tonic-gate 
4107c478bd9Sstevel@tonic-gate 	/*
4117c478bd9Sstevel@tonic-gate 	 * Map the vendor string to a type code
4127c478bd9Sstevel@tonic-gate 	 */
4137c478bd9Sstevel@tonic-gate 	if (strcmp(cpi->cpi_vendorstr, "GenuineIntel") == 0)
4147c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_Intel;
4157c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "AuthenticAMD") == 0)
4167c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_AMD;
4177c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "GenuineTMx86") == 0)
4187c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_TM;
4197c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, CyrixInstead) == 0)
4207c478bd9Sstevel@tonic-gate 		/*
4217c478bd9Sstevel@tonic-gate 		 * CyrixInstead is a variable used by the Cyrix detection code
4227c478bd9Sstevel@tonic-gate 		 * in locore.
4237c478bd9Sstevel@tonic-gate 		 */
4247c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_Cyrix;
4257c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "UMC UMC UMC ") == 0)
4267c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_UMC;
4277c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "NexGenDriven") == 0)
4287c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_NexGen;
4297c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "CentaurHauls") == 0)
4307c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_Centaur;
4317c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "RiseRiseRise") == 0)
4327c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_Rise;
4337c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "SiS SiS SiS ") == 0)
4347c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_SiS;
4357c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "Geode by NSC") == 0)
4367c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_NSC;
4377c478bd9Sstevel@tonic-gate 	else
4387c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_IntelClone;
4397c478bd9Sstevel@tonic-gate 
4407c478bd9Sstevel@tonic-gate 	x86_vendor = cpi->cpi_vendor; /* for compatibility */
4417c478bd9Sstevel@tonic-gate 
4427c478bd9Sstevel@tonic-gate 	/*
4437c478bd9Sstevel@tonic-gate 	 * Limit the range in case of weird hardware
4447c478bd9Sstevel@tonic-gate 	 */
4457c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax > CPI_MAXEAX_MAX)
4467c478bd9Sstevel@tonic-gate 		cpi->cpi_maxeax = CPI_MAXEAX_MAX;
4477c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax < 1)
4487c478bd9Sstevel@tonic-gate 		goto pass1_done;
4497c478bd9Sstevel@tonic-gate 
4507c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_std[1];
4518949bcd6Sandrei 	cp->cp_eax = 1;
4528949bcd6Sandrei 	(void) __cpuid_insn(cp);
4537c478bd9Sstevel@tonic-gate 
4547c478bd9Sstevel@tonic-gate 	/*
4557c478bd9Sstevel@tonic-gate 	 * Extract identifying constants for easy access.
4567c478bd9Sstevel@tonic-gate 	 */
4577c478bd9Sstevel@tonic-gate 	cpi->cpi_model = CPI_MODEL(cpi);
4587c478bd9Sstevel@tonic-gate 	cpi->cpi_family = CPI_FAMILY(cpi);
4597c478bd9Sstevel@tonic-gate 
4605ff02082Sdmick 	if (cpi->cpi_family == 0xf)
4617c478bd9Sstevel@tonic-gate 		cpi->cpi_family += CPI_FAMILY_XTD(cpi);
4625ff02082Sdmick 
46368c91426Sdmick 	/*
464*875b116eSkchow 	 * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf.
46568c91426Sdmick 	 * Intel, and presumably everyone else, uses model == 0xf, as
46668c91426Sdmick 	 * one would expect (max value means possible overflow).  Sigh.
46768c91426Sdmick 	 */
46868c91426Sdmick 
46968c91426Sdmick 	switch (cpi->cpi_vendor) {
47068c91426Sdmick 	case X86_VENDOR_AMD:
471*875b116eSkchow 		if (CPI_FAMILY(cpi) == 0xf)
47268c91426Sdmick 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
47368c91426Sdmick 		break;
47468c91426Sdmick 	default:
4755ff02082Sdmick 		if (cpi->cpi_model == 0xf)
4767c478bd9Sstevel@tonic-gate 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
47768c91426Sdmick 		break;
47868c91426Sdmick 	}
4797c478bd9Sstevel@tonic-gate 
4807c478bd9Sstevel@tonic-gate 	cpi->cpi_step = CPI_STEP(cpi);
4817c478bd9Sstevel@tonic-gate 	cpi->cpi_brandid = CPI_BRANDID(cpi);
4827c478bd9Sstevel@tonic-gate 
4837c478bd9Sstevel@tonic-gate 	/*
4847c478bd9Sstevel@tonic-gate 	 * *default* assumptions:
4857c478bd9Sstevel@tonic-gate 	 * - believe %edx feature word
4867c478bd9Sstevel@tonic-gate 	 * - ignore %ecx feature word
4877c478bd9Sstevel@tonic-gate 	 * - 32-bit virtual and physical addressing
4887c478bd9Sstevel@tonic-gate 	 */
4897c478bd9Sstevel@tonic-gate 	mask_edx = 0xffffffff;
4907c478bd9Sstevel@tonic-gate 	mask_ecx = 0;
4917c478bd9Sstevel@tonic-gate 
4927c478bd9Sstevel@tonic-gate 	cpi->cpi_pabits = cpi->cpi_vabits = 32;
4937c478bd9Sstevel@tonic-gate 
4947c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
4957c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
4967c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5)
4977c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P5;
4985ff02082Sdmick 		else if (IS_LEGACY_P6(cpi)) {
4997c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P6;
5007c478bd9Sstevel@tonic-gate 			pentiumpro_bug4046376 = 1;
5017c478bd9Sstevel@tonic-gate 			pentiumpro_bug4064495 = 1;
5027c478bd9Sstevel@tonic-gate 			/*
5037c478bd9Sstevel@tonic-gate 			 * Clear the SEP bit when it was set erroneously
5047c478bd9Sstevel@tonic-gate 			 */
5057c478bd9Sstevel@tonic-gate 			if (cpi->cpi_model < 3 && cpi->cpi_step < 3)
5067c478bd9Sstevel@tonic-gate 				cp->cp_edx &= ~CPUID_INTC_EDX_SEP;
5075ff02082Sdmick 		} else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) {
5087c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P4;
5097c478bd9Sstevel@tonic-gate 			/*
5107c478bd9Sstevel@tonic-gate 			 * We don't currently depend on any of the %ecx
5117c478bd9Sstevel@tonic-gate 			 * features until Prescott, so we'll only check
5127c478bd9Sstevel@tonic-gate 			 * this from P4 onwards.  We might want to revisit
5137c478bd9Sstevel@tonic-gate 			 * that idea later.
5147c478bd9Sstevel@tonic-gate 			 */
5157c478bd9Sstevel@tonic-gate 			mask_ecx = 0xffffffff;
5167c478bd9Sstevel@tonic-gate 		} else if (cpi->cpi_family > 0xf)
5177c478bd9Sstevel@tonic-gate 			mask_ecx = 0xffffffff;
5187c478bd9Sstevel@tonic-gate 		break;
5197c478bd9Sstevel@tonic-gate 	case X86_VENDOR_IntelClone:
5207c478bd9Sstevel@tonic-gate 	default:
5217c478bd9Sstevel@tonic-gate 		break;
5227c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
5237c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108)
5247c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) {
5257c478bd9Sstevel@tonic-gate 			cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0;
5267c478bd9Sstevel@tonic-gate 			cpi->cpi_model = 0xc;
5277c478bd9Sstevel@tonic-gate 		} else
5287c478bd9Sstevel@tonic-gate #endif
5297c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5) {
5307c478bd9Sstevel@tonic-gate 			/*
5317c478bd9Sstevel@tonic-gate 			 * AMD K5 and K6
5327c478bd9Sstevel@tonic-gate 			 *
5337c478bd9Sstevel@tonic-gate 			 * These CPUs have an incomplete implementation
5347c478bd9Sstevel@tonic-gate 			 * of MCA/MCE which we mask away.
5357c478bd9Sstevel@tonic-gate 			 */
5368949bcd6Sandrei 			mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA);
5378949bcd6Sandrei 
5387c478bd9Sstevel@tonic-gate 			/*
5397c478bd9Sstevel@tonic-gate 			 * Model 0 uses the wrong (APIC) bit
5407c478bd9Sstevel@tonic-gate 			 * to indicate PGE.  Fix it here.
5417c478bd9Sstevel@tonic-gate 			 */
5428949bcd6Sandrei 			if (cpi->cpi_model == 0) {
5437c478bd9Sstevel@tonic-gate 				if (cp->cp_edx & 0x200) {
5447c478bd9Sstevel@tonic-gate 					cp->cp_edx &= ~0x200;
5457c478bd9Sstevel@tonic-gate 					cp->cp_edx |= CPUID_INTC_EDX_PGE;
5467c478bd9Sstevel@tonic-gate 				}
5477c478bd9Sstevel@tonic-gate 			}
5488949bcd6Sandrei 
5498949bcd6Sandrei 			/*
5508949bcd6Sandrei 			 * Early models had problems w/ MMX; disable.
5518949bcd6Sandrei 			 */
5528949bcd6Sandrei 			if (cpi->cpi_model < 6)
5538949bcd6Sandrei 				mask_edx &= ~CPUID_INTC_EDX_MMX;
5548949bcd6Sandrei 		}
5558949bcd6Sandrei 
5568949bcd6Sandrei 		/*
5578949bcd6Sandrei 		 * For newer families, SSE3 and CX16, at least, are valid;
5588949bcd6Sandrei 		 * enable all
5598949bcd6Sandrei 		 */
5608949bcd6Sandrei 		if (cpi->cpi_family >= 0xf)
5618949bcd6Sandrei 			mask_ecx = 0xffffffff;
5627c478bd9Sstevel@tonic-gate 		break;
5637c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
5647c478bd9Sstevel@tonic-gate 		/*
5657c478bd9Sstevel@tonic-gate 		 * workaround the NT workaround in CMS 4.1
5667c478bd9Sstevel@tonic-gate 		 */
5677c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 4 &&
5687c478bd9Sstevel@tonic-gate 		    (cpi->cpi_step == 2 || cpi->cpi_step == 3))
5697c478bd9Sstevel@tonic-gate 			cp->cp_edx |= CPUID_INTC_EDX_CX8;
5707c478bd9Sstevel@tonic-gate 		break;
5717c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
5727c478bd9Sstevel@tonic-gate 		/*
5737c478bd9Sstevel@tonic-gate 		 * workaround the NT workarounds again
5747c478bd9Sstevel@tonic-gate 		 */
5757c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 6)
5767c478bd9Sstevel@tonic-gate 			cp->cp_edx |= CPUID_INTC_EDX_CX8;
5777c478bd9Sstevel@tonic-gate 		break;
5787c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
5797c478bd9Sstevel@tonic-gate 		/*
5807c478bd9Sstevel@tonic-gate 		 * We rely heavily on the probing in locore
5817c478bd9Sstevel@tonic-gate 		 * to actually figure out what parts, if any,
5827c478bd9Sstevel@tonic-gate 		 * of the Cyrix cpuid instruction to believe.
5837c478bd9Sstevel@tonic-gate 		 */
5847c478bd9Sstevel@tonic-gate 		switch (x86_type) {
5857c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_486:
5867c478bd9Sstevel@tonic-gate 			mask_edx = 0;
5877c478bd9Sstevel@tonic-gate 			break;
5887c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86:
5897c478bd9Sstevel@tonic-gate 			mask_edx = 0;
5907c478bd9Sstevel@tonic-gate 			break;
5917c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86L:
5927c478bd9Sstevel@tonic-gate 			mask_edx =
5937c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
5947c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8;
5957c478bd9Sstevel@tonic-gate 			break;
5967c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86MX:
5977c478bd9Sstevel@tonic-gate 			mask_edx =
5987c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
5997c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
6007c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
6017c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_PGE |
6027c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
6037c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
6047c478bd9Sstevel@tonic-gate 			break;
6057c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_GXm:
6067c478bd9Sstevel@tonic-gate 			mask_edx =
6077c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
6087c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
6097c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
6107c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
6117c478bd9Sstevel@tonic-gate 			break;
6127c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_MediaGX:
6137c478bd9Sstevel@tonic-gate 			break;
6147c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_MII:
6157c478bd9Sstevel@tonic-gate 		case X86_TYPE_VIA_CYRIX_III:
6167c478bd9Sstevel@tonic-gate 			mask_edx =
6177c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
6187c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_TSC |
6197c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
6207c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
6217c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_PGE |
6227c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
6237c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
6247c478bd9Sstevel@tonic-gate 			break;
6257c478bd9Sstevel@tonic-gate 		default:
6267c478bd9Sstevel@tonic-gate 			break;
6277c478bd9Sstevel@tonic-gate 		}
6287c478bd9Sstevel@tonic-gate 		break;
6297c478bd9Sstevel@tonic-gate 	}
6307c478bd9Sstevel@tonic-gate 
6317c478bd9Sstevel@tonic-gate 	/*
6327c478bd9Sstevel@tonic-gate 	 * Now we've figured out the masks that determine
6337c478bd9Sstevel@tonic-gate 	 * which bits we choose to believe, apply the masks
6347c478bd9Sstevel@tonic-gate 	 * to the feature words, then map the kernel's view
6357c478bd9Sstevel@tonic-gate 	 * of these feature words into its feature word.
6367c478bd9Sstevel@tonic-gate 	 */
6377c478bd9Sstevel@tonic-gate 	cp->cp_edx &= mask_edx;
6387c478bd9Sstevel@tonic-gate 	cp->cp_ecx &= mask_ecx;
6397c478bd9Sstevel@tonic-gate 
6407c478bd9Sstevel@tonic-gate 	/*
641ae115bc7Smrj 	 * apply any platform restrictions (we don't call this
642ae115bc7Smrj 	 * immediately after __cpuid_insn here, because we need the
643ae115bc7Smrj 	 * workarounds applied above first)
6447c478bd9Sstevel@tonic-gate 	 */
645ae115bc7Smrj 	platform_cpuid_mangle(cpi->cpi_vendor, 1, cp);
6467c478bd9Sstevel@tonic-gate 
647ae115bc7Smrj 	/*
648ae115bc7Smrj 	 * fold in overrides from the "eeprom" mechanism
649ae115bc7Smrj 	 */
6507c478bd9Sstevel@tonic-gate 	cp->cp_edx |= cpuid_feature_edx_include;
6517c478bd9Sstevel@tonic-gate 	cp->cp_edx &= ~cpuid_feature_edx_exclude;
6527c478bd9Sstevel@tonic-gate 
6537c478bd9Sstevel@tonic-gate 	cp->cp_ecx |= cpuid_feature_ecx_include;
6547c478bd9Sstevel@tonic-gate 	cp->cp_ecx &= ~cpuid_feature_ecx_exclude;
6557c478bd9Sstevel@tonic-gate 
6567c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PSE)
6577c478bd9Sstevel@tonic-gate 		feature |= X86_LARGEPAGE;
6587c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_TSC)
6597c478bd9Sstevel@tonic-gate 		feature |= X86_TSC;
6607c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MSR)
6617c478bd9Sstevel@tonic-gate 		feature |= X86_MSR;
6627c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MTRR)
6637c478bd9Sstevel@tonic-gate 		feature |= X86_MTRR;
6647c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PGE)
6657c478bd9Sstevel@tonic-gate 		feature |= X86_PGE;
6667c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_CMOV)
6677c478bd9Sstevel@tonic-gate 		feature |= X86_CMOV;
6687c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MMX)
6697c478bd9Sstevel@tonic-gate 		feature |= X86_MMX;
6707c478bd9Sstevel@tonic-gate 	if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 &&
6717c478bd9Sstevel@tonic-gate 	    (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0)
6727c478bd9Sstevel@tonic-gate 		feature |= X86_MCA;
6737c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PAE)
6747c478bd9Sstevel@tonic-gate 		feature |= X86_PAE;
6757c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_CX8)
6767c478bd9Sstevel@tonic-gate 		feature |= X86_CX8;
6777c478bd9Sstevel@tonic-gate 	if (cp->cp_ecx & CPUID_INTC_ECX_CX16)
6787c478bd9Sstevel@tonic-gate 		feature |= X86_CX16;
6797c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PAT)
6807c478bd9Sstevel@tonic-gate 		feature |= X86_PAT;
6817c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_SEP)
6827c478bd9Sstevel@tonic-gate 		feature |= X86_SEP;
6837c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_FXSR) {
6847c478bd9Sstevel@tonic-gate 		/*
6857c478bd9Sstevel@tonic-gate 		 * In our implementation, fxsave/fxrstor
6867c478bd9Sstevel@tonic-gate 		 * are prerequisites before we'll even
6877c478bd9Sstevel@tonic-gate 		 * try and do SSE things.
6887c478bd9Sstevel@tonic-gate 		 */
6897c478bd9Sstevel@tonic-gate 		if (cp->cp_edx & CPUID_INTC_EDX_SSE)
6907c478bd9Sstevel@tonic-gate 			feature |= X86_SSE;
6917c478bd9Sstevel@tonic-gate 		if (cp->cp_edx & CPUID_INTC_EDX_SSE2)
6927c478bd9Sstevel@tonic-gate 			feature |= X86_SSE2;
6937c478bd9Sstevel@tonic-gate 		if (cp->cp_ecx & CPUID_INTC_ECX_SSE3)
6947c478bd9Sstevel@tonic-gate 			feature |= X86_SSE3;
6957c478bd9Sstevel@tonic-gate 	}
6967c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_DE)
697ae115bc7Smrj 		feature |= X86_DE;
6987c478bd9Sstevel@tonic-gate 
6997c478bd9Sstevel@tonic-gate 	if (feature & X86_PAE)
7007c478bd9Sstevel@tonic-gate 		cpi->cpi_pabits = 36;
7017c478bd9Sstevel@tonic-gate 
7027c478bd9Sstevel@tonic-gate 	/*
7037c478bd9Sstevel@tonic-gate 	 * Hyperthreading configuration is slightly tricky on Intel
7047c478bd9Sstevel@tonic-gate 	 * and pure clones, and even trickier on AMD.
7057c478bd9Sstevel@tonic-gate 	 *
7067c478bd9Sstevel@tonic-gate 	 * (AMD chose to set the HTT bit on their CMP processors,
7077c478bd9Sstevel@tonic-gate 	 * even though they're not actually hyperthreaded.  Thus it
7087c478bd9Sstevel@tonic-gate 	 * takes a bit more work to figure out what's really going
709ae115bc7Smrj 	 * on ... see the handling of the CMP_LGCY bit below)
7107c478bd9Sstevel@tonic-gate 	 */
7117c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_HTT) {
7127c478bd9Sstevel@tonic-gate 		cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi);
7137c478bd9Sstevel@tonic-gate 		if (cpi->cpi_ncpu_per_chip > 1)
7147c478bd9Sstevel@tonic-gate 			feature |= X86_HTT;
7158949bcd6Sandrei 	} else {
7168949bcd6Sandrei 		cpi->cpi_ncpu_per_chip = 1;
7177c478bd9Sstevel@tonic-gate 	}
7187c478bd9Sstevel@tonic-gate 
7197c478bd9Sstevel@tonic-gate 	/*
7207c478bd9Sstevel@tonic-gate 	 * Work on the "extended" feature information, doing
7217c478bd9Sstevel@tonic-gate 	 * some basic initialization for cpuid_pass2()
7227c478bd9Sstevel@tonic-gate 	 */
7237c478bd9Sstevel@tonic-gate 	xcpuid = 0;
7247c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
7257c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
7265ff02082Sdmick 		if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf)
7277c478bd9Sstevel@tonic-gate 			xcpuid++;
7287c478bd9Sstevel@tonic-gate 		break;
7297c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
7307c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family > 5 ||
7317c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 5 && cpi->cpi_model >= 1))
7327c478bd9Sstevel@tonic-gate 			xcpuid++;
7337c478bd9Sstevel@tonic-gate 		break;
7347c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
7357c478bd9Sstevel@tonic-gate 		/*
7367c478bd9Sstevel@tonic-gate 		 * Only these Cyrix CPUs are -known- to support
7377c478bd9Sstevel@tonic-gate 		 * extended cpuid operations.
7387c478bd9Sstevel@tonic-gate 		 */
7397c478bd9Sstevel@tonic-gate 		if (x86_type == X86_TYPE_VIA_CYRIX_III ||
7407c478bd9Sstevel@tonic-gate 		    x86_type == X86_TYPE_CYRIX_GXm)
7417c478bd9Sstevel@tonic-gate 			xcpuid++;
7427c478bd9Sstevel@tonic-gate 		break;
7437c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
7447c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
7457c478bd9Sstevel@tonic-gate 	default:
7467c478bd9Sstevel@tonic-gate 		xcpuid++;
7477c478bd9Sstevel@tonic-gate 		break;
7487c478bd9Sstevel@tonic-gate 	}
7497c478bd9Sstevel@tonic-gate 
7507c478bd9Sstevel@tonic-gate 	if (xcpuid) {
7517c478bd9Sstevel@tonic-gate 		cp = &cpi->cpi_extd[0];
7528949bcd6Sandrei 		cp->cp_eax = 0x80000000;
7538949bcd6Sandrei 		cpi->cpi_xmaxeax = __cpuid_insn(cp);
7547c478bd9Sstevel@tonic-gate 	}
7557c478bd9Sstevel@tonic-gate 
7567c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax & 0x80000000) {
7577c478bd9Sstevel@tonic-gate 
7587c478bd9Sstevel@tonic-gate 		if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX)
7597c478bd9Sstevel@tonic-gate 			cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX;
7607c478bd9Sstevel@tonic-gate 
7617c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_vendor) {
7627c478bd9Sstevel@tonic-gate 		case X86_VENDOR_Intel:
7637c478bd9Sstevel@tonic-gate 		case X86_VENDOR_AMD:
7647c478bd9Sstevel@tonic-gate 			if (cpi->cpi_xmaxeax < 0x80000001)
7657c478bd9Sstevel@tonic-gate 				break;
7667c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_extd[1];
7678949bcd6Sandrei 			cp->cp_eax = 0x80000001;
7688949bcd6Sandrei 			(void) __cpuid_insn(cp);
769ae115bc7Smrj 
7707c478bd9Sstevel@tonic-gate 			if (cpi->cpi_vendor == X86_VENDOR_AMD &&
7717c478bd9Sstevel@tonic-gate 			    cpi->cpi_family == 5 &&
7727c478bd9Sstevel@tonic-gate 			    cpi->cpi_model == 6 &&
7737c478bd9Sstevel@tonic-gate 			    cpi->cpi_step == 6) {
7747c478bd9Sstevel@tonic-gate 				/*
7757c478bd9Sstevel@tonic-gate 				 * K6 model 6 uses bit 10 to indicate SYSC
7767c478bd9Sstevel@tonic-gate 				 * Later models use bit 11. Fix it here.
7777c478bd9Sstevel@tonic-gate 				 */
7787c478bd9Sstevel@tonic-gate 				if (cp->cp_edx & 0x400) {
7797c478bd9Sstevel@tonic-gate 					cp->cp_edx &= ~0x400;
7807c478bd9Sstevel@tonic-gate 					cp->cp_edx |= CPUID_AMD_EDX_SYSC;
7817c478bd9Sstevel@tonic-gate 				}
7827c478bd9Sstevel@tonic-gate 			}
7837c478bd9Sstevel@tonic-gate 
784ae115bc7Smrj 			platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp);
785ae115bc7Smrj 
7867c478bd9Sstevel@tonic-gate 			/*
7877c478bd9Sstevel@tonic-gate 			 * Compute the additions to the kernel's feature word.
7887c478bd9Sstevel@tonic-gate 			 */
7897c478bd9Sstevel@tonic-gate 			if (cp->cp_edx & CPUID_AMD_EDX_NX)
7907c478bd9Sstevel@tonic-gate 				feature |= X86_NX;
7917c478bd9Sstevel@tonic-gate 
7927c478bd9Sstevel@tonic-gate 			/*
793ae115bc7Smrj 			 * If both the HTT and CMP_LGCY bits are set,
7948949bcd6Sandrei 			 * then we're not actually HyperThreaded.  Read
7958949bcd6Sandrei 			 * "AMD CPUID Specification" for more details.
7967c478bd9Sstevel@tonic-gate 			 */
7977c478bd9Sstevel@tonic-gate 			if (cpi->cpi_vendor == X86_VENDOR_AMD &&
7988949bcd6Sandrei 			    (feature & X86_HTT) &&
799ae115bc7Smrj 			    (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) {
8007c478bd9Sstevel@tonic-gate 				feature &= ~X86_HTT;
8018949bcd6Sandrei 				feature |= X86_CMP;
8028949bcd6Sandrei 			}
803ae115bc7Smrj #if defined(__amd64)
8047c478bd9Sstevel@tonic-gate 			/*
8057c478bd9Sstevel@tonic-gate 			 * It's really tricky to support syscall/sysret in
8067c478bd9Sstevel@tonic-gate 			 * the i386 kernel; we rely on sysenter/sysexit
8077c478bd9Sstevel@tonic-gate 			 * instead.  In the amd64 kernel, things are -way-
8087c478bd9Sstevel@tonic-gate 			 * better.
8097c478bd9Sstevel@tonic-gate 			 */
8107c478bd9Sstevel@tonic-gate 			if (cp->cp_edx & CPUID_AMD_EDX_SYSC)
8117c478bd9Sstevel@tonic-gate 				feature |= X86_ASYSC;
8127c478bd9Sstevel@tonic-gate 
8137c478bd9Sstevel@tonic-gate 			/*
8147c478bd9Sstevel@tonic-gate 			 * While we're thinking about system calls, note
8157c478bd9Sstevel@tonic-gate 			 * that AMD processors don't support sysenter
8167c478bd9Sstevel@tonic-gate 			 * in long mode at all, so don't try to program them.
8177c478bd9Sstevel@tonic-gate 			 */
8187c478bd9Sstevel@tonic-gate 			if (x86_vendor == X86_VENDOR_AMD)
8197c478bd9Sstevel@tonic-gate 				feature &= ~X86_SEP;
8207c478bd9Sstevel@tonic-gate #endif
821ae115bc7Smrj 			if (cp->cp_edx & CPUID_AMD_EDX_TSCP)
822ae115bc7Smrj 				feature |= X86_TSCP;
8237c478bd9Sstevel@tonic-gate 			break;
8247c478bd9Sstevel@tonic-gate 		default:
8257c478bd9Sstevel@tonic-gate 			break;
8267c478bd9Sstevel@tonic-gate 		}
8277c478bd9Sstevel@tonic-gate 
8288949bcd6Sandrei 		/*
8298949bcd6Sandrei 		 * Get CPUID data about processor cores and hyperthreads.
8308949bcd6Sandrei 		 */
8317c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_vendor) {
8327c478bd9Sstevel@tonic-gate 		case X86_VENDOR_Intel:
8338949bcd6Sandrei 			if (cpi->cpi_maxeax >= 4) {
8348949bcd6Sandrei 				cp = &cpi->cpi_std[4];
8358949bcd6Sandrei 				cp->cp_eax = 4;
8368949bcd6Sandrei 				cp->cp_ecx = 0;
8378949bcd6Sandrei 				(void) __cpuid_insn(cp);
838ae115bc7Smrj 				platform_cpuid_mangle(cpi->cpi_vendor, 4, cp);
8398949bcd6Sandrei 			}
8408949bcd6Sandrei 			/*FALLTHROUGH*/
8417c478bd9Sstevel@tonic-gate 		case X86_VENDOR_AMD:
8427c478bd9Sstevel@tonic-gate 			if (cpi->cpi_xmaxeax < 0x80000008)
8437c478bd9Sstevel@tonic-gate 				break;
8447c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_extd[8];
8458949bcd6Sandrei 			cp->cp_eax = 0x80000008;
8468949bcd6Sandrei 			(void) __cpuid_insn(cp);
847ae115bc7Smrj 			platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp);
848ae115bc7Smrj 
8497c478bd9Sstevel@tonic-gate 			/*
8507c478bd9Sstevel@tonic-gate 			 * Virtual and physical address limits from
8517c478bd9Sstevel@tonic-gate 			 * cpuid override previously guessed values.
8527c478bd9Sstevel@tonic-gate 			 */
8537c478bd9Sstevel@tonic-gate 			cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0);
8547c478bd9Sstevel@tonic-gate 			cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8);
8557c478bd9Sstevel@tonic-gate 			break;
8567c478bd9Sstevel@tonic-gate 		default:
8577c478bd9Sstevel@tonic-gate 			break;
8587c478bd9Sstevel@tonic-gate 		}
8598949bcd6Sandrei 
8608949bcd6Sandrei 		switch (cpi->cpi_vendor) {
8618949bcd6Sandrei 		case X86_VENDOR_Intel:
8628949bcd6Sandrei 			if (cpi->cpi_maxeax < 4) {
8638949bcd6Sandrei 				cpi->cpi_ncore_per_chip = 1;
8648949bcd6Sandrei 				break;
8658949bcd6Sandrei 			} else {
8668949bcd6Sandrei 				cpi->cpi_ncore_per_chip =
8678949bcd6Sandrei 				    BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1;
8688949bcd6Sandrei 			}
8698949bcd6Sandrei 			break;
8708949bcd6Sandrei 		case X86_VENDOR_AMD:
8718949bcd6Sandrei 			if (cpi->cpi_xmaxeax < 0x80000008) {
8728949bcd6Sandrei 				cpi->cpi_ncore_per_chip = 1;
8738949bcd6Sandrei 				break;
8748949bcd6Sandrei 			} else {
8758949bcd6Sandrei 				cpi->cpi_ncore_per_chip =
8768949bcd6Sandrei 				    BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1;
8778949bcd6Sandrei 			}
8788949bcd6Sandrei 			break;
8798949bcd6Sandrei 		default:
8808949bcd6Sandrei 			cpi->cpi_ncore_per_chip = 1;
8818949bcd6Sandrei 			break;
8827c478bd9Sstevel@tonic-gate 		}
8838949bcd6Sandrei 	}
8848949bcd6Sandrei 
8858949bcd6Sandrei 	/*
8868949bcd6Sandrei 	 * If more than one core, then this processor is CMP.
8878949bcd6Sandrei 	 */
8888949bcd6Sandrei 	if (cpi->cpi_ncore_per_chip > 1)
8898949bcd6Sandrei 		feature |= X86_CMP;
890ae115bc7Smrj 
8918949bcd6Sandrei 	/*
8928949bcd6Sandrei 	 * If the number of cores is the same as the number
8938949bcd6Sandrei 	 * of CPUs, then we cannot have HyperThreading.
8948949bcd6Sandrei 	 */
8958949bcd6Sandrei 	if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip)
8968949bcd6Sandrei 		feature &= ~X86_HTT;
8978949bcd6Sandrei 
8987c478bd9Sstevel@tonic-gate 	if ((feature & (X86_HTT | X86_CMP)) == 0) {
8998949bcd6Sandrei 		/*
9008949bcd6Sandrei 		 * Single-core single-threaded processors.
9018949bcd6Sandrei 		 */
9027c478bd9Sstevel@tonic-gate 		cpi->cpi_chipid = -1;
9037c478bd9Sstevel@tonic-gate 		cpi->cpi_clogid = 0;
9048949bcd6Sandrei 		cpi->cpi_coreid = cpu->cpu_id;
9057c478bd9Sstevel@tonic-gate 	} else if (cpi->cpi_ncpu_per_chip > 1) {
9068949bcd6Sandrei 		uint_t i;
9078949bcd6Sandrei 		uint_t chipid_shift = 0;
9088949bcd6Sandrei 		uint_t coreid_shift = 0;
9098949bcd6Sandrei 		uint_t apic_id = CPI_APIC_ID(cpi);
9107c478bd9Sstevel@tonic-gate 
9118949bcd6Sandrei 		for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1)
9128949bcd6Sandrei 			chipid_shift++;
9138949bcd6Sandrei 		cpi->cpi_chipid = apic_id >> chipid_shift;
9148949bcd6Sandrei 		cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1);
9158949bcd6Sandrei 
9168949bcd6Sandrei 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
9178949bcd6Sandrei 			if (feature & X86_CMP) {
9188949bcd6Sandrei 				/*
9198949bcd6Sandrei 				 * Multi-core (and possibly multi-threaded)
9208949bcd6Sandrei 				 * processors.
9218949bcd6Sandrei 				 */
9228949bcd6Sandrei 				uint_t ncpu_per_core;
9238949bcd6Sandrei 				if (cpi->cpi_ncore_per_chip == 1)
9248949bcd6Sandrei 					ncpu_per_core = cpi->cpi_ncpu_per_chip;
9258949bcd6Sandrei 				else if (cpi->cpi_ncore_per_chip > 1)
9268949bcd6Sandrei 					ncpu_per_core = cpi->cpi_ncpu_per_chip /
9278949bcd6Sandrei 					    cpi->cpi_ncore_per_chip;
9288949bcd6Sandrei 				/*
9298949bcd6Sandrei 				 * 8bit APIC IDs on dual core Pentiums
9308949bcd6Sandrei 				 * look like this:
9318949bcd6Sandrei 				 *
9328949bcd6Sandrei 				 * +-----------------------+------+------+
9338949bcd6Sandrei 				 * | Physical Package ID   |  MC  |  HT  |
9348949bcd6Sandrei 				 * +-----------------------+------+------+
9358949bcd6Sandrei 				 * <------- chipid -------->
9368949bcd6Sandrei 				 * <------- coreid --------------->
9378949bcd6Sandrei 				 *			   <--- clogid -->
9388949bcd6Sandrei 				 *
9398949bcd6Sandrei 				 * Where the number of bits necessary to
9408949bcd6Sandrei 				 * represent MC and HT fields together equals
9418949bcd6Sandrei 				 * to the minimum number of bits necessary to
9428949bcd6Sandrei 				 * store the value of cpi->cpi_ncpu_per_chip.
9438949bcd6Sandrei 				 * Of those bits, the MC part uses the number
9448949bcd6Sandrei 				 * of bits necessary to store the value of
9458949bcd6Sandrei 				 * cpi->cpi_ncore_per_chip.
9468949bcd6Sandrei 				 */
9478949bcd6Sandrei 				for (i = 1; i < ncpu_per_core; i <<= 1)
9488949bcd6Sandrei 					coreid_shift++;
9493090b9a9Sandrei 				cpi->cpi_coreid = apic_id >> coreid_shift;
9508949bcd6Sandrei 			} else if (feature & X86_HTT) {
9518949bcd6Sandrei 				/*
9528949bcd6Sandrei 				 * Single-core multi-threaded processors.
9538949bcd6Sandrei 				 */
9548949bcd6Sandrei 				cpi->cpi_coreid = cpi->cpi_chipid;
9558949bcd6Sandrei 			}
9568949bcd6Sandrei 		} else if (cpi->cpi_vendor == X86_VENDOR_AMD) {
9578949bcd6Sandrei 			/*
9588949bcd6Sandrei 			 * AMD currently only has dual-core processors with
9598949bcd6Sandrei 			 * single-threaded cores.  If they ever release
9608949bcd6Sandrei 			 * multi-threaded processors, then this code
9618949bcd6Sandrei 			 * will have to be updated.
9628949bcd6Sandrei 			 */
9638949bcd6Sandrei 			cpi->cpi_coreid = cpu->cpu_id;
9648949bcd6Sandrei 		} else {
9658949bcd6Sandrei 			/*
9668949bcd6Sandrei 			 * All other processors are currently
9678949bcd6Sandrei 			 * assumed to have single cores.
9688949bcd6Sandrei 			 */
9698949bcd6Sandrei 			cpi->cpi_coreid = cpi->cpi_chipid;
9708949bcd6Sandrei 		}
9717c478bd9Sstevel@tonic-gate 	}
9727c478bd9Sstevel@tonic-gate 
9738a40a695Sgavinm 	/*
9748a40a695Sgavinm 	 * Synthesize chip "revision" and socket type
9758a40a695Sgavinm 	 */
9768a40a695Sgavinm 	synth_info(cpi);
9778a40a695Sgavinm 
9787c478bd9Sstevel@tonic-gate pass1_done:
9797c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 1;
9807c478bd9Sstevel@tonic-gate 	return (feature);
9817c478bd9Sstevel@tonic-gate }
9827c478bd9Sstevel@tonic-gate 
9837c478bd9Sstevel@tonic-gate /*
9847c478bd9Sstevel@tonic-gate  * Make copies of the cpuid table entries we depend on, in
9857c478bd9Sstevel@tonic-gate  * part for ease of parsing now, in part so that we have only
9867c478bd9Sstevel@tonic-gate  * one place to correct any of it, in part for ease of
9877c478bd9Sstevel@tonic-gate  * later export to userland, and in part so we can look at
9887c478bd9Sstevel@tonic-gate  * this stuff in a crash dump.
9897c478bd9Sstevel@tonic-gate  */
9907c478bd9Sstevel@tonic-gate 
9917c478bd9Sstevel@tonic-gate /*ARGSUSED*/
9927c478bd9Sstevel@tonic-gate void
9937c478bd9Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu)
9947c478bd9Sstevel@tonic-gate {
9957c478bd9Sstevel@tonic-gate 	uint_t n, nmax;
9967c478bd9Sstevel@tonic-gate 	int i;
9978949bcd6Sandrei 	struct cpuid_regs *cp;
9987c478bd9Sstevel@tonic-gate 	uint8_t *dp;
9997c478bd9Sstevel@tonic-gate 	uint32_t *iptr;
10007c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
10017c478bd9Sstevel@tonic-gate 
10027c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 1);
10037c478bd9Sstevel@tonic-gate 
10047c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax < 1)
10057c478bd9Sstevel@tonic-gate 		goto pass2_done;
10067c478bd9Sstevel@tonic-gate 
10077c478bd9Sstevel@tonic-gate 	if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD)
10087c478bd9Sstevel@tonic-gate 		nmax = NMAX_CPI_STD;
10097c478bd9Sstevel@tonic-gate 	/*
10107c478bd9Sstevel@tonic-gate 	 * (We already handled n == 0 and n == 1 in pass 1)
10117c478bd9Sstevel@tonic-gate 	 */
10127c478bd9Sstevel@tonic-gate 	for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) {
10138949bcd6Sandrei 		cp->cp_eax = n;
10148949bcd6Sandrei 		(void) __cpuid_insn(cp);
1015ae115bc7Smrj 		platform_cpuid_mangle(cpi->cpi_vendor, n, cp);
10167c478bd9Sstevel@tonic-gate 		switch (n) {
10177c478bd9Sstevel@tonic-gate 		case 2:
10187c478bd9Sstevel@tonic-gate 			/*
10197c478bd9Sstevel@tonic-gate 			 * "the lower 8 bits of the %eax register
10207c478bd9Sstevel@tonic-gate 			 * contain a value that identifies the number
10217c478bd9Sstevel@tonic-gate 			 * of times the cpuid [instruction] has to be
10227c478bd9Sstevel@tonic-gate 			 * executed to obtain a complete image of the
10237c478bd9Sstevel@tonic-gate 			 * processor's caching systems."
10247c478bd9Sstevel@tonic-gate 			 *
10257c478bd9Sstevel@tonic-gate 			 * How *do* they make this stuff up?
10267c478bd9Sstevel@tonic-gate 			 */
10277c478bd9Sstevel@tonic-gate 			cpi->cpi_ncache = sizeof (*cp) *
10287c478bd9Sstevel@tonic-gate 			    BITX(cp->cp_eax, 7, 0);
10297c478bd9Sstevel@tonic-gate 			if (cpi->cpi_ncache == 0)
10307c478bd9Sstevel@tonic-gate 				break;
10317c478bd9Sstevel@tonic-gate 			cpi->cpi_ncache--;	/* skip count byte */
10327c478bd9Sstevel@tonic-gate 
10337c478bd9Sstevel@tonic-gate 			/*
10347c478bd9Sstevel@tonic-gate 			 * Well, for now, rather than attempt to implement
10357c478bd9Sstevel@tonic-gate 			 * this slightly dubious algorithm, we just look
10367c478bd9Sstevel@tonic-gate 			 * at the first 15 ..
10377c478bd9Sstevel@tonic-gate 			 */
10387c478bd9Sstevel@tonic-gate 			if (cpi->cpi_ncache > (sizeof (*cp) - 1))
10397c478bd9Sstevel@tonic-gate 				cpi->cpi_ncache = sizeof (*cp) - 1;
10407c478bd9Sstevel@tonic-gate 
10417c478bd9Sstevel@tonic-gate 			dp = cpi->cpi_cacheinfo;
10427c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_eax, 31, 31) == 0) {
10437c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_eax;
10447c478bd9Sstevel@tonic-gate 				for (i = 1; i < 3; i++)
10457c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
10467c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
10477c478bd9Sstevel@tonic-gate 			}
10487c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_ebx, 31, 31) == 0) {
10497c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_ebx;
10507c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
10517c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
10527c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
10537c478bd9Sstevel@tonic-gate 			}
10547c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_ecx, 31, 31) == 0) {
10557c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_ecx;
10567c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
10577c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
10587c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
10597c478bd9Sstevel@tonic-gate 			}
10607c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_edx, 31, 31) == 0) {
10617c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_edx;
10627c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
10637c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
10647c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
10657c478bd9Sstevel@tonic-gate 			}
10667c478bd9Sstevel@tonic-gate 			break;
10677c478bd9Sstevel@tonic-gate 		case 3:	/* Processor serial number, if PSN supported */
10687c478bd9Sstevel@tonic-gate 		case 4:	/* Deterministic cache parameters */
10697c478bd9Sstevel@tonic-gate 		case 5:	/* Monitor/Mwait parameters */
10707c478bd9Sstevel@tonic-gate 		default:
10717c478bd9Sstevel@tonic-gate 			break;
10727c478bd9Sstevel@tonic-gate 		}
10737c478bd9Sstevel@tonic-gate 	}
10747c478bd9Sstevel@tonic-gate 
10757c478bd9Sstevel@tonic-gate 	if ((cpi->cpi_xmaxeax & 0x80000000) == 0)
10767c478bd9Sstevel@tonic-gate 		goto pass2_done;
10777c478bd9Sstevel@tonic-gate 
10787c478bd9Sstevel@tonic-gate 	if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD)
10797c478bd9Sstevel@tonic-gate 		nmax = NMAX_CPI_EXTD;
10807c478bd9Sstevel@tonic-gate 	/*
10817c478bd9Sstevel@tonic-gate 	 * Copy the extended properties, fixing them as we go.
10827c478bd9Sstevel@tonic-gate 	 * (We already handled n == 0 and n == 1 in pass 1)
10837c478bd9Sstevel@tonic-gate 	 */
10847c478bd9Sstevel@tonic-gate 	iptr = (void *)cpi->cpi_brandstr;
10857c478bd9Sstevel@tonic-gate 	for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) {
10868949bcd6Sandrei 		cp->cp_eax = 0x80000000 + n;
10878949bcd6Sandrei 		(void) __cpuid_insn(cp);
1088ae115bc7Smrj 		platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp);
10897c478bd9Sstevel@tonic-gate 		switch (n) {
10907c478bd9Sstevel@tonic-gate 		case 2:
10917c478bd9Sstevel@tonic-gate 		case 3:
10927c478bd9Sstevel@tonic-gate 		case 4:
10937c478bd9Sstevel@tonic-gate 			/*
10947c478bd9Sstevel@tonic-gate 			 * Extract the brand string
10957c478bd9Sstevel@tonic-gate 			 */
10967c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_eax;
10977c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_ebx;
10987c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_ecx;
10997c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_edx;
11007c478bd9Sstevel@tonic-gate 			break;
11017c478bd9Sstevel@tonic-gate 		case 5:
11027c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_vendor) {
11037c478bd9Sstevel@tonic-gate 			case X86_VENDOR_AMD:
11047c478bd9Sstevel@tonic-gate 				/*
11057c478bd9Sstevel@tonic-gate 				 * The Athlon and Duron were the first
11067c478bd9Sstevel@tonic-gate 				 * parts to report the sizes of the
11077c478bd9Sstevel@tonic-gate 				 * TLB for large pages. Before then,
11087c478bd9Sstevel@tonic-gate 				 * we don't trust the data.
11097c478bd9Sstevel@tonic-gate 				 */
11107c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family < 6 ||
11117c478bd9Sstevel@tonic-gate 				    (cpi->cpi_family == 6 &&
11127c478bd9Sstevel@tonic-gate 				    cpi->cpi_model < 1))
11137c478bd9Sstevel@tonic-gate 					cp->cp_eax = 0;
11147c478bd9Sstevel@tonic-gate 				break;
11157c478bd9Sstevel@tonic-gate 			default:
11167c478bd9Sstevel@tonic-gate 				break;
11177c478bd9Sstevel@tonic-gate 			}
11187c478bd9Sstevel@tonic-gate 			break;
11197c478bd9Sstevel@tonic-gate 		case 6:
11207c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_vendor) {
11217c478bd9Sstevel@tonic-gate 			case X86_VENDOR_AMD:
11227c478bd9Sstevel@tonic-gate 				/*
11237c478bd9Sstevel@tonic-gate 				 * The Athlon and Duron were the first
11247c478bd9Sstevel@tonic-gate 				 * AMD parts with L2 TLB's.
11257c478bd9Sstevel@tonic-gate 				 * Before then, don't trust the data.
11267c478bd9Sstevel@tonic-gate 				 */
11277c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family < 6 ||
11287c478bd9Sstevel@tonic-gate 				    cpi->cpi_family == 6 &&
11297c478bd9Sstevel@tonic-gate 				    cpi->cpi_model < 1)
11307c478bd9Sstevel@tonic-gate 					cp->cp_eax = cp->cp_ebx = 0;
11317c478bd9Sstevel@tonic-gate 				/*
11327c478bd9Sstevel@tonic-gate 				 * AMD Duron rev A0 reports L2
11337c478bd9Sstevel@tonic-gate 				 * cache size incorrectly as 1K
11347c478bd9Sstevel@tonic-gate 				 * when it is really 64K
11357c478bd9Sstevel@tonic-gate 				 */
11367c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family == 6 &&
11377c478bd9Sstevel@tonic-gate 				    cpi->cpi_model == 3 &&
11387c478bd9Sstevel@tonic-gate 				    cpi->cpi_step == 0) {
11397c478bd9Sstevel@tonic-gate 					cp->cp_ecx &= 0xffff;
11407c478bd9Sstevel@tonic-gate 					cp->cp_ecx |= 0x400000;
11417c478bd9Sstevel@tonic-gate 				}
11427c478bd9Sstevel@tonic-gate 				break;
11437c478bd9Sstevel@tonic-gate 			case X86_VENDOR_Cyrix:	/* VIA C3 */
11447c478bd9Sstevel@tonic-gate 				/*
11457c478bd9Sstevel@tonic-gate 				 * VIA C3 processors are a bit messed
11467c478bd9Sstevel@tonic-gate 				 * up w.r.t. encoding cache sizes in %ecx
11477c478bd9Sstevel@tonic-gate 				 */
11487c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family != 6)
11497c478bd9Sstevel@tonic-gate 					break;
11507c478bd9Sstevel@tonic-gate 				/*
11517c478bd9Sstevel@tonic-gate 				 * model 7 and 8 were incorrectly encoded
11527c478bd9Sstevel@tonic-gate 				 *
11537c478bd9Sstevel@tonic-gate 				 * xxx is model 8 really broken?
11547c478bd9Sstevel@tonic-gate 				 */
11557c478bd9Sstevel@tonic-gate 				if (cpi->cpi_model == 7 ||
11567c478bd9Sstevel@tonic-gate 				    cpi->cpi_model == 8)
11577c478bd9Sstevel@tonic-gate 					cp->cp_ecx =
11587c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 31, 24) << 16 |
11597c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 23, 16) << 12 |
11607c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 15, 8) << 8 |
11617c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 7, 0);
11627c478bd9Sstevel@tonic-gate 				/*
11637c478bd9Sstevel@tonic-gate 				 * model 9 stepping 1 has wrong associativity
11647c478bd9Sstevel@tonic-gate 				 */
11657c478bd9Sstevel@tonic-gate 				if (cpi->cpi_model == 9 && cpi->cpi_step == 1)
11667c478bd9Sstevel@tonic-gate 					cp->cp_ecx |= 8 << 12;
11677c478bd9Sstevel@tonic-gate 				break;
11687c478bd9Sstevel@tonic-gate 			case X86_VENDOR_Intel:
11697c478bd9Sstevel@tonic-gate 				/*
11707c478bd9Sstevel@tonic-gate 				 * Extended L2 Cache features function.
11717c478bd9Sstevel@tonic-gate 				 * First appeared on Prescott.
11727c478bd9Sstevel@tonic-gate 				 */
11737c478bd9Sstevel@tonic-gate 			default:
11747c478bd9Sstevel@tonic-gate 				break;
11757c478bd9Sstevel@tonic-gate 			}
11767c478bd9Sstevel@tonic-gate 			break;
11777c478bd9Sstevel@tonic-gate 		default:
11787c478bd9Sstevel@tonic-gate 			break;
11797c478bd9Sstevel@tonic-gate 		}
11807c478bd9Sstevel@tonic-gate 	}
11817c478bd9Sstevel@tonic-gate 
11827c478bd9Sstevel@tonic-gate pass2_done:
11837c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 2;
11847c478bd9Sstevel@tonic-gate }
11857c478bd9Sstevel@tonic-gate 
11867c478bd9Sstevel@tonic-gate static const char *
11877c478bd9Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi)
11887c478bd9Sstevel@tonic-gate {
11897c478bd9Sstevel@tonic-gate 	int i;
11907c478bd9Sstevel@tonic-gate 
11917c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
11927c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5)
11937c478bd9Sstevel@tonic-gate 		return ("i486");
11947c478bd9Sstevel@tonic-gate 
11957c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_family) {
11967c478bd9Sstevel@tonic-gate 	case 5:
11977c478bd9Sstevel@tonic-gate 		return ("Intel Pentium(r)");
11987c478bd9Sstevel@tonic-gate 	case 6:
11997c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
12007c478bd9Sstevel@tonic-gate 			uint_t celeron, xeon;
12018949bcd6Sandrei 			const struct cpuid_regs *cp;
12027c478bd9Sstevel@tonic-gate 		case 0:
12037c478bd9Sstevel@tonic-gate 		case 1:
12047c478bd9Sstevel@tonic-gate 		case 2:
12057c478bd9Sstevel@tonic-gate 			return ("Intel Pentium(r) Pro");
12067c478bd9Sstevel@tonic-gate 		case 3:
12077c478bd9Sstevel@tonic-gate 		case 4:
12087c478bd9Sstevel@tonic-gate 			return ("Intel Pentium(r) II");
12097c478bd9Sstevel@tonic-gate 		case 6:
12107c478bd9Sstevel@tonic-gate 			return ("Intel Celeron(r)");
12117c478bd9Sstevel@tonic-gate 		case 5:
12127c478bd9Sstevel@tonic-gate 		case 7:
12137c478bd9Sstevel@tonic-gate 			celeron = xeon = 0;
12147c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_std[2];	/* cache info */
12157c478bd9Sstevel@tonic-gate 
12167c478bd9Sstevel@tonic-gate 			for (i = 1; i < 3; i++) {
12177c478bd9Sstevel@tonic-gate 				uint_t tmp;
12187c478bd9Sstevel@tonic-gate 
12197c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_eax >> (8 * i)) & 0xff;
12207c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
12217c478bd9Sstevel@tonic-gate 					celeron++;
12227c478bd9Sstevel@tonic-gate 				if (tmp >= 0x44 && tmp <= 0x45)
12237c478bd9Sstevel@tonic-gate 					xeon++;
12247c478bd9Sstevel@tonic-gate 			}
12257c478bd9Sstevel@tonic-gate 
12267c478bd9Sstevel@tonic-gate 			for (i = 0; i < 2; i++) {
12277c478bd9Sstevel@tonic-gate 				uint_t tmp;
12287c478bd9Sstevel@tonic-gate 
12297c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_ebx >> (8 * i)) & 0xff;
12307c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
12317c478bd9Sstevel@tonic-gate 					celeron++;
12327c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
12337c478bd9Sstevel@tonic-gate 					xeon++;
12347c478bd9Sstevel@tonic-gate 			}
12357c478bd9Sstevel@tonic-gate 
12367c478bd9Sstevel@tonic-gate 			for (i = 0; i < 4; i++) {
12377c478bd9Sstevel@tonic-gate 				uint_t tmp;
12387c478bd9Sstevel@tonic-gate 
12397c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_ecx >> (8 * i)) & 0xff;
12407c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
12417c478bd9Sstevel@tonic-gate 					celeron++;
12427c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
12437c478bd9Sstevel@tonic-gate 					xeon++;
12447c478bd9Sstevel@tonic-gate 			}
12457c478bd9Sstevel@tonic-gate 
12467c478bd9Sstevel@tonic-gate 			for (i = 0; i < 4; i++) {
12477c478bd9Sstevel@tonic-gate 				uint_t tmp;
12487c478bd9Sstevel@tonic-gate 
12497c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_edx >> (8 * i)) & 0xff;
12507c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
12517c478bd9Sstevel@tonic-gate 					celeron++;
12527c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
12537c478bd9Sstevel@tonic-gate 					xeon++;
12547c478bd9Sstevel@tonic-gate 			}
12557c478bd9Sstevel@tonic-gate 
12567c478bd9Sstevel@tonic-gate 			if (celeron)
12577c478bd9Sstevel@tonic-gate 				return ("Intel Celeron(r)");
12587c478bd9Sstevel@tonic-gate 			if (xeon)
12597c478bd9Sstevel@tonic-gate 				return (cpi->cpi_model == 5 ?
12607c478bd9Sstevel@tonic-gate 				    "Intel Pentium(r) II Xeon(tm)" :
12617c478bd9Sstevel@tonic-gate 				    "Intel Pentium(r) III Xeon(tm)");
12627c478bd9Sstevel@tonic-gate 			return (cpi->cpi_model == 5 ?
12637c478bd9Sstevel@tonic-gate 			    "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" :
12647c478bd9Sstevel@tonic-gate 			    "Intel Pentium(r) III or Pentium(r) III Xeon(tm)");
12657c478bd9Sstevel@tonic-gate 		default:
12667c478bd9Sstevel@tonic-gate 			break;
12677c478bd9Sstevel@tonic-gate 		}
12687c478bd9Sstevel@tonic-gate 	default:
12697c478bd9Sstevel@tonic-gate 		break;
12707c478bd9Sstevel@tonic-gate 	}
12717c478bd9Sstevel@tonic-gate 
12725ff02082Sdmick 	/* BrandID is present if the field is nonzero */
12735ff02082Sdmick 	if (cpi->cpi_brandid != 0) {
12747c478bd9Sstevel@tonic-gate 		static const struct {
12757c478bd9Sstevel@tonic-gate 			uint_t bt_bid;
12767c478bd9Sstevel@tonic-gate 			const char *bt_str;
12777c478bd9Sstevel@tonic-gate 		} brand_tbl[] = {
12787c478bd9Sstevel@tonic-gate 			{ 0x1,	"Intel(r) Celeron(r)" },
12797c478bd9Sstevel@tonic-gate 			{ 0x2,	"Intel(r) Pentium(r) III" },
12807c478bd9Sstevel@tonic-gate 			{ 0x3,	"Intel(r) Pentium(r) III Xeon(tm)" },
12817c478bd9Sstevel@tonic-gate 			{ 0x4,	"Intel(r) Pentium(r) III" },
12827c478bd9Sstevel@tonic-gate 			{ 0x6,	"Mobile Intel(r) Pentium(r) III" },
12837c478bd9Sstevel@tonic-gate 			{ 0x7,	"Mobile Intel(r) Celeron(r)" },
12847c478bd9Sstevel@tonic-gate 			{ 0x8,	"Intel(r) Pentium(r) 4" },
12857c478bd9Sstevel@tonic-gate 			{ 0x9,	"Intel(r) Pentium(r) 4" },
12867c478bd9Sstevel@tonic-gate 			{ 0xa,	"Intel(r) Celeron(r)" },
12877c478bd9Sstevel@tonic-gate 			{ 0xb,	"Intel(r) Xeon(tm)" },
12887c478bd9Sstevel@tonic-gate 			{ 0xc,	"Intel(r) Xeon(tm) MP" },
12897c478bd9Sstevel@tonic-gate 			{ 0xe,	"Mobile Intel(r) Pentium(r) 4" },
12905ff02082Sdmick 			{ 0xf,	"Mobile Intel(r) Celeron(r)" },
12915ff02082Sdmick 			{ 0x11, "Mobile Genuine Intel(r)" },
12925ff02082Sdmick 			{ 0x12, "Intel(r) Celeron(r) M" },
12935ff02082Sdmick 			{ 0x13, "Mobile Intel(r) Celeron(r)" },
12945ff02082Sdmick 			{ 0x14, "Intel(r) Celeron(r)" },
12955ff02082Sdmick 			{ 0x15, "Mobile Genuine Intel(r)" },
12965ff02082Sdmick 			{ 0x16,	"Intel(r) Pentium(r) M" },
12975ff02082Sdmick 			{ 0x17, "Mobile Intel(r) Celeron(r)" }
12987c478bd9Sstevel@tonic-gate 		};
12997c478bd9Sstevel@tonic-gate 		uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]);
13007c478bd9Sstevel@tonic-gate 		uint_t sgn;
13017c478bd9Sstevel@tonic-gate 
13027c478bd9Sstevel@tonic-gate 		sgn = (cpi->cpi_family << 8) |
13037c478bd9Sstevel@tonic-gate 		    (cpi->cpi_model << 4) | cpi->cpi_step;
13047c478bd9Sstevel@tonic-gate 
13057c478bd9Sstevel@tonic-gate 		for (i = 0; i < btblmax; i++)
13067c478bd9Sstevel@tonic-gate 			if (brand_tbl[i].bt_bid == cpi->cpi_brandid)
13077c478bd9Sstevel@tonic-gate 				break;
13087c478bd9Sstevel@tonic-gate 		if (i < btblmax) {
13097c478bd9Sstevel@tonic-gate 			if (sgn == 0x6b1 && cpi->cpi_brandid == 3)
13107c478bd9Sstevel@tonic-gate 				return ("Intel(r) Celeron(r)");
13117c478bd9Sstevel@tonic-gate 			if (sgn < 0xf13 && cpi->cpi_brandid == 0xb)
13127c478bd9Sstevel@tonic-gate 				return ("Intel(r) Xeon(tm) MP");
13137c478bd9Sstevel@tonic-gate 			if (sgn < 0xf13 && cpi->cpi_brandid == 0xe)
13147c478bd9Sstevel@tonic-gate 				return ("Intel(r) Xeon(tm)");
13157c478bd9Sstevel@tonic-gate 			return (brand_tbl[i].bt_str);
13167c478bd9Sstevel@tonic-gate 		}
13177c478bd9Sstevel@tonic-gate 	}
13187c478bd9Sstevel@tonic-gate 
13197c478bd9Sstevel@tonic-gate 	return (NULL);
13207c478bd9Sstevel@tonic-gate }
13217c478bd9Sstevel@tonic-gate 
13227c478bd9Sstevel@tonic-gate static const char *
13237c478bd9Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi)
13247c478bd9Sstevel@tonic-gate {
13257c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
13267c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5)
13277c478bd9Sstevel@tonic-gate 		return ("i486 compatible");
13287c478bd9Sstevel@tonic-gate 
13297c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_family) {
13307c478bd9Sstevel@tonic-gate 	case 5:
13317c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
13327c478bd9Sstevel@tonic-gate 		case 0:
13337c478bd9Sstevel@tonic-gate 		case 1:
13347c478bd9Sstevel@tonic-gate 		case 2:
13357c478bd9Sstevel@tonic-gate 		case 3:
13367c478bd9Sstevel@tonic-gate 		case 4:
13377c478bd9Sstevel@tonic-gate 		case 5:
13387c478bd9Sstevel@tonic-gate 			return ("AMD-K5(r)");
13397c478bd9Sstevel@tonic-gate 		case 6:
13407c478bd9Sstevel@tonic-gate 		case 7:
13417c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)");
13427c478bd9Sstevel@tonic-gate 		case 8:
13437c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)-2");
13447c478bd9Sstevel@tonic-gate 		case 9:
13457c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)-III");
13467c478bd9Sstevel@tonic-gate 		default:
13477c478bd9Sstevel@tonic-gate 			return ("AMD (family 5)");
13487c478bd9Sstevel@tonic-gate 		}
13497c478bd9Sstevel@tonic-gate 	case 6:
13507c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
13517c478bd9Sstevel@tonic-gate 		case 1:
13527c478bd9Sstevel@tonic-gate 			return ("AMD-K7(tm)");
13537c478bd9Sstevel@tonic-gate 		case 0:
13547c478bd9Sstevel@tonic-gate 		case 2:
13557c478bd9Sstevel@tonic-gate 		case 4:
13567c478bd9Sstevel@tonic-gate 			return ("AMD Athlon(tm)");
13577c478bd9Sstevel@tonic-gate 		case 3:
13587c478bd9Sstevel@tonic-gate 		case 7:
13597c478bd9Sstevel@tonic-gate 			return ("AMD Duron(tm)");
13607c478bd9Sstevel@tonic-gate 		case 6:
13617c478bd9Sstevel@tonic-gate 		case 8:
13627c478bd9Sstevel@tonic-gate 		case 10:
13637c478bd9Sstevel@tonic-gate 			/*
13647c478bd9Sstevel@tonic-gate 			 * Use the L2 cache size to distinguish
13657c478bd9Sstevel@tonic-gate 			 */
13667c478bd9Sstevel@tonic-gate 			return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ?
13677c478bd9Sstevel@tonic-gate 			    "AMD Athlon(tm)" : "AMD Duron(tm)");
13687c478bd9Sstevel@tonic-gate 		default:
13697c478bd9Sstevel@tonic-gate 			return ("AMD (family 6)");
13707c478bd9Sstevel@tonic-gate 		}
13717c478bd9Sstevel@tonic-gate 	default:
13727c478bd9Sstevel@tonic-gate 		break;
13737c478bd9Sstevel@tonic-gate 	}
13747c478bd9Sstevel@tonic-gate 
13757c478bd9Sstevel@tonic-gate 	if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 &&
13767c478bd9Sstevel@tonic-gate 	    cpi->cpi_brandid != 0) {
13777c478bd9Sstevel@tonic-gate 		switch (BITX(cpi->cpi_brandid, 7, 5)) {
13787c478bd9Sstevel@tonic-gate 		case 3:
13797c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) UP 1xx");
13807c478bd9Sstevel@tonic-gate 		case 4:
13817c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) DP 2xx");
13827c478bd9Sstevel@tonic-gate 		case 5:
13837c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) MP 8xx");
13847c478bd9Sstevel@tonic-gate 		default:
13857c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm)");
13867c478bd9Sstevel@tonic-gate 		}
13877c478bd9Sstevel@tonic-gate 	}
13887c478bd9Sstevel@tonic-gate 
13897c478bd9Sstevel@tonic-gate 	return (NULL);
13907c478bd9Sstevel@tonic-gate }
13917c478bd9Sstevel@tonic-gate 
13927c478bd9Sstevel@tonic-gate static const char *
13937c478bd9Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type)
13947c478bd9Sstevel@tonic-gate {
13957c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
13967c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 ||
13977c478bd9Sstevel@tonic-gate 	    type == X86_TYPE_CYRIX_486)
13987c478bd9Sstevel@tonic-gate 		return ("i486 compatible");
13997c478bd9Sstevel@tonic-gate 
14007c478bd9Sstevel@tonic-gate 	switch (type) {
14017c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86:
14027c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86");
14037c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86L:
14047c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86L");
14057c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86MX:
14067c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86MX");
14077c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_GXm:
14087c478bd9Sstevel@tonic-gate 		return ("Cyrix GXm");
14097c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_MediaGX:
14107c478bd9Sstevel@tonic-gate 		return ("Cyrix MediaGX");
14117c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_MII:
14127c478bd9Sstevel@tonic-gate 		return ("Cyrix M2");
14137c478bd9Sstevel@tonic-gate 	case X86_TYPE_VIA_CYRIX_III:
14147c478bd9Sstevel@tonic-gate 		return ("VIA Cyrix M3");
14157c478bd9Sstevel@tonic-gate 	default:
14167c478bd9Sstevel@tonic-gate 		/*
14177c478bd9Sstevel@tonic-gate 		 * Have another wild guess ..
14187c478bd9Sstevel@tonic-gate 		 */
14197c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 4 && cpi->cpi_model == 9)
14207c478bd9Sstevel@tonic-gate 			return ("Cyrix 5x86");
14217c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_family == 5) {
14227c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
14237c478bd9Sstevel@tonic-gate 			case 2:
14247c478bd9Sstevel@tonic-gate 				return ("Cyrix 6x86");	/* Cyrix M1 */
14257c478bd9Sstevel@tonic-gate 			case 4:
14267c478bd9Sstevel@tonic-gate 				return ("Cyrix MediaGX");
14277c478bd9Sstevel@tonic-gate 			default:
14287c478bd9Sstevel@tonic-gate 				break;
14297c478bd9Sstevel@tonic-gate 			}
14307c478bd9Sstevel@tonic-gate 		} else if (cpi->cpi_family == 6) {
14317c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
14327c478bd9Sstevel@tonic-gate 			case 0:
14337c478bd9Sstevel@tonic-gate 				return ("Cyrix 6x86MX"); /* Cyrix M2? */
14347c478bd9Sstevel@tonic-gate 			case 5:
14357c478bd9Sstevel@tonic-gate 			case 6:
14367c478bd9Sstevel@tonic-gate 			case 7:
14377c478bd9Sstevel@tonic-gate 			case 8:
14387c478bd9Sstevel@tonic-gate 			case 9:
14397c478bd9Sstevel@tonic-gate 				return ("VIA C3");
14407c478bd9Sstevel@tonic-gate 			default:
14417c478bd9Sstevel@tonic-gate 				break;
14427c478bd9Sstevel@tonic-gate 			}
14437c478bd9Sstevel@tonic-gate 		}
14447c478bd9Sstevel@tonic-gate 		break;
14457c478bd9Sstevel@tonic-gate 	}
14467c478bd9Sstevel@tonic-gate 	return (NULL);
14477c478bd9Sstevel@tonic-gate }
14487c478bd9Sstevel@tonic-gate 
14497c478bd9Sstevel@tonic-gate /*
14507c478bd9Sstevel@tonic-gate  * This only gets called in the case that the CPU extended
14517c478bd9Sstevel@tonic-gate  * feature brand string (0x80000002, 0x80000003, 0x80000004)
14527c478bd9Sstevel@tonic-gate  * aren't available, or contain null bytes for some reason.
14537c478bd9Sstevel@tonic-gate  */
14547c478bd9Sstevel@tonic-gate static void
14557c478bd9Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi)
14567c478bd9Sstevel@tonic-gate {
14577c478bd9Sstevel@tonic-gate 	const char *brand = NULL;
14587c478bd9Sstevel@tonic-gate 
14597c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
14607c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
14617c478bd9Sstevel@tonic-gate 		brand = intel_cpubrand(cpi);
14627c478bd9Sstevel@tonic-gate 		break;
14637c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
14647c478bd9Sstevel@tonic-gate 		brand = amd_cpubrand(cpi);
14657c478bd9Sstevel@tonic-gate 		break;
14667c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
14677c478bd9Sstevel@tonic-gate 		brand = cyrix_cpubrand(cpi, x86_type);
14687c478bd9Sstevel@tonic-gate 		break;
14697c478bd9Sstevel@tonic-gate 	case X86_VENDOR_NexGen:
14707c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 0)
14717c478bd9Sstevel@tonic-gate 			brand = "NexGen Nx586";
14727c478bd9Sstevel@tonic-gate 		break;
14737c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
14747c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5)
14757c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
14767c478bd9Sstevel@tonic-gate 			case 4:
14777c478bd9Sstevel@tonic-gate 				brand = "Centaur C6";
14787c478bd9Sstevel@tonic-gate 				break;
14797c478bd9Sstevel@tonic-gate 			case 8:
14807c478bd9Sstevel@tonic-gate 				brand = "Centaur C2";
14817c478bd9Sstevel@tonic-gate 				break;
14827c478bd9Sstevel@tonic-gate 			case 9:
14837c478bd9Sstevel@tonic-gate 				brand = "Centaur C3";
14847c478bd9Sstevel@tonic-gate 				break;
14857c478bd9Sstevel@tonic-gate 			default:
14867c478bd9Sstevel@tonic-gate 				break;
14877c478bd9Sstevel@tonic-gate 			}
14887c478bd9Sstevel@tonic-gate 		break;
14897c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Rise:
14907c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 &&
14917c478bd9Sstevel@tonic-gate 		    (cpi->cpi_model == 0 || cpi->cpi_model == 2))
14927c478bd9Sstevel@tonic-gate 			brand = "Rise mP6";
14937c478bd9Sstevel@tonic-gate 		break;
14947c478bd9Sstevel@tonic-gate 	case X86_VENDOR_SiS:
14957c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 0)
14967c478bd9Sstevel@tonic-gate 			brand = "SiS 55x";
14977c478bd9Sstevel@tonic-gate 		break;
14987c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
14997c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 4)
15007c478bd9Sstevel@tonic-gate 			brand = "Transmeta Crusoe TM3x00 or TM5x00";
15017c478bd9Sstevel@tonic-gate 		break;
15027c478bd9Sstevel@tonic-gate 	case X86_VENDOR_NSC:
15037c478bd9Sstevel@tonic-gate 	case X86_VENDOR_UMC:
15047c478bd9Sstevel@tonic-gate 	default:
15057c478bd9Sstevel@tonic-gate 		break;
15067c478bd9Sstevel@tonic-gate 	}
15077c478bd9Sstevel@tonic-gate 	if (brand) {
15087c478bd9Sstevel@tonic-gate 		(void) strcpy((char *)cpi->cpi_brandstr, brand);
15097c478bd9Sstevel@tonic-gate 		return;
15107c478bd9Sstevel@tonic-gate 	}
15117c478bd9Sstevel@tonic-gate 
15127c478bd9Sstevel@tonic-gate 	/*
15137c478bd9Sstevel@tonic-gate 	 * If all else fails ...
15147c478bd9Sstevel@tonic-gate 	 */
15157c478bd9Sstevel@tonic-gate 	(void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr),
15167c478bd9Sstevel@tonic-gate 	    "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family,
15177c478bd9Sstevel@tonic-gate 	    cpi->cpi_model, cpi->cpi_step);
15187c478bd9Sstevel@tonic-gate }
15197c478bd9Sstevel@tonic-gate 
15207c478bd9Sstevel@tonic-gate /*
15217c478bd9Sstevel@tonic-gate  * This routine is called just after kernel memory allocation
15227c478bd9Sstevel@tonic-gate  * becomes available on cpu0, and as part of mp_startup() on
15237c478bd9Sstevel@tonic-gate  * the other cpus.
15247c478bd9Sstevel@tonic-gate  *
15257c478bd9Sstevel@tonic-gate  * Fixup the brand string.
15267c478bd9Sstevel@tonic-gate  */
15277c478bd9Sstevel@tonic-gate /*ARGSUSED*/
15287c478bd9Sstevel@tonic-gate void
15297c478bd9Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu)
15307c478bd9Sstevel@tonic-gate {
15317c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
15327c478bd9Sstevel@tonic-gate 
15337c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 2);
15347c478bd9Sstevel@tonic-gate 
15357c478bd9Sstevel@tonic-gate 	if ((cpi->cpi_xmaxeax & 0x80000000) == 0) {
15367c478bd9Sstevel@tonic-gate 		fabricate_brandstr(cpi);
15377c478bd9Sstevel@tonic-gate 		goto pass3_done;
15387c478bd9Sstevel@tonic-gate 	}
15397c478bd9Sstevel@tonic-gate 
15407c478bd9Sstevel@tonic-gate 	/*
15417c478bd9Sstevel@tonic-gate 	 * If we successfully extracted a brand string from the cpuid
15427c478bd9Sstevel@tonic-gate 	 * instruction, clean it up by removing leading spaces and
15437c478bd9Sstevel@tonic-gate 	 * similar junk.
15447c478bd9Sstevel@tonic-gate 	 */
15457c478bd9Sstevel@tonic-gate 	if (cpi->cpi_brandstr[0]) {
15467c478bd9Sstevel@tonic-gate 		size_t maxlen = sizeof (cpi->cpi_brandstr);
15477c478bd9Sstevel@tonic-gate 		char *src, *dst;
15487c478bd9Sstevel@tonic-gate 
15497c478bd9Sstevel@tonic-gate 		dst = src = (char *)cpi->cpi_brandstr;
15507c478bd9Sstevel@tonic-gate 		src[maxlen - 1] = '\0';
15517c478bd9Sstevel@tonic-gate 		/*
15527c478bd9Sstevel@tonic-gate 		 * strip leading spaces
15537c478bd9Sstevel@tonic-gate 		 */
15547c478bd9Sstevel@tonic-gate 		while (*src == ' ')
15557c478bd9Sstevel@tonic-gate 			src++;
15567c478bd9Sstevel@tonic-gate 		/*
15577c478bd9Sstevel@tonic-gate 		 * Remove any 'Genuine' or "Authentic" prefixes
15587c478bd9Sstevel@tonic-gate 		 */
15597c478bd9Sstevel@tonic-gate 		if (strncmp(src, "Genuine ", 8) == 0)
15607c478bd9Sstevel@tonic-gate 			src += 8;
15617c478bd9Sstevel@tonic-gate 		if (strncmp(src, "Authentic ", 10) == 0)
15627c478bd9Sstevel@tonic-gate 			src += 10;
15637c478bd9Sstevel@tonic-gate 
15647c478bd9Sstevel@tonic-gate 		/*
15657c478bd9Sstevel@tonic-gate 		 * Now do an in-place copy.
15667c478bd9Sstevel@tonic-gate 		 * Map (R) to (r) and (TM) to (tm).
15677c478bd9Sstevel@tonic-gate 		 * The era of teletypes is long gone, and there's
15687c478bd9Sstevel@tonic-gate 		 * -really- no need to shout.
15697c478bd9Sstevel@tonic-gate 		 */
15707c478bd9Sstevel@tonic-gate 		while (*src != '\0') {
15717c478bd9Sstevel@tonic-gate 			if (src[0] == '(') {
15727c478bd9Sstevel@tonic-gate 				if (strncmp(src + 1, "R)", 2) == 0) {
15737c478bd9Sstevel@tonic-gate 					(void) strncpy(dst, "(r)", 3);
15747c478bd9Sstevel@tonic-gate 					src += 3;
15757c478bd9Sstevel@tonic-gate 					dst += 3;
15767c478bd9Sstevel@tonic-gate 					continue;
15777c478bd9Sstevel@tonic-gate 				}
15787c478bd9Sstevel@tonic-gate 				if (strncmp(src + 1, "TM)", 3) == 0) {
15797c478bd9Sstevel@tonic-gate 					(void) strncpy(dst, "(tm)", 4);
15807c478bd9Sstevel@tonic-gate 					src += 4;
15817c478bd9Sstevel@tonic-gate 					dst += 4;
15827c478bd9Sstevel@tonic-gate 					continue;
15837c478bd9Sstevel@tonic-gate 				}
15847c478bd9Sstevel@tonic-gate 			}
15857c478bd9Sstevel@tonic-gate 			*dst++ = *src++;
15867c478bd9Sstevel@tonic-gate 		}
15877c478bd9Sstevel@tonic-gate 		*dst = '\0';
15887c478bd9Sstevel@tonic-gate 
15897c478bd9Sstevel@tonic-gate 		/*
15907c478bd9Sstevel@tonic-gate 		 * Finally, remove any trailing spaces
15917c478bd9Sstevel@tonic-gate 		 */
15927c478bd9Sstevel@tonic-gate 		while (--dst > cpi->cpi_brandstr)
15937c478bd9Sstevel@tonic-gate 			if (*dst == ' ')
15947c478bd9Sstevel@tonic-gate 				*dst = '\0';
15957c478bd9Sstevel@tonic-gate 			else
15967c478bd9Sstevel@tonic-gate 				break;
15977c478bd9Sstevel@tonic-gate 	} else
15987c478bd9Sstevel@tonic-gate 		fabricate_brandstr(cpi);
15997c478bd9Sstevel@tonic-gate 
16007c478bd9Sstevel@tonic-gate pass3_done:
16017c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 3;
16027c478bd9Sstevel@tonic-gate }
16037c478bd9Sstevel@tonic-gate 
16047c478bd9Sstevel@tonic-gate /*
16057c478bd9Sstevel@tonic-gate  * This routine is called out of bind_hwcap() much later in the life
16067c478bd9Sstevel@tonic-gate  * of the kernel (post_startup()).  The job of this routine is to resolve
16077c478bd9Sstevel@tonic-gate  * the hardware feature support and kernel support for those features into
16087c478bd9Sstevel@tonic-gate  * what we're actually going to tell applications via the aux vector.
16097c478bd9Sstevel@tonic-gate  */
16107c478bd9Sstevel@tonic-gate uint_t
16117c478bd9Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu)
16127c478bd9Sstevel@tonic-gate {
16137c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
16147c478bd9Sstevel@tonic-gate 	uint_t hwcap_flags = 0;
16157c478bd9Sstevel@tonic-gate 
16167c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
16177c478bd9Sstevel@tonic-gate 		cpu = CPU;
16187c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
16197c478bd9Sstevel@tonic-gate 
16207c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 3);
16217c478bd9Sstevel@tonic-gate 
16227c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax >= 1) {
16237c478bd9Sstevel@tonic-gate 		uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES];
16247c478bd9Sstevel@tonic-gate 		uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES];
16257c478bd9Sstevel@tonic-gate 
16267c478bd9Sstevel@tonic-gate 		*edx = CPI_FEATURES_EDX(cpi);
16277c478bd9Sstevel@tonic-gate 		*ecx = CPI_FEATURES_ECX(cpi);
16287c478bd9Sstevel@tonic-gate 
16297c478bd9Sstevel@tonic-gate 		/*
16307c478bd9Sstevel@tonic-gate 		 * [these require explicit kernel support]
16317c478bd9Sstevel@tonic-gate 		 */
16327c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SEP) == 0)
16337c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_SEP;
16347c478bd9Sstevel@tonic-gate 
16357c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SSE) == 0)
16367c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE);
16377c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SSE2) == 0)
16387c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_SSE2;
16397c478bd9Sstevel@tonic-gate 
16407c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_HTT) == 0)
16417c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_HTT;
16427c478bd9Sstevel@tonic-gate 
16437c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SSE3) == 0)
16447c478bd9Sstevel@tonic-gate 			*ecx &= ~CPUID_INTC_ECX_SSE3;
16457c478bd9Sstevel@tonic-gate 
16467c478bd9Sstevel@tonic-gate 		/*
16477c478bd9Sstevel@tonic-gate 		 * [no explicit support required beyond x87 fp context]
16487c478bd9Sstevel@tonic-gate 		 */
16497c478bd9Sstevel@tonic-gate 		if (!fpu_exists)
16507c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX);
16517c478bd9Sstevel@tonic-gate 
16527c478bd9Sstevel@tonic-gate 		/*
16537c478bd9Sstevel@tonic-gate 		 * Now map the supported feature vector to things that we
16547c478bd9Sstevel@tonic-gate 		 * think userland will care about.
16557c478bd9Sstevel@tonic-gate 		 */
16567c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SEP)
16577c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SEP;
16587c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SSE)
16597c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_FXSR | AV_386_SSE;
16607c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SSE2)
16617c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SSE2;
16627c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_SSE3)
16637c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SSE3;
16647c478bd9Sstevel@tonic-gate 
16657c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_FPU)
16667c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_FPU;
16677c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_MMX)
16687c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_MMX;
16697c478bd9Sstevel@tonic-gate 
16707c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_TSC)
16717c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_TSC;
16727c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_CX8)
16737c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CX8;
16747c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_CMOV)
16757c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CMOV;
16767c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_MON)
16777c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_MON;
16787c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_CX16)
16797c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CX16;
16807c478bd9Sstevel@tonic-gate 	}
16817c478bd9Sstevel@tonic-gate 
16828949bcd6Sandrei 	if (x86_feature & X86_HTT)
16837c478bd9Sstevel@tonic-gate 		hwcap_flags |= AV_386_PAUSE;
16847c478bd9Sstevel@tonic-gate 
16857c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000001)
16867c478bd9Sstevel@tonic-gate 		goto pass4_done;
16877c478bd9Sstevel@tonic-gate 
16887c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
16898949bcd6Sandrei 		struct cpuid_regs cp;
1690ae115bc7Smrj 		uint32_t *edx, *ecx;
16917c478bd9Sstevel@tonic-gate 
1692ae115bc7Smrj 	case X86_VENDOR_Intel:
1693ae115bc7Smrj 		/*
1694ae115bc7Smrj 		 * Seems like Intel duplicated what we necessary
1695ae115bc7Smrj 		 * here to make the initial crop of 64-bit OS's work.
1696ae115bc7Smrj 		 * Hopefully, those are the only "extended" bits
1697ae115bc7Smrj 		 * they'll add.
1698ae115bc7Smrj 		 */
1699ae115bc7Smrj 		/*FALLTHROUGH*/
1700ae115bc7Smrj 
17017c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
17027c478bd9Sstevel@tonic-gate 		edx = &cpi->cpi_support[AMD_EDX_FEATURES];
1703ae115bc7Smrj 		ecx = &cpi->cpi_support[AMD_ECX_FEATURES];
17047c478bd9Sstevel@tonic-gate 
17057c478bd9Sstevel@tonic-gate 		*edx = CPI_FEATURES_XTD_EDX(cpi);
1706ae115bc7Smrj 		*ecx = CPI_FEATURES_XTD_ECX(cpi);
1707ae115bc7Smrj 
1708ae115bc7Smrj 		/*
1709ae115bc7Smrj 		 * [these features require explicit kernel support]
1710ae115bc7Smrj 		 */
1711ae115bc7Smrj 		switch (cpi->cpi_vendor) {
1712ae115bc7Smrj 		case X86_VENDOR_Intel:
1713ae115bc7Smrj 			break;
1714ae115bc7Smrj 
1715ae115bc7Smrj 		case X86_VENDOR_AMD:
1716ae115bc7Smrj 			if ((x86_feature & X86_TSCP) == 0)
1717ae115bc7Smrj 				*edx &= ~CPUID_AMD_EDX_TSCP;
1718ae115bc7Smrj 			break;
1719ae115bc7Smrj 
1720ae115bc7Smrj 		default:
1721ae115bc7Smrj 			break;
1722ae115bc7Smrj 		}
17237c478bd9Sstevel@tonic-gate 
17247c478bd9Sstevel@tonic-gate 		/*
17257c478bd9Sstevel@tonic-gate 		 * [no explicit support required beyond
17267c478bd9Sstevel@tonic-gate 		 * x87 fp context and exception handlers]
17277c478bd9Sstevel@tonic-gate 		 */
17287c478bd9Sstevel@tonic-gate 		if (!fpu_exists)
17297c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_AMD_EDX_MMXamd |
17307c478bd9Sstevel@tonic-gate 			    CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx);
17317c478bd9Sstevel@tonic-gate 
17327c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_NX) == 0)
17337c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_AMD_EDX_NX;
1734ae115bc7Smrj #if !defined(__amd64)
17357c478bd9Sstevel@tonic-gate 		*edx &= ~CPUID_AMD_EDX_LM;
17367c478bd9Sstevel@tonic-gate #endif
17377c478bd9Sstevel@tonic-gate 		/*
17387c478bd9Sstevel@tonic-gate 		 * Now map the supported feature vector to
17397c478bd9Sstevel@tonic-gate 		 * things that we think userland will care about.
17407c478bd9Sstevel@tonic-gate 		 */
1741ae115bc7Smrj #if defined(__amd64)
17427c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_SYSC)
17437c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_SYSC;
1744ae115bc7Smrj #endif
17457c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_MMXamd)
17467c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_MMX;
17477c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_3DNow)
17487c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_3DNow;
17497c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_3DNowx)
17507c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_3DNowx;
1751ae115bc7Smrj 
1752ae115bc7Smrj 		switch (cpi->cpi_vendor) {
1753ae115bc7Smrj 		case X86_VENDOR_AMD:
1754ae115bc7Smrj 			if (*edx & CPUID_AMD_EDX_TSCP)
1755ae115bc7Smrj 				hwcap_flags |= AV_386_TSCP;
1756ae115bc7Smrj 			if (*ecx & CPUID_AMD_ECX_AHF64)
1757ae115bc7Smrj 				hwcap_flags |= AV_386_AHF;
1758ae115bc7Smrj 			break;
1759ae115bc7Smrj 
1760ae115bc7Smrj 		case X86_VENDOR_Intel:
1761ae115bc7Smrj 			/*
1762ae115bc7Smrj 			 * Aarrgh.
1763ae115bc7Smrj 			 * Intel uses a different bit in the same word.
1764ae115bc7Smrj 			 */
1765ae115bc7Smrj 			if (*ecx & CPUID_INTC_ECX_AHF64)
1766ae115bc7Smrj 				hwcap_flags |= AV_386_AHF;
1767ae115bc7Smrj 			break;
1768ae115bc7Smrj 
1769ae115bc7Smrj 		default:
1770ae115bc7Smrj 			break;
1771ae115bc7Smrj 		}
17727c478bd9Sstevel@tonic-gate 		break;
17737c478bd9Sstevel@tonic-gate 
17747c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
17758949bcd6Sandrei 		cp.cp_eax = 0x80860001;
17768949bcd6Sandrei 		(void) __cpuid_insn(&cp);
17778949bcd6Sandrei 		cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx;
17787c478bd9Sstevel@tonic-gate 		break;
17797c478bd9Sstevel@tonic-gate 
17807c478bd9Sstevel@tonic-gate 	default:
17817c478bd9Sstevel@tonic-gate 		break;
17827c478bd9Sstevel@tonic-gate 	}
17837c478bd9Sstevel@tonic-gate 
17847c478bd9Sstevel@tonic-gate pass4_done:
17857c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 4;
17867c478bd9Sstevel@tonic-gate 	return (hwcap_flags);
17877c478bd9Sstevel@tonic-gate }
17887c478bd9Sstevel@tonic-gate 
17897c478bd9Sstevel@tonic-gate 
17907c478bd9Sstevel@tonic-gate /*
17917c478bd9Sstevel@tonic-gate  * Simulate the cpuid instruction using the data we previously
17927c478bd9Sstevel@tonic-gate  * captured about this CPU.  We try our best to return the truth
17937c478bd9Sstevel@tonic-gate  * about the hardware, independently of kernel support.
17947c478bd9Sstevel@tonic-gate  */
17957c478bd9Sstevel@tonic-gate uint32_t
17968949bcd6Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp)
17977c478bd9Sstevel@tonic-gate {
17987c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
17998949bcd6Sandrei 	struct cpuid_regs *xcp;
18007c478bd9Sstevel@tonic-gate 
18017c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
18027c478bd9Sstevel@tonic-gate 		cpu = CPU;
18037c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
18047c478bd9Sstevel@tonic-gate 
18057c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 3));
18067c478bd9Sstevel@tonic-gate 
18077c478bd9Sstevel@tonic-gate 	/*
18087c478bd9Sstevel@tonic-gate 	 * CPUID data is cached in two separate places: cpi_std for standard
18097c478bd9Sstevel@tonic-gate 	 * CPUID functions, and cpi_extd for extended CPUID functions.
18107c478bd9Sstevel@tonic-gate 	 */
18118949bcd6Sandrei 	if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD)
18128949bcd6Sandrei 		xcp = &cpi->cpi_std[cp->cp_eax];
18138949bcd6Sandrei 	else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax &&
18148949bcd6Sandrei 	    cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD)
18158949bcd6Sandrei 		xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000];
18167c478bd9Sstevel@tonic-gate 	else
18177c478bd9Sstevel@tonic-gate 		/*
18187c478bd9Sstevel@tonic-gate 		 * The caller is asking for data from an input parameter which
18197c478bd9Sstevel@tonic-gate 		 * the kernel has not cached.  In this case we go fetch from
18207c478bd9Sstevel@tonic-gate 		 * the hardware and return the data directly to the user.
18217c478bd9Sstevel@tonic-gate 		 */
18228949bcd6Sandrei 		return (__cpuid_insn(cp));
18238949bcd6Sandrei 
18248949bcd6Sandrei 	cp->cp_eax = xcp->cp_eax;
18258949bcd6Sandrei 	cp->cp_ebx = xcp->cp_ebx;
18268949bcd6Sandrei 	cp->cp_ecx = xcp->cp_ecx;
18278949bcd6Sandrei 	cp->cp_edx = xcp->cp_edx;
18287c478bd9Sstevel@tonic-gate 	return (cp->cp_eax);
18297c478bd9Sstevel@tonic-gate }
18307c478bd9Sstevel@tonic-gate 
18317c478bd9Sstevel@tonic-gate int
18327c478bd9Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass)
18337c478bd9Sstevel@tonic-gate {
18347c478bd9Sstevel@tonic-gate 	return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL &&
18357c478bd9Sstevel@tonic-gate 	    cpu->cpu_m.mcpu_cpi->cpi_pass >= pass);
18367c478bd9Sstevel@tonic-gate }
18377c478bd9Sstevel@tonic-gate 
18387c478bd9Sstevel@tonic-gate int
18397c478bd9Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n)
18407c478bd9Sstevel@tonic-gate {
18417c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 3));
18427c478bd9Sstevel@tonic-gate 
18437c478bd9Sstevel@tonic-gate 	return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr));
18447c478bd9Sstevel@tonic-gate }
18457c478bd9Sstevel@tonic-gate 
18467c478bd9Sstevel@tonic-gate int
18478949bcd6Sandrei cpuid_is_cmt(cpu_t *cpu)
18487c478bd9Sstevel@tonic-gate {
18497c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
18507c478bd9Sstevel@tonic-gate 		cpu = CPU;
18517c478bd9Sstevel@tonic-gate 
18527c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
18537c478bd9Sstevel@tonic-gate 
18547c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0);
18557c478bd9Sstevel@tonic-gate }
18567c478bd9Sstevel@tonic-gate 
18577c478bd9Sstevel@tonic-gate /*
18587c478bd9Sstevel@tonic-gate  * AMD and Intel both implement the 64-bit variant of the syscall
18597c478bd9Sstevel@tonic-gate  * instruction (syscallq), so if there's -any- support for syscall,
18607c478bd9Sstevel@tonic-gate  * cpuid currently says "yes, we support this".
18617c478bd9Sstevel@tonic-gate  *
18627c478bd9Sstevel@tonic-gate  * However, Intel decided to -not- implement the 32-bit variant of the
18637c478bd9Sstevel@tonic-gate  * syscall instruction, so we provide a predicate to allow our caller
18647c478bd9Sstevel@tonic-gate  * to test that subtlety here.
18657c478bd9Sstevel@tonic-gate  */
18667c478bd9Sstevel@tonic-gate /*ARGSUSED*/
18677c478bd9Sstevel@tonic-gate int
18687c478bd9Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu)
18697c478bd9Sstevel@tonic-gate {
18707c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1));
18717c478bd9Sstevel@tonic-gate 
1872ae115bc7Smrj 	if (cpu == NULL)
1873ae115bc7Smrj 		cpu = CPU;
1874ae115bc7Smrj 
1875ae115bc7Smrj 	/*CSTYLED*/
1876ae115bc7Smrj 	{
1877ae115bc7Smrj 		struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
1878ae115bc7Smrj 
1879ae115bc7Smrj 		if (cpi->cpi_vendor == X86_VENDOR_AMD &&
1880ae115bc7Smrj 		    cpi->cpi_xmaxeax >= 0x80000001 &&
1881ae115bc7Smrj 		    (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC))
1882ae115bc7Smrj 			return (1);
1883ae115bc7Smrj 	}
18847c478bd9Sstevel@tonic-gate 	return (0);
18857c478bd9Sstevel@tonic-gate }
18867c478bd9Sstevel@tonic-gate 
18877c478bd9Sstevel@tonic-gate int
18887c478bd9Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n)
18897c478bd9Sstevel@tonic-gate {
18907c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
18917c478bd9Sstevel@tonic-gate 
18927c478bd9Sstevel@tonic-gate 	static const char fmt[] =
1893ecfa43a5Sdmick 	    "x86 (%s %X family %d model %d step %d clock %d MHz)";
18947c478bd9Sstevel@tonic-gate 	static const char fmt_ht[] =
1895ecfa43a5Sdmick 	    "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)";
18967c478bd9Sstevel@tonic-gate 
18977c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
18987c478bd9Sstevel@tonic-gate 
18998949bcd6Sandrei 	if (cpuid_is_cmt(cpu))
19007c478bd9Sstevel@tonic-gate 		return (snprintf(s, n, fmt_ht, cpi->cpi_chipid,
1901ecfa43a5Sdmick 		    cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax,
1902ecfa43a5Sdmick 		    cpi->cpi_family, cpi->cpi_model,
19037c478bd9Sstevel@tonic-gate 		    cpi->cpi_step, cpu->cpu_type_info.pi_clock));
19047c478bd9Sstevel@tonic-gate 	return (snprintf(s, n, fmt,
1905ecfa43a5Sdmick 	    cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax,
1906ecfa43a5Sdmick 	    cpi->cpi_family, cpi->cpi_model,
19077c478bd9Sstevel@tonic-gate 	    cpi->cpi_step, cpu->cpu_type_info.pi_clock));
19087c478bd9Sstevel@tonic-gate }
19097c478bd9Sstevel@tonic-gate 
19107c478bd9Sstevel@tonic-gate const char *
19117c478bd9Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu)
19127c478bd9Sstevel@tonic-gate {
19137c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
19147c478bd9Sstevel@tonic-gate 	return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr);
19157c478bd9Sstevel@tonic-gate }
19167c478bd9Sstevel@tonic-gate 
19177c478bd9Sstevel@tonic-gate uint_t
19187c478bd9Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu)
19197c478bd9Sstevel@tonic-gate {
19207c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
19217c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_vendor);
19227c478bd9Sstevel@tonic-gate }
19237c478bd9Sstevel@tonic-gate 
19247c478bd9Sstevel@tonic-gate uint_t
19257c478bd9Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu)
19267c478bd9Sstevel@tonic-gate {
19277c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
19287c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_family);
19297c478bd9Sstevel@tonic-gate }
19307c478bd9Sstevel@tonic-gate 
19317c478bd9Sstevel@tonic-gate uint_t
19327c478bd9Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu)
19337c478bd9Sstevel@tonic-gate {
19347c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
19357c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_model);
19367c478bd9Sstevel@tonic-gate }
19377c478bd9Sstevel@tonic-gate 
19387c478bd9Sstevel@tonic-gate uint_t
19397c478bd9Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu)
19407c478bd9Sstevel@tonic-gate {
19417c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
19427c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip);
19437c478bd9Sstevel@tonic-gate }
19447c478bd9Sstevel@tonic-gate 
19457c478bd9Sstevel@tonic-gate uint_t
19468949bcd6Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu)
19478949bcd6Sandrei {
19488949bcd6Sandrei 	ASSERT(cpuid_checkpass(cpu, 1));
19498949bcd6Sandrei 	return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip);
19508949bcd6Sandrei }
19518949bcd6Sandrei 
19528949bcd6Sandrei uint_t
19537c478bd9Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu)
19547c478bd9Sstevel@tonic-gate {
19557c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
19567c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_step);
19577c478bd9Sstevel@tonic-gate }
19587c478bd9Sstevel@tonic-gate 
19598a40a695Sgavinm uint32_t
19608a40a695Sgavinm cpuid_getchiprev(struct cpu *cpu)
19618a40a695Sgavinm {
19628a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
19638a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_chiprev);
19648a40a695Sgavinm }
19658a40a695Sgavinm 
19668a40a695Sgavinm const char *
19678a40a695Sgavinm cpuid_getchiprevstr(struct cpu *cpu)
19688a40a695Sgavinm {
19698a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
19708a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr);
19718a40a695Sgavinm }
19728a40a695Sgavinm 
19738a40a695Sgavinm uint32_t
19748a40a695Sgavinm cpuid_getsockettype(struct cpu *cpu)
19758a40a695Sgavinm {
19768a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
19778a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_socket);
19788a40a695Sgavinm }
19798a40a695Sgavinm 
1980fb2f18f8Sesaxe int
1981fb2f18f8Sesaxe cpuid_get_chipid(cpu_t *cpu)
19827c478bd9Sstevel@tonic-gate {
19837c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
19847c478bd9Sstevel@tonic-gate 
19858949bcd6Sandrei 	if (cpuid_is_cmt(cpu))
19867c478bd9Sstevel@tonic-gate 		return (cpu->cpu_m.mcpu_cpi->cpi_chipid);
19877c478bd9Sstevel@tonic-gate 	return (cpu->cpu_id);
19887c478bd9Sstevel@tonic-gate }
19897c478bd9Sstevel@tonic-gate 
19908949bcd6Sandrei id_t
1991fb2f18f8Sesaxe cpuid_get_coreid(cpu_t *cpu)
19928949bcd6Sandrei {
19938949bcd6Sandrei 	ASSERT(cpuid_checkpass(cpu, 1));
19948949bcd6Sandrei 	return (cpu->cpu_m.mcpu_cpi->cpi_coreid);
19958949bcd6Sandrei }
19968949bcd6Sandrei 
19977c478bd9Sstevel@tonic-gate int
1998fb2f18f8Sesaxe cpuid_get_clogid(cpu_t *cpu)
19997c478bd9Sstevel@tonic-gate {
20007c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
20017c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_clogid);
20027c478bd9Sstevel@tonic-gate }
20037c478bd9Sstevel@tonic-gate 
20047c478bd9Sstevel@tonic-gate void
20057c478bd9Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits)
20067c478bd9Sstevel@tonic-gate {
20077c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
20087c478bd9Sstevel@tonic-gate 
20097c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
20107c478bd9Sstevel@tonic-gate 		cpu = CPU;
20117c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
20127c478bd9Sstevel@tonic-gate 
20137c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
20147c478bd9Sstevel@tonic-gate 
20157c478bd9Sstevel@tonic-gate 	if (pabits)
20167c478bd9Sstevel@tonic-gate 		*pabits = cpi->cpi_pabits;
20177c478bd9Sstevel@tonic-gate 	if (vabits)
20187c478bd9Sstevel@tonic-gate 		*vabits = cpi->cpi_vabits;
20197c478bd9Sstevel@tonic-gate }
20207c478bd9Sstevel@tonic-gate 
20217c478bd9Sstevel@tonic-gate /*
20227c478bd9Sstevel@tonic-gate  * Returns the number of data TLB entries for a corresponding
20237c478bd9Sstevel@tonic-gate  * pagesize.  If it can't be computed, or isn't known, the
20247c478bd9Sstevel@tonic-gate  * routine returns zero.  If you ask about an architecturally
20257c478bd9Sstevel@tonic-gate  * impossible pagesize, the routine will panic (so that the
20267c478bd9Sstevel@tonic-gate  * hat implementor knows that things are inconsistent.)
20277c478bd9Sstevel@tonic-gate  */
20287c478bd9Sstevel@tonic-gate uint_t
20297c478bd9Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize)
20307c478bd9Sstevel@tonic-gate {
20317c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
20327c478bd9Sstevel@tonic-gate 	uint_t dtlb_nent = 0;
20337c478bd9Sstevel@tonic-gate 
20347c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
20357c478bd9Sstevel@tonic-gate 		cpu = CPU;
20367c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
20377c478bd9Sstevel@tonic-gate 
20387c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
20397c478bd9Sstevel@tonic-gate 
20407c478bd9Sstevel@tonic-gate 	/*
20417c478bd9Sstevel@tonic-gate 	 * Check the L2 TLB info
20427c478bd9Sstevel@tonic-gate 	 */
20437c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax >= 0x80000006) {
20448949bcd6Sandrei 		struct cpuid_regs *cp = &cpi->cpi_extd[6];
20457c478bd9Sstevel@tonic-gate 
20467c478bd9Sstevel@tonic-gate 		switch (pagesize) {
20477c478bd9Sstevel@tonic-gate 
20487c478bd9Sstevel@tonic-gate 		case 4 * 1024:
20497c478bd9Sstevel@tonic-gate 			/*
20507c478bd9Sstevel@tonic-gate 			 * All zero in the top 16 bits of the register
20517c478bd9Sstevel@tonic-gate 			 * indicates a unified TLB. Size is in low 16 bits.
20527c478bd9Sstevel@tonic-gate 			 */
20537c478bd9Sstevel@tonic-gate 			if ((cp->cp_ebx & 0xffff0000) == 0)
20547c478bd9Sstevel@tonic-gate 				dtlb_nent = cp->cp_ebx & 0x0000ffff;
20557c478bd9Sstevel@tonic-gate 			else
20567c478bd9Sstevel@tonic-gate 				dtlb_nent = BITX(cp->cp_ebx, 27, 16);
20577c478bd9Sstevel@tonic-gate 			break;
20587c478bd9Sstevel@tonic-gate 
20597c478bd9Sstevel@tonic-gate 		case 2 * 1024 * 1024:
20607c478bd9Sstevel@tonic-gate 			if ((cp->cp_eax & 0xffff0000) == 0)
20617c478bd9Sstevel@tonic-gate 				dtlb_nent = cp->cp_eax & 0x0000ffff;
20627c478bd9Sstevel@tonic-gate 			else
20637c478bd9Sstevel@tonic-gate 				dtlb_nent = BITX(cp->cp_eax, 27, 16);
20647c478bd9Sstevel@tonic-gate 			break;
20657c478bd9Sstevel@tonic-gate 
20667c478bd9Sstevel@tonic-gate 		default:
20677c478bd9Sstevel@tonic-gate 			panic("unknown L2 pagesize");
20687c478bd9Sstevel@tonic-gate 			/*NOTREACHED*/
20697c478bd9Sstevel@tonic-gate 		}
20707c478bd9Sstevel@tonic-gate 	}
20717c478bd9Sstevel@tonic-gate 
20727c478bd9Sstevel@tonic-gate 	if (dtlb_nent != 0)
20737c478bd9Sstevel@tonic-gate 		return (dtlb_nent);
20747c478bd9Sstevel@tonic-gate 
20757c478bd9Sstevel@tonic-gate 	/*
20767c478bd9Sstevel@tonic-gate 	 * No L2 TLB support for this size, try L1.
20777c478bd9Sstevel@tonic-gate 	 */
20787c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax >= 0x80000005) {
20798949bcd6Sandrei 		struct cpuid_regs *cp = &cpi->cpi_extd[5];
20807c478bd9Sstevel@tonic-gate 
20817c478bd9Sstevel@tonic-gate 		switch (pagesize) {
20827c478bd9Sstevel@tonic-gate 		case 4 * 1024:
20837c478bd9Sstevel@tonic-gate 			dtlb_nent = BITX(cp->cp_ebx, 23, 16);
20847c478bd9Sstevel@tonic-gate 			break;
20857c478bd9Sstevel@tonic-gate 		case 2 * 1024 * 1024:
20867c478bd9Sstevel@tonic-gate 			dtlb_nent = BITX(cp->cp_eax, 23, 16);
20877c478bd9Sstevel@tonic-gate 			break;
20887c478bd9Sstevel@tonic-gate 		default:
20897c478bd9Sstevel@tonic-gate 			panic("unknown L1 d-TLB pagesize");
20907c478bd9Sstevel@tonic-gate 			/*NOTREACHED*/
20917c478bd9Sstevel@tonic-gate 		}
20927c478bd9Sstevel@tonic-gate 	}
20937c478bd9Sstevel@tonic-gate 
20947c478bd9Sstevel@tonic-gate 	return (dtlb_nent);
20957c478bd9Sstevel@tonic-gate }
20967c478bd9Sstevel@tonic-gate 
20977c478bd9Sstevel@tonic-gate /*
20987c478bd9Sstevel@tonic-gate  * Return 0 if the erratum is not present or not applicable, positive
20997c478bd9Sstevel@tonic-gate  * if it is, and negative if the status of the erratum is unknown.
21007c478bd9Sstevel@tonic-gate  *
21017c478bd9Sstevel@tonic-gate  * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm)
21022201b277Skucharsk  * Processors" #25759, Rev 3.57, August 2005
21037c478bd9Sstevel@tonic-gate  */
21047c478bd9Sstevel@tonic-gate int
21057c478bd9Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum)
21067c478bd9Sstevel@tonic-gate {
21077c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
21088949bcd6Sandrei 	uint_t eax;
21097c478bd9Sstevel@tonic-gate 
2110ea99987eSsethg 	/*
2111ea99987eSsethg 	 * Bail out if this CPU isn't an AMD CPU, or if it's
2112ea99987eSsethg 	 * a legacy (32-bit) AMD CPU.
2113ea99987eSsethg 	 */
2114ea99987eSsethg 	if (cpi->cpi_vendor != X86_VENDOR_AMD ||
2115*875b116eSkchow 	    cpi->cpi_family == 4 || cpi->cpi_family == 5 ||
2116*875b116eSkchow 	    cpi->cpi_family == 6)
21178a40a695Sgavinm 
21187c478bd9Sstevel@tonic-gate 		return (0);
21197c478bd9Sstevel@tonic-gate 
21207c478bd9Sstevel@tonic-gate 	eax = cpi->cpi_std[1].cp_eax;
21217c478bd9Sstevel@tonic-gate 
21227c478bd9Sstevel@tonic-gate #define	SH_B0(eax)	(eax == 0xf40 || eax == 0xf50)
21237c478bd9Sstevel@tonic-gate #define	SH_B3(eax) 	(eax == 0xf51)
2124ee88d2b9Skchow #define	B(eax)		(SH_B0(eax) || SH_B3(eax))
21257c478bd9Sstevel@tonic-gate 
21267c478bd9Sstevel@tonic-gate #define	SH_C0(eax)	(eax == 0xf48 || eax == 0xf58)
21277c478bd9Sstevel@tonic-gate 
21287c478bd9Sstevel@tonic-gate #define	SH_CG(eax)	(eax == 0xf4a || eax == 0xf5a || eax == 0xf7a)
21297c478bd9Sstevel@tonic-gate #define	DH_CG(eax)	(eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0)
21307c478bd9Sstevel@tonic-gate #define	CH_CG(eax)	(eax == 0xf82 || eax == 0xfb2)
2131ee88d2b9Skchow #define	CG(eax)		(SH_CG(eax) || DH_CG(eax) || CH_CG(eax))
21327c478bd9Sstevel@tonic-gate 
21337c478bd9Sstevel@tonic-gate #define	SH_D0(eax)	(eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70)
21347c478bd9Sstevel@tonic-gate #define	DH_D0(eax)	(eax == 0x10fc0 || eax == 0x10ff0)
21357c478bd9Sstevel@tonic-gate #define	CH_D0(eax)	(eax == 0x10f80 || eax == 0x10fb0)
2136ee88d2b9Skchow #define	D0(eax)		(SH_D0(eax) || DH_D0(eax) || CH_D0(eax))
21377c478bd9Sstevel@tonic-gate 
21387c478bd9Sstevel@tonic-gate #define	SH_E0(eax)	(eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70)
21397c478bd9Sstevel@tonic-gate #define	JH_E1(eax)	(eax == 0x20f10)	/* JH8_E0 had 0x20f30 */
21407c478bd9Sstevel@tonic-gate #define	DH_E3(eax)	(eax == 0x20fc0 || eax == 0x20ff0)
21417c478bd9Sstevel@tonic-gate #define	SH_E4(eax)	(eax == 0x20f51 || eax == 0x20f71)
21427c478bd9Sstevel@tonic-gate #define	BH_E4(eax)	(eax == 0x20fb1)
21437c478bd9Sstevel@tonic-gate #define	SH_E5(eax)	(eax == 0x20f42)
21447c478bd9Sstevel@tonic-gate #define	DH_E6(eax)	(eax == 0x20ff2 || eax == 0x20fc2)
21457c478bd9Sstevel@tonic-gate #define	JH_E6(eax)	(eax == 0x20f12 || eax == 0x20f32)
2146ee88d2b9Skchow #define	EX(eax)		(SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \
2147ee88d2b9Skchow 			    SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \
2148ee88d2b9Skchow 			    DH_E6(eax) || JH_E6(eax))
21497c478bd9Sstevel@tonic-gate 
21507c478bd9Sstevel@tonic-gate 	switch (erratum) {
21517c478bd9Sstevel@tonic-gate 	case 1:
2152*875b116eSkchow 		return (cpi->cpi_family < 0x10);
21537c478bd9Sstevel@tonic-gate 	case 51:	/* what does the asterisk mean? */
21547c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
21557c478bd9Sstevel@tonic-gate 	case 52:
21567c478bd9Sstevel@tonic-gate 		return (B(eax));
21577c478bd9Sstevel@tonic-gate 	case 57:
2158*875b116eSkchow 		return (cpi->cpi_family <= 0x10);
21597c478bd9Sstevel@tonic-gate 	case 58:
21607c478bd9Sstevel@tonic-gate 		return (B(eax));
21617c478bd9Sstevel@tonic-gate 	case 60:
2162*875b116eSkchow 		return (cpi->cpi_family <= 0x10);
21637c478bd9Sstevel@tonic-gate 	case 61:
21647c478bd9Sstevel@tonic-gate 	case 62:
21657c478bd9Sstevel@tonic-gate 	case 63:
21667c478bd9Sstevel@tonic-gate 	case 64:
21677c478bd9Sstevel@tonic-gate 	case 65:
21687c478bd9Sstevel@tonic-gate 	case 66:
21697c478bd9Sstevel@tonic-gate 	case 68:
21707c478bd9Sstevel@tonic-gate 	case 69:
21717c478bd9Sstevel@tonic-gate 	case 70:
21727c478bd9Sstevel@tonic-gate 	case 71:
21737c478bd9Sstevel@tonic-gate 		return (B(eax));
21747c478bd9Sstevel@tonic-gate 	case 72:
21757c478bd9Sstevel@tonic-gate 		return (SH_B0(eax));
21767c478bd9Sstevel@tonic-gate 	case 74:
21777c478bd9Sstevel@tonic-gate 		return (B(eax));
21787c478bd9Sstevel@tonic-gate 	case 75:
2179*875b116eSkchow 		return (cpi->cpi_family < 0x10);
21807c478bd9Sstevel@tonic-gate 	case 76:
21817c478bd9Sstevel@tonic-gate 		return (B(eax));
21827c478bd9Sstevel@tonic-gate 	case 77:
2183*875b116eSkchow 		return (cpi->cpi_family <= 0x10);
21847c478bd9Sstevel@tonic-gate 	case 78:
21857c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
21867c478bd9Sstevel@tonic-gate 	case 79:
21877c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
21887c478bd9Sstevel@tonic-gate 	case 80:
21897c478bd9Sstevel@tonic-gate 	case 81:
21907c478bd9Sstevel@tonic-gate 	case 82:
21917c478bd9Sstevel@tonic-gate 		return (B(eax));
21927c478bd9Sstevel@tonic-gate 	case 83:
21937c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
21947c478bd9Sstevel@tonic-gate 	case 85:
2195*875b116eSkchow 		return (cpi->cpi_family < 0x10);
21967c478bd9Sstevel@tonic-gate 	case 86:
21977c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax));
21987c478bd9Sstevel@tonic-gate 	case 88:
21997c478bd9Sstevel@tonic-gate #if !defined(__amd64)
22007c478bd9Sstevel@tonic-gate 		return (0);
22017c478bd9Sstevel@tonic-gate #else
22027c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
22037c478bd9Sstevel@tonic-gate #endif
22047c478bd9Sstevel@tonic-gate 	case 89:
2205*875b116eSkchow 		return (cpi->cpi_family < 0x10);
22067c478bd9Sstevel@tonic-gate 	case 90:
22077c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
22087c478bd9Sstevel@tonic-gate 	case 91:
22097c478bd9Sstevel@tonic-gate 	case 92:
22107c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
22117c478bd9Sstevel@tonic-gate 	case 93:
22127c478bd9Sstevel@tonic-gate 		return (SH_C0(eax));
22137c478bd9Sstevel@tonic-gate 	case 94:
22147c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
22157c478bd9Sstevel@tonic-gate 	case 95:
22167c478bd9Sstevel@tonic-gate #if !defined(__amd64)
22177c478bd9Sstevel@tonic-gate 		return (0);
22187c478bd9Sstevel@tonic-gate #else
22197c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
22207c478bd9Sstevel@tonic-gate #endif
22217c478bd9Sstevel@tonic-gate 	case 96:
22227c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
22237c478bd9Sstevel@tonic-gate 	case 97:
22247c478bd9Sstevel@tonic-gate 	case 98:
22257c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax));
22267c478bd9Sstevel@tonic-gate 	case 99:
22277c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
22287c478bd9Sstevel@tonic-gate 	case 100:
22297c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
22307c478bd9Sstevel@tonic-gate 	case 101:
22317c478bd9Sstevel@tonic-gate 	case 103:
22327c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
22337c478bd9Sstevel@tonic-gate 	case 104:
22347c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax) || D0(eax));
22357c478bd9Sstevel@tonic-gate 	case 105:
22367c478bd9Sstevel@tonic-gate 	case 106:
22377c478bd9Sstevel@tonic-gate 	case 107:
22387c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
22397c478bd9Sstevel@tonic-gate 	case 108:
22407c478bd9Sstevel@tonic-gate 		return (DH_CG(eax));
22417c478bd9Sstevel@tonic-gate 	case 109:
22427c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax) || D0(eax));
22437c478bd9Sstevel@tonic-gate 	case 110:
22447c478bd9Sstevel@tonic-gate 		return (D0(eax) || EX(eax));
22457c478bd9Sstevel@tonic-gate 	case 111:
22467c478bd9Sstevel@tonic-gate 		return (CG(eax));
22477c478bd9Sstevel@tonic-gate 	case 112:
22487c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
22497c478bd9Sstevel@tonic-gate 	case 113:
22507c478bd9Sstevel@tonic-gate 		return (eax == 0x20fc0);
22517c478bd9Sstevel@tonic-gate 	case 114:
22527c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax));
22537c478bd9Sstevel@tonic-gate 	case 115:
22547c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax));
22557c478bd9Sstevel@tonic-gate 	case 116:
22567c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax));
22577c478bd9Sstevel@tonic-gate 	case 117:
22587c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
22597c478bd9Sstevel@tonic-gate 	case 118:
22607c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) ||
22617c478bd9Sstevel@tonic-gate 		    JH_E6(eax));
22627c478bd9Sstevel@tonic-gate 	case 121:
22637c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
22647c478bd9Sstevel@tonic-gate 	case 122:
2265*875b116eSkchow 		return (cpi->cpi_family < 0x10);
22667c478bd9Sstevel@tonic-gate 	case 123:
22677c478bd9Sstevel@tonic-gate 		return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax));
22682201b277Skucharsk 	case 131:
2269*875b116eSkchow 		return (cpi->cpi_family < 0x10);
2270ef50d8c0Sesaxe 	case 6336786:
2271ef50d8c0Sesaxe 		/*
2272ef50d8c0Sesaxe 		 * Test for AdvPowerMgmtInfo.TscPStateInvariant
2273*875b116eSkchow 		 * if this is a K8 family or newer processor
2274ef50d8c0Sesaxe 		 */
2275ef50d8c0Sesaxe 		if (CPI_FAMILY(cpi) == 0xf) {
22768949bcd6Sandrei 			struct cpuid_regs regs;
22778949bcd6Sandrei 			regs.cp_eax = 0x80000007;
22788949bcd6Sandrei 			(void) __cpuid_insn(&regs);
22798949bcd6Sandrei 			return (!(regs.cp_edx & 0x100));
2280ef50d8c0Sesaxe 		}
2281ef50d8c0Sesaxe 		return (0);
2282ee88d2b9Skchow 	case 6323525:
2283ee88d2b9Skchow 		return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) |
2284ee88d2b9Skchow 		    (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40);
2285ee88d2b9Skchow 
22867c478bd9Sstevel@tonic-gate 	default:
22877c478bd9Sstevel@tonic-gate 		return (-1);
22887c478bd9Sstevel@tonic-gate 	}
22897c478bd9Sstevel@tonic-gate }
22907c478bd9Sstevel@tonic-gate 
22917c478bd9Sstevel@tonic-gate static const char assoc_str[] = "associativity";
22927c478bd9Sstevel@tonic-gate static const char line_str[] = "line-size";
22937c478bd9Sstevel@tonic-gate static const char size_str[] = "size";
22947c478bd9Sstevel@tonic-gate 
22957c478bd9Sstevel@tonic-gate static void
22967c478bd9Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type,
22977c478bd9Sstevel@tonic-gate     uint32_t val)
22987c478bd9Sstevel@tonic-gate {
22997c478bd9Sstevel@tonic-gate 	char buf[128];
23007c478bd9Sstevel@tonic-gate 
23017c478bd9Sstevel@tonic-gate 	/*
23027c478bd9Sstevel@tonic-gate 	 * ndi_prop_update_int() is used because it is desirable for
23037c478bd9Sstevel@tonic-gate 	 * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set.
23047c478bd9Sstevel@tonic-gate 	 */
23057c478bd9Sstevel@tonic-gate 	if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf))
23067c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val);
23077c478bd9Sstevel@tonic-gate }
23087c478bd9Sstevel@tonic-gate 
23097c478bd9Sstevel@tonic-gate /*
23107c478bd9Sstevel@tonic-gate  * Intel-style cache/tlb description
23117c478bd9Sstevel@tonic-gate  *
23127c478bd9Sstevel@tonic-gate  * Standard cpuid level 2 gives a randomly ordered
23137c478bd9Sstevel@tonic-gate  * selection of tags that index into a table that describes
23147c478bd9Sstevel@tonic-gate  * cache and tlb properties.
23157c478bd9Sstevel@tonic-gate  */
23167c478bd9Sstevel@tonic-gate 
23177c478bd9Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache";
23187c478bd9Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache";
23197c478bd9Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache";
2320ae115bc7Smrj static const char l3_cache_str[] = "l3-cache";
23217c478bd9Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K";
23227c478bd9Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K";
23237c478bd9Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M";
23247c478bd9Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M";
23257c478bd9Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M";
23267c478bd9Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M";
23277c478bd9Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache";
23287c478bd9Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache";
23297c478bd9Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache";
23307c478bd9Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache";
23317c478bd9Sstevel@tonic-gate 
23327c478bd9Sstevel@tonic-gate static const struct cachetab {
23337c478bd9Sstevel@tonic-gate 	uint8_t 	ct_code;
23347c478bd9Sstevel@tonic-gate 	uint8_t		ct_assoc;
23357c478bd9Sstevel@tonic-gate 	uint16_t 	ct_line_size;
23367c478bd9Sstevel@tonic-gate 	size_t		ct_size;
23377c478bd9Sstevel@tonic-gate 	const char	*ct_label;
23387c478bd9Sstevel@tonic-gate } intel_ctab[] = {
23397c478bd9Sstevel@tonic-gate 	/* maintain descending order! */
2340ae115bc7Smrj 	{ 0xb4, 4, 0, 256, dtlb4k_str },
23417c478bd9Sstevel@tonic-gate 	{ 0xb3, 4, 0, 128, dtlb4k_str },
23427c478bd9Sstevel@tonic-gate 	{ 0xb0, 4, 0, 128, itlb4k_str },
23437c478bd9Sstevel@tonic-gate 	{ 0x87, 8, 64, 1024*1024, l2_cache_str},
23447c478bd9Sstevel@tonic-gate 	{ 0x86, 4, 64, 512*1024, l2_cache_str},
23457c478bd9Sstevel@tonic-gate 	{ 0x85, 8, 32, 2*1024*1024, l2_cache_str},
23467c478bd9Sstevel@tonic-gate 	{ 0x84, 8, 32, 1024*1024, l2_cache_str},
23477c478bd9Sstevel@tonic-gate 	{ 0x83, 8, 32, 512*1024, l2_cache_str},
23487c478bd9Sstevel@tonic-gate 	{ 0x82, 8, 32, 256*1024, l2_cache_str},
23497c478bd9Sstevel@tonic-gate 	{ 0x7f, 2, 64, 512*1024, l2_cache_str},
23507c478bd9Sstevel@tonic-gate 	{ 0x7d, 8, 64, 2*1024*1024, sl2_cache_str},
23517c478bd9Sstevel@tonic-gate 	{ 0x7c, 8, 64, 1024*1024, sl2_cache_str},
23527c478bd9Sstevel@tonic-gate 	{ 0x7b, 8, 64, 512*1024, sl2_cache_str},
23537c478bd9Sstevel@tonic-gate 	{ 0x7a, 8, 64, 256*1024, sl2_cache_str},
23547c478bd9Sstevel@tonic-gate 	{ 0x79, 8, 64, 128*1024, sl2_cache_str},
23557c478bd9Sstevel@tonic-gate 	{ 0x78, 8, 64, 1024*1024, l2_cache_str},
2356ae115bc7Smrj 	{ 0x73, 8, 0, 64*1024, itrace_str},
23577c478bd9Sstevel@tonic-gate 	{ 0x72, 8, 0, 32*1024, itrace_str},
23587c478bd9Sstevel@tonic-gate 	{ 0x71, 8, 0, 16*1024, itrace_str},
23597c478bd9Sstevel@tonic-gate 	{ 0x70, 8, 0, 12*1024, itrace_str},
23607c478bd9Sstevel@tonic-gate 	{ 0x68, 4, 64, 32*1024, sl1_dcache_str},
23617c478bd9Sstevel@tonic-gate 	{ 0x67, 4, 64, 16*1024, sl1_dcache_str},
23627c478bd9Sstevel@tonic-gate 	{ 0x66, 4, 64, 8*1024, sl1_dcache_str},
23637c478bd9Sstevel@tonic-gate 	{ 0x60, 8, 64, 16*1024, sl1_dcache_str},
23647c478bd9Sstevel@tonic-gate 	{ 0x5d, 0, 0, 256, dtlb44_str},
23657c478bd9Sstevel@tonic-gate 	{ 0x5c, 0, 0, 128, dtlb44_str},
23667c478bd9Sstevel@tonic-gate 	{ 0x5b, 0, 0, 64, dtlb44_str},
23677c478bd9Sstevel@tonic-gate 	{ 0x52, 0, 0, 256, itlb424_str},
23687c478bd9Sstevel@tonic-gate 	{ 0x51, 0, 0, 128, itlb424_str},
23697c478bd9Sstevel@tonic-gate 	{ 0x50, 0, 0, 64, itlb424_str},
2370ae115bc7Smrj 	{ 0x4d, 16, 64, 16*1024*1024, l3_cache_str},
2371ae115bc7Smrj 	{ 0x4c, 12, 64, 12*1024*1024, l3_cache_str},
2372ae115bc7Smrj 	{ 0x4b, 16, 64, 8*1024*1024, l3_cache_str},
2373ae115bc7Smrj 	{ 0x4a, 12, 64, 6*1024*1024, l3_cache_str},
2374ae115bc7Smrj 	{ 0x49, 16, 64, 4*1024*1024, l3_cache_str},
2375ae115bc7Smrj 	{ 0x47, 8, 64, 8*1024*1024, l3_cache_str},
2376ae115bc7Smrj 	{ 0x46, 4, 64, 4*1024*1024, l3_cache_str},
23777c478bd9Sstevel@tonic-gate 	{ 0x45, 4, 32, 2*1024*1024, l2_cache_str},
23787c478bd9Sstevel@tonic-gate 	{ 0x44, 4, 32, 1024*1024, l2_cache_str},
23797c478bd9Sstevel@tonic-gate 	{ 0x43, 4, 32, 512*1024, l2_cache_str},
23807c478bd9Sstevel@tonic-gate 	{ 0x42, 4, 32, 256*1024, l2_cache_str},
23817c478bd9Sstevel@tonic-gate 	{ 0x41, 4, 32, 128*1024, l2_cache_str},
2382ae115bc7Smrj 	{ 0x3e, 4, 64, 512*1024, sl2_cache_str},
2383ae115bc7Smrj 	{ 0x3d, 6, 64, 384*1024, sl2_cache_str},
23847c478bd9Sstevel@tonic-gate 	{ 0x3c, 4, 64, 256*1024, sl2_cache_str},
23857c478bd9Sstevel@tonic-gate 	{ 0x3b, 2, 64, 128*1024, sl2_cache_str},
2386ae115bc7Smrj 	{ 0x3a, 6, 64, 192*1024, sl2_cache_str},
23877c478bd9Sstevel@tonic-gate 	{ 0x39, 4, 64, 128*1024, sl2_cache_str},
23887c478bd9Sstevel@tonic-gate 	{ 0x30, 8, 64, 32*1024, l1_icache_str},
23897c478bd9Sstevel@tonic-gate 	{ 0x2c, 8, 64, 32*1024, l1_dcache_str},
23907c478bd9Sstevel@tonic-gate 	{ 0x29, 8, 64, 4096*1024, sl3_cache_str},
23917c478bd9Sstevel@tonic-gate 	{ 0x25, 8, 64, 2048*1024, sl3_cache_str},
23927c478bd9Sstevel@tonic-gate 	{ 0x23, 8, 64, 1024*1024, sl3_cache_str},
23937c478bd9Sstevel@tonic-gate 	{ 0x22, 4, 64, 512*1024, sl3_cache_str},
23947c478bd9Sstevel@tonic-gate 	{ 0x0c, 4, 32, 16*1024, l1_dcache_str},
2395ae115bc7Smrj 	{ 0x0b, 4, 0, 4, itlb4M_str},
23967c478bd9Sstevel@tonic-gate 	{ 0x0a, 2, 32, 8*1024, l1_dcache_str},
23977c478bd9Sstevel@tonic-gate 	{ 0x08, 4, 32, 16*1024, l1_icache_str},
23987c478bd9Sstevel@tonic-gate 	{ 0x06, 4, 32, 8*1024, l1_icache_str},
23997c478bd9Sstevel@tonic-gate 	{ 0x04, 4, 0, 8, dtlb4M_str},
24007c478bd9Sstevel@tonic-gate 	{ 0x03, 4, 0, 64, dtlb4k_str},
24017c478bd9Sstevel@tonic-gate 	{ 0x02, 4, 0, 2, itlb4M_str},
24027c478bd9Sstevel@tonic-gate 	{ 0x01, 4, 0, 32, itlb4k_str},
24037c478bd9Sstevel@tonic-gate 	{ 0 }
24047c478bd9Sstevel@tonic-gate };
24057c478bd9Sstevel@tonic-gate 
24067c478bd9Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = {
24077c478bd9Sstevel@tonic-gate 	{ 0x70, 4, 0, 32, "tlb-4K" },
24087c478bd9Sstevel@tonic-gate 	{ 0x80, 4, 16, 16*1024, "l1-cache" },
24097c478bd9Sstevel@tonic-gate 	{ 0 }
24107c478bd9Sstevel@tonic-gate };
24117c478bd9Sstevel@tonic-gate 
24127c478bd9Sstevel@tonic-gate /*
24137c478bd9Sstevel@tonic-gate  * Search a cache table for a matching entry
24147c478bd9Sstevel@tonic-gate  */
24157c478bd9Sstevel@tonic-gate static const struct cachetab *
24167c478bd9Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code)
24177c478bd9Sstevel@tonic-gate {
24187c478bd9Sstevel@tonic-gate 	if (code != 0) {
24197c478bd9Sstevel@tonic-gate 		for (; ct->ct_code != 0; ct++)
24207c478bd9Sstevel@tonic-gate 			if (ct->ct_code <= code)
24217c478bd9Sstevel@tonic-gate 				break;
24227c478bd9Sstevel@tonic-gate 		if (ct->ct_code == code)
24237c478bd9Sstevel@tonic-gate 			return (ct);
24247c478bd9Sstevel@tonic-gate 	}
24257c478bd9Sstevel@tonic-gate 	return (NULL);
24267c478bd9Sstevel@tonic-gate }
24277c478bd9Sstevel@tonic-gate 
24287c478bd9Sstevel@tonic-gate /*
24297c478bd9Sstevel@tonic-gate  * Walk the cacheinfo descriptor, applying 'func' to every valid element
24307c478bd9Sstevel@tonic-gate  * The walk is terminated if the walker returns non-zero.
24317c478bd9Sstevel@tonic-gate  */
24327c478bd9Sstevel@tonic-gate static void
24337c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi,
24347c478bd9Sstevel@tonic-gate     void *arg, int (*func)(void *, const struct cachetab *))
24357c478bd9Sstevel@tonic-gate {
24367c478bd9Sstevel@tonic-gate 	const struct cachetab *ct;
24377c478bd9Sstevel@tonic-gate 	uint8_t *dp;
24387c478bd9Sstevel@tonic-gate 	int i;
24397c478bd9Sstevel@tonic-gate 
24407c478bd9Sstevel@tonic-gate 	if ((dp = cpi->cpi_cacheinfo) == NULL)
24417c478bd9Sstevel@tonic-gate 		return;
24427c478bd9Sstevel@tonic-gate 	for (i = 0; i < cpi->cpi_ncache; i++, dp++)
24437c478bd9Sstevel@tonic-gate 		if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) {
24447c478bd9Sstevel@tonic-gate 			if (func(arg, ct) != 0)
24457c478bd9Sstevel@tonic-gate 				break;
24467c478bd9Sstevel@tonic-gate 		}
24477c478bd9Sstevel@tonic-gate }
24487c478bd9Sstevel@tonic-gate 
24497c478bd9Sstevel@tonic-gate /*
24507c478bd9Sstevel@tonic-gate  * (Like the Intel one, except for Cyrix CPUs)
24517c478bd9Sstevel@tonic-gate  */
24527c478bd9Sstevel@tonic-gate static void
24537c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi,
24547c478bd9Sstevel@tonic-gate     void *arg, int (*func)(void *, const struct cachetab *))
24557c478bd9Sstevel@tonic-gate {
24567c478bd9Sstevel@tonic-gate 	const struct cachetab *ct;
24577c478bd9Sstevel@tonic-gate 	uint8_t *dp;
24587c478bd9Sstevel@tonic-gate 	int i;
24597c478bd9Sstevel@tonic-gate 
24607c478bd9Sstevel@tonic-gate 	if ((dp = cpi->cpi_cacheinfo) == NULL)
24617c478bd9Sstevel@tonic-gate 		return;
24627c478bd9Sstevel@tonic-gate 	for (i = 0; i < cpi->cpi_ncache; i++, dp++) {
24637c478bd9Sstevel@tonic-gate 		/*
24647c478bd9Sstevel@tonic-gate 		 * Search Cyrix-specific descriptor table first ..
24657c478bd9Sstevel@tonic-gate 		 */
24667c478bd9Sstevel@tonic-gate 		if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) {
24677c478bd9Sstevel@tonic-gate 			if (func(arg, ct) != 0)
24687c478bd9Sstevel@tonic-gate 				break;
24697c478bd9Sstevel@tonic-gate 			continue;
24707c478bd9Sstevel@tonic-gate 		}
24717c478bd9Sstevel@tonic-gate 		/*
24727c478bd9Sstevel@tonic-gate 		 * .. else fall back to the Intel one
24737c478bd9Sstevel@tonic-gate 		 */
24747c478bd9Sstevel@tonic-gate 		if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) {
24757c478bd9Sstevel@tonic-gate 			if (func(arg, ct) != 0)
24767c478bd9Sstevel@tonic-gate 				break;
24777c478bd9Sstevel@tonic-gate 			continue;
24787c478bd9Sstevel@tonic-gate 		}
24797c478bd9Sstevel@tonic-gate 	}
24807c478bd9Sstevel@tonic-gate }
24817c478bd9Sstevel@tonic-gate 
24827c478bd9Sstevel@tonic-gate /*
24837c478bd9Sstevel@tonic-gate  * A cacheinfo walker that adds associativity, line-size, and size properties
24847c478bd9Sstevel@tonic-gate  * to the devinfo node it is passed as an argument.
24857c478bd9Sstevel@tonic-gate  */
24867c478bd9Sstevel@tonic-gate static int
24877c478bd9Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct)
24887c478bd9Sstevel@tonic-gate {
24897c478bd9Sstevel@tonic-gate 	dev_info_t *devi = arg;
24907c478bd9Sstevel@tonic-gate 
24917c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc);
24927c478bd9Sstevel@tonic-gate 	if (ct->ct_line_size != 0)
24937c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, ct->ct_label, line_str,
24947c478bd9Sstevel@tonic-gate 		    ct->ct_line_size);
24957c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size);
24967c478bd9Sstevel@tonic-gate 	return (0);
24977c478bd9Sstevel@tonic-gate }
24987c478bd9Sstevel@tonic-gate 
24997c478bd9Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?";
25007c478bd9Sstevel@tonic-gate 
25017c478bd9Sstevel@tonic-gate /*
25027c478bd9Sstevel@tonic-gate  * AMD style cache/tlb description
25037c478bd9Sstevel@tonic-gate  *
25047c478bd9Sstevel@tonic-gate  * Extended functions 5 and 6 directly describe properties of
25057c478bd9Sstevel@tonic-gate  * tlbs and various cache levels.
25067c478bd9Sstevel@tonic-gate  */
25077c478bd9Sstevel@tonic-gate static void
25087c478bd9Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc)
25097c478bd9Sstevel@tonic-gate {
25107c478bd9Sstevel@tonic-gate 	switch (assoc) {
25117c478bd9Sstevel@tonic-gate 	case 0:	/* reserved; ignore */
25127c478bd9Sstevel@tonic-gate 		break;
25137c478bd9Sstevel@tonic-gate 	default:
25147c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, assoc);
25157c478bd9Sstevel@tonic-gate 		break;
25167c478bd9Sstevel@tonic-gate 	case 0xff:
25177c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, fully_assoc, 1);
25187c478bd9Sstevel@tonic-gate 		break;
25197c478bd9Sstevel@tonic-gate 	}
25207c478bd9Sstevel@tonic-gate }
25217c478bd9Sstevel@tonic-gate 
25227c478bd9Sstevel@tonic-gate static void
25237c478bd9Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size)
25247c478bd9Sstevel@tonic-gate {
25257c478bd9Sstevel@tonic-gate 	if (size == 0)
25267c478bd9Sstevel@tonic-gate 		return;
25277c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size);
25287c478bd9Sstevel@tonic-gate 	add_amd_assoc(devi, label, assoc);
25297c478bd9Sstevel@tonic-gate }
25307c478bd9Sstevel@tonic-gate 
25317c478bd9Sstevel@tonic-gate static void
25327c478bd9Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label,
25337c478bd9Sstevel@tonic-gate     uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size)
25347c478bd9Sstevel@tonic-gate {
25357c478bd9Sstevel@tonic-gate 	if (size == 0 || line_size == 0)
25367c478bd9Sstevel@tonic-gate 		return;
25377c478bd9Sstevel@tonic-gate 	add_amd_assoc(devi, label, assoc);
25387c478bd9Sstevel@tonic-gate 	/*
25397c478bd9Sstevel@tonic-gate 	 * Most AMD parts have a sectored cache. Multiple cache lines are
25407c478bd9Sstevel@tonic-gate 	 * associated with each tag. A sector consists of all cache lines
25417c478bd9Sstevel@tonic-gate 	 * associated with a tag. For example, the AMD K6-III has a sector
25427c478bd9Sstevel@tonic-gate 	 * size of 2 cache lines per tag.
25437c478bd9Sstevel@tonic-gate 	 */
25447c478bd9Sstevel@tonic-gate 	if (lines_per_tag != 0)
25457c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, "lines-per-tag", lines_per_tag);
25467c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, line_str, line_size);
25477c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size * 1024);
25487c478bd9Sstevel@tonic-gate }
25497c478bd9Sstevel@tonic-gate 
25507c478bd9Sstevel@tonic-gate static void
25517c478bd9Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc)
25527c478bd9Sstevel@tonic-gate {
25537c478bd9Sstevel@tonic-gate 	switch (assoc) {
25547c478bd9Sstevel@tonic-gate 	case 0:	/* off */
25557c478bd9Sstevel@tonic-gate 		break;
25567c478bd9Sstevel@tonic-gate 	case 1:
25577c478bd9Sstevel@tonic-gate 	case 2:
25587c478bd9Sstevel@tonic-gate 	case 4:
25597c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, assoc);
25607c478bd9Sstevel@tonic-gate 		break;
25617c478bd9Sstevel@tonic-gate 	case 6:
25627c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, 8);
25637c478bd9Sstevel@tonic-gate 		break;
25647c478bd9Sstevel@tonic-gate 	case 8:
25657c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, 16);
25667c478bd9Sstevel@tonic-gate 		break;
25677c478bd9Sstevel@tonic-gate 	case 0xf:
25687c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, fully_assoc, 1);
25697c478bd9Sstevel@tonic-gate 		break;
25707c478bd9Sstevel@tonic-gate 	default: /* reserved; ignore */
25717c478bd9Sstevel@tonic-gate 		break;
25727c478bd9Sstevel@tonic-gate 	}
25737c478bd9Sstevel@tonic-gate }
25747c478bd9Sstevel@tonic-gate 
25757c478bd9Sstevel@tonic-gate static void
25767c478bd9Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size)
25777c478bd9Sstevel@tonic-gate {
25787c478bd9Sstevel@tonic-gate 	if (size == 0 || assoc == 0)
25797c478bd9Sstevel@tonic-gate 		return;
25807c478bd9Sstevel@tonic-gate 	add_amd_l2_assoc(devi, label, assoc);
25817c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size);
25827c478bd9Sstevel@tonic-gate }
25837c478bd9Sstevel@tonic-gate 
25847c478bd9Sstevel@tonic-gate static void
25857c478bd9Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label,
25867c478bd9Sstevel@tonic-gate     uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size)
25877c478bd9Sstevel@tonic-gate {
25887c478bd9Sstevel@tonic-gate 	if (size == 0 || assoc == 0 || line_size == 0)
25897c478bd9Sstevel@tonic-gate 		return;
25907c478bd9Sstevel@tonic-gate 	add_amd_l2_assoc(devi, label, assoc);
25917c478bd9Sstevel@tonic-gate 	if (lines_per_tag != 0)
25927c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, "lines-per-tag", lines_per_tag);
25937c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, line_str, line_size);
25947c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size * 1024);
25957c478bd9Sstevel@tonic-gate }
25967c478bd9Sstevel@tonic-gate 
25977c478bd9Sstevel@tonic-gate static void
25987c478bd9Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi)
25997c478bd9Sstevel@tonic-gate {
26008949bcd6Sandrei 	struct cpuid_regs *cp;
26017c478bd9Sstevel@tonic-gate 
26027c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000005)
26037c478bd9Sstevel@tonic-gate 		return;
26047c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[5];
26057c478bd9Sstevel@tonic-gate 
26067c478bd9Sstevel@tonic-gate 	/*
26077c478bd9Sstevel@tonic-gate 	 * 4M/2M L1 TLB configuration
26087c478bd9Sstevel@tonic-gate 	 *
26097c478bd9Sstevel@tonic-gate 	 * We report the size for 2M pages because AMD uses two
26107c478bd9Sstevel@tonic-gate 	 * TLB entries for one 4M page.
26117c478bd9Sstevel@tonic-gate 	 */
26127c478bd9Sstevel@tonic-gate 	add_amd_tlb(devi, "dtlb-2M",
26137c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16));
26147c478bd9Sstevel@tonic-gate 	add_amd_tlb(devi, "itlb-2M",
26157c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0));
26167c478bd9Sstevel@tonic-gate 
26177c478bd9Sstevel@tonic-gate 	/*
26187c478bd9Sstevel@tonic-gate 	 * 4K L1 TLB configuration
26197c478bd9Sstevel@tonic-gate 	 */
26207c478bd9Sstevel@tonic-gate 
26217c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
26227c478bd9Sstevel@tonic-gate 		uint_t nentries;
26237c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
26247c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family >= 5) {
26257c478bd9Sstevel@tonic-gate 			/*
26267c478bd9Sstevel@tonic-gate 			 * Crusoe processors have 256 TLB entries, but
26277c478bd9Sstevel@tonic-gate 			 * cpuid data format constrains them to only
26287c478bd9Sstevel@tonic-gate 			 * reporting 255 of them.
26297c478bd9Sstevel@tonic-gate 			 */
26307c478bd9Sstevel@tonic-gate 			if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255)
26317c478bd9Sstevel@tonic-gate 				nentries = 256;
26327c478bd9Sstevel@tonic-gate 			/*
26337c478bd9Sstevel@tonic-gate 			 * Crusoe processors also have a unified TLB
26347c478bd9Sstevel@tonic-gate 			 */
26357c478bd9Sstevel@tonic-gate 			add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24),
26367c478bd9Sstevel@tonic-gate 			    nentries);
26377c478bd9Sstevel@tonic-gate 			break;
26387c478bd9Sstevel@tonic-gate 		}
26397c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
26407c478bd9Sstevel@tonic-gate 	default:
26417c478bd9Sstevel@tonic-gate 		add_amd_tlb(devi, itlb4k_str,
26427c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16));
26437c478bd9Sstevel@tonic-gate 		add_amd_tlb(devi, dtlb4k_str,
26447c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0));
26457c478bd9Sstevel@tonic-gate 		break;
26467c478bd9Sstevel@tonic-gate 	}
26477c478bd9Sstevel@tonic-gate 
26487c478bd9Sstevel@tonic-gate 	/*
26497c478bd9Sstevel@tonic-gate 	 * data L1 cache configuration
26507c478bd9Sstevel@tonic-gate 	 */
26517c478bd9Sstevel@tonic-gate 
26527c478bd9Sstevel@tonic-gate 	add_amd_cache(devi, l1_dcache_str,
26537c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16),
26547c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0));
26557c478bd9Sstevel@tonic-gate 
26567c478bd9Sstevel@tonic-gate 	/*
26577c478bd9Sstevel@tonic-gate 	 * code L1 cache configuration
26587c478bd9Sstevel@tonic-gate 	 */
26597c478bd9Sstevel@tonic-gate 
26607c478bd9Sstevel@tonic-gate 	add_amd_cache(devi, l1_icache_str,
26617c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16),
26627c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0));
26637c478bd9Sstevel@tonic-gate 
26647c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000006)
26657c478bd9Sstevel@tonic-gate 		return;
26667c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[6];
26677c478bd9Sstevel@tonic-gate 
26687c478bd9Sstevel@tonic-gate 	/* Check for a unified L2 TLB for large pages */
26697c478bd9Sstevel@tonic-gate 
26707c478bd9Sstevel@tonic-gate 	if (BITX(cp->cp_eax, 31, 16) == 0)
26717c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-tlb-2M",
26727c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
26737c478bd9Sstevel@tonic-gate 	else {
26747c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-dtlb-2M",
26757c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16));
26767c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-itlb-2M",
26777c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
26787c478bd9Sstevel@tonic-gate 	}
26797c478bd9Sstevel@tonic-gate 
26807c478bd9Sstevel@tonic-gate 	/* Check for a unified L2 TLB for 4K pages */
26817c478bd9Sstevel@tonic-gate 
26827c478bd9Sstevel@tonic-gate 	if (BITX(cp->cp_ebx, 31, 16) == 0) {
26837c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-tlb-4K",
26847c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
26857c478bd9Sstevel@tonic-gate 	} else {
26867c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-dtlb-4K",
26877c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16));
26887c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-itlb-4K",
26897c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
26907c478bd9Sstevel@tonic-gate 	}
26917c478bd9Sstevel@tonic-gate 
26927c478bd9Sstevel@tonic-gate 	add_amd_l2_cache(devi, l2_cache_str,
26937c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12),
26947c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0));
26957c478bd9Sstevel@tonic-gate }
26967c478bd9Sstevel@tonic-gate 
26977c478bd9Sstevel@tonic-gate /*
26987c478bd9Sstevel@tonic-gate  * There are two basic ways that the x86 world describes it cache
26997c478bd9Sstevel@tonic-gate  * and tlb architecture - Intel's way and AMD's way.
27007c478bd9Sstevel@tonic-gate  *
27017c478bd9Sstevel@tonic-gate  * Return which flavor of cache architecture we should use
27027c478bd9Sstevel@tonic-gate  */
27037c478bd9Sstevel@tonic-gate static int
27047c478bd9Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi)
27057c478bd9Sstevel@tonic-gate {
27067c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
27077c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
27087c478bd9Sstevel@tonic-gate 		if (cpi->cpi_maxeax >= 2)
27097c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Intel);
27107c478bd9Sstevel@tonic-gate 		break;
27117c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
27127c478bd9Sstevel@tonic-gate 		/*
27137c478bd9Sstevel@tonic-gate 		 * The K5 model 1 was the first part from AMD that reported
27147c478bd9Sstevel@tonic-gate 		 * cache sizes via extended cpuid functions.
27157c478bd9Sstevel@tonic-gate 		 */
27167c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family > 5 ||
27177c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 5 && cpi->cpi_model >= 1))
27187c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
27197c478bd9Sstevel@tonic-gate 		break;
27207c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
27217c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family >= 5)
27227c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
27237c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
27247c478bd9Sstevel@tonic-gate 	default:
27257c478bd9Sstevel@tonic-gate 		/*
27267c478bd9Sstevel@tonic-gate 		 * If they have extended CPU data for 0x80000005
27277c478bd9Sstevel@tonic-gate 		 * then we assume they have AMD-format cache
27287c478bd9Sstevel@tonic-gate 		 * information.
27297c478bd9Sstevel@tonic-gate 		 *
27307c478bd9Sstevel@tonic-gate 		 * If not, and the vendor happens to be Cyrix,
27317c478bd9Sstevel@tonic-gate 		 * then try our-Cyrix specific handler.
27327c478bd9Sstevel@tonic-gate 		 *
27337c478bd9Sstevel@tonic-gate 		 * If we're not Cyrix, then assume we're using Intel's
27347c478bd9Sstevel@tonic-gate 		 * table-driven format instead.
27357c478bd9Sstevel@tonic-gate 		 */
27367c478bd9Sstevel@tonic-gate 		if (cpi->cpi_xmaxeax >= 0x80000005)
27377c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
27387c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_vendor == X86_VENDOR_Cyrix)
27397c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Cyrix);
27407c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_maxeax >= 2)
27417c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Intel);
27427c478bd9Sstevel@tonic-gate 		break;
27437c478bd9Sstevel@tonic-gate 	}
27447c478bd9Sstevel@tonic-gate 	return (-1);
27457c478bd9Sstevel@tonic-gate }
27467c478bd9Sstevel@tonic-gate 
27477c478bd9Sstevel@tonic-gate /*
27487c478bd9Sstevel@tonic-gate  * create a node for the given cpu under the prom root node.
27497c478bd9Sstevel@tonic-gate  * Also, create a cpu node in the device tree.
27507c478bd9Sstevel@tonic-gate  */
27517c478bd9Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL;
27527c478bd9Sstevel@tonic-gate static kmutex_t cpu_node_lock;
27537c478bd9Sstevel@tonic-gate 
27547c478bd9Sstevel@tonic-gate /*
27557c478bd9Sstevel@tonic-gate  * Called from post_startup() and mp_startup()
27567c478bd9Sstevel@tonic-gate  */
27577c478bd9Sstevel@tonic-gate void
27587c478bd9Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi)
27597c478bd9Sstevel@tonic-gate {
27607c478bd9Sstevel@tonic-gate 	dev_info_t *cpu_devi;
27617c478bd9Sstevel@tonic-gate 	int create;
27627c478bd9Sstevel@tonic-gate 
27637c478bd9Sstevel@tonic-gate 	mutex_enter(&cpu_node_lock);
27647c478bd9Sstevel@tonic-gate 
27657c478bd9Sstevel@tonic-gate 	/*
27667c478bd9Sstevel@tonic-gate 	 * create a nexus node for all cpus identified as 'cpu_id' under
27677c478bd9Sstevel@tonic-gate 	 * the root node.
27687c478bd9Sstevel@tonic-gate 	 */
27697c478bd9Sstevel@tonic-gate 	if (cpu_nex_devi == NULL) {
27707c478bd9Sstevel@tonic-gate 		if (ndi_devi_alloc(ddi_root_node(), "cpus",
2771fa9e4066Sahrens 		    (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) {
27727c478bd9Sstevel@tonic-gate 			mutex_exit(&cpu_node_lock);
27737c478bd9Sstevel@tonic-gate 			return;
27747c478bd9Sstevel@tonic-gate 		}
27757c478bd9Sstevel@tonic-gate 		(void) ndi_devi_online(cpu_nex_devi, 0);
27767c478bd9Sstevel@tonic-gate 	}
27777c478bd9Sstevel@tonic-gate 
27787c478bd9Sstevel@tonic-gate 	/*
27797c478bd9Sstevel@tonic-gate 	 * create a child node for cpu identified as 'cpu_id'
27807c478bd9Sstevel@tonic-gate 	 */
27817c478bd9Sstevel@tonic-gate 	cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID,
27827c478bd9Sstevel@tonic-gate 		cpu_id);
27837c478bd9Sstevel@tonic-gate 	if (cpu_devi == NULL) {
27847c478bd9Sstevel@tonic-gate 		mutex_exit(&cpu_node_lock);
27857c478bd9Sstevel@tonic-gate 		return;
27867c478bd9Sstevel@tonic-gate 	}
27877c478bd9Sstevel@tonic-gate 
27887c478bd9Sstevel@tonic-gate 	/* device_type */
27897c478bd9Sstevel@tonic-gate 
27907c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
27917c478bd9Sstevel@tonic-gate 	    "device_type", "cpu");
27927c478bd9Sstevel@tonic-gate 
27937c478bd9Sstevel@tonic-gate 	/* reg */
27947c478bd9Sstevel@tonic-gate 
27957c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
27967c478bd9Sstevel@tonic-gate 	    "reg", cpu_id);
27977c478bd9Sstevel@tonic-gate 
27987c478bd9Sstevel@tonic-gate 	/* cpu-mhz, and clock-frequency */
27997c478bd9Sstevel@tonic-gate 
28007c478bd9Sstevel@tonic-gate 	if (cpu_freq > 0) {
28017c478bd9Sstevel@tonic-gate 		long long mul;
28027c478bd9Sstevel@tonic-gate 
28037c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
28047c478bd9Sstevel@tonic-gate 		    "cpu-mhz", cpu_freq);
28057c478bd9Sstevel@tonic-gate 
28067c478bd9Sstevel@tonic-gate 		if ((mul = cpu_freq * 1000000LL) <= INT_MAX)
28077c478bd9Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
28087c478bd9Sstevel@tonic-gate 			    "clock-frequency", (int)mul);
28097c478bd9Sstevel@tonic-gate 	}
28107c478bd9Sstevel@tonic-gate 
28117c478bd9Sstevel@tonic-gate 	(void) ndi_devi_online(cpu_devi, 0);
28127c478bd9Sstevel@tonic-gate 
28137c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0) {
28147c478bd9Sstevel@tonic-gate 		mutex_exit(&cpu_node_lock);
28157c478bd9Sstevel@tonic-gate 		return;
28167c478bd9Sstevel@tonic-gate 	}
28177c478bd9Sstevel@tonic-gate 
28187c478bd9Sstevel@tonic-gate 	/* vendor-id */
28197c478bd9Sstevel@tonic-gate 
28207c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
28217c478bd9Sstevel@tonic-gate 		"vendor-id", cpi->cpi_vendorstr);
28227c478bd9Sstevel@tonic-gate 
28237c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax == 0) {
28247c478bd9Sstevel@tonic-gate 		mutex_exit(&cpu_node_lock);
28257c478bd9Sstevel@tonic-gate 		return;
28267c478bd9Sstevel@tonic-gate 	}
28277c478bd9Sstevel@tonic-gate 
28287c478bd9Sstevel@tonic-gate 	/*
28297c478bd9Sstevel@tonic-gate 	 * family, model, and step
28307c478bd9Sstevel@tonic-gate 	 */
28317c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
28327c478bd9Sstevel@tonic-gate 		"family", CPI_FAMILY(cpi));
28337c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
28347c478bd9Sstevel@tonic-gate 		"cpu-model", CPI_MODEL(cpi));
28357c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
28367c478bd9Sstevel@tonic-gate 		"stepping-id", CPI_STEP(cpi));
28377c478bd9Sstevel@tonic-gate 
28387c478bd9Sstevel@tonic-gate 	/* type */
28397c478bd9Sstevel@tonic-gate 
28407c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
28417c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
28427c478bd9Sstevel@tonic-gate 		create = 1;
28437c478bd9Sstevel@tonic-gate 		break;
28447c478bd9Sstevel@tonic-gate 	default:
28457c478bd9Sstevel@tonic-gate 		create = 0;
28467c478bd9Sstevel@tonic-gate 		break;
28477c478bd9Sstevel@tonic-gate 	}
28487c478bd9Sstevel@tonic-gate 	if (create)
28497c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
28507c478bd9Sstevel@tonic-gate 			"type", CPI_TYPE(cpi));
28517c478bd9Sstevel@tonic-gate 
28527c478bd9Sstevel@tonic-gate 	/* ext-family */
28537c478bd9Sstevel@tonic-gate 
28547c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
28557c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
28567c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
28577c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
28587c478bd9Sstevel@tonic-gate 		break;
28597c478bd9Sstevel@tonic-gate 	default:
28607c478bd9Sstevel@tonic-gate 		create = 0;
28617c478bd9Sstevel@tonic-gate 		break;
28627c478bd9Sstevel@tonic-gate 	}
28637c478bd9Sstevel@tonic-gate 	if (create)
28647c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
28657c478bd9Sstevel@tonic-gate 		    "ext-family", CPI_FAMILY_XTD(cpi));
28667c478bd9Sstevel@tonic-gate 
28677c478bd9Sstevel@tonic-gate 	/* ext-model */
28687c478bd9Sstevel@tonic-gate 
28697c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
28707c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
287168c91426Sdmick 		create = CPI_MODEL(cpi) == 0xf;
287268c91426Sdmick 		break;
28737c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
2874ee88d2b9Skchow 		create = CPI_FAMILY(cpi) == 0xf;
28757c478bd9Sstevel@tonic-gate 		break;
28767c478bd9Sstevel@tonic-gate 	default:
28777c478bd9Sstevel@tonic-gate 		create = 0;
28787c478bd9Sstevel@tonic-gate 		break;
28797c478bd9Sstevel@tonic-gate 	}
28807c478bd9Sstevel@tonic-gate 	if (create)
28817c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
28827c478bd9Sstevel@tonic-gate 			"ext-model", CPI_MODEL_XTD(cpi));
28837c478bd9Sstevel@tonic-gate 
28847c478bd9Sstevel@tonic-gate 	/* generation */
28857c478bd9Sstevel@tonic-gate 
28867c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
28877c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
28887c478bd9Sstevel@tonic-gate 		/*
28897c478bd9Sstevel@tonic-gate 		 * AMD K5 model 1 was the first part to support this
28907c478bd9Sstevel@tonic-gate 		 */
28917c478bd9Sstevel@tonic-gate 		create = cpi->cpi_xmaxeax >= 0x80000001;
28927c478bd9Sstevel@tonic-gate 		break;
28937c478bd9Sstevel@tonic-gate 	default:
28947c478bd9Sstevel@tonic-gate 		create = 0;
28957c478bd9Sstevel@tonic-gate 		break;
28967c478bd9Sstevel@tonic-gate 	}
28977c478bd9Sstevel@tonic-gate 	if (create)
28987c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
28997c478bd9Sstevel@tonic-gate 		    "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8));
29007c478bd9Sstevel@tonic-gate 
29017c478bd9Sstevel@tonic-gate 	/* brand-id */
29027c478bd9Sstevel@tonic-gate 
29037c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
29047c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
29057c478bd9Sstevel@tonic-gate 		/*
29067c478bd9Sstevel@tonic-gate 		 * brand id first appeared on Pentium III Xeon model 8,
29077c478bd9Sstevel@tonic-gate 		 * and Celeron model 8 processors and Opteron
29087c478bd9Sstevel@tonic-gate 		 */
29097c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family > 6 ||
29107c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 6 && cpi->cpi_model >= 8);
29117c478bd9Sstevel@tonic-gate 		break;
29127c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
29137c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
29147c478bd9Sstevel@tonic-gate 		break;
29157c478bd9Sstevel@tonic-gate 	default:
29167c478bd9Sstevel@tonic-gate 		create = 0;
29177c478bd9Sstevel@tonic-gate 		break;
29187c478bd9Sstevel@tonic-gate 	}
29197c478bd9Sstevel@tonic-gate 	if (create && cpi->cpi_brandid != 0) {
29207c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
29217c478bd9Sstevel@tonic-gate 		    "brand-id", cpi->cpi_brandid);
29227c478bd9Sstevel@tonic-gate 	}
29237c478bd9Sstevel@tonic-gate 
29247c478bd9Sstevel@tonic-gate 	/* chunks, and apic-id */
29257c478bd9Sstevel@tonic-gate 
29267c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
29277c478bd9Sstevel@tonic-gate 		/*
29287c478bd9Sstevel@tonic-gate 		 * first available on Pentium IV and Opteron (K8)
29297c478bd9Sstevel@tonic-gate 		 */
29305ff02082Sdmick 	case X86_VENDOR_Intel:
29315ff02082Sdmick 		create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf;
29325ff02082Sdmick 		break;
29335ff02082Sdmick 	case X86_VENDOR_AMD:
29347c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
29357c478bd9Sstevel@tonic-gate 		break;
29367c478bd9Sstevel@tonic-gate 	default:
29377c478bd9Sstevel@tonic-gate 		create = 0;
29387c478bd9Sstevel@tonic-gate 		break;
29397c478bd9Sstevel@tonic-gate 	}
29407c478bd9Sstevel@tonic-gate 	if (create) {
29417c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
29427c478bd9Sstevel@tonic-gate 			"chunks", CPI_CHUNKS(cpi));
29437c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
29447c478bd9Sstevel@tonic-gate 			"apic-id", CPI_APIC_ID(cpi));
29457aec1d6eScindi 		if (cpi->cpi_chipid >= 0) {
29467c478bd9Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
29477c478bd9Sstevel@tonic-gate 			    "chip#", cpi->cpi_chipid);
29487aec1d6eScindi 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
29497aec1d6eScindi 			    "clog#", cpi->cpi_clogid);
29507aec1d6eScindi 		}
29517c478bd9Sstevel@tonic-gate 	}
29527c478bd9Sstevel@tonic-gate 
29537c478bd9Sstevel@tonic-gate 	/* cpuid-features */
29547c478bd9Sstevel@tonic-gate 
29557c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
29567c478bd9Sstevel@tonic-gate 	    "cpuid-features", CPI_FEATURES_EDX(cpi));
29577c478bd9Sstevel@tonic-gate 
29587c478bd9Sstevel@tonic-gate 
29597c478bd9Sstevel@tonic-gate 	/* cpuid-features-ecx */
29607c478bd9Sstevel@tonic-gate 
29617c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
29627c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
29635ff02082Sdmick 		create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf;
29647c478bd9Sstevel@tonic-gate 		break;
29657c478bd9Sstevel@tonic-gate 	default:
29667c478bd9Sstevel@tonic-gate 		create = 0;
29677c478bd9Sstevel@tonic-gate 		break;
29687c478bd9Sstevel@tonic-gate 	}
29697c478bd9Sstevel@tonic-gate 	if (create)
29707c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
29717c478bd9Sstevel@tonic-gate 		    "cpuid-features-ecx", CPI_FEATURES_ECX(cpi));
29727c478bd9Sstevel@tonic-gate 
29737c478bd9Sstevel@tonic-gate 	/* ext-cpuid-features */
29747c478bd9Sstevel@tonic-gate 
29757c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
29765ff02082Sdmick 	case X86_VENDOR_Intel:
29777c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
29787c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
29797c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
29807c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
29817c478bd9Sstevel@tonic-gate 		create = cpi->cpi_xmaxeax >= 0x80000001;
29827c478bd9Sstevel@tonic-gate 		break;
29837c478bd9Sstevel@tonic-gate 	default:
29847c478bd9Sstevel@tonic-gate 		create = 0;
29857c478bd9Sstevel@tonic-gate 		break;
29867c478bd9Sstevel@tonic-gate 	}
29875ff02082Sdmick 	if (create) {
29887c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
29897c478bd9Sstevel@tonic-gate 			"ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi));
29905ff02082Sdmick 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
29915ff02082Sdmick 			"ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi));
29925ff02082Sdmick 	}
29937c478bd9Sstevel@tonic-gate 
29947c478bd9Sstevel@tonic-gate 	/*
29957c478bd9Sstevel@tonic-gate 	 * Brand String first appeared in Intel Pentium IV, AMD K5
29967c478bd9Sstevel@tonic-gate 	 * model 1, and Cyrix GXm.  On earlier models we try and
29977c478bd9Sstevel@tonic-gate 	 * simulate something similar .. so this string should always
29987c478bd9Sstevel@tonic-gate 	 * same -something- about the processor, however lame.
29997c478bd9Sstevel@tonic-gate 	 */
30007c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
30017c478bd9Sstevel@tonic-gate 	    "brand-string", cpi->cpi_brandstr);
30027c478bd9Sstevel@tonic-gate 
30037c478bd9Sstevel@tonic-gate 	/*
30047c478bd9Sstevel@tonic-gate 	 * Finally, cache and tlb information
30057c478bd9Sstevel@tonic-gate 	 */
30067c478bd9Sstevel@tonic-gate 	switch (x86_which_cacheinfo(cpi)) {
30077c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
30087c478bd9Sstevel@tonic-gate 		intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props);
30097c478bd9Sstevel@tonic-gate 		break;
30107c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
30117c478bd9Sstevel@tonic-gate 		cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props);
30127c478bd9Sstevel@tonic-gate 		break;
30137c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
30147c478bd9Sstevel@tonic-gate 		amd_cache_info(cpi, cpu_devi);
30157c478bd9Sstevel@tonic-gate 		break;
30167c478bd9Sstevel@tonic-gate 	default:
30177c478bd9Sstevel@tonic-gate 		break;
30187c478bd9Sstevel@tonic-gate 	}
30197c478bd9Sstevel@tonic-gate 
30207c478bd9Sstevel@tonic-gate 	mutex_exit(&cpu_node_lock);
30217c478bd9Sstevel@tonic-gate }
30227c478bd9Sstevel@tonic-gate 
30237c478bd9Sstevel@tonic-gate struct l2info {
30247c478bd9Sstevel@tonic-gate 	int *l2i_csz;
30257c478bd9Sstevel@tonic-gate 	int *l2i_lsz;
30267c478bd9Sstevel@tonic-gate 	int *l2i_assoc;
30277c478bd9Sstevel@tonic-gate 	int l2i_ret;
30287c478bd9Sstevel@tonic-gate };
30297c478bd9Sstevel@tonic-gate 
30307c478bd9Sstevel@tonic-gate /*
30317c478bd9Sstevel@tonic-gate  * A cacheinfo walker that fetches the size, line-size and associativity
30327c478bd9Sstevel@tonic-gate  * of the L2 cache
30337c478bd9Sstevel@tonic-gate  */
30347c478bd9Sstevel@tonic-gate static int
30357c478bd9Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct)
30367c478bd9Sstevel@tonic-gate {
30377c478bd9Sstevel@tonic-gate 	struct l2info *l2i = arg;
30387c478bd9Sstevel@tonic-gate 	int *ip;
30397c478bd9Sstevel@tonic-gate 
30407c478bd9Sstevel@tonic-gate 	if (ct->ct_label != l2_cache_str &&
30417c478bd9Sstevel@tonic-gate 	    ct->ct_label != sl2_cache_str)
30427c478bd9Sstevel@tonic-gate 		return (0);	/* not an L2 -- keep walking */
30437c478bd9Sstevel@tonic-gate 
30447c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_csz) != NULL)
30457c478bd9Sstevel@tonic-gate 		*ip = ct->ct_size;
30467c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_lsz) != NULL)
30477c478bd9Sstevel@tonic-gate 		*ip = ct->ct_line_size;
30487c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_assoc) != NULL)
30497c478bd9Sstevel@tonic-gate 		*ip = ct->ct_assoc;
30507c478bd9Sstevel@tonic-gate 	l2i->l2i_ret = ct->ct_size;
30517c478bd9Sstevel@tonic-gate 	return (1);		/* was an L2 -- terminate walk */
30527c478bd9Sstevel@tonic-gate }
30537c478bd9Sstevel@tonic-gate 
30547c478bd9Sstevel@tonic-gate static void
30557c478bd9Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i)
30567c478bd9Sstevel@tonic-gate {
30578949bcd6Sandrei 	struct cpuid_regs *cp;
30587c478bd9Sstevel@tonic-gate 	uint_t size, assoc;
30597c478bd9Sstevel@tonic-gate 	int *ip;
30607c478bd9Sstevel@tonic-gate 
30617c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000006)
30627c478bd9Sstevel@tonic-gate 		return;
30637c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[6];
30647c478bd9Sstevel@tonic-gate 
30657c478bd9Sstevel@tonic-gate 	if ((assoc = BITX(cp->cp_ecx, 15, 12)) != 0 &&
30667c478bd9Sstevel@tonic-gate 	    (size = BITX(cp->cp_ecx, 31, 16)) != 0) {
30677c478bd9Sstevel@tonic-gate 		uint_t cachesz = size * 1024;
30687c478bd9Sstevel@tonic-gate 
30697c478bd9Sstevel@tonic-gate 
30707c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_csz) != NULL)
30717c478bd9Sstevel@tonic-gate 			*ip = cachesz;
30727c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_lsz) != NULL)
30737c478bd9Sstevel@tonic-gate 			*ip = BITX(cp->cp_ecx, 7, 0);
30747c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_assoc) != NULL)
30757c478bd9Sstevel@tonic-gate 			*ip = assoc;
30767c478bd9Sstevel@tonic-gate 		l2i->l2i_ret = cachesz;
30777c478bd9Sstevel@tonic-gate 	}
30787c478bd9Sstevel@tonic-gate }
30797c478bd9Sstevel@tonic-gate 
30807c478bd9Sstevel@tonic-gate int
30817c478bd9Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc)
30827c478bd9Sstevel@tonic-gate {
30837c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
30847c478bd9Sstevel@tonic-gate 	struct l2info __l2info, *l2i = &__l2info;
30857c478bd9Sstevel@tonic-gate 
30867c478bd9Sstevel@tonic-gate 	l2i->l2i_csz = csz;
30877c478bd9Sstevel@tonic-gate 	l2i->l2i_lsz = lsz;
30887c478bd9Sstevel@tonic-gate 	l2i->l2i_assoc = assoc;
30897c478bd9Sstevel@tonic-gate 	l2i->l2i_ret = -1;
30907c478bd9Sstevel@tonic-gate 
30917c478bd9Sstevel@tonic-gate 	switch (x86_which_cacheinfo(cpi)) {
30927c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
30937c478bd9Sstevel@tonic-gate 		intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo);
30947c478bd9Sstevel@tonic-gate 		break;
30957c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
30967c478bd9Sstevel@tonic-gate 		cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo);
30977c478bd9Sstevel@tonic-gate 		break;
30987c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
30997c478bd9Sstevel@tonic-gate 		amd_l2cacheinfo(cpi, l2i);
31007c478bd9Sstevel@tonic-gate 		break;
31017c478bd9Sstevel@tonic-gate 	default:
31027c478bd9Sstevel@tonic-gate 		break;
31037c478bd9Sstevel@tonic-gate 	}
31047c478bd9Sstevel@tonic-gate 	return (l2i->l2i_ret);
31057c478bd9Sstevel@tonic-gate }
3106