17c478bd9Sstevel@tonic-gate /* 27c478bd9Sstevel@tonic-gate * CDDL HEADER START 37c478bd9Sstevel@tonic-gate * 47c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 5ee88d2b9Skchow * Common Development and Distribution License (the "License"). 6ee88d2b9Skchow * You may not use this file except in compliance with the License. 77c478bd9Sstevel@tonic-gate * 87c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 97c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 107c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 117c478bd9Sstevel@tonic-gate * and limitations under the License. 127c478bd9Sstevel@tonic-gate * 137c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 147c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 157c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 167c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 177c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 187c478bd9Sstevel@tonic-gate * 197c478bd9Sstevel@tonic-gate * CDDL HEADER END 207c478bd9Sstevel@tonic-gate */ 217c478bd9Sstevel@tonic-gate /* 2210569901Sgavinm * Copyright 2008 Sun Microsystems, Inc. All rights reserved. 237c478bd9Sstevel@tonic-gate * Use is subject to license terms. 247c478bd9Sstevel@tonic-gate */ 257c478bd9Sstevel@tonic-gate 267c478bd9Sstevel@tonic-gate #pragma ident "%Z%%M% %I% %E% SMI" 277c478bd9Sstevel@tonic-gate 287c478bd9Sstevel@tonic-gate /* 297c478bd9Sstevel@tonic-gate * Various routines to handle identification 307c478bd9Sstevel@tonic-gate * and classification of x86 processors. 317c478bd9Sstevel@tonic-gate */ 327c478bd9Sstevel@tonic-gate 337c478bd9Sstevel@tonic-gate #include <sys/types.h> 347c478bd9Sstevel@tonic-gate #include <sys/archsystm.h> 357c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h> 367c478bd9Sstevel@tonic-gate #include <sys/kmem.h> 377c478bd9Sstevel@tonic-gate #include <sys/systm.h> 387c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h> 397c478bd9Sstevel@tonic-gate #include <sys/sunddi.h> 407c478bd9Sstevel@tonic-gate #include <sys/sunndi.h> 417c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h> 427c478bd9Sstevel@tonic-gate #include <sys/processor.h> 435b8a6efeSbholler #include <sys/sysmacros.h> 44fb2f18f8Sesaxe #include <sys/pg.h> 457c478bd9Sstevel@tonic-gate #include <sys/fp.h> 467c478bd9Sstevel@tonic-gate #include <sys/controlregs.h> 477c478bd9Sstevel@tonic-gate #include <sys/auxv_386.h> 487c478bd9Sstevel@tonic-gate #include <sys/bitmap.h> 497c478bd9Sstevel@tonic-gate #include <sys/memnode.h> 507c478bd9Sstevel@tonic-gate 517c478bd9Sstevel@tonic-gate /* 527c478bd9Sstevel@tonic-gate * Pass 0 of cpuid feature analysis happens in locore. It contains special code 537c478bd9Sstevel@tonic-gate * to recognize Cyrix processors that are not cpuid-compliant, and to deal with 547c478bd9Sstevel@tonic-gate * them accordingly. For most modern processors, feature detection occurs here 557c478bd9Sstevel@tonic-gate * in pass 1. 567c478bd9Sstevel@tonic-gate * 577c478bd9Sstevel@tonic-gate * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup() 587c478bd9Sstevel@tonic-gate * for the boot CPU and does the basic analysis that the early kernel needs. 597c478bd9Sstevel@tonic-gate * x86_feature is set based on the return value of cpuid_pass1() of the boot 607c478bd9Sstevel@tonic-gate * CPU. 617c478bd9Sstevel@tonic-gate * 627c478bd9Sstevel@tonic-gate * Pass 1 includes: 637c478bd9Sstevel@tonic-gate * 647c478bd9Sstevel@tonic-gate * o Determining vendor/model/family/stepping and setting x86_type and 657c478bd9Sstevel@tonic-gate * x86_vendor accordingly. 667c478bd9Sstevel@tonic-gate * o Processing the feature flags returned by the cpuid instruction while 677c478bd9Sstevel@tonic-gate * applying any workarounds or tricks for the specific processor. 687c478bd9Sstevel@tonic-gate * o Mapping the feature flags into Solaris feature bits (X86_*). 697c478bd9Sstevel@tonic-gate * o Processing extended feature flags if supported by the processor, 707c478bd9Sstevel@tonic-gate * again while applying specific processor knowledge. 717c478bd9Sstevel@tonic-gate * o Determining the CMT characteristics of the system. 727c478bd9Sstevel@tonic-gate * 737c478bd9Sstevel@tonic-gate * Pass 1 is done on non-boot CPUs during their initialization and the results 747c478bd9Sstevel@tonic-gate * are used only as a meager attempt at ensuring that all processors within the 757c478bd9Sstevel@tonic-gate * system support the same features. 767c478bd9Sstevel@tonic-gate * 777c478bd9Sstevel@tonic-gate * Pass 2 of cpuid feature analysis happens just at the beginning 787c478bd9Sstevel@tonic-gate * of startup(). It just copies in and corrects the remainder 797c478bd9Sstevel@tonic-gate * of the cpuid data we depend on: standard cpuid functions that we didn't 807c478bd9Sstevel@tonic-gate * need for pass1 feature analysis, and extended cpuid functions beyond the 817c478bd9Sstevel@tonic-gate * simple feature processing done in pass1. 827c478bd9Sstevel@tonic-gate * 837c478bd9Sstevel@tonic-gate * Pass 3 of cpuid analysis is invoked after basic kernel services; in 847c478bd9Sstevel@tonic-gate * particular kernel memory allocation has been made available. It creates a 857c478bd9Sstevel@tonic-gate * readable brand string based on the data collected in the first two passes. 867c478bd9Sstevel@tonic-gate * 877c478bd9Sstevel@tonic-gate * Pass 4 of cpuid analysis is invoked after post_startup() when all 887c478bd9Sstevel@tonic-gate * the support infrastructure for various hardware features has been 897c478bd9Sstevel@tonic-gate * initialized. It determines which processor features will be reported 907c478bd9Sstevel@tonic-gate * to userland via the aux vector. 917c478bd9Sstevel@tonic-gate * 927c478bd9Sstevel@tonic-gate * All passes are executed on all CPUs, but only the boot CPU determines what 937c478bd9Sstevel@tonic-gate * features the kernel will use. 947c478bd9Sstevel@tonic-gate * 957c478bd9Sstevel@tonic-gate * Much of the worst junk in this file is for the support of processors 967c478bd9Sstevel@tonic-gate * that didn't really implement the cpuid instruction properly. 977c478bd9Sstevel@tonic-gate * 987c478bd9Sstevel@tonic-gate * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon, 997c478bd9Sstevel@tonic-gate * the pass numbers. Accordingly, changes to the pass code may require changes 1007c478bd9Sstevel@tonic-gate * to the accessor code. 1017c478bd9Sstevel@tonic-gate */ 1027c478bd9Sstevel@tonic-gate 1037c478bd9Sstevel@tonic-gate uint_t x86_feature = 0; 1047c478bd9Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone; 1057c478bd9Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER; 1067c478bd9Sstevel@tonic-gate 1077c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4046376; 1087c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4064495; 1097c478bd9Sstevel@tonic-gate 1107c478bd9Sstevel@tonic-gate uint_t enable486; 1117c478bd9Sstevel@tonic-gate 1127c478bd9Sstevel@tonic-gate /* 1137c478bd9Sstevel@tonic-gate * This set of strings are for processors rumored to support the cpuid 1147c478bd9Sstevel@tonic-gate * instruction, and is used by locore.s to figure out how to set x86_vendor 1157c478bd9Sstevel@tonic-gate */ 1167c478bd9Sstevel@tonic-gate const char CyrixInstead[] = "CyrixInstead"; 1177c478bd9Sstevel@tonic-gate 1187c478bd9Sstevel@tonic-gate /* 119f98fbcecSbholler * monitor/mwait info. 1205b8a6efeSbholler * 1215b8a6efeSbholler * size_actual and buf_actual are the real address and size allocated to get 1225b8a6efeSbholler * proper mwait_buf alignement. buf_actual and size_actual should be passed 1235b8a6efeSbholler * to kmem_free(). Currently kmem_alloc() and mwait happen to both use 1245b8a6efeSbholler * processor cache-line alignment, but this is not guarantied in the furture. 125f98fbcecSbholler */ 126f98fbcecSbholler struct mwait_info { 127f98fbcecSbholler size_t mon_min; /* min size to avoid missed wakeups */ 128f98fbcecSbholler size_t mon_max; /* size to avoid false wakeups */ 1295b8a6efeSbholler size_t size_actual; /* size actually allocated */ 1305b8a6efeSbholler void *buf_actual; /* memory actually allocated */ 131f98fbcecSbholler uint32_t support; /* processor support of monitor/mwait */ 132f98fbcecSbholler }; 133f98fbcecSbholler 134f98fbcecSbholler /* 1357c478bd9Sstevel@tonic-gate * These constants determine how many of the elements of the 1367c478bd9Sstevel@tonic-gate * cpuid we cache in the cpuid_info data structure; the 1377c478bd9Sstevel@tonic-gate * remaining elements are accessible via the cpuid instruction. 1387c478bd9Sstevel@tonic-gate */ 1397c478bd9Sstevel@tonic-gate 1407c478bd9Sstevel@tonic-gate #define NMAX_CPI_STD 6 /* eax = 0 .. 5 */ 1417c478bd9Sstevel@tonic-gate #define NMAX_CPI_EXTD 9 /* eax = 0x80000000 .. 0x80000008 */ 1427c478bd9Sstevel@tonic-gate 1437c478bd9Sstevel@tonic-gate struct cpuid_info { 1447c478bd9Sstevel@tonic-gate uint_t cpi_pass; /* last pass completed */ 1457c478bd9Sstevel@tonic-gate /* 1467c478bd9Sstevel@tonic-gate * standard function information 1477c478bd9Sstevel@tonic-gate */ 1487c478bd9Sstevel@tonic-gate uint_t cpi_maxeax; /* fn 0: %eax */ 1497c478bd9Sstevel@tonic-gate char cpi_vendorstr[13]; /* fn 0: %ebx:%ecx:%edx */ 1507c478bd9Sstevel@tonic-gate uint_t cpi_vendor; /* enum of cpi_vendorstr */ 1517c478bd9Sstevel@tonic-gate 1527c478bd9Sstevel@tonic-gate uint_t cpi_family; /* fn 1: extended family */ 1537c478bd9Sstevel@tonic-gate uint_t cpi_model; /* fn 1: extended model */ 1547c478bd9Sstevel@tonic-gate uint_t cpi_step; /* fn 1: stepping */ 1557c478bd9Sstevel@tonic-gate chipid_t cpi_chipid; /* fn 1: %ebx: chip # on ht cpus */ 1567c478bd9Sstevel@tonic-gate uint_t cpi_brandid; /* fn 1: %ebx: brand ID */ 1577c478bd9Sstevel@tonic-gate int cpi_clogid; /* fn 1: %ebx: thread # */ 1588949bcd6Sandrei uint_t cpi_ncpu_per_chip; /* fn 1: %ebx: logical cpu count */ 1597c478bd9Sstevel@tonic-gate uint8_t cpi_cacheinfo[16]; /* fn 2: intel-style cache desc */ 1607c478bd9Sstevel@tonic-gate uint_t cpi_ncache; /* fn 2: number of elements */ 161d129bde2Sesaxe uint_t cpi_ncpu_shr_last_cache; /* fn 4: %eax: ncpus sharing cache */ 162d129bde2Sesaxe id_t cpi_last_lvl_cacheid; /* fn 4: %eax: derived cache id */ 163d129bde2Sesaxe uint_t cpi_std_4_size; /* fn 4: number of fn 4 elements */ 164d129bde2Sesaxe struct cpuid_regs **cpi_std_4; /* fn 4: %ecx == 0 .. fn4_size */ 1658949bcd6Sandrei struct cpuid_regs cpi_std[NMAX_CPI_STD]; /* 0 .. 5 */ 1667c478bd9Sstevel@tonic-gate /* 1677c478bd9Sstevel@tonic-gate * extended function information 1687c478bd9Sstevel@tonic-gate */ 1697c478bd9Sstevel@tonic-gate uint_t cpi_xmaxeax; /* fn 0x80000000: %eax */ 1707c478bd9Sstevel@tonic-gate char cpi_brandstr[49]; /* fn 0x8000000[234] */ 1717c478bd9Sstevel@tonic-gate uint8_t cpi_pabits; /* fn 0x80000006: %eax */ 1727c478bd9Sstevel@tonic-gate uint8_t cpi_vabits; /* fn 0x80000006: %eax */ 1738949bcd6Sandrei struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */ 17410569901Sgavinm id_t cpi_coreid; /* same coreid => strands share core */ 17510569901Sgavinm int cpi_pkgcoreid; /* core number within single package */ 1768949bcd6Sandrei uint_t cpi_ncore_per_chip; /* AMD: fn 0x80000008: %ecx[7-0] */ 1778949bcd6Sandrei /* Intel: fn 4: %eax[31-26] */ 1787c478bd9Sstevel@tonic-gate /* 1797c478bd9Sstevel@tonic-gate * supported feature information 1807c478bd9Sstevel@tonic-gate */ 181ae115bc7Smrj uint32_t cpi_support[5]; 1827c478bd9Sstevel@tonic-gate #define STD_EDX_FEATURES 0 1837c478bd9Sstevel@tonic-gate #define AMD_EDX_FEATURES 1 1847c478bd9Sstevel@tonic-gate #define TM_EDX_FEATURES 2 1857c478bd9Sstevel@tonic-gate #define STD_ECX_FEATURES 3 186ae115bc7Smrj #define AMD_ECX_FEATURES 4 1878a40a695Sgavinm /* 1888a40a695Sgavinm * Synthesized information, where known. 1898a40a695Sgavinm */ 1908a40a695Sgavinm uint32_t cpi_chiprev; /* See X86_CHIPREV_* in x86_archext.h */ 1918a40a695Sgavinm const char *cpi_chiprevstr; /* May be NULL if chiprev unknown */ 1928a40a695Sgavinm uint32_t cpi_socket; /* Chip package/socket type */ 193f98fbcecSbholler 194f98fbcecSbholler struct mwait_info cpi_mwait; /* fn 5: monitor/mwait info */ 1957c478bd9Sstevel@tonic-gate }; 1967c478bd9Sstevel@tonic-gate 1977c478bd9Sstevel@tonic-gate 1987c478bd9Sstevel@tonic-gate static struct cpuid_info cpuid_info0; 1997c478bd9Sstevel@tonic-gate 2007c478bd9Sstevel@tonic-gate /* 2017c478bd9Sstevel@tonic-gate * These bit fields are defined by the Intel Application Note AP-485 2027c478bd9Sstevel@tonic-gate * "Intel Processor Identification and the CPUID Instruction" 2037c478bd9Sstevel@tonic-gate */ 2047c478bd9Sstevel@tonic-gate #define CPI_FAMILY_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 27, 20) 2057c478bd9Sstevel@tonic-gate #define CPI_MODEL_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 19, 16) 2067c478bd9Sstevel@tonic-gate #define CPI_TYPE(cpi) BITX((cpi)->cpi_std[1].cp_eax, 13, 12) 2077c478bd9Sstevel@tonic-gate #define CPI_FAMILY(cpi) BITX((cpi)->cpi_std[1].cp_eax, 11, 8) 2087c478bd9Sstevel@tonic-gate #define CPI_STEP(cpi) BITX((cpi)->cpi_std[1].cp_eax, 3, 0) 2097c478bd9Sstevel@tonic-gate #define CPI_MODEL(cpi) BITX((cpi)->cpi_std[1].cp_eax, 7, 4) 2107c478bd9Sstevel@tonic-gate 2117c478bd9Sstevel@tonic-gate #define CPI_FEATURES_EDX(cpi) ((cpi)->cpi_std[1].cp_edx) 2127c478bd9Sstevel@tonic-gate #define CPI_FEATURES_ECX(cpi) ((cpi)->cpi_std[1].cp_ecx) 2137c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_EDX(cpi) ((cpi)->cpi_extd[1].cp_edx) 2147c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_ECX(cpi) ((cpi)->cpi_extd[1].cp_ecx) 2157c478bd9Sstevel@tonic-gate 2167c478bd9Sstevel@tonic-gate #define CPI_BRANDID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 7, 0) 2177c478bd9Sstevel@tonic-gate #define CPI_CHUNKS(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 15, 7) 2187c478bd9Sstevel@tonic-gate #define CPI_CPU_COUNT(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 23, 16) 2197c478bd9Sstevel@tonic-gate #define CPI_APIC_ID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 31, 24) 2207c478bd9Sstevel@tonic-gate 2217c478bd9Sstevel@tonic-gate #define CPI_MAXEAX_MAX 0x100 /* sanity control */ 2227c478bd9Sstevel@tonic-gate #define CPI_XMAXEAX_MAX 0x80000100 223d129bde2Sesaxe #define CPI_FN4_ECX_MAX 0x20 /* sanity: max fn 4 levels */ 224d129bde2Sesaxe 225d129bde2Sesaxe /* 226d129bde2Sesaxe * Function 4 (Deterministic Cache Parameters) macros 227d129bde2Sesaxe * Defined by Intel Application Note AP-485 228d129bde2Sesaxe */ 229d129bde2Sesaxe #define CPI_NUM_CORES(regs) BITX((regs)->cp_eax, 31, 26) 230d129bde2Sesaxe #define CPI_NTHR_SHR_CACHE(regs) BITX((regs)->cp_eax, 25, 14) 231d129bde2Sesaxe #define CPI_FULL_ASSOC_CACHE(regs) BITX((regs)->cp_eax, 9, 9) 232d129bde2Sesaxe #define CPI_SELF_INIT_CACHE(regs) BITX((regs)->cp_eax, 8, 8) 233d129bde2Sesaxe #define CPI_CACHE_LVL(regs) BITX((regs)->cp_eax, 7, 5) 234d129bde2Sesaxe #define CPI_CACHE_TYPE(regs) BITX((regs)->cp_eax, 4, 0) 235d129bde2Sesaxe 236d129bde2Sesaxe #define CPI_CACHE_WAYS(regs) BITX((regs)->cp_ebx, 31, 22) 237d129bde2Sesaxe #define CPI_CACHE_PARTS(regs) BITX((regs)->cp_ebx, 21, 12) 238d129bde2Sesaxe #define CPI_CACHE_COH_LN_SZ(regs) BITX((regs)->cp_ebx, 11, 0) 239d129bde2Sesaxe 240d129bde2Sesaxe #define CPI_CACHE_SETS(regs) BITX((regs)->cp_ecx, 31, 0) 241d129bde2Sesaxe 242d129bde2Sesaxe #define CPI_PREFCH_STRIDE(regs) BITX((regs)->cp_edx, 9, 0) 243d129bde2Sesaxe 2447c478bd9Sstevel@tonic-gate 2457c478bd9Sstevel@tonic-gate /* 2465ff02082Sdmick * A couple of shorthand macros to identify "later" P6-family chips 2475ff02082Sdmick * like the Pentium M and Core. First, the "older" P6-based stuff 2485ff02082Sdmick * (loosely defined as "pre-Pentium-4"): 2495ff02082Sdmick * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon 2505ff02082Sdmick */ 2515ff02082Sdmick 2525ff02082Sdmick #define IS_LEGACY_P6(cpi) ( \ 2535ff02082Sdmick cpi->cpi_family == 6 && \ 2545ff02082Sdmick (cpi->cpi_model == 1 || \ 2555ff02082Sdmick cpi->cpi_model == 3 || \ 2565ff02082Sdmick cpi->cpi_model == 5 || \ 2575ff02082Sdmick cpi->cpi_model == 6 || \ 2585ff02082Sdmick cpi->cpi_model == 7 || \ 2595ff02082Sdmick cpi->cpi_model == 8 || \ 2605ff02082Sdmick cpi->cpi_model == 0xA || \ 2615ff02082Sdmick cpi->cpi_model == 0xB) \ 2625ff02082Sdmick ) 2635ff02082Sdmick 2645ff02082Sdmick /* A "new F6" is everything with family 6 that's not the above */ 2655ff02082Sdmick #define IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi)) 2665ff02082Sdmick 267bf91205bSksadhukh /* Extended family/model support */ 268bf91205bSksadhukh #define IS_EXTENDED_MODEL_INTEL(cpi) (cpi->cpi_family == 0x6 || \ 269bf91205bSksadhukh cpi->cpi_family >= 0xf) 270bf91205bSksadhukh 2715ff02082Sdmick /* 27231725658Sksadhukh * AMD family 0xf and family 0x10 socket types. 27331725658Sksadhukh * First index : 27431725658Sksadhukh * 0 for family 0xf, revs B thru E 27531725658Sksadhukh * 1 for family 0xf, revs F and G 27631725658Sksadhukh * 2 for family 0x10, rev B 2778a40a695Sgavinm * Second index by (model & 0x3) 2788a40a695Sgavinm */ 27931725658Sksadhukh static uint32_t amd_skts[3][4] = { 28020c794b3Sgavinm /* 28120c794b3Sgavinm * Family 0xf revisions B through E 28220c794b3Sgavinm */ 28320c794b3Sgavinm #define A_SKTS_0 0 2848a40a695Sgavinm { 2858a40a695Sgavinm X86_SOCKET_754, /* 0b00 */ 2868a40a695Sgavinm X86_SOCKET_940, /* 0b01 */ 2878a40a695Sgavinm X86_SOCKET_754, /* 0b10 */ 2888a40a695Sgavinm X86_SOCKET_939 /* 0b11 */ 2898a40a695Sgavinm }, 29020c794b3Sgavinm /* 29120c794b3Sgavinm * Family 0xf revisions F and G 29220c794b3Sgavinm */ 29320c794b3Sgavinm #define A_SKTS_1 1 2948a40a695Sgavinm { 2958a40a695Sgavinm X86_SOCKET_S1g1, /* 0b00 */ 2968a40a695Sgavinm X86_SOCKET_F1207, /* 0b01 */ 2978a40a695Sgavinm X86_SOCKET_UNKNOWN, /* 0b10 */ 2988a40a695Sgavinm X86_SOCKET_AM2 /* 0b11 */ 29931725658Sksadhukh }, 30020c794b3Sgavinm /* 30120c794b3Sgavinm * Family 0x10 revisions A and B 30220c794b3Sgavinm * It is not clear whether, as new sockets release, that 30320c794b3Sgavinm * model & 0x3 will id socket for this family 30420c794b3Sgavinm */ 30520c794b3Sgavinm #define A_SKTS_2 2 30631725658Sksadhukh { 30731725658Sksadhukh X86_SOCKET_F1207, /* 0b00 */ 30831725658Sksadhukh X86_SOCKET_F1207, /* 0b01 */ 30931725658Sksadhukh X86_SOCKET_F1207, /* 0b10 */ 31020c794b3Sgavinm X86_SOCKET_F1207, /* 0b11 */ 3118a40a695Sgavinm } 3128a40a695Sgavinm }; 3138a40a695Sgavinm 3148a40a695Sgavinm /* 31531725658Sksadhukh * Table for mapping AMD Family 0xf and AMD Family 0x10 model/stepping 31631725658Sksadhukh * combination to chip "revision" and socket type. 3178a40a695Sgavinm * 3188a40a695Sgavinm * The first member of this array that matches a given family, extended model 3198a40a695Sgavinm * plus model range, and stepping range will be considered a match. 3208a40a695Sgavinm */ 3218a40a695Sgavinm static const struct amd_rev_mapent { 3228a40a695Sgavinm uint_t rm_family; 3238a40a695Sgavinm uint_t rm_modello; 3248a40a695Sgavinm uint_t rm_modelhi; 3258a40a695Sgavinm uint_t rm_steplo; 3268a40a695Sgavinm uint_t rm_stephi; 3278a40a695Sgavinm uint32_t rm_chiprev; 3288a40a695Sgavinm const char *rm_chiprevstr; 3298a40a695Sgavinm int rm_sktidx; 3308a40a695Sgavinm } amd_revmap[] = { 3318a40a695Sgavinm /* 33220c794b3Sgavinm * =============== AuthenticAMD Family 0xf =============== 33320c794b3Sgavinm */ 33420c794b3Sgavinm 33520c794b3Sgavinm /* 3368a40a695Sgavinm * Rev B includes model 0x4 stepping 0 and model 0x5 stepping 0 and 1. 3378a40a695Sgavinm */ 33820c794b3Sgavinm { 0xf, 0x04, 0x04, 0x0, 0x0, X86_CHIPREV_AMD_F_REV_B, "B", A_SKTS_0 }, 33920c794b3Sgavinm { 0xf, 0x05, 0x05, 0x0, 0x1, X86_CHIPREV_AMD_F_REV_B, "B", A_SKTS_0 }, 3408a40a695Sgavinm /* 3418a40a695Sgavinm * Rev C0 includes model 0x4 stepping 8 and model 0x5 stepping 8 3428a40a695Sgavinm */ 34320c794b3Sgavinm { 0xf, 0x04, 0x05, 0x8, 0x8, X86_CHIPREV_AMD_F_REV_C0, "C0", A_SKTS_0 }, 3448a40a695Sgavinm /* 3458a40a695Sgavinm * Rev CG is the rest of extended model 0x0 - i.e., everything 3468a40a695Sgavinm * but the rev B and C0 combinations covered above. 3478a40a695Sgavinm */ 34820c794b3Sgavinm { 0xf, 0x00, 0x0f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_CG, "CG", A_SKTS_0 }, 3498a40a695Sgavinm /* 3508a40a695Sgavinm * Rev D has extended model 0x1. 3518a40a695Sgavinm */ 35220c794b3Sgavinm { 0xf, 0x10, 0x1f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_D, "D", A_SKTS_0 }, 3538a40a695Sgavinm /* 3548a40a695Sgavinm * Rev E has extended model 0x2. 3558a40a695Sgavinm * Extended model 0x3 is unused but available to grow into. 3568a40a695Sgavinm */ 35720c794b3Sgavinm { 0xf, 0x20, 0x3f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_E, "E", A_SKTS_0 }, 3588a40a695Sgavinm /* 3598a40a695Sgavinm * Rev F has extended models 0x4 and 0x5. 3608a40a695Sgavinm */ 36120c794b3Sgavinm { 0xf, 0x40, 0x5f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_F, "F", A_SKTS_1 }, 3628a40a695Sgavinm /* 3638a40a695Sgavinm * Rev G has extended model 0x6. 3648a40a695Sgavinm */ 36520c794b3Sgavinm { 0xf, 0x60, 0x6f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_G, "G", A_SKTS_1 }, 36620c794b3Sgavinm 36731725658Sksadhukh /* 36820c794b3Sgavinm * =============== AuthenticAMD Family 0x10 =============== 36931725658Sksadhukh */ 37020c794b3Sgavinm 37120c794b3Sgavinm /* 37220c794b3Sgavinm * Rev A has model 0 and stepping 0/1/2 for DR-{A0,A1,A2}. 37320c794b3Sgavinm * Give all of model 0 stepping range to rev A. 37420c794b3Sgavinm */ 37520c794b3Sgavinm { 0x10, 0x00, 0x00, 0x0, 0x2, X86_CHIPREV_AMD_10_REV_A, "A", A_SKTS_2 }, 37620c794b3Sgavinm 37720c794b3Sgavinm /* 37820c794b3Sgavinm * Rev B has model 2 and steppings 0/1/0xa/2 for DR-{B0,B1,BA,B2}. 37920c794b3Sgavinm * Give all of model 2 stepping range to rev B. 38020c794b3Sgavinm */ 38120c794b3Sgavinm { 0x10, 0x02, 0x02, 0x0, 0xf, X86_CHIPREV_AMD_10_REV_B, "B", A_SKTS_2 }, 3828a40a695Sgavinm }; 3838a40a695Sgavinm 384f98fbcecSbholler /* 385f98fbcecSbholler * Info for monitor/mwait idle loop. 386f98fbcecSbholler * 387f98fbcecSbholler * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's 388f98fbcecSbholler * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November 389f98fbcecSbholler * 2006. 390f98fbcecSbholler * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual 391f98fbcecSbholler * Documentation Updates" #33633, Rev 2.05, December 2006. 392f98fbcecSbholler */ 393f98fbcecSbholler #define MWAIT_SUPPORT (0x00000001) /* mwait supported */ 394f98fbcecSbholler #define MWAIT_EXTENSIONS (0x00000002) /* extenstion supported */ 395f98fbcecSbholler #define MWAIT_ECX_INT_ENABLE (0x00000004) /* ecx 1 extension supported */ 396f98fbcecSbholler #define MWAIT_SUPPORTED(cpi) ((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON) 397f98fbcecSbholler #define MWAIT_INT_ENABLE(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x2) 398f98fbcecSbholler #define MWAIT_EXTENSION(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x1) 399f98fbcecSbholler #define MWAIT_SIZE_MIN(cpi) BITX((cpi)->cpi_std[5].cp_eax, 15, 0) 400f98fbcecSbholler #define MWAIT_SIZE_MAX(cpi) BITX((cpi)->cpi_std[5].cp_ebx, 15, 0) 401f98fbcecSbholler /* 402f98fbcecSbholler * Number of sub-cstates for a given c-state. 403f98fbcecSbholler */ 404f98fbcecSbholler #define MWAIT_NUM_SUBC_STATES(cpi, c_state) \ 405f98fbcecSbholler BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state) 406f98fbcecSbholler 4078a40a695Sgavinm static void 4088a40a695Sgavinm synth_amd_info(struct cpuid_info *cpi) 4098a40a695Sgavinm { 4108a40a695Sgavinm const struct amd_rev_mapent *rmp; 4118a40a695Sgavinm uint_t family, model, step; 4128a40a695Sgavinm int i; 4138a40a695Sgavinm 4148a40a695Sgavinm /* 41531725658Sksadhukh * Currently only AMD family 0xf and family 0x10 use these fields. 4168a40a695Sgavinm */ 41731725658Sksadhukh if (cpi->cpi_family != 0xf && cpi->cpi_family != 0x10) 4188a40a695Sgavinm return; 4198a40a695Sgavinm 4208a40a695Sgavinm family = cpi->cpi_family; 4218a40a695Sgavinm model = cpi->cpi_model; 4228a40a695Sgavinm step = cpi->cpi_step; 4238a40a695Sgavinm 4248a40a695Sgavinm for (i = 0, rmp = amd_revmap; i < sizeof (amd_revmap) / sizeof (*rmp); 4258a40a695Sgavinm i++, rmp++) { 4268a40a695Sgavinm if (family == rmp->rm_family && 4278a40a695Sgavinm model >= rmp->rm_modello && model <= rmp->rm_modelhi && 4288a40a695Sgavinm step >= rmp->rm_steplo && step <= rmp->rm_stephi) { 4298a40a695Sgavinm cpi->cpi_chiprev = rmp->rm_chiprev; 4308a40a695Sgavinm cpi->cpi_chiprevstr = rmp->rm_chiprevstr; 4318a40a695Sgavinm cpi->cpi_socket = amd_skts[rmp->rm_sktidx][model & 0x3]; 4328a40a695Sgavinm return; 4338a40a695Sgavinm } 4348a40a695Sgavinm } 4358a40a695Sgavinm } 4368a40a695Sgavinm 4378a40a695Sgavinm static void 4388a40a695Sgavinm synth_info(struct cpuid_info *cpi) 4398a40a695Sgavinm { 4408a40a695Sgavinm cpi->cpi_chiprev = X86_CHIPREV_UNKNOWN; 4418a40a695Sgavinm cpi->cpi_chiprevstr = "Unknown"; 4428a40a695Sgavinm cpi->cpi_socket = X86_SOCKET_UNKNOWN; 4438a40a695Sgavinm 4448a40a695Sgavinm switch (cpi->cpi_vendor) { 4458a40a695Sgavinm case X86_VENDOR_AMD: 4468a40a695Sgavinm synth_amd_info(cpi); 4478a40a695Sgavinm break; 4488a40a695Sgavinm 4498a40a695Sgavinm default: 4508a40a695Sgavinm break; 4518a40a695Sgavinm 4528a40a695Sgavinm } 4538a40a695Sgavinm } 4548a40a695Sgavinm 4558a40a695Sgavinm /* 456ae115bc7Smrj * Apply up various platform-dependent restrictions where the 457ae115bc7Smrj * underlying platform restrictions mean the CPU can be marked 458ae115bc7Smrj * as less capable than its cpuid instruction would imply. 459ae115bc7Smrj */ 460843e1988Sjohnlev #if defined(__xpv) 461843e1988Sjohnlev static void 462843e1988Sjohnlev platform_cpuid_mangle(uint_t vendor, uint32_t eax, struct cpuid_regs *cp) 463843e1988Sjohnlev { 464843e1988Sjohnlev switch (eax) { 465843e1988Sjohnlev case 1: 466843e1988Sjohnlev cp->cp_edx &= 467843e1988Sjohnlev ~(CPUID_INTC_EDX_PSE | 468843e1988Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 469843e1988Sjohnlev CPUID_INTC_EDX_MCA | /* XXPV true on dom0? */ 470843e1988Sjohnlev CPUID_INTC_EDX_SEP | CPUID_INTC_EDX_MTRR | 471843e1988Sjohnlev CPUID_INTC_EDX_PGE | CPUID_INTC_EDX_PAT | 472843e1988Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 473843e1988Sjohnlev CPUID_INTC_EDX_PSE36 | CPUID_INTC_EDX_HTT); 474843e1988Sjohnlev break; 475ae115bc7Smrj 476843e1988Sjohnlev case 0x80000001: 477843e1988Sjohnlev cp->cp_edx &= 478843e1988Sjohnlev ~(CPUID_AMD_EDX_PSE | 479843e1988Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 480843e1988Sjohnlev CPUID_AMD_EDX_MTRR | CPUID_AMD_EDX_PGE | 481843e1988Sjohnlev CPUID_AMD_EDX_PAT | CPUID_AMD_EDX_PSE36 | 482843e1988Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 483843e1988Sjohnlev CPUID_AMD_EDX_TSCP); 484843e1988Sjohnlev cp->cp_ecx &= ~CPUID_AMD_ECX_CMP_LGCY; 485843e1988Sjohnlev break; 486843e1988Sjohnlev default: 487843e1988Sjohnlev break; 488843e1988Sjohnlev } 489843e1988Sjohnlev 490843e1988Sjohnlev switch (vendor) { 491843e1988Sjohnlev case X86_VENDOR_Intel: 492843e1988Sjohnlev switch (eax) { 493843e1988Sjohnlev case 4: 494843e1988Sjohnlev /* 495843e1988Sjohnlev * Zero out the (ncores-per-chip - 1) field 496843e1988Sjohnlev */ 497843e1988Sjohnlev cp->cp_eax &= 0x03fffffff; 498843e1988Sjohnlev break; 499843e1988Sjohnlev default: 500843e1988Sjohnlev break; 501843e1988Sjohnlev } 502843e1988Sjohnlev break; 503843e1988Sjohnlev case X86_VENDOR_AMD: 504843e1988Sjohnlev switch (eax) { 505843e1988Sjohnlev case 0x80000008: 506843e1988Sjohnlev /* 507843e1988Sjohnlev * Zero out the (ncores-per-chip - 1) field 508843e1988Sjohnlev */ 509843e1988Sjohnlev cp->cp_ecx &= 0xffffff00; 510843e1988Sjohnlev break; 511843e1988Sjohnlev default: 512843e1988Sjohnlev break; 513843e1988Sjohnlev } 514843e1988Sjohnlev break; 515843e1988Sjohnlev default: 516843e1988Sjohnlev break; 517843e1988Sjohnlev } 518843e1988Sjohnlev } 519843e1988Sjohnlev #else 520ae115bc7Smrj #define platform_cpuid_mangle(vendor, eax, cp) /* nothing */ 521843e1988Sjohnlev #endif 522ae115bc7Smrj 523ae115bc7Smrj /* 5247c478bd9Sstevel@tonic-gate * Some undocumented ways of patching the results of the cpuid 5257c478bd9Sstevel@tonic-gate * instruction to permit running Solaris 10 on future cpus that 5267c478bd9Sstevel@tonic-gate * we don't currently support. Could be set to non-zero values 5277c478bd9Sstevel@tonic-gate * via settings in eeprom. 5287c478bd9Sstevel@tonic-gate */ 5297c478bd9Sstevel@tonic-gate 5307c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include; 5317c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude; 5327c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_include; 5337c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude; 5347c478bd9Sstevel@tonic-gate 535ae115bc7Smrj void 536ae115bc7Smrj cpuid_alloc_space(cpu_t *cpu) 537ae115bc7Smrj { 538ae115bc7Smrj /* 539ae115bc7Smrj * By convention, cpu0 is the boot cpu, which is set up 540ae115bc7Smrj * before memory allocation is available. All other cpus get 541ae115bc7Smrj * their cpuid_info struct allocated here. 542ae115bc7Smrj */ 543ae115bc7Smrj ASSERT(cpu->cpu_id != 0); 544ae115bc7Smrj cpu->cpu_m.mcpu_cpi = 545ae115bc7Smrj kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP); 546ae115bc7Smrj } 547ae115bc7Smrj 548ae115bc7Smrj void 549ae115bc7Smrj cpuid_free_space(cpu_t *cpu) 550ae115bc7Smrj { 551d129bde2Sesaxe struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 552d129bde2Sesaxe int i; 553d129bde2Sesaxe 554ae115bc7Smrj ASSERT(cpu->cpu_id != 0); 555d129bde2Sesaxe 556d129bde2Sesaxe /* 557d129bde2Sesaxe * Free up any function 4 related dynamic storage 558d129bde2Sesaxe */ 559d129bde2Sesaxe for (i = 1; i < cpi->cpi_std_4_size; i++) 560d129bde2Sesaxe kmem_free(cpi->cpi_std_4[i], sizeof (struct cpuid_regs)); 561d129bde2Sesaxe if (cpi->cpi_std_4_size > 0) 562d129bde2Sesaxe kmem_free(cpi->cpi_std_4, 563d129bde2Sesaxe cpi->cpi_std_4_size * sizeof (struct cpuid_regs *)); 564d129bde2Sesaxe 565ae115bc7Smrj kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi)); 566ae115bc7Smrj } 567ae115bc7Smrj 568551bc2a6Smrj #if !defined(__xpv) 569551bc2a6Smrj 570551bc2a6Smrj static void 571551bc2a6Smrj check_for_hvm() 572551bc2a6Smrj { 573551bc2a6Smrj struct cpuid_regs cp; 574551bc2a6Smrj char *xen_str; 575551bc2a6Smrj uint32_t xen_signature[4]; 576551bc2a6Smrj extern int xpv_is_hvm; 577551bc2a6Smrj 578551bc2a6Smrj /* 579551bc2a6Smrj * In a fully virtualized domain, Xen's pseudo-cpuid function 580551bc2a6Smrj * 0x40000000 returns a string representing the Xen signature in 581551bc2a6Smrj * %ebx, %ecx, and %edx. %eax contains the maximum supported cpuid 582551bc2a6Smrj * function. 583551bc2a6Smrj */ 584551bc2a6Smrj cp.cp_eax = 0x40000000; 585551bc2a6Smrj (void) __cpuid_insn(&cp); 586551bc2a6Smrj xen_signature[0] = cp.cp_ebx; 587551bc2a6Smrj xen_signature[1] = cp.cp_ecx; 588551bc2a6Smrj xen_signature[2] = cp.cp_edx; 589551bc2a6Smrj xen_signature[3] = 0; 590551bc2a6Smrj xen_str = (char *)xen_signature; 591551bc2a6Smrj if (strcmp("XenVMMXenVMM", xen_str) == 0 && cp.cp_eax <= 0x40000002) 592551bc2a6Smrj xpv_is_hvm = 1; 593551bc2a6Smrj } 594551bc2a6Smrj #endif /* __xpv */ 595551bc2a6Smrj 5967c478bd9Sstevel@tonic-gate uint_t 5977c478bd9Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu) 5987c478bd9Sstevel@tonic-gate { 5997c478bd9Sstevel@tonic-gate uint32_t mask_ecx, mask_edx; 6007c478bd9Sstevel@tonic-gate uint_t feature = X86_CPUID; 6017c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 6028949bcd6Sandrei struct cpuid_regs *cp; 6037c478bd9Sstevel@tonic-gate int xcpuid; 604843e1988Sjohnlev #if !defined(__xpv) 6055b8a6efeSbholler extern int idle_cpu_prefer_mwait; 606843e1988Sjohnlev #endif 607ae115bc7Smrj 6087c478bd9Sstevel@tonic-gate /* 609ae115bc7Smrj * Space statically allocated for cpu0, ensure pointer is set 6107c478bd9Sstevel@tonic-gate */ 6117c478bd9Sstevel@tonic-gate if (cpu->cpu_id == 0) 612ae115bc7Smrj cpu->cpu_m.mcpu_cpi = &cpuid_info0; 613ae115bc7Smrj cpi = cpu->cpu_m.mcpu_cpi; 614ae115bc7Smrj ASSERT(cpi != NULL); 6157c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[0]; 6168949bcd6Sandrei cp->cp_eax = 0; 6178949bcd6Sandrei cpi->cpi_maxeax = __cpuid_insn(cp); 6187c478bd9Sstevel@tonic-gate { 6197c478bd9Sstevel@tonic-gate uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr; 6207c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 6217c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 6227c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 6237c478bd9Sstevel@tonic-gate *(char *)&cpi->cpi_vendorstr[12] = '\0'; 6247c478bd9Sstevel@tonic-gate } 6257c478bd9Sstevel@tonic-gate 6267c478bd9Sstevel@tonic-gate /* 6277c478bd9Sstevel@tonic-gate * Map the vendor string to a type code 6287c478bd9Sstevel@tonic-gate */ 6297c478bd9Sstevel@tonic-gate if (strcmp(cpi->cpi_vendorstr, "GenuineIntel") == 0) 6307c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Intel; 6317c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "AuthenticAMD") == 0) 6327c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_AMD; 6337c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "GenuineTMx86") == 0) 6347c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_TM; 6357c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, CyrixInstead) == 0) 6367c478bd9Sstevel@tonic-gate /* 6377c478bd9Sstevel@tonic-gate * CyrixInstead is a variable used by the Cyrix detection code 6387c478bd9Sstevel@tonic-gate * in locore. 6397c478bd9Sstevel@tonic-gate */ 6407c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Cyrix; 6417c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "UMC UMC UMC ") == 0) 6427c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_UMC; 6437c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "NexGenDriven") == 0) 6447c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_NexGen; 6457c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "CentaurHauls") == 0) 6467c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Centaur; 6477c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "RiseRiseRise") == 0) 6487c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Rise; 6497c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "SiS SiS SiS ") == 0) 6507c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_SiS; 6517c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "Geode by NSC") == 0) 6527c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_NSC; 6537c478bd9Sstevel@tonic-gate else 6547c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_IntelClone; 6557c478bd9Sstevel@tonic-gate 6567c478bd9Sstevel@tonic-gate x86_vendor = cpi->cpi_vendor; /* for compatibility */ 6577c478bd9Sstevel@tonic-gate 6587c478bd9Sstevel@tonic-gate /* 6597c478bd9Sstevel@tonic-gate * Limit the range in case of weird hardware 6607c478bd9Sstevel@tonic-gate */ 6617c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax > CPI_MAXEAX_MAX) 6627c478bd9Sstevel@tonic-gate cpi->cpi_maxeax = CPI_MAXEAX_MAX; 6637c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 6647c478bd9Sstevel@tonic-gate goto pass1_done; 6657c478bd9Sstevel@tonic-gate 6667c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[1]; 6678949bcd6Sandrei cp->cp_eax = 1; 6688949bcd6Sandrei (void) __cpuid_insn(cp); 6697c478bd9Sstevel@tonic-gate 6707c478bd9Sstevel@tonic-gate /* 6717c478bd9Sstevel@tonic-gate * Extract identifying constants for easy access. 6727c478bd9Sstevel@tonic-gate */ 6737c478bd9Sstevel@tonic-gate cpi->cpi_model = CPI_MODEL(cpi); 6747c478bd9Sstevel@tonic-gate cpi->cpi_family = CPI_FAMILY(cpi); 6757c478bd9Sstevel@tonic-gate 6765ff02082Sdmick if (cpi->cpi_family == 0xf) 6777c478bd9Sstevel@tonic-gate cpi->cpi_family += CPI_FAMILY_XTD(cpi); 6785ff02082Sdmick 67968c91426Sdmick /* 680875b116eSkchow * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf. 68168c91426Sdmick * Intel, and presumably everyone else, uses model == 0xf, as 68268c91426Sdmick * one would expect (max value means possible overflow). Sigh. 68368c91426Sdmick */ 68468c91426Sdmick 68568c91426Sdmick switch (cpi->cpi_vendor) { 686bf91205bSksadhukh case X86_VENDOR_Intel: 687bf91205bSksadhukh if (IS_EXTENDED_MODEL_INTEL(cpi)) 688bf91205bSksadhukh cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 689447af253Sksadhukh break; 69068c91426Sdmick case X86_VENDOR_AMD: 691875b116eSkchow if (CPI_FAMILY(cpi) == 0xf) 69268c91426Sdmick cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 69368c91426Sdmick break; 69468c91426Sdmick default: 6955ff02082Sdmick if (cpi->cpi_model == 0xf) 6967c478bd9Sstevel@tonic-gate cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 69768c91426Sdmick break; 69868c91426Sdmick } 6997c478bd9Sstevel@tonic-gate 7007c478bd9Sstevel@tonic-gate cpi->cpi_step = CPI_STEP(cpi); 7017c478bd9Sstevel@tonic-gate cpi->cpi_brandid = CPI_BRANDID(cpi); 7027c478bd9Sstevel@tonic-gate 7037c478bd9Sstevel@tonic-gate /* 7047c478bd9Sstevel@tonic-gate * *default* assumptions: 7057c478bd9Sstevel@tonic-gate * - believe %edx feature word 7067c478bd9Sstevel@tonic-gate * - ignore %ecx feature word 7077c478bd9Sstevel@tonic-gate * - 32-bit virtual and physical addressing 7087c478bd9Sstevel@tonic-gate */ 7097c478bd9Sstevel@tonic-gate mask_edx = 0xffffffff; 7107c478bd9Sstevel@tonic-gate mask_ecx = 0; 7117c478bd9Sstevel@tonic-gate 7127c478bd9Sstevel@tonic-gate cpi->cpi_pabits = cpi->cpi_vabits = 32; 7137c478bd9Sstevel@tonic-gate 7147c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 7157c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 7167c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 7177c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P5; 7185ff02082Sdmick else if (IS_LEGACY_P6(cpi)) { 7197c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P6; 7207c478bd9Sstevel@tonic-gate pentiumpro_bug4046376 = 1; 7217c478bd9Sstevel@tonic-gate pentiumpro_bug4064495 = 1; 7227c478bd9Sstevel@tonic-gate /* 7237c478bd9Sstevel@tonic-gate * Clear the SEP bit when it was set erroneously 7247c478bd9Sstevel@tonic-gate */ 7257c478bd9Sstevel@tonic-gate if (cpi->cpi_model < 3 && cpi->cpi_step < 3) 7267c478bd9Sstevel@tonic-gate cp->cp_edx &= ~CPUID_INTC_EDX_SEP; 7275ff02082Sdmick } else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) { 7287c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P4; 7297c478bd9Sstevel@tonic-gate /* 7307c478bd9Sstevel@tonic-gate * We don't currently depend on any of the %ecx 7317c478bd9Sstevel@tonic-gate * features until Prescott, so we'll only check 7327c478bd9Sstevel@tonic-gate * this from P4 onwards. We might want to revisit 7337c478bd9Sstevel@tonic-gate * that idea later. 7347c478bd9Sstevel@tonic-gate */ 7357c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 7367c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family > 0xf) 7377c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 7387c622d23Sbholler /* 7397c622d23Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 7407c622d23Sbholler * to obtain the monitor linesize. 7417c622d23Sbholler */ 7427c622d23Sbholler if (cpi->cpi_maxeax < 5) 7437c622d23Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 7447c478bd9Sstevel@tonic-gate break; 7457c478bd9Sstevel@tonic-gate case X86_VENDOR_IntelClone: 7467c478bd9Sstevel@tonic-gate default: 7477c478bd9Sstevel@tonic-gate break; 7487c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 7497c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108) 7507c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) { 7517c478bd9Sstevel@tonic-gate cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0; 7527c478bd9Sstevel@tonic-gate cpi->cpi_model = 0xc; 7537c478bd9Sstevel@tonic-gate } else 7547c478bd9Sstevel@tonic-gate #endif 7557c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) { 7567c478bd9Sstevel@tonic-gate /* 7577c478bd9Sstevel@tonic-gate * AMD K5 and K6 7587c478bd9Sstevel@tonic-gate * 7597c478bd9Sstevel@tonic-gate * These CPUs have an incomplete implementation 7607c478bd9Sstevel@tonic-gate * of MCA/MCE which we mask away. 7617c478bd9Sstevel@tonic-gate */ 7628949bcd6Sandrei mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA); 7638949bcd6Sandrei 7647c478bd9Sstevel@tonic-gate /* 7657c478bd9Sstevel@tonic-gate * Model 0 uses the wrong (APIC) bit 7667c478bd9Sstevel@tonic-gate * to indicate PGE. Fix it here. 7677c478bd9Sstevel@tonic-gate */ 7688949bcd6Sandrei if (cpi->cpi_model == 0) { 7697c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x200) { 7707c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x200; 7717c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_PGE; 7727c478bd9Sstevel@tonic-gate } 7737c478bd9Sstevel@tonic-gate } 7748949bcd6Sandrei 7758949bcd6Sandrei /* 7768949bcd6Sandrei * Early models had problems w/ MMX; disable. 7778949bcd6Sandrei */ 7788949bcd6Sandrei if (cpi->cpi_model < 6) 7798949bcd6Sandrei mask_edx &= ~CPUID_INTC_EDX_MMX; 7808949bcd6Sandrei } 7818949bcd6Sandrei 7828949bcd6Sandrei /* 7838949bcd6Sandrei * For newer families, SSE3 and CX16, at least, are valid; 7848949bcd6Sandrei * enable all 7858949bcd6Sandrei */ 7868949bcd6Sandrei if (cpi->cpi_family >= 0xf) 7878949bcd6Sandrei mask_ecx = 0xffffffff; 7887c622d23Sbholler /* 7897c622d23Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 7907c622d23Sbholler * to obtain the monitor linesize. 7917c622d23Sbholler */ 7927c622d23Sbholler if (cpi->cpi_maxeax < 5) 7937c622d23Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 7945b8a6efeSbholler 795843e1988Sjohnlev #if !defined(__xpv) 7965b8a6efeSbholler /* 7975b8a6efeSbholler * Do not use MONITOR/MWAIT to halt in the idle loop on any AMD 7985b8a6efeSbholler * processors. AMD does not intend MWAIT to be used in the cpu 7995b8a6efeSbholler * idle loop on current and future processors. 10h and future 8005b8a6efeSbholler * AMD processors use more power in MWAIT than HLT. 8015b8a6efeSbholler * Pre-family-10h Opterons do not have the MWAIT instruction. 8025b8a6efeSbholler */ 8035b8a6efeSbholler idle_cpu_prefer_mwait = 0; 804843e1988Sjohnlev #endif 8055b8a6efeSbholler 8067c478bd9Sstevel@tonic-gate break; 8077c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 8087c478bd9Sstevel@tonic-gate /* 8097c478bd9Sstevel@tonic-gate * workaround the NT workaround in CMS 4.1 8107c478bd9Sstevel@tonic-gate */ 8117c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4 && 8127c478bd9Sstevel@tonic-gate (cpi->cpi_step == 2 || cpi->cpi_step == 3)) 8137c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 8147c478bd9Sstevel@tonic-gate break; 8157c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 8167c478bd9Sstevel@tonic-gate /* 8177c478bd9Sstevel@tonic-gate * workaround the NT workarounds again 8187c478bd9Sstevel@tonic-gate */ 8197c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6) 8207c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 8217c478bd9Sstevel@tonic-gate break; 8227c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 8237c478bd9Sstevel@tonic-gate /* 8247c478bd9Sstevel@tonic-gate * We rely heavily on the probing in locore 8257c478bd9Sstevel@tonic-gate * to actually figure out what parts, if any, 8267c478bd9Sstevel@tonic-gate * of the Cyrix cpuid instruction to believe. 8277c478bd9Sstevel@tonic-gate */ 8287c478bd9Sstevel@tonic-gate switch (x86_type) { 8297c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_486: 8307c478bd9Sstevel@tonic-gate mask_edx = 0; 8317c478bd9Sstevel@tonic-gate break; 8327c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 8337c478bd9Sstevel@tonic-gate mask_edx = 0; 8347c478bd9Sstevel@tonic-gate break; 8357c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 8367c478bd9Sstevel@tonic-gate mask_edx = 8377c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 8387c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8; 8397c478bd9Sstevel@tonic-gate break; 8407c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 8417c478bd9Sstevel@tonic-gate mask_edx = 8427c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 8437c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 8447c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 8457c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 8467c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 8477c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 8487c478bd9Sstevel@tonic-gate break; 8497c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 8507c478bd9Sstevel@tonic-gate mask_edx = 8517c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 8527c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 8537c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 8547c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 8557c478bd9Sstevel@tonic-gate break; 8567c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 8577c478bd9Sstevel@tonic-gate break; 8587c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 8597c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 8607c478bd9Sstevel@tonic-gate mask_edx = 8617c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 8627c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_TSC | 8637c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 8647c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 8657c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 8667c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 8677c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 8687c478bd9Sstevel@tonic-gate break; 8697c478bd9Sstevel@tonic-gate default: 8707c478bd9Sstevel@tonic-gate break; 8717c478bd9Sstevel@tonic-gate } 8727c478bd9Sstevel@tonic-gate break; 8737c478bd9Sstevel@tonic-gate } 8747c478bd9Sstevel@tonic-gate 875843e1988Sjohnlev #if defined(__xpv) 876843e1988Sjohnlev /* 877843e1988Sjohnlev * Do not support MONITOR/MWAIT under a hypervisor 878843e1988Sjohnlev */ 879843e1988Sjohnlev mask_ecx &= ~CPUID_INTC_ECX_MON; 880843e1988Sjohnlev #endif /* __xpv */ 881843e1988Sjohnlev 8827c478bd9Sstevel@tonic-gate /* 8837c478bd9Sstevel@tonic-gate * Now we've figured out the masks that determine 8847c478bd9Sstevel@tonic-gate * which bits we choose to believe, apply the masks 8857c478bd9Sstevel@tonic-gate * to the feature words, then map the kernel's view 8867c478bd9Sstevel@tonic-gate * of these feature words into its feature word. 8877c478bd9Sstevel@tonic-gate */ 8887c478bd9Sstevel@tonic-gate cp->cp_edx &= mask_edx; 8897c478bd9Sstevel@tonic-gate cp->cp_ecx &= mask_ecx; 8907c478bd9Sstevel@tonic-gate 8917c478bd9Sstevel@tonic-gate /* 892ae115bc7Smrj * apply any platform restrictions (we don't call this 893ae115bc7Smrj * immediately after __cpuid_insn here, because we need the 894ae115bc7Smrj * workarounds applied above first) 8957c478bd9Sstevel@tonic-gate */ 896ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 1, cp); 8977c478bd9Sstevel@tonic-gate 898ae115bc7Smrj /* 899ae115bc7Smrj * fold in overrides from the "eeprom" mechanism 900ae115bc7Smrj */ 9017c478bd9Sstevel@tonic-gate cp->cp_edx |= cpuid_feature_edx_include; 9027c478bd9Sstevel@tonic-gate cp->cp_edx &= ~cpuid_feature_edx_exclude; 9037c478bd9Sstevel@tonic-gate 9047c478bd9Sstevel@tonic-gate cp->cp_ecx |= cpuid_feature_ecx_include; 9057c478bd9Sstevel@tonic-gate cp->cp_ecx &= ~cpuid_feature_ecx_exclude; 9067c478bd9Sstevel@tonic-gate 9077c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PSE) 9087c478bd9Sstevel@tonic-gate feature |= X86_LARGEPAGE; 9097c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_TSC) 9107c478bd9Sstevel@tonic-gate feature |= X86_TSC; 9117c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MSR) 9127c478bd9Sstevel@tonic-gate feature |= X86_MSR; 9137c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MTRR) 9147c478bd9Sstevel@tonic-gate feature |= X86_MTRR; 9157c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PGE) 9167c478bd9Sstevel@tonic-gate feature |= X86_PGE; 9177c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CMOV) 9187c478bd9Sstevel@tonic-gate feature |= X86_CMOV; 9197c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MMX) 9207c478bd9Sstevel@tonic-gate feature |= X86_MMX; 9217c478bd9Sstevel@tonic-gate if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 && 9227c478bd9Sstevel@tonic-gate (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0) 9237c478bd9Sstevel@tonic-gate feature |= X86_MCA; 9247c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAE) 9257c478bd9Sstevel@tonic-gate feature |= X86_PAE; 9267c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CX8) 9277c478bd9Sstevel@tonic-gate feature |= X86_CX8; 9287c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_CX16) 9297c478bd9Sstevel@tonic-gate feature |= X86_CX16; 9307c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAT) 9317c478bd9Sstevel@tonic-gate feature |= X86_PAT; 9327c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SEP) 9337c478bd9Sstevel@tonic-gate feature |= X86_SEP; 9347c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_FXSR) { 9357c478bd9Sstevel@tonic-gate /* 9367c478bd9Sstevel@tonic-gate * In our implementation, fxsave/fxrstor 9377c478bd9Sstevel@tonic-gate * are prerequisites before we'll even 9387c478bd9Sstevel@tonic-gate * try and do SSE things. 9397c478bd9Sstevel@tonic-gate */ 9407c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE) 9417c478bd9Sstevel@tonic-gate feature |= X86_SSE; 9427c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE2) 9437c478bd9Sstevel@tonic-gate feature |= X86_SSE2; 9447c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_SSE3) 9457c478bd9Sstevel@tonic-gate feature |= X86_SSE3; 946d0f8ff6eSkk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 947d0f8ff6eSkk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSSE3) 948d0f8ff6eSkk208521 feature |= X86_SSSE3; 949d0f8ff6eSkk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_1) 950d0f8ff6eSkk208521 feature |= X86_SSE4_1; 951d0f8ff6eSkk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_2) 952d0f8ff6eSkk208521 feature |= X86_SSE4_2; 953d0f8ff6eSkk208521 } 9547c478bd9Sstevel@tonic-gate } 9557c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_DE) 956ae115bc7Smrj feature |= X86_DE; 957f98fbcecSbholler if (cp->cp_ecx & CPUID_INTC_ECX_MON) { 958f98fbcecSbholler cpi->cpi_mwait.support |= MWAIT_SUPPORT; 959f98fbcecSbholler feature |= X86_MWAIT; 960f98fbcecSbholler } 9617c478bd9Sstevel@tonic-gate 9627c478bd9Sstevel@tonic-gate if (feature & X86_PAE) 9637c478bd9Sstevel@tonic-gate cpi->cpi_pabits = 36; 9647c478bd9Sstevel@tonic-gate 9657c478bd9Sstevel@tonic-gate /* 9667c478bd9Sstevel@tonic-gate * Hyperthreading configuration is slightly tricky on Intel 9677c478bd9Sstevel@tonic-gate * and pure clones, and even trickier on AMD. 9687c478bd9Sstevel@tonic-gate * 9697c478bd9Sstevel@tonic-gate * (AMD chose to set the HTT bit on their CMP processors, 9707c478bd9Sstevel@tonic-gate * even though they're not actually hyperthreaded. Thus it 9717c478bd9Sstevel@tonic-gate * takes a bit more work to figure out what's really going 972ae115bc7Smrj * on ... see the handling of the CMP_LGCY bit below) 9737c478bd9Sstevel@tonic-gate */ 9747c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_HTT) { 9757c478bd9Sstevel@tonic-gate cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi); 9767c478bd9Sstevel@tonic-gate if (cpi->cpi_ncpu_per_chip > 1) 9777c478bd9Sstevel@tonic-gate feature |= X86_HTT; 9788949bcd6Sandrei } else { 9798949bcd6Sandrei cpi->cpi_ncpu_per_chip = 1; 9807c478bd9Sstevel@tonic-gate } 9817c478bd9Sstevel@tonic-gate 9827c478bd9Sstevel@tonic-gate /* 9837c478bd9Sstevel@tonic-gate * Work on the "extended" feature information, doing 9847c478bd9Sstevel@tonic-gate * some basic initialization for cpuid_pass2() 9857c478bd9Sstevel@tonic-gate */ 9867c478bd9Sstevel@tonic-gate xcpuid = 0; 9877c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 9887c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 9895ff02082Sdmick if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf) 9907c478bd9Sstevel@tonic-gate xcpuid++; 9917c478bd9Sstevel@tonic-gate break; 9927c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 9937c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 9947c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 9957c478bd9Sstevel@tonic-gate xcpuid++; 9967c478bd9Sstevel@tonic-gate break; 9977c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 9987c478bd9Sstevel@tonic-gate /* 9997c478bd9Sstevel@tonic-gate * Only these Cyrix CPUs are -known- to support 10007c478bd9Sstevel@tonic-gate * extended cpuid operations. 10017c478bd9Sstevel@tonic-gate */ 10027c478bd9Sstevel@tonic-gate if (x86_type == X86_TYPE_VIA_CYRIX_III || 10037c478bd9Sstevel@tonic-gate x86_type == X86_TYPE_CYRIX_GXm) 10047c478bd9Sstevel@tonic-gate xcpuid++; 10057c478bd9Sstevel@tonic-gate break; 10067c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 10077c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 10087c478bd9Sstevel@tonic-gate default: 10097c478bd9Sstevel@tonic-gate xcpuid++; 10107c478bd9Sstevel@tonic-gate break; 10117c478bd9Sstevel@tonic-gate } 10127c478bd9Sstevel@tonic-gate 10137c478bd9Sstevel@tonic-gate if (xcpuid) { 10147c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[0]; 10158949bcd6Sandrei cp->cp_eax = 0x80000000; 10168949bcd6Sandrei cpi->cpi_xmaxeax = __cpuid_insn(cp); 10177c478bd9Sstevel@tonic-gate } 10187c478bd9Sstevel@tonic-gate 10197c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax & 0x80000000) { 10207c478bd9Sstevel@tonic-gate 10217c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX) 10227c478bd9Sstevel@tonic-gate cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX; 10237c478bd9Sstevel@tonic-gate 10247c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 10257c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 10267c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 10277c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 10287c478bd9Sstevel@tonic-gate break; 10297c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[1]; 10308949bcd6Sandrei cp->cp_eax = 0x80000001; 10318949bcd6Sandrei (void) __cpuid_insn(cp); 1032ae115bc7Smrj 10337c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 10347c478bd9Sstevel@tonic-gate cpi->cpi_family == 5 && 10357c478bd9Sstevel@tonic-gate cpi->cpi_model == 6 && 10367c478bd9Sstevel@tonic-gate cpi->cpi_step == 6) { 10377c478bd9Sstevel@tonic-gate /* 10387c478bd9Sstevel@tonic-gate * K6 model 6 uses bit 10 to indicate SYSC 10397c478bd9Sstevel@tonic-gate * Later models use bit 11. Fix it here. 10407c478bd9Sstevel@tonic-gate */ 10417c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x400) { 10427c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x400; 10437c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_AMD_EDX_SYSC; 10447c478bd9Sstevel@tonic-gate } 10457c478bd9Sstevel@tonic-gate } 10467c478bd9Sstevel@tonic-gate 1047ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp); 1048ae115bc7Smrj 10497c478bd9Sstevel@tonic-gate /* 10507c478bd9Sstevel@tonic-gate * Compute the additions to the kernel's feature word. 10517c478bd9Sstevel@tonic-gate */ 10527c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_NX) 10537c478bd9Sstevel@tonic-gate feature |= X86_NX; 10547c478bd9Sstevel@tonic-gate 105502bc52beSkchow #if defined(__amd64) 105602bc52beSkchow /* 1 GB large page - enable only for 64 bit kernel */ 105702bc52beSkchow if (cp->cp_edx & CPUID_AMD_EDX_1GPG) 105802bc52beSkchow feature |= X86_1GPG; 105902bc52beSkchow #endif 106002bc52beSkchow 1061f8801251Skk208521 if ((cpi->cpi_vendor == X86_VENDOR_AMD) && 1062f8801251Skk208521 (cpi->cpi_std[1].cp_edx & CPUID_INTC_EDX_FXSR) && 1063f8801251Skk208521 (cp->cp_ecx & CPUID_AMD_ECX_SSE4A)) 1064f8801251Skk208521 feature |= X86_SSE4A; 1065f8801251Skk208521 10667c478bd9Sstevel@tonic-gate /* 1067ae115bc7Smrj * If both the HTT and CMP_LGCY bits are set, 10688949bcd6Sandrei * then we're not actually HyperThreaded. Read 10698949bcd6Sandrei * "AMD CPUID Specification" for more details. 10707c478bd9Sstevel@tonic-gate */ 10717c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 10728949bcd6Sandrei (feature & X86_HTT) && 1073ae115bc7Smrj (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) { 10747c478bd9Sstevel@tonic-gate feature &= ~X86_HTT; 10758949bcd6Sandrei feature |= X86_CMP; 10768949bcd6Sandrei } 1077ae115bc7Smrj #if defined(__amd64) 10787c478bd9Sstevel@tonic-gate /* 10797c478bd9Sstevel@tonic-gate * It's really tricky to support syscall/sysret in 10807c478bd9Sstevel@tonic-gate * the i386 kernel; we rely on sysenter/sysexit 10817c478bd9Sstevel@tonic-gate * instead. In the amd64 kernel, things are -way- 10827c478bd9Sstevel@tonic-gate * better. 10837c478bd9Sstevel@tonic-gate */ 10847c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_SYSC) 10857c478bd9Sstevel@tonic-gate feature |= X86_ASYSC; 10867c478bd9Sstevel@tonic-gate 10877c478bd9Sstevel@tonic-gate /* 10887c478bd9Sstevel@tonic-gate * While we're thinking about system calls, note 10897c478bd9Sstevel@tonic-gate * that AMD processors don't support sysenter 10907c478bd9Sstevel@tonic-gate * in long mode at all, so don't try to program them. 10917c478bd9Sstevel@tonic-gate */ 10927c478bd9Sstevel@tonic-gate if (x86_vendor == X86_VENDOR_AMD) 10937c478bd9Sstevel@tonic-gate feature &= ~X86_SEP; 10947c478bd9Sstevel@tonic-gate #endif 1095d36ea5d8Ssudheer if (cp->cp_edx & CPUID_AMD_EDX_TSCP) 1096ae115bc7Smrj feature |= X86_TSCP; 10977c478bd9Sstevel@tonic-gate break; 10987c478bd9Sstevel@tonic-gate default: 10997c478bd9Sstevel@tonic-gate break; 11007c478bd9Sstevel@tonic-gate } 11017c478bd9Sstevel@tonic-gate 11028949bcd6Sandrei /* 11038949bcd6Sandrei * Get CPUID data about processor cores and hyperthreads. 11048949bcd6Sandrei */ 11057c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 11067c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 11078949bcd6Sandrei if (cpi->cpi_maxeax >= 4) { 11088949bcd6Sandrei cp = &cpi->cpi_std[4]; 11098949bcd6Sandrei cp->cp_eax = 4; 11108949bcd6Sandrei cp->cp_ecx = 0; 11118949bcd6Sandrei (void) __cpuid_insn(cp); 1112ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 4, cp); 11138949bcd6Sandrei } 11148949bcd6Sandrei /*FALLTHROUGH*/ 11157c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 11167c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000008) 11177c478bd9Sstevel@tonic-gate break; 11187c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[8]; 11198949bcd6Sandrei cp->cp_eax = 0x80000008; 11208949bcd6Sandrei (void) __cpuid_insn(cp); 1121ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp); 1122ae115bc7Smrj 11237c478bd9Sstevel@tonic-gate /* 11247c478bd9Sstevel@tonic-gate * Virtual and physical address limits from 11257c478bd9Sstevel@tonic-gate * cpuid override previously guessed values. 11267c478bd9Sstevel@tonic-gate */ 11277c478bd9Sstevel@tonic-gate cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0); 11287c478bd9Sstevel@tonic-gate cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8); 11297c478bd9Sstevel@tonic-gate break; 11307c478bd9Sstevel@tonic-gate default: 11317c478bd9Sstevel@tonic-gate break; 11327c478bd9Sstevel@tonic-gate } 11338949bcd6Sandrei 1134d129bde2Sesaxe /* 1135d129bde2Sesaxe * Derive the number of cores per chip 1136d129bde2Sesaxe */ 11378949bcd6Sandrei switch (cpi->cpi_vendor) { 11388949bcd6Sandrei case X86_VENDOR_Intel: 11398949bcd6Sandrei if (cpi->cpi_maxeax < 4) { 11408949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 11418949bcd6Sandrei break; 11428949bcd6Sandrei } else { 11438949bcd6Sandrei cpi->cpi_ncore_per_chip = 11448949bcd6Sandrei BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1; 11458949bcd6Sandrei } 11468949bcd6Sandrei break; 11478949bcd6Sandrei case X86_VENDOR_AMD: 11488949bcd6Sandrei if (cpi->cpi_xmaxeax < 0x80000008) { 11498949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 11508949bcd6Sandrei break; 11518949bcd6Sandrei } else { 115210569901Sgavinm /* 115310569901Sgavinm * On family 0xf cpuid fn 2 ECX[7:0] "NC" is 115410569901Sgavinm * 1 less than the number of physical cores on 115510569901Sgavinm * the chip. In family 0x10 this value can 115610569901Sgavinm * be affected by "downcoring" - it reflects 115710569901Sgavinm * 1 less than the number of cores actually 115810569901Sgavinm * enabled on this node. 115910569901Sgavinm */ 11608949bcd6Sandrei cpi->cpi_ncore_per_chip = 11618949bcd6Sandrei BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1; 11628949bcd6Sandrei } 11638949bcd6Sandrei break; 11648949bcd6Sandrei default: 11658949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 11668949bcd6Sandrei break; 11677c478bd9Sstevel@tonic-gate } 1168fa2e767eSgavinm } else { 1169fa2e767eSgavinm cpi->cpi_ncore_per_chip = 1; 11708949bcd6Sandrei } 11718949bcd6Sandrei 11728949bcd6Sandrei /* 11738949bcd6Sandrei * If more than one core, then this processor is CMP. 11748949bcd6Sandrei */ 11758949bcd6Sandrei if (cpi->cpi_ncore_per_chip > 1) 11768949bcd6Sandrei feature |= X86_CMP; 1177ae115bc7Smrj 11788949bcd6Sandrei /* 11798949bcd6Sandrei * If the number of cores is the same as the number 11808949bcd6Sandrei * of CPUs, then we cannot have HyperThreading. 11818949bcd6Sandrei */ 11828949bcd6Sandrei if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip) 11838949bcd6Sandrei feature &= ~X86_HTT; 11848949bcd6Sandrei 11857c478bd9Sstevel@tonic-gate if ((feature & (X86_HTT | X86_CMP)) == 0) { 11868949bcd6Sandrei /* 11878949bcd6Sandrei * Single-core single-threaded processors. 11888949bcd6Sandrei */ 11897c478bd9Sstevel@tonic-gate cpi->cpi_chipid = -1; 11907c478bd9Sstevel@tonic-gate cpi->cpi_clogid = 0; 11918949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 119210569901Sgavinm cpi->cpi_pkgcoreid = 0; 11937c478bd9Sstevel@tonic-gate } else if (cpi->cpi_ncpu_per_chip > 1) { 11948949bcd6Sandrei uint_t i; 11958949bcd6Sandrei uint_t chipid_shift = 0; 11968949bcd6Sandrei uint_t coreid_shift = 0; 11978949bcd6Sandrei uint_t apic_id = CPI_APIC_ID(cpi); 11987c478bd9Sstevel@tonic-gate 11998949bcd6Sandrei for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1) 12008949bcd6Sandrei chipid_shift++; 12018949bcd6Sandrei cpi->cpi_chipid = apic_id >> chipid_shift; 12028949bcd6Sandrei cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1); 12038949bcd6Sandrei 12048949bcd6Sandrei if (cpi->cpi_vendor == X86_VENDOR_Intel) { 12058949bcd6Sandrei if (feature & X86_CMP) { 12068949bcd6Sandrei /* 12078949bcd6Sandrei * Multi-core (and possibly multi-threaded) 12088949bcd6Sandrei * processors. 12098949bcd6Sandrei */ 12108949bcd6Sandrei uint_t ncpu_per_core; 12118949bcd6Sandrei if (cpi->cpi_ncore_per_chip == 1) 12128949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip; 12138949bcd6Sandrei else if (cpi->cpi_ncore_per_chip > 1) 12148949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip / 12158949bcd6Sandrei cpi->cpi_ncore_per_chip; 12168949bcd6Sandrei /* 12178949bcd6Sandrei * 8bit APIC IDs on dual core Pentiums 12188949bcd6Sandrei * look like this: 12198949bcd6Sandrei * 12208949bcd6Sandrei * +-----------------------+------+------+ 12218949bcd6Sandrei * | Physical Package ID | MC | HT | 12228949bcd6Sandrei * +-----------------------+------+------+ 12238949bcd6Sandrei * <------- chipid --------> 12248949bcd6Sandrei * <------- coreid ---------------> 12258949bcd6Sandrei * <--- clogid --> 122610569901Sgavinm * <------> 122710569901Sgavinm * pkgcoreid 12288949bcd6Sandrei * 12298949bcd6Sandrei * Where the number of bits necessary to 12308949bcd6Sandrei * represent MC and HT fields together equals 12318949bcd6Sandrei * to the minimum number of bits necessary to 12328949bcd6Sandrei * store the value of cpi->cpi_ncpu_per_chip. 12338949bcd6Sandrei * Of those bits, the MC part uses the number 12348949bcd6Sandrei * of bits necessary to store the value of 12358949bcd6Sandrei * cpi->cpi_ncore_per_chip. 12368949bcd6Sandrei */ 12378949bcd6Sandrei for (i = 1; i < ncpu_per_core; i <<= 1) 12388949bcd6Sandrei coreid_shift++; 12393090b9a9Sandrei cpi->cpi_coreid = apic_id >> coreid_shift; 124010569901Sgavinm cpi->cpi_pkgcoreid = cpi->cpi_clogid >> 124110569901Sgavinm coreid_shift; 12428949bcd6Sandrei } else if (feature & X86_HTT) { 12438949bcd6Sandrei /* 12448949bcd6Sandrei * Single-core multi-threaded processors. 12458949bcd6Sandrei */ 12468949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 124710569901Sgavinm cpi->cpi_pkgcoreid = 0; 12488949bcd6Sandrei } 12498949bcd6Sandrei } else if (cpi->cpi_vendor == X86_VENDOR_AMD) { 12508949bcd6Sandrei /* 125110569901Sgavinm * AMD CMP chips currently have a single thread per 125210569901Sgavinm * core, with 2 cores on family 0xf and 2, 3 or 4 125310569901Sgavinm * cores on family 0x10. 125410569901Sgavinm * 125510569901Sgavinm * Since no two cpus share a core we must assign a 125610569901Sgavinm * distinct coreid per cpu, and we do this by using 125710569901Sgavinm * the cpu_id. This scheme does not, however, 125810569901Sgavinm * guarantee that sibling cores of a chip will have 125910569901Sgavinm * sequential coreids starting at a multiple of the 126010569901Sgavinm * number of cores per chip - that is usually the 126110569901Sgavinm * case, but if the ACPI MADT table is presented 126210569901Sgavinm * in a different order then we need to perform a 126310569901Sgavinm * few more gymnastics for the pkgcoreid. 126410569901Sgavinm * 126510569901Sgavinm * In family 0xf CMPs there are 2 cores on all nodes 126610569901Sgavinm * present - no mixing of single and dual core parts. 126710569901Sgavinm * 126810569901Sgavinm * In family 0x10 CMPs cpuid fn 2 ECX[15:12] 126910569901Sgavinm * "ApicIdCoreIdSize[3:0]" tells us how 127010569901Sgavinm * many least-significant bits in the ApicId 127110569901Sgavinm * are used to represent the core number 127210569901Sgavinm * within the node. Cores are always 127310569901Sgavinm * numbered sequentially from 0 regardless 127410569901Sgavinm * of how many or which are disabled, and 127510569901Sgavinm * there seems to be no way to discover the 127610569901Sgavinm * real core id when some are disabled. 12778949bcd6Sandrei */ 12788949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 127910569901Sgavinm 128010569901Sgavinm if (cpi->cpi_family == 0x10 && 128110569901Sgavinm cpi->cpi_xmaxeax >= 0x80000008) { 128210569901Sgavinm int coreidsz = 128310569901Sgavinm BITX((cpi)->cpi_extd[8].cp_ecx, 15, 12); 128410569901Sgavinm 128510569901Sgavinm cpi->cpi_pkgcoreid = 128610569901Sgavinm apic_id & ((1 << coreidsz) - 1); 128710569901Sgavinm } else { 128810569901Sgavinm cpi->cpi_pkgcoreid = cpi->cpi_clogid; 128910569901Sgavinm } 12908949bcd6Sandrei } else { 12918949bcd6Sandrei /* 12928949bcd6Sandrei * All other processors are currently 12938949bcd6Sandrei * assumed to have single cores. 12948949bcd6Sandrei */ 12958949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 129610569901Sgavinm cpi->cpi_pkgcoreid = 0; 12978949bcd6Sandrei } 12987c478bd9Sstevel@tonic-gate } 12997c478bd9Sstevel@tonic-gate 13008a40a695Sgavinm /* 13018a40a695Sgavinm * Synthesize chip "revision" and socket type 13028a40a695Sgavinm */ 13038a40a695Sgavinm synth_info(cpi); 13048a40a695Sgavinm 13057c478bd9Sstevel@tonic-gate pass1_done: 1306551bc2a6Smrj #if !defined(__xpv) 1307551bc2a6Smrj check_for_hvm(); 1308551bc2a6Smrj #endif 13097c478bd9Sstevel@tonic-gate cpi->cpi_pass = 1; 13107c478bd9Sstevel@tonic-gate return (feature); 13117c478bd9Sstevel@tonic-gate } 13127c478bd9Sstevel@tonic-gate 13137c478bd9Sstevel@tonic-gate /* 13147c478bd9Sstevel@tonic-gate * Make copies of the cpuid table entries we depend on, in 13157c478bd9Sstevel@tonic-gate * part for ease of parsing now, in part so that we have only 13167c478bd9Sstevel@tonic-gate * one place to correct any of it, in part for ease of 13177c478bd9Sstevel@tonic-gate * later export to userland, and in part so we can look at 13187c478bd9Sstevel@tonic-gate * this stuff in a crash dump. 13197c478bd9Sstevel@tonic-gate */ 13207c478bd9Sstevel@tonic-gate 13217c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 13227c478bd9Sstevel@tonic-gate void 13237c478bd9Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu) 13247c478bd9Sstevel@tonic-gate { 13257c478bd9Sstevel@tonic-gate uint_t n, nmax; 13267c478bd9Sstevel@tonic-gate int i; 13278949bcd6Sandrei struct cpuid_regs *cp; 13287c478bd9Sstevel@tonic-gate uint8_t *dp; 13297c478bd9Sstevel@tonic-gate uint32_t *iptr; 13307c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 13317c478bd9Sstevel@tonic-gate 13327c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 1); 13337c478bd9Sstevel@tonic-gate 13347c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 13357c478bd9Sstevel@tonic-gate goto pass2_done; 13367c478bd9Sstevel@tonic-gate 13377c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD) 13387c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_STD; 13397c478bd9Sstevel@tonic-gate /* 13407c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 13417c478bd9Sstevel@tonic-gate */ 13427c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) { 13438949bcd6Sandrei cp->cp_eax = n; 1344d129bde2Sesaxe 1345d129bde2Sesaxe /* 1346d129bde2Sesaxe * CPUID function 4 expects %ecx to be initialized 1347d129bde2Sesaxe * with an index which indicates which cache to return 1348d129bde2Sesaxe * information about. The OS is expected to call function 4 1349d129bde2Sesaxe * with %ecx set to 0, 1, 2, ... until it returns with 1350d129bde2Sesaxe * EAX[4:0] set to 0, which indicates there are no more 1351d129bde2Sesaxe * caches. 1352d129bde2Sesaxe * 1353d129bde2Sesaxe * Here, populate cpi_std[4] with the information returned by 1354d129bde2Sesaxe * function 4 when %ecx == 0, and do the rest in cpuid_pass3() 1355d129bde2Sesaxe * when dynamic memory allocation becomes available. 1356d129bde2Sesaxe * 1357d129bde2Sesaxe * Note: we need to explicitly initialize %ecx here, since 1358d129bde2Sesaxe * function 4 may have been previously invoked. 1359d129bde2Sesaxe */ 1360d129bde2Sesaxe if (n == 4) 1361d129bde2Sesaxe cp->cp_ecx = 0; 1362d129bde2Sesaxe 13638949bcd6Sandrei (void) __cpuid_insn(cp); 1364ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, n, cp); 13657c478bd9Sstevel@tonic-gate switch (n) { 13667c478bd9Sstevel@tonic-gate case 2: 13677c478bd9Sstevel@tonic-gate /* 13687c478bd9Sstevel@tonic-gate * "the lower 8 bits of the %eax register 13697c478bd9Sstevel@tonic-gate * contain a value that identifies the number 13707c478bd9Sstevel@tonic-gate * of times the cpuid [instruction] has to be 13717c478bd9Sstevel@tonic-gate * executed to obtain a complete image of the 13727c478bd9Sstevel@tonic-gate * processor's caching systems." 13737c478bd9Sstevel@tonic-gate * 13747c478bd9Sstevel@tonic-gate * How *do* they make this stuff up? 13757c478bd9Sstevel@tonic-gate */ 13767c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) * 13777c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 7, 0); 13787c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache == 0) 13797c478bd9Sstevel@tonic-gate break; 13807c478bd9Sstevel@tonic-gate cpi->cpi_ncache--; /* skip count byte */ 13817c478bd9Sstevel@tonic-gate 13827c478bd9Sstevel@tonic-gate /* 13837c478bd9Sstevel@tonic-gate * Well, for now, rather than attempt to implement 13847c478bd9Sstevel@tonic-gate * this slightly dubious algorithm, we just look 13857c478bd9Sstevel@tonic-gate * at the first 15 .. 13867c478bd9Sstevel@tonic-gate */ 13877c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache > (sizeof (*cp) - 1)) 13887c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) - 1; 13897c478bd9Sstevel@tonic-gate 13907c478bd9Sstevel@tonic-gate dp = cpi->cpi_cacheinfo; 13917c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 31) == 0) { 13927c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_eax; 139363d3f7dfSkk208521 for (i = 1; i < 4; i++) 13947c478bd9Sstevel@tonic-gate if (p[i] != 0) 13957c478bd9Sstevel@tonic-gate *dp++ = p[i]; 13967c478bd9Sstevel@tonic-gate } 13977c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 31) == 0) { 13987c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ebx; 13997c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 14007c478bd9Sstevel@tonic-gate if (p[i] != 0) 14017c478bd9Sstevel@tonic-gate *dp++ = p[i]; 14027c478bd9Sstevel@tonic-gate } 14037c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ecx, 31, 31) == 0) { 14047c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ecx; 14057c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 14067c478bd9Sstevel@tonic-gate if (p[i] != 0) 14077c478bd9Sstevel@tonic-gate *dp++ = p[i]; 14087c478bd9Sstevel@tonic-gate } 14097c478bd9Sstevel@tonic-gate if (BITX(cp->cp_edx, 31, 31) == 0) { 14107c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_edx; 14117c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 14127c478bd9Sstevel@tonic-gate if (p[i] != 0) 14137c478bd9Sstevel@tonic-gate *dp++ = p[i]; 14147c478bd9Sstevel@tonic-gate } 14157c478bd9Sstevel@tonic-gate break; 1416f98fbcecSbholler 14177c478bd9Sstevel@tonic-gate case 3: /* Processor serial number, if PSN supported */ 1418f98fbcecSbholler break; 1419f98fbcecSbholler 14207c478bd9Sstevel@tonic-gate case 4: /* Deterministic cache parameters */ 1421f98fbcecSbholler break; 1422f98fbcecSbholler 14237c478bd9Sstevel@tonic-gate case 5: /* Monitor/Mwait parameters */ 14245b8a6efeSbholler { 14255b8a6efeSbholler size_t mwait_size; 1426f98fbcecSbholler 1427f98fbcecSbholler /* 1428f98fbcecSbholler * check cpi_mwait.support which was set in cpuid_pass1 1429f98fbcecSbholler */ 1430f98fbcecSbholler if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT)) 1431f98fbcecSbholler break; 1432f98fbcecSbholler 14335b8a6efeSbholler /* 14345b8a6efeSbholler * Protect ourself from insane mwait line size. 14355b8a6efeSbholler * Workaround for incomplete hardware emulator(s). 14365b8a6efeSbholler */ 14375b8a6efeSbholler mwait_size = (size_t)MWAIT_SIZE_MAX(cpi); 14385b8a6efeSbholler if (mwait_size < sizeof (uint32_t) || 14395b8a6efeSbholler !ISP2(mwait_size)) { 14405b8a6efeSbholler #if DEBUG 14415b8a6efeSbholler cmn_err(CE_NOTE, "Cannot handle cpu %d mwait " 14425b8a6efeSbholler "size %ld", 14435b8a6efeSbholler cpu->cpu_id, (long)mwait_size); 14445b8a6efeSbholler #endif 14455b8a6efeSbholler break; 14465b8a6efeSbholler } 14475b8a6efeSbholler 1448f98fbcecSbholler cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi); 14495b8a6efeSbholler cpi->cpi_mwait.mon_max = mwait_size; 1450f98fbcecSbholler if (MWAIT_EXTENSION(cpi)) { 1451f98fbcecSbholler cpi->cpi_mwait.support |= MWAIT_EXTENSIONS; 1452f98fbcecSbholler if (MWAIT_INT_ENABLE(cpi)) 1453f98fbcecSbholler cpi->cpi_mwait.support |= 1454f98fbcecSbholler MWAIT_ECX_INT_ENABLE; 1455f98fbcecSbholler } 1456f98fbcecSbholler break; 14575b8a6efeSbholler } 14587c478bd9Sstevel@tonic-gate default: 14597c478bd9Sstevel@tonic-gate break; 14607c478bd9Sstevel@tonic-gate } 14617c478bd9Sstevel@tonic-gate } 14627c478bd9Sstevel@tonic-gate 14637c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) 14647c478bd9Sstevel@tonic-gate goto pass2_done; 14657c478bd9Sstevel@tonic-gate 14667c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD) 14677c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_EXTD; 14687c478bd9Sstevel@tonic-gate /* 14697c478bd9Sstevel@tonic-gate * Copy the extended properties, fixing them as we go. 14707c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 14717c478bd9Sstevel@tonic-gate */ 14727c478bd9Sstevel@tonic-gate iptr = (void *)cpi->cpi_brandstr; 14737c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) { 14748949bcd6Sandrei cp->cp_eax = 0x80000000 + n; 14758949bcd6Sandrei (void) __cpuid_insn(cp); 1476ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp); 14777c478bd9Sstevel@tonic-gate switch (n) { 14787c478bd9Sstevel@tonic-gate case 2: 14797c478bd9Sstevel@tonic-gate case 3: 14807c478bd9Sstevel@tonic-gate case 4: 14817c478bd9Sstevel@tonic-gate /* 14827c478bd9Sstevel@tonic-gate * Extract the brand string 14837c478bd9Sstevel@tonic-gate */ 14847c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_eax; 14857c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 14867c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 14877c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 14887c478bd9Sstevel@tonic-gate break; 14897c478bd9Sstevel@tonic-gate case 5: 14907c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14917c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 14927c478bd9Sstevel@tonic-gate /* 14937c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 14947c478bd9Sstevel@tonic-gate * parts to report the sizes of the 14957c478bd9Sstevel@tonic-gate * TLB for large pages. Before then, 14967c478bd9Sstevel@tonic-gate * we don't trust the data. 14977c478bd9Sstevel@tonic-gate */ 14987c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 14997c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && 15007c478bd9Sstevel@tonic-gate cpi->cpi_model < 1)) 15017c478bd9Sstevel@tonic-gate cp->cp_eax = 0; 15027c478bd9Sstevel@tonic-gate break; 15037c478bd9Sstevel@tonic-gate default: 15047c478bd9Sstevel@tonic-gate break; 15057c478bd9Sstevel@tonic-gate } 15067c478bd9Sstevel@tonic-gate break; 15077c478bd9Sstevel@tonic-gate case 6: 15087c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 15097c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 15107c478bd9Sstevel@tonic-gate /* 15117c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 15127c478bd9Sstevel@tonic-gate * AMD parts with L2 TLB's. 15137c478bd9Sstevel@tonic-gate * Before then, don't trust the data. 15147c478bd9Sstevel@tonic-gate */ 15157c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 15167c478bd9Sstevel@tonic-gate cpi->cpi_family == 6 && 15177c478bd9Sstevel@tonic-gate cpi->cpi_model < 1) 15187c478bd9Sstevel@tonic-gate cp->cp_eax = cp->cp_ebx = 0; 15197c478bd9Sstevel@tonic-gate /* 15207c478bd9Sstevel@tonic-gate * AMD Duron rev A0 reports L2 15217c478bd9Sstevel@tonic-gate * cache size incorrectly as 1K 15227c478bd9Sstevel@tonic-gate * when it is really 64K 15237c478bd9Sstevel@tonic-gate */ 15247c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6 && 15257c478bd9Sstevel@tonic-gate cpi->cpi_model == 3 && 15267c478bd9Sstevel@tonic-gate cpi->cpi_step == 0) { 15277c478bd9Sstevel@tonic-gate cp->cp_ecx &= 0xffff; 15287c478bd9Sstevel@tonic-gate cp->cp_ecx |= 0x400000; 15297c478bd9Sstevel@tonic-gate } 15307c478bd9Sstevel@tonic-gate break; 15317c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: /* VIA C3 */ 15327c478bd9Sstevel@tonic-gate /* 15337c478bd9Sstevel@tonic-gate * VIA C3 processors are a bit messed 15347c478bd9Sstevel@tonic-gate * up w.r.t. encoding cache sizes in %ecx 15357c478bd9Sstevel@tonic-gate */ 15367c478bd9Sstevel@tonic-gate if (cpi->cpi_family != 6) 15377c478bd9Sstevel@tonic-gate break; 15387c478bd9Sstevel@tonic-gate /* 15397c478bd9Sstevel@tonic-gate * model 7 and 8 were incorrectly encoded 15407c478bd9Sstevel@tonic-gate * 15417c478bd9Sstevel@tonic-gate * xxx is model 8 really broken? 15427c478bd9Sstevel@tonic-gate */ 15437c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 7 || 15447c478bd9Sstevel@tonic-gate cpi->cpi_model == 8) 15457c478bd9Sstevel@tonic-gate cp->cp_ecx = 15467c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24) << 16 | 15477c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 23, 16) << 12 | 15487c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8) << 8 | 15497c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 7, 0); 15507c478bd9Sstevel@tonic-gate /* 15517c478bd9Sstevel@tonic-gate * model 9 stepping 1 has wrong associativity 15527c478bd9Sstevel@tonic-gate */ 15537c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 9 && cpi->cpi_step == 1) 15547c478bd9Sstevel@tonic-gate cp->cp_ecx |= 8 << 12; 15557c478bd9Sstevel@tonic-gate break; 15567c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 15577c478bd9Sstevel@tonic-gate /* 15587c478bd9Sstevel@tonic-gate * Extended L2 Cache features function. 15597c478bd9Sstevel@tonic-gate * First appeared on Prescott. 15607c478bd9Sstevel@tonic-gate */ 15617c478bd9Sstevel@tonic-gate default: 15627c478bd9Sstevel@tonic-gate break; 15637c478bd9Sstevel@tonic-gate } 15647c478bd9Sstevel@tonic-gate break; 15657c478bd9Sstevel@tonic-gate default: 15667c478bd9Sstevel@tonic-gate break; 15677c478bd9Sstevel@tonic-gate } 15687c478bd9Sstevel@tonic-gate } 15697c478bd9Sstevel@tonic-gate 15707c478bd9Sstevel@tonic-gate pass2_done: 15717c478bd9Sstevel@tonic-gate cpi->cpi_pass = 2; 15727c478bd9Sstevel@tonic-gate } 15737c478bd9Sstevel@tonic-gate 15747c478bd9Sstevel@tonic-gate static const char * 15757c478bd9Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi) 15767c478bd9Sstevel@tonic-gate { 15777c478bd9Sstevel@tonic-gate int i; 15787c478bd9Sstevel@tonic-gate 15797c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 15807c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 15817c478bd9Sstevel@tonic-gate return ("i486"); 15827c478bd9Sstevel@tonic-gate 15837c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 15847c478bd9Sstevel@tonic-gate case 5: 15857c478bd9Sstevel@tonic-gate return ("Intel Pentium(r)"); 15867c478bd9Sstevel@tonic-gate case 6: 15877c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 15887c478bd9Sstevel@tonic-gate uint_t celeron, xeon; 15898949bcd6Sandrei const struct cpuid_regs *cp; 15907c478bd9Sstevel@tonic-gate case 0: 15917c478bd9Sstevel@tonic-gate case 1: 15927c478bd9Sstevel@tonic-gate case 2: 15937c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) Pro"); 15947c478bd9Sstevel@tonic-gate case 3: 15957c478bd9Sstevel@tonic-gate case 4: 15967c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) II"); 15977c478bd9Sstevel@tonic-gate case 6: 15987c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 15997c478bd9Sstevel@tonic-gate case 5: 16007c478bd9Sstevel@tonic-gate case 7: 16017c478bd9Sstevel@tonic-gate celeron = xeon = 0; 16027c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[2]; /* cache info */ 16037c478bd9Sstevel@tonic-gate 160463d3f7dfSkk208521 for (i = 1; i < 4; i++) { 16057c478bd9Sstevel@tonic-gate uint_t tmp; 16067c478bd9Sstevel@tonic-gate 16077c478bd9Sstevel@tonic-gate tmp = (cp->cp_eax >> (8 * i)) & 0xff; 16087c478bd9Sstevel@tonic-gate if (tmp == 0x40) 16097c478bd9Sstevel@tonic-gate celeron++; 16107c478bd9Sstevel@tonic-gate if (tmp >= 0x44 && tmp <= 0x45) 16117c478bd9Sstevel@tonic-gate xeon++; 16127c478bd9Sstevel@tonic-gate } 16137c478bd9Sstevel@tonic-gate 16147c478bd9Sstevel@tonic-gate for (i = 0; i < 2; i++) { 16157c478bd9Sstevel@tonic-gate uint_t tmp; 16167c478bd9Sstevel@tonic-gate 16177c478bd9Sstevel@tonic-gate tmp = (cp->cp_ebx >> (8 * i)) & 0xff; 16187c478bd9Sstevel@tonic-gate if (tmp == 0x40) 16197c478bd9Sstevel@tonic-gate celeron++; 16207c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 16217c478bd9Sstevel@tonic-gate xeon++; 16227c478bd9Sstevel@tonic-gate } 16237c478bd9Sstevel@tonic-gate 16247c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 16257c478bd9Sstevel@tonic-gate uint_t tmp; 16267c478bd9Sstevel@tonic-gate 16277c478bd9Sstevel@tonic-gate tmp = (cp->cp_ecx >> (8 * i)) & 0xff; 16287c478bd9Sstevel@tonic-gate if (tmp == 0x40) 16297c478bd9Sstevel@tonic-gate celeron++; 16307c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 16317c478bd9Sstevel@tonic-gate xeon++; 16327c478bd9Sstevel@tonic-gate } 16337c478bd9Sstevel@tonic-gate 16347c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 16357c478bd9Sstevel@tonic-gate uint_t tmp; 16367c478bd9Sstevel@tonic-gate 16377c478bd9Sstevel@tonic-gate tmp = (cp->cp_edx >> (8 * i)) & 0xff; 16387c478bd9Sstevel@tonic-gate if (tmp == 0x40) 16397c478bd9Sstevel@tonic-gate celeron++; 16407c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 16417c478bd9Sstevel@tonic-gate xeon++; 16427c478bd9Sstevel@tonic-gate } 16437c478bd9Sstevel@tonic-gate 16447c478bd9Sstevel@tonic-gate if (celeron) 16457c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 16467c478bd9Sstevel@tonic-gate if (xeon) 16477c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 16487c478bd9Sstevel@tonic-gate "Intel Pentium(r) II Xeon(tm)" : 16497c478bd9Sstevel@tonic-gate "Intel Pentium(r) III Xeon(tm)"); 16507c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 16517c478bd9Sstevel@tonic-gate "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" : 16527c478bd9Sstevel@tonic-gate "Intel Pentium(r) III or Pentium(r) III Xeon(tm)"); 16537c478bd9Sstevel@tonic-gate default: 16547c478bd9Sstevel@tonic-gate break; 16557c478bd9Sstevel@tonic-gate } 16567c478bd9Sstevel@tonic-gate default: 16577c478bd9Sstevel@tonic-gate break; 16587c478bd9Sstevel@tonic-gate } 16597c478bd9Sstevel@tonic-gate 16605ff02082Sdmick /* BrandID is present if the field is nonzero */ 16615ff02082Sdmick if (cpi->cpi_brandid != 0) { 16627c478bd9Sstevel@tonic-gate static const struct { 16637c478bd9Sstevel@tonic-gate uint_t bt_bid; 16647c478bd9Sstevel@tonic-gate const char *bt_str; 16657c478bd9Sstevel@tonic-gate } brand_tbl[] = { 16667c478bd9Sstevel@tonic-gate { 0x1, "Intel(r) Celeron(r)" }, 16677c478bd9Sstevel@tonic-gate { 0x2, "Intel(r) Pentium(r) III" }, 16687c478bd9Sstevel@tonic-gate { 0x3, "Intel(r) Pentium(r) III Xeon(tm)" }, 16697c478bd9Sstevel@tonic-gate { 0x4, "Intel(r) Pentium(r) III" }, 16707c478bd9Sstevel@tonic-gate { 0x6, "Mobile Intel(r) Pentium(r) III" }, 16717c478bd9Sstevel@tonic-gate { 0x7, "Mobile Intel(r) Celeron(r)" }, 16727c478bd9Sstevel@tonic-gate { 0x8, "Intel(r) Pentium(r) 4" }, 16737c478bd9Sstevel@tonic-gate { 0x9, "Intel(r) Pentium(r) 4" }, 16747c478bd9Sstevel@tonic-gate { 0xa, "Intel(r) Celeron(r)" }, 16757c478bd9Sstevel@tonic-gate { 0xb, "Intel(r) Xeon(tm)" }, 16767c478bd9Sstevel@tonic-gate { 0xc, "Intel(r) Xeon(tm) MP" }, 16777c478bd9Sstevel@tonic-gate { 0xe, "Mobile Intel(r) Pentium(r) 4" }, 16785ff02082Sdmick { 0xf, "Mobile Intel(r) Celeron(r)" }, 16795ff02082Sdmick { 0x11, "Mobile Genuine Intel(r)" }, 16805ff02082Sdmick { 0x12, "Intel(r) Celeron(r) M" }, 16815ff02082Sdmick { 0x13, "Mobile Intel(r) Celeron(r)" }, 16825ff02082Sdmick { 0x14, "Intel(r) Celeron(r)" }, 16835ff02082Sdmick { 0x15, "Mobile Genuine Intel(r)" }, 16845ff02082Sdmick { 0x16, "Intel(r) Pentium(r) M" }, 16855ff02082Sdmick { 0x17, "Mobile Intel(r) Celeron(r)" } 16867c478bd9Sstevel@tonic-gate }; 16877c478bd9Sstevel@tonic-gate uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]); 16887c478bd9Sstevel@tonic-gate uint_t sgn; 16897c478bd9Sstevel@tonic-gate 16907c478bd9Sstevel@tonic-gate sgn = (cpi->cpi_family << 8) | 16917c478bd9Sstevel@tonic-gate (cpi->cpi_model << 4) | cpi->cpi_step; 16927c478bd9Sstevel@tonic-gate 16937c478bd9Sstevel@tonic-gate for (i = 0; i < btblmax; i++) 16947c478bd9Sstevel@tonic-gate if (brand_tbl[i].bt_bid == cpi->cpi_brandid) 16957c478bd9Sstevel@tonic-gate break; 16967c478bd9Sstevel@tonic-gate if (i < btblmax) { 16977c478bd9Sstevel@tonic-gate if (sgn == 0x6b1 && cpi->cpi_brandid == 3) 16987c478bd9Sstevel@tonic-gate return ("Intel(r) Celeron(r)"); 16997c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xb) 17007c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm) MP"); 17017c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xe) 17027c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm)"); 17037c478bd9Sstevel@tonic-gate return (brand_tbl[i].bt_str); 17047c478bd9Sstevel@tonic-gate } 17057c478bd9Sstevel@tonic-gate } 17067c478bd9Sstevel@tonic-gate 17077c478bd9Sstevel@tonic-gate return (NULL); 17087c478bd9Sstevel@tonic-gate } 17097c478bd9Sstevel@tonic-gate 17107c478bd9Sstevel@tonic-gate static const char * 17117c478bd9Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi) 17127c478bd9Sstevel@tonic-gate { 17137c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 17147c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 17157c478bd9Sstevel@tonic-gate return ("i486 compatible"); 17167c478bd9Sstevel@tonic-gate 17177c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 17187c478bd9Sstevel@tonic-gate case 5: 17197c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 17207c478bd9Sstevel@tonic-gate case 0: 17217c478bd9Sstevel@tonic-gate case 1: 17227c478bd9Sstevel@tonic-gate case 2: 17237c478bd9Sstevel@tonic-gate case 3: 17247c478bd9Sstevel@tonic-gate case 4: 17257c478bd9Sstevel@tonic-gate case 5: 17267c478bd9Sstevel@tonic-gate return ("AMD-K5(r)"); 17277c478bd9Sstevel@tonic-gate case 6: 17287c478bd9Sstevel@tonic-gate case 7: 17297c478bd9Sstevel@tonic-gate return ("AMD-K6(r)"); 17307c478bd9Sstevel@tonic-gate case 8: 17317c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-2"); 17327c478bd9Sstevel@tonic-gate case 9: 17337c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-III"); 17347c478bd9Sstevel@tonic-gate default: 17357c478bd9Sstevel@tonic-gate return ("AMD (family 5)"); 17367c478bd9Sstevel@tonic-gate } 17377c478bd9Sstevel@tonic-gate case 6: 17387c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 17397c478bd9Sstevel@tonic-gate case 1: 17407c478bd9Sstevel@tonic-gate return ("AMD-K7(tm)"); 17417c478bd9Sstevel@tonic-gate case 0: 17427c478bd9Sstevel@tonic-gate case 2: 17437c478bd9Sstevel@tonic-gate case 4: 17447c478bd9Sstevel@tonic-gate return ("AMD Athlon(tm)"); 17457c478bd9Sstevel@tonic-gate case 3: 17467c478bd9Sstevel@tonic-gate case 7: 17477c478bd9Sstevel@tonic-gate return ("AMD Duron(tm)"); 17487c478bd9Sstevel@tonic-gate case 6: 17497c478bd9Sstevel@tonic-gate case 8: 17507c478bd9Sstevel@tonic-gate case 10: 17517c478bd9Sstevel@tonic-gate /* 17527c478bd9Sstevel@tonic-gate * Use the L2 cache size to distinguish 17537c478bd9Sstevel@tonic-gate */ 17547c478bd9Sstevel@tonic-gate return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ? 17557c478bd9Sstevel@tonic-gate "AMD Athlon(tm)" : "AMD Duron(tm)"); 17567c478bd9Sstevel@tonic-gate default: 17577c478bd9Sstevel@tonic-gate return ("AMD (family 6)"); 17587c478bd9Sstevel@tonic-gate } 17597c478bd9Sstevel@tonic-gate default: 17607c478bd9Sstevel@tonic-gate break; 17617c478bd9Sstevel@tonic-gate } 17627c478bd9Sstevel@tonic-gate 17637c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 && 17647c478bd9Sstevel@tonic-gate cpi->cpi_brandid != 0) { 17657c478bd9Sstevel@tonic-gate switch (BITX(cpi->cpi_brandid, 7, 5)) { 17667c478bd9Sstevel@tonic-gate case 3: 17677c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) UP 1xx"); 17687c478bd9Sstevel@tonic-gate case 4: 17697c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) DP 2xx"); 17707c478bd9Sstevel@tonic-gate case 5: 17717c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) MP 8xx"); 17727c478bd9Sstevel@tonic-gate default: 17737c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm)"); 17747c478bd9Sstevel@tonic-gate } 17757c478bd9Sstevel@tonic-gate } 17767c478bd9Sstevel@tonic-gate 17777c478bd9Sstevel@tonic-gate return (NULL); 17787c478bd9Sstevel@tonic-gate } 17797c478bd9Sstevel@tonic-gate 17807c478bd9Sstevel@tonic-gate static const char * 17817c478bd9Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type) 17827c478bd9Sstevel@tonic-gate { 17837c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 17847c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 || 17857c478bd9Sstevel@tonic-gate type == X86_TYPE_CYRIX_486) 17867c478bd9Sstevel@tonic-gate return ("i486 compatible"); 17877c478bd9Sstevel@tonic-gate 17887c478bd9Sstevel@tonic-gate switch (type) { 17897c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 17907c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); 17917c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 17927c478bd9Sstevel@tonic-gate return ("Cyrix 6x86L"); 17937c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 17947c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); 17957c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 17967c478bd9Sstevel@tonic-gate return ("Cyrix GXm"); 17977c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 17987c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 17997c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 18007c478bd9Sstevel@tonic-gate return ("Cyrix M2"); 18017c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 18027c478bd9Sstevel@tonic-gate return ("VIA Cyrix M3"); 18037c478bd9Sstevel@tonic-gate default: 18047c478bd9Sstevel@tonic-gate /* 18057c478bd9Sstevel@tonic-gate * Have another wild guess .. 18067c478bd9Sstevel@tonic-gate */ 18077c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 4 && cpi->cpi_model == 9) 18087c478bd9Sstevel@tonic-gate return ("Cyrix 5x86"); 18097c478bd9Sstevel@tonic-gate else if (cpi->cpi_family == 5) { 18107c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 18117c478bd9Sstevel@tonic-gate case 2: 18127c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); /* Cyrix M1 */ 18137c478bd9Sstevel@tonic-gate case 4: 18147c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 18157c478bd9Sstevel@tonic-gate default: 18167c478bd9Sstevel@tonic-gate break; 18177c478bd9Sstevel@tonic-gate } 18187c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family == 6) { 18197c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 18207c478bd9Sstevel@tonic-gate case 0: 18217c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); /* Cyrix M2? */ 18227c478bd9Sstevel@tonic-gate case 5: 18237c478bd9Sstevel@tonic-gate case 6: 18247c478bd9Sstevel@tonic-gate case 7: 18257c478bd9Sstevel@tonic-gate case 8: 18267c478bd9Sstevel@tonic-gate case 9: 18277c478bd9Sstevel@tonic-gate return ("VIA C3"); 18287c478bd9Sstevel@tonic-gate default: 18297c478bd9Sstevel@tonic-gate break; 18307c478bd9Sstevel@tonic-gate } 18317c478bd9Sstevel@tonic-gate } 18327c478bd9Sstevel@tonic-gate break; 18337c478bd9Sstevel@tonic-gate } 18347c478bd9Sstevel@tonic-gate return (NULL); 18357c478bd9Sstevel@tonic-gate } 18367c478bd9Sstevel@tonic-gate 18377c478bd9Sstevel@tonic-gate /* 18387c478bd9Sstevel@tonic-gate * This only gets called in the case that the CPU extended 18397c478bd9Sstevel@tonic-gate * feature brand string (0x80000002, 0x80000003, 0x80000004) 18407c478bd9Sstevel@tonic-gate * aren't available, or contain null bytes for some reason. 18417c478bd9Sstevel@tonic-gate */ 18427c478bd9Sstevel@tonic-gate static void 18437c478bd9Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi) 18447c478bd9Sstevel@tonic-gate { 18457c478bd9Sstevel@tonic-gate const char *brand = NULL; 18467c478bd9Sstevel@tonic-gate 18477c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 18487c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 18497c478bd9Sstevel@tonic-gate brand = intel_cpubrand(cpi); 18507c478bd9Sstevel@tonic-gate break; 18517c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 18527c478bd9Sstevel@tonic-gate brand = amd_cpubrand(cpi); 18537c478bd9Sstevel@tonic-gate break; 18547c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 18557c478bd9Sstevel@tonic-gate brand = cyrix_cpubrand(cpi, x86_type); 18567c478bd9Sstevel@tonic-gate break; 18577c478bd9Sstevel@tonic-gate case X86_VENDOR_NexGen: 18587c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 18597c478bd9Sstevel@tonic-gate brand = "NexGen Nx586"; 18607c478bd9Sstevel@tonic-gate break; 18617c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 18627c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 18637c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 18647c478bd9Sstevel@tonic-gate case 4: 18657c478bd9Sstevel@tonic-gate brand = "Centaur C6"; 18667c478bd9Sstevel@tonic-gate break; 18677c478bd9Sstevel@tonic-gate case 8: 18687c478bd9Sstevel@tonic-gate brand = "Centaur C2"; 18697c478bd9Sstevel@tonic-gate break; 18707c478bd9Sstevel@tonic-gate case 9: 18717c478bd9Sstevel@tonic-gate brand = "Centaur C3"; 18727c478bd9Sstevel@tonic-gate break; 18737c478bd9Sstevel@tonic-gate default: 18747c478bd9Sstevel@tonic-gate break; 18757c478bd9Sstevel@tonic-gate } 18767c478bd9Sstevel@tonic-gate break; 18777c478bd9Sstevel@tonic-gate case X86_VENDOR_Rise: 18787c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && 18797c478bd9Sstevel@tonic-gate (cpi->cpi_model == 0 || cpi->cpi_model == 2)) 18807c478bd9Sstevel@tonic-gate brand = "Rise mP6"; 18817c478bd9Sstevel@tonic-gate break; 18827c478bd9Sstevel@tonic-gate case X86_VENDOR_SiS: 18837c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 18847c478bd9Sstevel@tonic-gate brand = "SiS 55x"; 18857c478bd9Sstevel@tonic-gate break; 18867c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 18877c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4) 18887c478bd9Sstevel@tonic-gate brand = "Transmeta Crusoe TM3x00 or TM5x00"; 18897c478bd9Sstevel@tonic-gate break; 18907c478bd9Sstevel@tonic-gate case X86_VENDOR_NSC: 18917c478bd9Sstevel@tonic-gate case X86_VENDOR_UMC: 18927c478bd9Sstevel@tonic-gate default: 18937c478bd9Sstevel@tonic-gate break; 18947c478bd9Sstevel@tonic-gate } 18957c478bd9Sstevel@tonic-gate if (brand) { 18967c478bd9Sstevel@tonic-gate (void) strcpy((char *)cpi->cpi_brandstr, brand); 18977c478bd9Sstevel@tonic-gate return; 18987c478bd9Sstevel@tonic-gate } 18997c478bd9Sstevel@tonic-gate 19007c478bd9Sstevel@tonic-gate /* 19017c478bd9Sstevel@tonic-gate * If all else fails ... 19027c478bd9Sstevel@tonic-gate */ 19037c478bd9Sstevel@tonic-gate (void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr), 19047c478bd9Sstevel@tonic-gate "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family, 19057c478bd9Sstevel@tonic-gate cpi->cpi_model, cpi->cpi_step); 19067c478bd9Sstevel@tonic-gate } 19077c478bd9Sstevel@tonic-gate 19087c478bd9Sstevel@tonic-gate /* 19097c478bd9Sstevel@tonic-gate * This routine is called just after kernel memory allocation 19107c478bd9Sstevel@tonic-gate * becomes available on cpu0, and as part of mp_startup() on 19117c478bd9Sstevel@tonic-gate * the other cpus. 19127c478bd9Sstevel@tonic-gate * 1913d129bde2Sesaxe * Fixup the brand string, and collect any information from cpuid 1914d129bde2Sesaxe * that requires dynamicically allocated storage to represent. 19157c478bd9Sstevel@tonic-gate */ 19167c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 19177c478bd9Sstevel@tonic-gate void 19187c478bd9Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu) 19197c478bd9Sstevel@tonic-gate { 1920d129bde2Sesaxe int i, max, shft, level, size; 1921d129bde2Sesaxe struct cpuid_regs regs; 1922d129bde2Sesaxe struct cpuid_regs *cp; 19237c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 19247c478bd9Sstevel@tonic-gate 19257c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 2); 19267c478bd9Sstevel@tonic-gate 1927d129bde2Sesaxe /* 1928d129bde2Sesaxe * Function 4: Deterministic cache parameters 1929d129bde2Sesaxe * 1930d129bde2Sesaxe * Take this opportunity to detect the number of threads 1931d129bde2Sesaxe * sharing the last level cache, and construct a corresponding 1932d129bde2Sesaxe * cache id. The respective cpuid_info members are initialized 1933d129bde2Sesaxe * to the default case of "no last level cache sharing". 1934d129bde2Sesaxe */ 1935d129bde2Sesaxe cpi->cpi_ncpu_shr_last_cache = 1; 1936d129bde2Sesaxe cpi->cpi_last_lvl_cacheid = cpu->cpu_id; 1937d129bde2Sesaxe 1938d129bde2Sesaxe if (cpi->cpi_maxeax >= 4 && cpi->cpi_vendor == X86_VENDOR_Intel) { 1939d129bde2Sesaxe 1940d129bde2Sesaxe /* 1941d129bde2Sesaxe * Find the # of elements (size) returned by fn 4, and along 1942d129bde2Sesaxe * the way detect last level cache sharing details. 1943d129bde2Sesaxe */ 1944d129bde2Sesaxe bzero(®s, sizeof (regs)); 1945d129bde2Sesaxe cp = ®s; 1946d129bde2Sesaxe for (i = 0, max = 0; i < CPI_FN4_ECX_MAX; i++) { 1947d129bde2Sesaxe cp->cp_eax = 4; 1948d129bde2Sesaxe cp->cp_ecx = i; 1949d129bde2Sesaxe 1950d129bde2Sesaxe (void) __cpuid_insn(cp); 1951d129bde2Sesaxe 1952d129bde2Sesaxe if (CPI_CACHE_TYPE(cp) == 0) 1953d129bde2Sesaxe break; 1954d129bde2Sesaxe level = CPI_CACHE_LVL(cp); 1955d129bde2Sesaxe if (level > max) { 1956d129bde2Sesaxe max = level; 1957d129bde2Sesaxe cpi->cpi_ncpu_shr_last_cache = 1958d129bde2Sesaxe CPI_NTHR_SHR_CACHE(cp) + 1; 1959d129bde2Sesaxe } 1960d129bde2Sesaxe } 1961d129bde2Sesaxe cpi->cpi_std_4_size = size = i; 1962d129bde2Sesaxe 1963d129bde2Sesaxe /* 1964d129bde2Sesaxe * Allocate the cpi_std_4 array. The first element 1965d129bde2Sesaxe * references the regs for fn 4, %ecx == 0, which 1966d129bde2Sesaxe * cpuid_pass2() stashed in cpi->cpi_std[4]. 1967d129bde2Sesaxe */ 1968d129bde2Sesaxe if (size > 0) { 1969d129bde2Sesaxe cpi->cpi_std_4 = 1970d129bde2Sesaxe kmem_alloc(size * sizeof (cp), KM_SLEEP); 1971d129bde2Sesaxe cpi->cpi_std_4[0] = &cpi->cpi_std[4]; 1972d129bde2Sesaxe 1973d129bde2Sesaxe /* 1974d129bde2Sesaxe * Allocate storage to hold the additional regs 1975d129bde2Sesaxe * for function 4, %ecx == 1 .. cpi_std_4_size. 1976d129bde2Sesaxe * 1977d129bde2Sesaxe * The regs for fn 4, %ecx == 0 has already 1978d129bde2Sesaxe * been allocated as indicated above. 1979d129bde2Sesaxe */ 1980d129bde2Sesaxe for (i = 1; i < size; i++) { 1981d129bde2Sesaxe cp = cpi->cpi_std_4[i] = 1982d129bde2Sesaxe kmem_zalloc(sizeof (regs), KM_SLEEP); 1983d129bde2Sesaxe cp->cp_eax = 4; 1984d129bde2Sesaxe cp->cp_ecx = i; 1985d129bde2Sesaxe 1986d129bde2Sesaxe (void) __cpuid_insn(cp); 1987d129bde2Sesaxe } 1988d129bde2Sesaxe } 1989d129bde2Sesaxe /* 1990d129bde2Sesaxe * Determine the number of bits needed to represent 1991d129bde2Sesaxe * the number of CPUs sharing the last level cache. 1992d129bde2Sesaxe * 1993d129bde2Sesaxe * Shift off that number of bits from the APIC id to 1994d129bde2Sesaxe * derive the cache id. 1995d129bde2Sesaxe */ 1996d129bde2Sesaxe shft = 0; 1997d129bde2Sesaxe for (i = 1; i < cpi->cpi_ncpu_shr_last_cache; i <<= 1) 1998d129bde2Sesaxe shft++; 1999d129bde2Sesaxe cpi->cpi_last_lvl_cacheid = CPI_APIC_ID(cpi) >> shft; 2000d129bde2Sesaxe } 2001d129bde2Sesaxe 2002d129bde2Sesaxe /* 2003d129bde2Sesaxe * Now fixup the brand string 2004d129bde2Sesaxe */ 20057c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) { 20067c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 2007d129bde2Sesaxe } else { 20087c478bd9Sstevel@tonic-gate 20097c478bd9Sstevel@tonic-gate /* 20107c478bd9Sstevel@tonic-gate * If we successfully extracted a brand string from the cpuid 20117c478bd9Sstevel@tonic-gate * instruction, clean it up by removing leading spaces and 20127c478bd9Sstevel@tonic-gate * similar junk. 20137c478bd9Sstevel@tonic-gate */ 20147c478bd9Sstevel@tonic-gate if (cpi->cpi_brandstr[0]) { 20157c478bd9Sstevel@tonic-gate size_t maxlen = sizeof (cpi->cpi_brandstr); 20167c478bd9Sstevel@tonic-gate char *src, *dst; 20177c478bd9Sstevel@tonic-gate 20187c478bd9Sstevel@tonic-gate dst = src = (char *)cpi->cpi_brandstr; 20197c478bd9Sstevel@tonic-gate src[maxlen - 1] = '\0'; 20207c478bd9Sstevel@tonic-gate /* 20217c478bd9Sstevel@tonic-gate * strip leading spaces 20227c478bd9Sstevel@tonic-gate */ 20237c478bd9Sstevel@tonic-gate while (*src == ' ') 20247c478bd9Sstevel@tonic-gate src++; 20257c478bd9Sstevel@tonic-gate /* 20267c478bd9Sstevel@tonic-gate * Remove any 'Genuine' or "Authentic" prefixes 20277c478bd9Sstevel@tonic-gate */ 20287c478bd9Sstevel@tonic-gate if (strncmp(src, "Genuine ", 8) == 0) 20297c478bd9Sstevel@tonic-gate src += 8; 20307c478bd9Sstevel@tonic-gate if (strncmp(src, "Authentic ", 10) == 0) 20317c478bd9Sstevel@tonic-gate src += 10; 20327c478bd9Sstevel@tonic-gate 20337c478bd9Sstevel@tonic-gate /* 20347c478bd9Sstevel@tonic-gate * Now do an in-place copy. 20357c478bd9Sstevel@tonic-gate * Map (R) to (r) and (TM) to (tm). 20367c478bd9Sstevel@tonic-gate * The era of teletypes is long gone, and there's 20377c478bd9Sstevel@tonic-gate * -really- no need to shout. 20387c478bd9Sstevel@tonic-gate */ 20397c478bd9Sstevel@tonic-gate while (*src != '\0') { 20407c478bd9Sstevel@tonic-gate if (src[0] == '(') { 20417c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "R)", 2) == 0) { 20427c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(r)", 3); 20437c478bd9Sstevel@tonic-gate src += 3; 20447c478bd9Sstevel@tonic-gate dst += 3; 20457c478bd9Sstevel@tonic-gate continue; 20467c478bd9Sstevel@tonic-gate } 20477c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "TM)", 3) == 0) { 20487c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(tm)", 4); 20497c478bd9Sstevel@tonic-gate src += 4; 20507c478bd9Sstevel@tonic-gate dst += 4; 20517c478bd9Sstevel@tonic-gate continue; 20527c478bd9Sstevel@tonic-gate } 20537c478bd9Sstevel@tonic-gate } 20547c478bd9Sstevel@tonic-gate *dst++ = *src++; 20557c478bd9Sstevel@tonic-gate } 20567c478bd9Sstevel@tonic-gate *dst = '\0'; 20577c478bd9Sstevel@tonic-gate 20587c478bd9Sstevel@tonic-gate /* 20597c478bd9Sstevel@tonic-gate * Finally, remove any trailing spaces 20607c478bd9Sstevel@tonic-gate */ 20617c478bd9Sstevel@tonic-gate while (--dst > cpi->cpi_brandstr) 20627c478bd9Sstevel@tonic-gate if (*dst == ' ') 20637c478bd9Sstevel@tonic-gate *dst = '\0'; 20647c478bd9Sstevel@tonic-gate else 20657c478bd9Sstevel@tonic-gate break; 20667c478bd9Sstevel@tonic-gate } else 20677c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 2068d129bde2Sesaxe } 20697c478bd9Sstevel@tonic-gate cpi->cpi_pass = 3; 20707c478bd9Sstevel@tonic-gate } 20717c478bd9Sstevel@tonic-gate 20727c478bd9Sstevel@tonic-gate /* 20737c478bd9Sstevel@tonic-gate * This routine is called out of bind_hwcap() much later in the life 20747c478bd9Sstevel@tonic-gate * of the kernel (post_startup()). The job of this routine is to resolve 20757c478bd9Sstevel@tonic-gate * the hardware feature support and kernel support for those features into 20767c478bd9Sstevel@tonic-gate * what we're actually going to tell applications via the aux vector. 20777c478bd9Sstevel@tonic-gate */ 20787c478bd9Sstevel@tonic-gate uint_t 20797c478bd9Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu) 20807c478bd9Sstevel@tonic-gate { 20817c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 20827c478bd9Sstevel@tonic-gate uint_t hwcap_flags = 0; 20837c478bd9Sstevel@tonic-gate 20847c478bd9Sstevel@tonic-gate if (cpu == NULL) 20857c478bd9Sstevel@tonic-gate cpu = CPU; 20867c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 20877c478bd9Sstevel@tonic-gate 20887c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 3); 20897c478bd9Sstevel@tonic-gate 20907c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 1) { 20917c478bd9Sstevel@tonic-gate uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES]; 20927c478bd9Sstevel@tonic-gate uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES]; 20937c478bd9Sstevel@tonic-gate 20947c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_EDX(cpi); 20957c478bd9Sstevel@tonic-gate *ecx = CPI_FEATURES_ECX(cpi); 20967c478bd9Sstevel@tonic-gate 20977c478bd9Sstevel@tonic-gate /* 20987c478bd9Sstevel@tonic-gate * [these require explicit kernel support] 20997c478bd9Sstevel@tonic-gate */ 21007c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SEP) == 0) 21017c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SEP; 21027c478bd9Sstevel@tonic-gate 21037c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE) == 0) 21047c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE); 21057c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE2) == 0) 21067c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SSE2; 21077c478bd9Sstevel@tonic-gate 21087c478bd9Sstevel@tonic-gate if ((x86_feature & X86_HTT) == 0) 21097c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_HTT; 21107c478bd9Sstevel@tonic-gate 21117c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE3) == 0) 21127c478bd9Sstevel@tonic-gate *ecx &= ~CPUID_INTC_ECX_SSE3; 21137c478bd9Sstevel@tonic-gate 2114d0f8ff6eSkk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 2115d0f8ff6eSkk208521 if ((x86_feature & X86_SSSE3) == 0) 2116d0f8ff6eSkk208521 *ecx &= ~CPUID_INTC_ECX_SSSE3; 2117d0f8ff6eSkk208521 if ((x86_feature & X86_SSE4_1) == 0) 2118d0f8ff6eSkk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_1; 2119d0f8ff6eSkk208521 if ((x86_feature & X86_SSE4_2) == 0) 2120d0f8ff6eSkk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_2; 2121d0f8ff6eSkk208521 } 2122d0f8ff6eSkk208521 21237c478bd9Sstevel@tonic-gate /* 21247c478bd9Sstevel@tonic-gate * [no explicit support required beyond x87 fp context] 21257c478bd9Sstevel@tonic-gate */ 21267c478bd9Sstevel@tonic-gate if (!fpu_exists) 21277c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX); 21287c478bd9Sstevel@tonic-gate 21297c478bd9Sstevel@tonic-gate /* 21307c478bd9Sstevel@tonic-gate * Now map the supported feature vector to things that we 21317c478bd9Sstevel@tonic-gate * think userland will care about. 21327c478bd9Sstevel@tonic-gate */ 21337c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SEP) 21347c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SEP; 21357c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE) 21367c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FXSR | AV_386_SSE; 21377c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE2) 21387c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE2; 21397c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_SSE3) 21407c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE3; 2141d0f8ff6eSkk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 2142d0f8ff6eSkk208521 if (*ecx & CPUID_INTC_ECX_SSSE3) 2143d0f8ff6eSkk208521 hwcap_flags |= AV_386_SSSE3; 2144d0f8ff6eSkk208521 if (*ecx & CPUID_INTC_ECX_SSE4_1) 2145d0f8ff6eSkk208521 hwcap_flags |= AV_386_SSE4_1; 2146d0f8ff6eSkk208521 if (*ecx & CPUID_INTC_ECX_SSE4_2) 2147d0f8ff6eSkk208521 hwcap_flags |= AV_386_SSE4_2; 2148d0f8ff6eSkk208521 } 2149f8801251Skk208521 if (*ecx & CPUID_INTC_ECX_POPCNT) 2150f8801251Skk208521 hwcap_flags |= AV_386_POPCNT; 21517c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_FPU) 21527c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FPU; 21537c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_MMX) 21547c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MMX; 21557c478bd9Sstevel@tonic-gate 21567c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_TSC) 21577c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_TSC; 21587c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CX8) 21597c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX8; 21607c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CMOV) 21617c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CMOV; 21627c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_MON) 21637c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MON; 21647c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_CX16) 21657c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX16; 21667c478bd9Sstevel@tonic-gate } 21677c478bd9Sstevel@tonic-gate 21688949bcd6Sandrei if (x86_feature & X86_HTT) 21697c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_PAUSE; 21707c478bd9Sstevel@tonic-gate 21717c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 21727c478bd9Sstevel@tonic-gate goto pass4_done; 21737c478bd9Sstevel@tonic-gate 21747c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 21758949bcd6Sandrei struct cpuid_regs cp; 2176ae115bc7Smrj uint32_t *edx, *ecx; 21777c478bd9Sstevel@tonic-gate 2178ae115bc7Smrj case X86_VENDOR_Intel: 2179ae115bc7Smrj /* 2180ae115bc7Smrj * Seems like Intel duplicated what we necessary 2181ae115bc7Smrj * here to make the initial crop of 64-bit OS's work. 2182ae115bc7Smrj * Hopefully, those are the only "extended" bits 2183ae115bc7Smrj * they'll add. 2184ae115bc7Smrj */ 2185ae115bc7Smrj /*FALLTHROUGH*/ 2186ae115bc7Smrj 21877c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 21887c478bd9Sstevel@tonic-gate edx = &cpi->cpi_support[AMD_EDX_FEATURES]; 2189ae115bc7Smrj ecx = &cpi->cpi_support[AMD_ECX_FEATURES]; 21907c478bd9Sstevel@tonic-gate 21917c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_XTD_EDX(cpi); 2192ae115bc7Smrj *ecx = CPI_FEATURES_XTD_ECX(cpi); 2193ae115bc7Smrj 2194ae115bc7Smrj /* 2195ae115bc7Smrj * [these features require explicit kernel support] 2196ae115bc7Smrj */ 2197ae115bc7Smrj switch (cpi->cpi_vendor) { 2198ae115bc7Smrj case X86_VENDOR_Intel: 2199d36ea5d8Ssudheer if ((x86_feature & X86_TSCP) == 0) 2200d36ea5d8Ssudheer *edx &= ~CPUID_AMD_EDX_TSCP; 2201ae115bc7Smrj break; 2202ae115bc7Smrj 2203ae115bc7Smrj case X86_VENDOR_AMD: 2204ae115bc7Smrj if ((x86_feature & X86_TSCP) == 0) 2205ae115bc7Smrj *edx &= ~CPUID_AMD_EDX_TSCP; 2206f8801251Skk208521 if ((x86_feature & X86_SSE4A) == 0) 2207f8801251Skk208521 *ecx &= ~CPUID_AMD_ECX_SSE4A; 2208ae115bc7Smrj break; 2209ae115bc7Smrj 2210ae115bc7Smrj default: 2211ae115bc7Smrj break; 2212ae115bc7Smrj } 22137c478bd9Sstevel@tonic-gate 22147c478bd9Sstevel@tonic-gate /* 22157c478bd9Sstevel@tonic-gate * [no explicit support required beyond 22167c478bd9Sstevel@tonic-gate * x87 fp context and exception handlers] 22177c478bd9Sstevel@tonic-gate */ 22187c478bd9Sstevel@tonic-gate if (!fpu_exists) 22197c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_AMD_EDX_MMXamd | 22207c478bd9Sstevel@tonic-gate CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx); 22217c478bd9Sstevel@tonic-gate 22227c478bd9Sstevel@tonic-gate if ((x86_feature & X86_NX) == 0) 22237c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_NX; 2224ae115bc7Smrj #if !defined(__amd64) 22257c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_LM; 22267c478bd9Sstevel@tonic-gate #endif 22277c478bd9Sstevel@tonic-gate /* 22287c478bd9Sstevel@tonic-gate * Now map the supported feature vector to 22297c478bd9Sstevel@tonic-gate * things that we think userland will care about. 22307c478bd9Sstevel@tonic-gate */ 2231ae115bc7Smrj #if defined(__amd64) 22327c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_SYSC) 22337c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_SYSC; 2234ae115bc7Smrj #endif 22357c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_MMXamd) 22367c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_MMX; 22377c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNow) 22387c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNow; 22397c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNowx) 22407c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNowx; 2241ae115bc7Smrj 2242ae115bc7Smrj switch (cpi->cpi_vendor) { 2243ae115bc7Smrj case X86_VENDOR_AMD: 2244ae115bc7Smrj if (*edx & CPUID_AMD_EDX_TSCP) 2245ae115bc7Smrj hwcap_flags |= AV_386_TSCP; 2246ae115bc7Smrj if (*ecx & CPUID_AMD_ECX_AHF64) 2247ae115bc7Smrj hwcap_flags |= AV_386_AHF; 2248f8801251Skk208521 if (*ecx & CPUID_AMD_ECX_SSE4A) 2249f8801251Skk208521 hwcap_flags |= AV_386_AMD_SSE4A; 2250f8801251Skk208521 if (*ecx & CPUID_AMD_ECX_LZCNT) 2251f8801251Skk208521 hwcap_flags |= AV_386_AMD_LZCNT; 2252ae115bc7Smrj break; 2253ae115bc7Smrj 2254ae115bc7Smrj case X86_VENDOR_Intel: 2255d36ea5d8Ssudheer if (*edx & CPUID_AMD_EDX_TSCP) 2256d36ea5d8Ssudheer hwcap_flags |= AV_386_TSCP; 2257ae115bc7Smrj /* 2258ae115bc7Smrj * Aarrgh. 2259ae115bc7Smrj * Intel uses a different bit in the same word. 2260ae115bc7Smrj */ 2261ae115bc7Smrj if (*ecx & CPUID_INTC_ECX_AHF64) 2262ae115bc7Smrj hwcap_flags |= AV_386_AHF; 2263ae115bc7Smrj break; 2264ae115bc7Smrj 2265ae115bc7Smrj default: 2266ae115bc7Smrj break; 2267ae115bc7Smrj } 22687c478bd9Sstevel@tonic-gate break; 22697c478bd9Sstevel@tonic-gate 22707c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 22718949bcd6Sandrei cp.cp_eax = 0x80860001; 22728949bcd6Sandrei (void) __cpuid_insn(&cp); 22738949bcd6Sandrei cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx; 22747c478bd9Sstevel@tonic-gate break; 22757c478bd9Sstevel@tonic-gate 22767c478bd9Sstevel@tonic-gate default: 22777c478bd9Sstevel@tonic-gate break; 22787c478bd9Sstevel@tonic-gate } 22797c478bd9Sstevel@tonic-gate 22807c478bd9Sstevel@tonic-gate pass4_done: 22817c478bd9Sstevel@tonic-gate cpi->cpi_pass = 4; 22827c478bd9Sstevel@tonic-gate return (hwcap_flags); 22837c478bd9Sstevel@tonic-gate } 22847c478bd9Sstevel@tonic-gate 22857c478bd9Sstevel@tonic-gate 22867c478bd9Sstevel@tonic-gate /* 22877c478bd9Sstevel@tonic-gate * Simulate the cpuid instruction using the data we previously 22887c478bd9Sstevel@tonic-gate * captured about this CPU. We try our best to return the truth 22897c478bd9Sstevel@tonic-gate * about the hardware, independently of kernel support. 22907c478bd9Sstevel@tonic-gate */ 22917c478bd9Sstevel@tonic-gate uint32_t 22928949bcd6Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp) 22937c478bd9Sstevel@tonic-gate { 22947c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 22958949bcd6Sandrei struct cpuid_regs *xcp; 22967c478bd9Sstevel@tonic-gate 22977c478bd9Sstevel@tonic-gate if (cpu == NULL) 22987c478bd9Sstevel@tonic-gate cpu = CPU; 22997c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 23007c478bd9Sstevel@tonic-gate 23017c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 23027c478bd9Sstevel@tonic-gate 23037c478bd9Sstevel@tonic-gate /* 23047c478bd9Sstevel@tonic-gate * CPUID data is cached in two separate places: cpi_std for standard 23057c478bd9Sstevel@tonic-gate * CPUID functions, and cpi_extd for extended CPUID functions. 23067c478bd9Sstevel@tonic-gate */ 23078949bcd6Sandrei if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD) 23088949bcd6Sandrei xcp = &cpi->cpi_std[cp->cp_eax]; 23098949bcd6Sandrei else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax && 23108949bcd6Sandrei cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD) 23118949bcd6Sandrei xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000]; 23127c478bd9Sstevel@tonic-gate else 23137c478bd9Sstevel@tonic-gate /* 23147c478bd9Sstevel@tonic-gate * The caller is asking for data from an input parameter which 23157c478bd9Sstevel@tonic-gate * the kernel has not cached. In this case we go fetch from 23167c478bd9Sstevel@tonic-gate * the hardware and return the data directly to the user. 23177c478bd9Sstevel@tonic-gate */ 23188949bcd6Sandrei return (__cpuid_insn(cp)); 23198949bcd6Sandrei 23208949bcd6Sandrei cp->cp_eax = xcp->cp_eax; 23218949bcd6Sandrei cp->cp_ebx = xcp->cp_ebx; 23228949bcd6Sandrei cp->cp_ecx = xcp->cp_ecx; 23238949bcd6Sandrei cp->cp_edx = xcp->cp_edx; 23247c478bd9Sstevel@tonic-gate return (cp->cp_eax); 23257c478bd9Sstevel@tonic-gate } 23267c478bd9Sstevel@tonic-gate 23277c478bd9Sstevel@tonic-gate int 23287c478bd9Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass) 23297c478bd9Sstevel@tonic-gate { 23307c478bd9Sstevel@tonic-gate return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL && 23317c478bd9Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi->cpi_pass >= pass); 23327c478bd9Sstevel@tonic-gate } 23337c478bd9Sstevel@tonic-gate 23347c478bd9Sstevel@tonic-gate int 23357c478bd9Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n) 23367c478bd9Sstevel@tonic-gate { 23377c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 23387c478bd9Sstevel@tonic-gate 23397c478bd9Sstevel@tonic-gate return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr)); 23407c478bd9Sstevel@tonic-gate } 23417c478bd9Sstevel@tonic-gate 23427c478bd9Sstevel@tonic-gate int 23438949bcd6Sandrei cpuid_is_cmt(cpu_t *cpu) 23447c478bd9Sstevel@tonic-gate { 23457c478bd9Sstevel@tonic-gate if (cpu == NULL) 23467c478bd9Sstevel@tonic-gate cpu = CPU; 23477c478bd9Sstevel@tonic-gate 23487c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23497c478bd9Sstevel@tonic-gate 23507c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0); 23517c478bd9Sstevel@tonic-gate } 23527c478bd9Sstevel@tonic-gate 23537c478bd9Sstevel@tonic-gate /* 23547c478bd9Sstevel@tonic-gate * AMD and Intel both implement the 64-bit variant of the syscall 23557c478bd9Sstevel@tonic-gate * instruction (syscallq), so if there's -any- support for syscall, 23567c478bd9Sstevel@tonic-gate * cpuid currently says "yes, we support this". 23577c478bd9Sstevel@tonic-gate * 23587c478bd9Sstevel@tonic-gate * However, Intel decided to -not- implement the 32-bit variant of the 23597c478bd9Sstevel@tonic-gate * syscall instruction, so we provide a predicate to allow our caller 23607c478bd9Sstevel@tonic-gate * to test that subtlety here. 2361843e1988Sjohnlev * 2362843e1988Sjohnlev * XXPV Currently, 32-bit syscall instructions don't work via the hypervisor, 2363843e1988Sjohnlev * even in the case where the hardware would in fact support it. 23647c478bd9Sstevel@tonic-gate */ 23657c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 23667c478bd9Sstevel@tonic-gate int 23677c478bd9Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu) 23687c478bd9Sstevel@tonic-gate { 23697c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1)); 23707c478bd9Sstevel@tonic-gate 2371843e1988Sjohnlev #if !defined(__xpv) 2372ae115bc7Smrj if (cpu == NULL) 2373ae115bc7Smrj cpu = CPU; 2374ae115bc7Smrj 2375ae115bc7Smrj /*CSTYLED*/ 2376ae115bc7Smrj { 2377ae115bc7Smrj struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 2378ae115bc7Smrj 2379ae115bc7Smrj if (cpi->cpi_vendor == X86_VENDOR_AMD && 2380ae115bc7Smrj cpi->cpi_xmaxeax >= 0x80000001 && 2381ae115bc7Smrj (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC)) 2382ae115bc7Smrj return (1); 2383ae115bc7Smrj } 2384843e1988Sjohnlev #endif 23857c478bd9Sstevel@tonic-gate return (0); 23867c478bd9Sstevel@tonic-gate } 23877c478bd9Sstevel@tonic-gate 23887c478bd9Sstevel@tonic-gate int 23897c478bd9Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n) 23907c478bd9Sstevel@tonic-gate { 23917c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 23927c478bd9Sstevel@tonic-gate 23937c478bd9Sstevel@tonic-gate static const char fmt[] = 2394ecfa43a5Sdmick "x86 (%s %X family %d model %d step %d clock %d MHz)"; 23957c478bd9Sstevel@tonic-gate static const char fmt_ht[] = 2396ecfa43a5Sdmick "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)"; 23977c478bd9Sstevel@tonic-gate 23987c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23997c478bd9Sstevel@tonic-gate 24008949bcd6Sandrei if (cpuid_is_cmt(cpu)) 24017c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt_ht, cpi->cpi_chipid, 2402ecfa43a5Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 2403ecfa43a5Sdmick cpi->cpi_family, cpi->cpi_model, 24047c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 24057c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt, 2406ecfa43a5Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 2407ecfa43a5Sdmick cpi->cpi_family, cpi->cpi_model, 24087c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 24097c478bd9Sstevel@tonic-gate } 24107c478bd9Sstevel@tonic-gate 24117c478bd9Sstevel@tonic-gate const char * 24127c478bd9Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu) 24137c478bd9Sstevel@tonic-gate { 24147c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24157c478bd9Sstevel@tonic-gate return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr); 24167c478bd9Sstevel@tonic-gate } 24177c478bd9Sstevel@tonic-gate 24187c478bd9Sstevel@tonic-gate uint_t 24197c478bd9Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu) 24207c478bd9Sstevel@tonic-gate { 24217c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24227c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_vendor); 24237c478bd9Sstevel@tonic-gate } 24247c478bd9Sstevel@tonic-gate 24257c478bd9Sstevel@tonic-gate uint_t 24267c478bd9Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu) 24277c478bd9Sstevel@tonic-gate { 24287c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24297c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_family); 24307c478bd9Sstevel@tonic-gate } 24317c478bd9Sstevel@tonic-gate 24327c478bd9Sstevel@tonic-gate uint_t 24337c478bd9Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu) 24347c478bd9Sstevel@tonic-gate { 24357c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24367c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_model); 24377c478bd9Sstevel@tonic-gate } 24387c478bd9Sstevel@tonic-gate 24397c478bd9Sstevel@tonic-gate uint_t 24407c478bd9Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu) 24417c478bd9Sstevel@tonic-gate { 24427c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24437c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip); 24447c478bd9Sstevel@tonic-gate } 24457c478bd9Sstevel@tonic-gate 24467c478bd9Sstevel@tonic-gate uint_t 24478949bcd6Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu) 24488949bcd6Sandrei { 24498949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 24508949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip); 24518949bcd6Sandrei } 24528949bcd6Sandrei 24538949bcd6Sandrei uint_t 2454d129bde2Sesaxe cpuid_get_ncpu_sharing_last_cache(cpu_t *cpu) 2455d129bde2Sesaxe { 2456d129bde2Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 2457d129bde2Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_shr_last_cache); 2458d129bde2Sesaxe } 2459d129bde2Sesaxe 2460d129bde2Sesaxe id_t 2461d129bde2Sesaxe cpuid_get_last_lvl_cacheid(cpu_t *cpu) 2462d129bde2Sesaxe { 2463d129bde2Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 2464d129bde2Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid); 2465d129bde2Sesaxe } 2466d129bde2Sesaxe 2467d129bde2Sesaxe uint_t 24687c478bd9Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu) 24697c478bd9Sstevel@tonic-gate { 24707c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24717c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_step); 24727c478bd9Sstevel@tonic-gate } 24737c478bd9Sstevel@tonic-gate 24742449e17fSsherrym uint_t 24752449e17fSsherrym cpuid_getsig(struct cpu *cpu) 24762449e17fSsherrym { 24772449e17fSsherrym ASSERT(cpuid_checkpass(cpu, 1)); 24782449e17fSsherrym return (cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_eax); 24792449e17fSsherrym } 24802449e17fSsherrym 24818a40a695Sgavinm uint32_t 24828a40a695Sgavinm cpuid_getchiprev(struct cpu *cpu) 24838a40a695Sgavinm { 24848a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24858a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprev); 24868a40a695Sgavinm } 24878a40a695Sgavinm 24888a40a695Sgavinm const char * 24898a40a695Sgavinm cpuid_getchiprevstr(struct cpu *cpu) 24908a40a695Sgavinm { 24918a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24928a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr); 24938a40a695Sgavinm } 24948a40a695Sgavinm 24958a40a695Sgavinm uint32_t 24968a40a695Sgavinm cpuid_getsockettype(struct cpu *cpu) 24978a40a695Sgavinm { 24988a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24998a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_socket); 25008a40a695Sgavinm } 25018a40a695Sgavinm 2502fb2f18f8Sesaxe int 2503fb2f18f8Sesaxe cpuid_get_chipid(cpu_t *cpu) 25047c478bd9Sstevel@tonic-gate { 25057c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25067c478bd9Sstevel@tonic-gate 25078949bcd6Sandrei if (cpuid_is_cmt(cpu)) 25087c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid); 25097c478bd9Sstevel@tonic-gate return (cpu->cpu_id); 25107c478bd9Sstevel@tonic-gate } 25117c478bd9Sstevel@tonic-gate 25128949bcd6Sandrei id_t 2513fb2f18f8Sesaxe cpuid_get_coreid(cpu_t *cpu) 25148949bcd6Sandrei { 25158949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 25168949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_coreid); 25178949bcd6Sandrei } 25188949bcd6Sandrei 25197c478bd9Sstevel@tonic-gate int 252010569901Sgavinm cpuid_get_pkgcoreid(cpu_t *cpu) 252110569901Sgavinm { 252210569901Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 252310569901Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_pkgcoreid); 252410569901Sgavinm } 252510569901Sgavinm 252610569901Sgavinm int 2527fb2f18f8Sesaxe cpuid_get_clogid(cpu_t *cpu) 25287c478bd9Sstevel@tonic-gate { 25297c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25307c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_clogid); 25317c478bd9Sstevel@tonic-gate } 25327c478bd9Sstevel@tonic-gate 25337c478bd9Sstevel@tonic-gate void 25347c478bd9Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits) 25357c478bd9Sstevel@tonic-gate { 25367c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 25377c478bd9Sstevel@tonic-gate 25387c478bd9Sstevel@tonic-gate if (cpu == NULL) 25397c478bd9Sstevel@tonic-gate cpu = CPU; 25407c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 25417c478bd9Sstevel@tonic-gate 25427c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25437c478bd9Sstevel@tonic-gate 25447c478bd9Sstevel@tonic-gate if (pabits) 25457c478bd9Sstevel@tonic-gate *pabits = cpi->cpi_pabits; 25467c478bd9Sstevel@tonic-gate if (vabits) 25477c478bd9Sstevel@tonic-gate *vabits = cpi->cpi_vabits; 25487c478bd9Sstevel@tonic-gate } 25497c478bd9Sstevel@tonic-gate 25507c478bd9Sstevel@tonic-gate /* 25517c478bd9Sstevel@tonic-gate * Returns the number of data TLB entries for a corresponding 25527c478bd9Sstevel@tonic-gate * pagesize. If it can't be computed, or isn't known, the 25537c478bd9Sstevel@tonic-gate * routine returns zero. If you ask about an architecturally 25547c478bd9Sstevel@tonic-gate * impossible pagesize, the routine will panic (so that the 25557c478bd9Sstevel@tonic-gate * hat implementor knows that things are inconsistent.) 25567c478bd9Sstevel@tonic-gate */ 25577c478bd9Sstevel@tonic-gate uint_t 25587c478bd9Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize) 25597c478bd9Sstevel@tonic-gate { 25607c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 25617c478bd9Sstevel@tonic-gate uint_t dtlb_nent = 0; 25627c478bd9Sstevel@tonic-gate 25637c478bd9Sstevel@tonic-gate if (cpu == NULL) 25647c478bd9Sstevel@tonic-gate cpu = CPU; 25657c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 25667c478bd9Sstevel@tonic-gate 25677c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25687c478bd9Sstevel@tonic-gate 25697c478bd9Sstevel@tonic-gate /* 25707c478bd9Sstevel@tonic-gate * Check the L2 TLB info 25717c478bd9Sstevel@tonic-gate */ 25727c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000006) { 25738949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[6]; 25747c478bd9Sstevel@tonic-gate 25757c478bd9Sstevel@tonic-gate switch (pagesize) { 25767c478bd9Sstevel@tonic-gate 25777c478bd9Sstevel@tonic-gate case 4 * 1024: 25787c478bd9Sstevel@tonic-gate /* 25797c478bd9Sstevel@tonic-gate * All zero in the top 16 bits of the register 25807c478bd9Sstevel@tonic-gate * indicates a unified TLB. Size is in low 16 bits. 25817c478bd9Sstevel@tonic-gate */ 25827c478bd9Sstevel@tonic-gate if ((cp->cp_ebx & 0xffff0000) == 0) 25837c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_ebx & 0x0000ffff; 25847c478bd9Sstevel@tonic-gate else 25857c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 27, 16); 25867c478bd9Sstevel@tonic-gate break; 25877c478bd9Sstevel@tonic-gate 25887c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 25897c478bd9Sstevel@tonic-gate if ((cp->cp_eax & 0xffff0000) == 0) 25907c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_eax & 0x0000ffff; 25917c478bd9Sstevel@tonic-gate else 25927c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 27, 16); 25937c478bd9Sstevel@tonic-gate break; 25947c478bd9Sstevel@tonic-gate 25957c478bd9Sstevel@tonic-gate default: 25967c478bd9Sstevel@tonic-gate panic("unknown L2 pagesize"); 25977c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 25987c478bd9Sstevel@tonic-gate } 25997c478bd9Sstevel@tonic-gate } 26007c478bd9Sstevel@tonic-gate 26017c478bd9Sstevel@tonic-gate if (dtlb_nent != 0) 26027c478bd9Sstevel@tonic-gate return (dtlb_nent); 26037c478bd9Sstevel@tonic-gate 26047c478bd9Sstevel@tonic-gate /* 26057c478bd9Sstevel@tonic-gate * No L2 TLB support for this size, try L1. 26067c478bd9Sstevel@tonic-gate */ 26077c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) { 26088949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[5]; 26097c478bd9Sstevel@tonic-gate 26107c478bd9Sstevel@tonic-gate switch (pagesize) { 26117c478bd9Sstevel@tonic-gate case 4 * 1024: 26127c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 23, 16); 26137c478bd9Sstevel@tonic-gate break; 26147c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 26157c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 23, 16); 26167c478bd9Sstevel@tonic-gate break; 26177c478bd9Sstevel@tonic-gate default: 26187c478bd9Sstevel@tonic-gate panic("unknown L1 d-TLB pagesize"); 26197c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 26207c478bd9Sstevel@tonic-gate } 26217c478bd9Sstevel@tonic-gate } 26227c478bd9Sstevel@tonic-gate 26237c478bd9Sstevel@tonic-gate return (dtlb_nent); 26247c478bd9Sstevel@tonic-gate } 26257c478bd9Sstevel@tonic-gate 26267c478bd9Sstevel@tonic-gate /* 26277c478bd9Sstevel@tonic-gate * Return 0 if the erratum is not present or not applicable, positive 26287c478bd9Sstevel@tonic-gate * if it is, and negative if the status of the erratum is unknown. 26297c478bd9Sstevel@tonic-gate * 26307c478bd9Sstevel@tonic-gate * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm) 26312201b277Skucharsk * Processors" #25759, Rev 3.57, August 2005 26327c478bd9Sstevel@tonic-gate */ 26337c478bd9Sstevel@tonic-gate int 26347c478bd9Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum) 26357c478bd9Sstevel@tonic-gate { 26367c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 26378949bcd6Sandrei uint_t eax; 26387c478bd9Sstevel@tonic-gate 2639ea99987eSsethg /* 2640ea99987eSsethg * Bail out if this CPU isn't an AMD CPU, or if it's 2641ea99987eSsethg * a legacy (32-bit) AMD CPU. 2642ea99987eSsethg */ 2643ea99987eSsethg if (cpi->cpi_vendor != X86_VENDOR_AMD || 2644875b116eSkchow cpi->cpi_family == 4 || cpi->cpi_family == 5 || 2645875b116eSkchow cpi->cpi_family == 6) 26468a40a695Sgavinm 26477c478bd9Sstevel@tonic-gate return (0); 26487c478bd9Sstevel@tonic-gate 26497c478bd9Sstevel@tonic-gate eax = cpi->cpi_std[1].cp_eax; 26507c478bd9Sstevel@tonic-gate 26517c478bd9Sstevel@tonic-gate #define SH_B0(eax) (eax == 0xf40 || eax == 0xf50) 26527c478bd9Sstevel@tonic-gate #define SH_B3(eax) (eax == 0xf51) 2653ee88d2b9Skchow #define B(eax) (SH_B0(eax) || SH_B3(eax)) 26547c478bd9Sstevel@tonic-gate 26557c478bd9Sstevel@tonic-gate #define SH_C0(eax) (eax == 0xf48 || eax == 0xf58) 26567c478bd9Sstevel@tonic-gate 26577c478bd9Sstevel@tonic-gate #define SH_CG(eax) (eax == 0xf4a || eax == 0xf5a || eax == 0xf7a) 26587c478bd9Sstevel@tonic-gate #define DH_CG(eax) (eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0) 26597c478bd9Sstevel@tonic-gate #define CH_CG(eax) (eax == 0xf82 || eax == 0xfb2) 2660ee88d2b9Skchow #define CG(eax) (SH_CG(eax) || DH_CG(eax) || CH_CG(eax)) 26617c478bd9Sstevel@tonic-gate 26627c478bd9Sstevel@tonic-gate #define SH_D0(eax) (eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70) 26637c478bd9Sstevel@tonic-gate #define DH_D0(eax) (eax == 0x10fc0 || eax == 0x10ff0) 26647c478bd9Sstevel@tonic-gate #define CH_D0(eax) (eax == 0x10f80 || eax == 0x10fb0) 2665ee88d2b9Skchow #define D0(eax) (SH_D0(eax) || DH_D0(eax) || CH_D0(eax)) 26667c478bd9Sstevel@tonic-gate 26677c478bd9Sstevel@tonic-gate #define SH_E0(eax) (eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70) 26687c478bd9Sstevel@tonic-gate #define JH_E1(eax) (eax == 0x20f10) /* JH8_E0 had 0x20f30 */ 26697c478bd9Sstevel@tonic-gate #define DH_E3(eax) (eax == 0x20fc0 || eax == 0x20ff0) 26707c478bd9Sstevel@tonic-gate #define SH_E4(eax) (eax == 0x20f51 || eax == 0x20f71) 26717c478bd9Sstevel@tonic-gate #define BH_E4(eax) (eax == 0x20fb1) 26727c478bd9Sstevel@tonic-gate #define SH_E5(eax) (eax == 0x20f42) 26737c478bd9Sstevel@tonic-gate #define DH_E6(eax) (eax == 0x20ff2 || eax == 0x20fc2) 26747c478bd9Sstevel@tonic-gate #define JH_E6(eax) (eax == 0x20f12 || eax == 0x20f32) 2675ee88d2b9Skchow #define EX(eax) (SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \ 2676ee88d2b9Skchow SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \ 2677ee88d2b9Skchow DH_E6(eax) || JH_E6(eax)) 26787c478bd9Sstevel@tonic-gate 2679512cf780Skchow #define DR_AX(eax) (eax == 0x100f00 || eax == 0x100f01 || eax == 0x100f02) 2680512cf780Skchow #define DR_B0(eax) (eax == 0x100f20) 2681512cf780Skchow #define DR_B1(eax) (eax == 0x100f21) 2682512cf780Skchow #define DR_BA(eax) (eax == 0x100f2a) 2683512cf780Skchow #define DR_B2(eax) (eax == 0x100f22) 2684512cf780Skchow #define DR_B3(eax) (eax == 0x100f23) 2685512cf780Skchow #define RB_C0(eax) (eax == 0x100f40) 2686512cf780Skchow 26877c478bd9Sstevel@tonic-gate switch (erratum) { 26887c478bd9Sstevel@tonic-gate case 1: 2689875b116eSkchow return (cpi->cpi_family < 0x10); 26907c478bd9Sstevel@tonic-gate case 51: /* what does the asterisk mean? */ 26917c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26927c478bd9Sstevel@tonic-gate case 52: 26937c478bd9Sstevel@tonic-gate return (B(eax)); 26947c478bd9Sstevel@tonic-gate case 57: 2695512cf780Skchow return (cpi->cpi_family <= 0x11); 26967c478bd9Sstevel@tonic-gate case 58: 26977c478bd9Sstevel@tonic-gate return (B(eax)); 26987c478bd9Sstevel@tonic-gate case 60: 2699512cf780Skchow return (cpi->cpi_family <= 0x11); 27007c478bd9Sstevel@tonic-gate case 61: 27017c478bd9Sstevel@tonic-gate case 62: 27027c478bd9Sstevel@tonic-gate case 63: 27037c478bd9Sstevel@tonic-gate case 64: 27047c478bd9Sstevel@tonic-gate case 65: 27057c478bd9Sstevel@tonic-gate case 66: 27067c478bd9Sstevel@tonic-gate case 68: 27077c478bd9Sstevel@tonic-gate case 69: 27087c478bd9Sstevel@tonic-gate case 70: 27097c478bd9Sstevel@tonic-gate case 71: 27107c478bd9Sstevel@tonic-gate return (B(eax)); 27117c478bd9Sstevel@tonic-gate case 72: 27127c478bd9Sstevel@tonic-gate return (SH_B0(eax)); 27137c478bd9Sstevel@tonic-gate case 74: 27147c478bd9Sstevel@tonic-gate return (B(eax)); 27157c478bd9Sstevel@tonic-gate case 75: 2716875b116eSkchow return (cpi->cpi_family < 0x10); 27177c478bd9Sstevel@tonic-gate case 76: 27187c478bd9Sstevel@tonic-gate return (B(eax)); 27197c478bd9Sstevel@tonic-gate case 77: 2720512cf780Skchow return (cpi->cpi_family <= 0x11); 27217c478bd9Sstevel@tonic-gate case 78: 27227c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27237c478bd9Sstevel@tonic-gate case 79: 27247c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 27257c478bd9Sstevel@tonic-gate case 80: 27267c478bd9Sstevel@tonic-gate case 81: 27277c478bd9Sstevel@tonic-gate case 82: 27287c478bd9Sstevel@tonic-gate return (B(eax)); 27297c478bd9Sstevel@tonic-gate case 83: 27307c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27317c478bd9Sstevel@tonic-gate case 85: 2732875b116eSkchow return (cpi->cpi_family < 0x10); 27337c478bd9Sstevel@tonic-gate case 86: 27347c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 27357c478bd9Sstevel@tonic-gate case 88: 27367c478bd9Sstevel@tonic-gate #if !defined(__amd64) 27377c478bd9Sstevel@tonic-gate return (0); 27387c478bd9Sstevel@tonic-gate #else 27397c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27407c478bd9Sstevel@tonic-gate #endif 27417c478bd9Sstevel@tonic-gate case 89: 2742875b116eSkchow return (cpi->cpi_family < 0x10); 27437c478bd9Sstevel@tonic-gate case 90: 27447c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27457c478bd9Sstevel@tonic-gate case 91: 27467c478bd9Sstevel@tonic-gate case 92: 27477c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27487c478bd9Sstevel@tonic-gate case 93: 27497c478bd9Sstevel@tonic-gate return (SH_C0(eax)); 27507c478bd9Sstevel@tonic-gate case 94: 27517c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27527c478bd9Sstevel@tonic-gate case 95: 27537c478bd9Sstevel@tonic-gate #if !defined(__amd64) 27547c478bd9Sstevel@tonic-gate return (0); 27557c478bd9Sstevel@tonic-gate #else 27567c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27577c478bd9Sstevel@tonic-gate #endif 27587c478bd9Sstevel@tonic-gate case 96: 27597c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 27607c478bd9Sstevel@tonic-gate case 97: 27617c478bd9Sstevel@tonic-gate case 98: 27627c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 27637c478bd9Sstevel@tonic-gate case 99: 27647c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27657c478bd9Sstevel@tonic-gate case 100: 27667c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27677c478bd9Sstevel@tonic-gate case 101: 27687c478bd9Sstevel@tonic-gate case 103: 27697c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27707c478bd9Sstevel@tonic-gate case 104: 27717c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 27727c478bd9Sstevel@tonic-gate case 105: 27737c478bd9Sstevel@tonic-gate case 106: 27747c478bd9Sstevel@tonic-gate case 107: 27757c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27767c478bd9Sstevel@tonic-gate case 108: 27777c478bd9Sstevel@tonic-gate return (DH_CG(eax)); 27787c478bd9Sstevel@tonic-gate case 109: 27797c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 27807c478bd9Sstevel@tonic-gate case 110: 27817c478bd9Sstevel@tonic-gate return (D0(eax) || EX(eax)); 27827c478bd9Sstevel@tonic-gate case 111: 27837c478bd9Sstevel@tonic-gate return (CG(eax)); 27847c478bd9Sstevel@tonic-gate case 112: 27857c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 27867c478bd9Sstevel@tonic-gate case 113: 27877c478bd9Sstevel@tonic-gate return (eax == 0x20fc0); 27887c478bd9Sstevel@tonic-gate case 114: 27897c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 27907c478bd9Sstevel@tonic-gate case 115: 27917c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax)); 27927c478bd9Sstevel@tonic-gate case 116: 27937c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 27947c478bd9Sstevel@tonic-gate case 117: 27957c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27967c478bd9Sstevel@tonic-gate case 118: 27977c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) || 27987c478bd9Sstevel@tonic-gate JH_E6(eax)); 27997c478bd9Sstevel@tonic-gate case 121: 28007c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 28017c478bd9Sstevel@tonic-gate case 122: 2802512cf780Skchow return (cpi->cpi_family < 0x10 || cpi->cpi_family == 0x11); 28037c478bd9Sstevel@tonic-gate case 123: 28047c478bd9Sstevel@tonic-gate return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax)); 28052201b277Skucharsk case 131: 2806875b116eSkchow return (cpi->cpi_family < 0x10); 2807ef50d8c0Sesaxe case 6336786: 2808ef50d8c0Sesaxe /* 2809ef50d8c0Sesaxe * Test for AdvPowerMgmtInfo.TscPStateInvariant 2810875b116eSkchow * if this is a K8 family or newer processor 2811ef50d8c0Sesaxe */ 2812ef50d8c0Sesaxe if (CPI_FAMILY(cpi) == 0xf) { 28138949bcd6Sandrei struct cpuid_regs regs; 28148949bcd6Sandrei regs.cp_eax = 0x80000007; 28158949bcd6Sandrei (void) __cpuid_insn(®s); 28168949bcd6Sandrei return (!(regs.cp_edx & 0x100)); 2817ef50d8c0Sesaxe } 2818ef50d8c0Sesaxe return (0); 2819ee88d2b9Skchow case 6323525: 2820ee88d2b9Skchow return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) | 2821ee88d2b9Skchow (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40); 2822ee88d2b9Skchow 2823512cf780Skchow case 6671130: 2824512cf780Skchow /* 2825512cf780Skchow * check for processors (pre-Shanghai) that do not provide 2826512cf780Skchow * optimal management of 1gb ptes in its tlb. 2827512cf780Skchow */ 2828512cf780Skchow return (cpi->cpi_family == 0x10 && cpi->cpi_model < 4); 2829512cf780Skchow 2830512cf780Skchow case 298: 2831512cf780Skchow return (DR_AX(eax) || DR_B0(eax) || DR_B1(eax) || DR_BA(eax) || 2832512cf780Skchow DR_B2(eax) || RB_C0(eax)); 2833512cf780Skchow 2834512cf780Skchow default: 2835512cf780Skchow return (-1); 2836512cf780Skchow 2837512cf780Skchow } 2838512cf780Skchow } 2839512cf780Skchow 2840512cf780Skchow /* 2841512cf780Skchow * Determine if specified erratum is present via OSVW (OS Visible Workaround). 2842512cf780Skchow * Return 1 if erratum is present, 0 if not present and -1 if indeterminate. 2843512cf780Skchow */ 2844512cf780Skchow int 2845512cf780Skchow osvw_opteron_erratum(cpu_t *cpu, uint_t erratum) 2846512cf780Skchow { 2847512cf780Skchow struct cpuid_info *cpi; 2848512cf780Skchow uint_t osvwid; 2849512cf780Skchow static int osvwfeature = -1; 2850512cf780Skchow uint64_t osvwlength; 2851512cf780Skchow 2852512cf780Skchow 2853512cf780Skchow cpi = cpu->cpu_m.mcpu_cpi; 2854512cf780Skchow 2855512cf780Skchow /* confirm OSVW supported */ 2856512cf780Skchow if (osvwfeature == -1) { 2857512cf780Skchow osvwfeature = cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW; 2858512cf780Skchow } else { 2859512cf780Skchow /* assert that osvw feature setting is consistent on all cpus */ 2860512cf780Skchow ASSERT(osvwfeature == 2861512cf780Skchow (cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW)); 2862512cf780Skchow } 2863512cf780Skchow if (!osvwfeature) 2864512cf780Skchow return (-1); 2865512cf780Skchow 2866512cf780Skchow osvwlength = rdmsr(MSR_AMD_OSVW_ID_LEN) & OSVW_ID_LEN_MASK; 2867512cf780Skchow 2868512cf780Skchow switch (erratum) { 2869512cf780Skchow case 298: /* osvwid is 0 */ 2870512cf780Skchow osvwid = 0; 2871512cf780Skchow if (osvwlength <= (uint64_t)osvwid) { 2872512cf780Skchow /* osvwid 0 is unknown */ 2873512cf780Skchow return (-1); 2874512cf780Skchow } 2875512cf780Skchow 2876512cf780Skchow /* 2877512cf780Skchow * Check the OSVW STATUS MSR to determine the state 2878512cf780Skchow * of the erratum where: 2879512cf780Skchow * 0 - fixed by HW 2880512cf780Skchow * 1 - BIOS has applied the workaround when BIOS 2881512cf780Skchow * workaround is available. (Or for other errata, 2882512cf780Skchow * OS workaround is required.) 2883512cf780Skchow * For a value of 1, caller will confirm that the 2884512cf780Skchow * erratum 298 workaround has indeed been applied by BIOS. 2885512cf780Skchow * 2886512cf780Skchow * A 1 may be set in cpus that have a HW fix 2887512cf780Skchow * in a mixed cpu system. Regarding erratum 298: 2888512cf780Skchow * In a multiprocessor platform, the workaround above 2889512cf780Skchow * should be applied to all processors regardless of 2890512cf780Skchow * silicon revision when an affected processor is 2891512cf780Skchow * present. 2892512cf780Skchow */ 2893512cf780Skchow 2894512cf780Skchow return (rdmsr(MSR_AMD_OSVW_STATUS + 2895512cf780Skchow (osvwid / OSVW_ID_CNT_PER_MSR)) & 2896512cf780Skchow (1ULL << (osvwid % OSVW_ID_CNT_PER_MSR))); 2897512cf780Skchow 28987c478bd9Sstevel@tonic-gate default: 28997c478bd9Sstevel@tonic-gate return (-1); 29007c478bd9Sstevel@tonic-gate } 29017c478bd9Sstevel@tonic-gate } 29027c478bd9Sstevel@tonic-gate 29037c478bd9Sstevel@tonic-gate static const char assoc_str[] = "associativity"; 29047c478bd9Sstevel@tonic-gate static const char line_str[] = "line-size"; 29057c478bd9Sstevel@tonic-gate static const char size_str[] = "size"; 29067c478bd9Sstevel@tonic-gate 29077c478bd9Sstevel@tonic-gate static void 29087c478bd9Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type, 29097c478bd9Sstevel@tonic-gate uint32_t val) 29107c478bd9Sstevel@tonic-gate { 29117c478bd9Sstevel@tonic-gate char buf[128]; 29127c478bd9Sstevel@tonic-gate 29137c478bd9Sstevel@tonic-gate /* 29147c478bd9Sstevel@tonic-gate * ndi_prop_update_int() is used because it is desirable for 29157c478bd9Sstevel@tonic-gate * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set. 29167c478bd9Sstevel@tonic-gate */ 29177c478bd9Sstevel@tonic-gate if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf)) 29187c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val); 29197c478bd9Sstevel@tonic-gate } 29207c478bd9Sstevel@tonic-gate 29217c478bd9Sstevel@tonic-gate /* 29227c478bd9Sstevel@tonic-gate * Intel-style cache/tlb description 29237c478bd9Sstevel@tonic-gate * 29247c478bd9Sstevel@tonic-gate * Standard cpuid level 2 gives a randomly ordered 29257c478bd9Sstevel@tonic-gate * selection of tags that index into a table that describes 29267c478bd9Sstevel@tonic-gate * cache and tlb properties. 29277c478bd9Sstevel@tonic-gate */ 29287c478bd9Sstevel@tonic-gate 29297c478bd9Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache"; 29307c478bd9Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache"; 29317c478bd9Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache"; 2932ae115bc7Smrj static const char l3_cache_str[] = "l3-cache"; 29337c478bd9Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K"; 29347c478bd9Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K"; 2935*824e4fecSvd224797 static const char itlb2M_str[] = "itlb-2M"; 29367c478bd9Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M"; 29377c478bd9Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M"; 293825dfb062Sksadhukh static const char dtlb24_str[] = "dtlb0-2M-4M"; 29397c478bd9Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M"; 294025dfb062Sksadhukh static const char itlb24_str[] = "itlb-2M-4M"; 29417c478bd9Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M"; 29427c478bd9Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache"; 29437c478bd9Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache"; 29447c478bd9Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache"; 29457c478bd9Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache"; 294625dfb062Sksadhukh static const char sh_l2_tlb4k_str[] = "shared-l2-tlb-4k"; 29477c478bd9Sstevel@tonic-gate 29487c478bd9Sstevel@tonic-gate static const struct cachetab { 29497c478bd9Sstevel@tonic-gate uint8_t ct_code; 29507c478bd9Sstevel@tonic-gate uint8_t ct_assoc; 29517c478bd9Sstevel@tonic-gate uint16_t ct_line_size; 29527c478bd9Sstevel@tonic-gate size_t ct_size; 29537c478bd9Sstevel@tonic-gate const char *ct_label; 29547c478bd9Sstevel@tonic-gate } intel_ctab[] = { 2955*824e4fecSvd224797 /* 2956*824e4fecSvd224797 * maintain descending order! 2957*824e4fecSvd224797 * 2958*824e4fecSvd224797 * Codes ignored - Reason 2959*824e4fecSvd224797 * ---------------------- 2960*824e4fecSvd224797 * 40H - intel_cpuid_4_cache_info() disambiguates l2/l3 cache 2961*824e4fecSvd224797 * f0H/f1H - Currently we do not interpret prefetch size by design 2962*824e4fecSvd224797 */ 296325dfb062Sksadhukh { 0xe4, 16, 64, 8*1024*1024, l3_cache_str}, 296425dfb062Sksadhukh { 0xe3, 16, 64, 4*1024*1024, l3_cache_str}, 296525dfb062Sksadhukh { 0xe2, 16, 64, 2*1024*1024, l3_cache_str}, 296625dfb062Sksadhukh { 0xde, 12, 64, 6*1024*1024, l3_cache_str}, 296725dfb062Sksadhukh { 0xdd, 12, 64, 3*1024*1024, l3_cache_str}, 296825dfb062Sksadhukh { 0xdc, 12, 64, ((1*1024*1024)+(512*1024)), l3_cache_str}, 296925dfb062Sksadhukh { 0xd8, 8, 64, 4*1024*1024, l3_cache_str}, 297025dfb062Sksadhukh { 0xd7, 8, 64, 2*1024*1024, l3_cache_str}, 297125dfb062Sksadhukh { 0xd6, 8, 64, 1*1024*1024, l3_cache_str}, 297225dfb062Sksadhukh { 0xd2, 4, 64, 2*1024*1024, l3_cache_str}, 297325dfb062Sksadhukh { 0xd1, 4, 64, 1*1024*1024, l3_cache_str}, 297425dfb062Sksadhukh { 0xd0, 4, 64, 512*1024, l3_cache_str}, 297525dfb062Sksadhukh { 0xca, 4, 0, 512, sh_l2_tlb4k_str}, 2976*824e4fecSvd224797 { 0xc0, 4, 0, 8, dtlb44_str }, 2977*824e4fecSvd224797 { 0xba, 4, 0, 64, dtlb4k_str }, 2978ae115bc7Smrj { 0xb4, 4, 0, 256, dtlb4k_str }, 29797c478bd9Sstevel@tonic-gate { 0xb3, 4, 0, 128, dtlb4k_str }, 298025dfb062Sksadhukh { 0xb2, 4, 0, 64, itlb4k_str }, 29817c478bd9Sstevel@tonic-gate { 0xb0, 4, 0, 128, itlb4k_str }, 29827c478bd9Sstevel@tonic-gate { 0x87, 8, 64, 1024*1024, l2_cache_str}, 29837c478bd9Sstevel@tonic-gate { 0x86, 4, 64, 512*1024, l2_cache_str}, 29847c478bd9Sstevel@tonic-gate { 0x85, 8, 32, 2*1024*1024, l2_cache_str}, 29857c478bd9Sstevel@tonic-gate { 0x84, 8, 32, 1024*1024, l2_cache_str}, 29867c478bd9Sstevel@tonic-gate { 0x83, 8, 32, 512*1024, l2_cache_str}, 29877c478bd9Sstevel@tonic-gate { 0x82, 8, 32, 256*1024, l2_cache_str}, 2988*824e4fecSvd224797 { 0x80, 8, 64, 512*1024, l2_cache_str}, 29897c478bd9Sstevel@tonic-gate { 0x7f, 2, 64, 512*1024, l2_cache_str}, 29907c478bd9Sstevel@tonic-gate { 0x7d, 8, 64, 2*1024*1024, sl2_cache_str}, 29917c478bd9Sstevel@tonic-gate { 0x7c, 8, 64, 1024*1024, sl2_cache_str}, 29927c478bd9Sstevel@tonic-gate { 0x7b, 8, 64, 512*1024, sl2_cache_str}, 29937c478bd9Sstevel@tonic-gate { 0x7a, 8, 64, 256*1024, sl2_cache_str}, 29947c478bd9Sstevel@tonic-gate { 0x79, 8, 64, 128*1024, sl2_cache_str}, 29957c478bd9Sstevel@tonic-gate { 0x78, 8, 64, 1024*1024, l2_cache_str}, 2996ae115bc7Smrj { 0x73, 8, 0, 64*1024, itrace_str}, 29977c478bd9Sstevel@tonic-gate { 0x72, 8, 0, 32*1024, itrace_str}, 29987c478bd9Sstevel@tonic-gate { 0x71, 8, 0, 16*1024, itrace_str}, 29997c478bd9Sstevel@tonic-gate { 0x70, 8, 0, 12*1024, itrace_str}, 30007c478bd9Sstevel@tonic-gate { 0x68, 4, 64, 32*1024, sl1_dcache_str}, 30017c478bd9Sstevel@tonic-gate { 0x67, 4, 64, 16*1024, sl1_dcache_str}, 30027c478bd9Sstevel@tonic-gate { 0x66, 4, 64, 8*1024, sl1_dcache_str}, 30037c478bd9Sstevel@tonic-gate { 0x60, 8, 64, 16*1024, sl1_dcache_str}, 30047c478bd9Sstevel@tonic-gate { 0x5d, 0, 0, 256, dtlb44_str}, 30057c478bd9Sstevel@tonic-gate { 0x5c, 0, 0, 128, dtlb44_str}, 30067c478bd9Sstevel@tonic-gate { 0x5b, 0, 0, 64, dtlb44_str}, 300725dfb062Sksadhukh { 0x5a, 4, 0, 32, dtlb24_str}, 3008*824e4fecSvd224797 { 0x59, 0, 0, 16, dtlb4k_str}, 3009*824e4fecSvd224797 { 0x57, 4, 0, 16, dtlb4k_str}, 3010*824e4fecSvd224797 { 0x56, 4, 0, 16, dtlb4M_str}, 301125dfb062Sksadhukh { 0x55, 0, 0, 7, itlb24_str}, 30127c478bd9Sstevel@tonic-gate { 0x52, 0, 0, 256, itlb424_str}, 30137c478bd9Sstevel@tonic-gate { 0x51, 0, 0, 128, itlb424_str}, 30147c478bd9Sstevel@tonic-gate { 0x50, 0, 0, 64, itlb424_str}, 3015*824e4fecSvd224797 { 0x4f, 0, 0, 32, itlb4k_str}, 3016*824e4fecSvd224797 { 0x4e, 24, 64, 6*1024*1024, l2_cache_str}, 3017ae115bc7Smrj { 0x4d, 16, 64, 16*1024*1024, l3_cache_str}, 3018ae115bc7Smrj { 0x4c, 12, 64, 12*1024*1024, l3_cache_str}, 3019ae115bc7Smrj { 0x4b, 16, 64, 8*1024*1024, l3_cache_str}, 3020ae115bc7Smrj { 0x4a, 12, 64, 6*1024*1024, l3_cache_str}, 3021ae115bc7Smrj { 0x49, 16, 64, 4*1024*1024, l3_cache_str}, 3022*824e4fecSvd224797 { 0x48, 12, 64, 3*1024*1024, l2_cache_str}, 3023ae115bc7Smrj { 0x47, 8, 64, 8*1024*1024, l3_cache_str}, 3024ae115bc7Smrj { 0x46, 4, 64, 4*1024*1024, l3_cache_str}, 30257c478bd9Sstevel@tonic-gate { 0x45, 4, 32, 2*1024*1024, l2_cache_str}, 30267c478bd9Sstevel@tonic-gate { 0x44, 4, 32, 1024*1024, l2_cache_str}, 30277c478bd9Sstevel@tonic-gate { 0x43, 4, 32, 512*1024, l2_cache_str}, 30287c478bd9Sstevel@tonic-gate { 0x42, 4, 32, 256*1024, l2_cache_str}, 30297c478bd9Sstevel@tonic-gate { 0x41, 4, 32, 128*1024, l2_cache_str}, 3030ae115bc7Smrj { 0x3e, 4, 64, 512*1024, sl2_cache_str}, 3031ae115bc7Smrj { 0x3d, 6, 64, 384*1024, sl2_cache_str}, 30327c478bd9Sstevel@tonic-gate { 0x3c, 4, 64, 256*1024, sl2_cache_str}, 30337c478bd9Sstevel@tonic-gate { 0x3b, 2, 64, 128*1024, sl2_cache_str}, 3034ae115bc7Smrj { 0x3a, 6, 64, 192*1024, sl2_cache_str}, 30357c478bd9Sstevel@tonic-gate { 0x39, 4, 64, 128*1024, sl2_cache_str}, 30367c478bd9Sstevel@tonic-gate { 0x30, 8, 64, 32*1024, l1_icache_str}, 30377c478bd9Sstevel@tonic-gate { 0x2c, 8, 64, 32*1024, l1_dcache_str}, 30387c478bd9Sstevel@tonic-gate { 0x29, 8, 64, 4096*1024, sl3_cache_str}, 30397c478bd9Sstevel@tonic-gate { 0x25, 8, 64, 2048*1024, sl3_cache_str}, 30407c478bd9Sstevel@tonic-gate { 0x23, 8, 64, 1024*1024, sl3_cache_str}, 30417c478bd9Sstevel@tonic-gate { 0x22, 4, 64, 512*1024, sl3_cache_str}, 3042*824e4fecSvd224797 { 0x0e, 6, 64, 24*1024, l1_dcache_str}, 304325dfb062Sksadhukh { 0x0d, 4, 32, 16*1024, l1_dcache_str}, 30447c478bd9Sstevel@tonic-gate { 0x0c, 4, 32, 16*1024, l1_dcache_str}, 3045ae115bc7Smrj { 0x0b, 4, 0, 4, itlb4M_str}, 30467c478bd9Sstevel@tonic-gate { 0x0a, 2, 32, 8*1024, l1_dcache_str}, 30477c478bd9Sstevel@tonic-gate { 0x08, 4, 32, 16*1024, l1_icache_str}, 30487c478bd9Sstevel@tonic-gate { 0x06, 4, 32, 8*1024, l1_icache_str}, 3049*824e4fecSvd224797 { 0x05, 4, 0, 32, dtlb4M_str}, 30507c478bd9Sstevel@tonic-gate { 0x04, 4, 0, 8, dtlb4M_str}, 30517c478bd9Sstevel@tonic-gate { 0x03, 4, 0, 64, dtlb4k_str}, 30527c478bd9Sstevel@tonic-gate { 0x02, 4, 0, 2, itlb4M_str}, 30537c478bd9Sstevel@tonic-gate { 0x01, 4, 0, 32, itlb4k_str}, 30547c478bd9Sstevel@tonic-gate { 0 } 30557c478bd9Sstevel@tonic-gate }; 30567c478bd9Sstevel@tonic-gate 30577c478bd9Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = { 30587c478bd9Sstevel@tonic-gate { 0x70, 4, 0, 32, "tlb-4K" }, 30597c478bd9Sstevel@tonic-gate { 0x80, 4, 16, 16*1024, "l1-cache" }, 30607c478bd9Sstevel@tonic-gate { 0 } 30617c478bd9Sstevel@tonic-gate }; 30627c478bd9Sstevel@tonic-gate 30637c478bd9Sstevel@tonic-gate /* 30647c478bd9Sstevel@tonic-gate * Search a cache table for a matching entry 30657c478bd9Sstevel@tonic-gate */ 30667c478bd9Sstevel@tonic-gate static const struct cachetab * 30677c478bd9Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code) 30687c478bd9Sstevel@tonic-gate { 30697c478bd9Sstevel@tonic-gate if (code != 0) { 30707c478bd9Sstevel@tonic-gate for (; ct->ct_code != 0; ct++) 30717c478bd9Sstevel@tonic-gate if (ct->ct_code <= code) 30727c478bd9Sstevel@tonic-gate break; 30737c478bd9Sstevel@tonic-gate if (ct->ct_code == code) 30747c478bd9Sstevel@tonic-gate return (ct); 30757c478bd9Sstevel@tonic-gate } 30767c478bd9Sstevel@tonic-gate return (NULL); 30777c478bd9Sstevel@tonic-gate } 30787c478bd9Sstevel@tonic-gate 30797c478bd9Sstevel@tonic-gate /* 30807dee861bSksadhukh * Populate cachetab entry with L2 or L3 cache-information using 30817dee861bSksadhukh * cpuid function 4. This function is called from intel_walk_cacheinfo() 30827dee861bSksadhukh * when descriptor 0x49 is encountered. It returns 0 if no such cache 30837dee861bSksadhukh * information is found. 30847dee861bSksadhukh */ 30857dee861bSksadhukh static int 30867dee861bSksadhukh intel_cpuid_4_cache_info(struct cachetab *ct, struct cpuid_info *cpi) 30877dee861bSksadhukh { 30887dee861bSksadhukh uint32_t level, i; 30897dee861bSksadhukh int ret = 0; 30907dee861bSksadhukh 30917dee861bSksadhukh for (i = 0; i < cpi->cpi_std_4_size; i++) { 30927dee861bSksadhukh level = CPI_CACHE_LVL(cpi->cpi_std_4[i]); 30937dee861bSksadhukh 30947dee861bSksadhukh if (level == 2 || level == 3) { 30957dee861bSksadhukh ct->ct_assoc = CPI_CACHE_WAYS(cpi->cpi_std_4[i]) + 1; 30967dee861bSksadhukh ct->ct_line_size = 30977dee861bSksadhukh CPI_CACHE_COH_LN_SZ(cpi->cpi_std_4[i]) + 1; 30987dee861bSksadhukh ct->ct_size = ct->ct_assoc * 30997dee861bSksadhukh (CPI_CACHE_PARTS(cpi->cpi_std_4[i]) + 1) * 31007dee861bSksadhukh ct->ct_line_size * 31017dee861bSksadhukh (cpi->cpi_std_4[i]->cp_ecx + 1); 31027dee861bSksadhukh 31037dee861bSksadhukh if (level == 2) { 31047dee861bSksadhukh ct->ct_label = l2_cache_str; 31057dee861bSksadhukh } else if (level == 3) { 31067dee861bSksadhukh ct->ct_label = l3_cache_str; 31077dee861bSksadhukh } 31087dee861bSksadhukh ret = 1; 31097dee861bSksadhukh } 31107dee861bSksadhukh } 31117dee861bSksadhukh 31127dee861bSksadhukh return (ret); 31137dee861bSksadhukh } 31147dee861bSksadhukh 31157dee861bSksadhukh /* 31167c478bd9Sstevel@tonic-gate * Walk the cacheinfo descriptor, applying 'func' to every valid element 31177c478bd9Sstevel@tonic-gate * The walk is terminated if the walker returns non-zero. 31187c478bd9Sstevel@tonic-gate */ 31197c478bd9Sstevel@tonic-gate static void 31207c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi, 31217c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 31227c478bd9Sstevel@tonic-gate { 31237c478bd9Sstevel@tonic-gate const struct cachetab *ct; 3124*824e4fecSvd224797 struct cachetab des_49_ct, des_b1_ct; 31257c478bd9Sstevel@tonic-gate uint8_t *dp; 31267c478bd9Sstevel@tonic-gate int i; 31277c478bd9Sstevel@tonic-gate 31287c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 31297c478bd9Sstevel@tonic-gate return; 3130f1d742a9Sksadhukh for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 3131f1d742a9Sksadhukh /* 3132f1d742a9Sksadhukh * For overloaded descriptor 0x49 we use cpuid function 4 31337dee861bSksadhukh * if supported by the current processor, to create 3134f1d742a9Sksadhukh * cache information. 3135*824e4fecSvd224797 * For overloaded descriptor 0xb1 we use X86_PAE flag 3136*824e4fecSvd224797 * to disambiguate the cache information. 3137f1d742a9Sksadhukh */ 31387dee861bSksadhukh if (*dp == 0x49 && cpi->cpi_maxeax >= 0x4 && 31397dee861bSksadhukh intel_cpuid_4_cache_info(&des_49_ct, cpi) == 1) { 31407dee861bSksadhukh ct = &des_49_ct; 3141*824e4fecSvd224797 } else if (*dp == 0xb1) { 3142*824e4fecSvd224797 des_b1_ct.ct_code = 0xb1; 3143*824e4fecSvd224797 des_b1_ct.ct_assoc = 4; 3144*824e4fecSvd224797 des_b1_ct.ct_line_size = 0; 3145*824e4fecSvd224797 if (x86_feature & X86_PAE) { 3146*824e4fecSvd224797 des_b1_ct.ct_size = 8; 3147*824e4fecSvd224797 des_b1_ct.ct_label = itlb2M_str; 3148*824e4fecSvd224797 } else { 3149*824e4fecSvd224797 des_b1_ct.ct_size = 4; 3150*824e4fecSvd224797 des_b1_ct.ct_label = itlb4M_str; 3151*824e4fecSvd224797 } 3152*824e4fecSvd224797 ct = &des_b1_ct; 31537dee861bSksadhukh } else { 31547dee861bSksadhukh if ((ct = find_cacheent(intel_ctab, *dp)) == NULL) { 3155f1d742a9Sksadhukh continue; 3156f1d742a9Sksadhukh } 31577dee861bSksadhukh } 3158f1d742a9Sksadhukh 31597dee861bSksadhukh if (func(arg, ct) != 0) { 31607c478bd9Sstevel@tonic-gate break; 31617c478bd9Sstevel@tonic-gate } 31627c478bd9Sstevel@tonic-gate } 3163f1d742a9Sksadhukh } 31647c478bd9Sstevel@tonic-gate 31657c478bd9Sstevel@tonic-gate /* 31667c478bd9Sstevel@tonic-gate * (Like the Intel one, except for Cyrix CPUs) 31677c478bd9Sstevel@tonic-gate */ 31687c478bd9Sstevel@tonic-gate static void 31697c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi, 31707c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 31717c478bd9Sstevel@tonic-gate { 31727c478bd9Sstevel@tonic-gate const struct cachetab *ct; 31737c478bd9Sstevel@tonic-gate uint8_t *dp; 31747c478bd9Sstevel@tonic-gate int i; 31757c478bd9Sstevel@tonic-gate 31767c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 31777c478bd9Sstevel@tonic-gate return; 31787c478bd9Sstevel@tonic-gate for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 31797c478bd9Sstevel@tonic-gate /* 31807c478bd9Sstevel@tonic-gate * Search Cyrix-specific descriptor table first .. 31817c478bd9Sstevel@tonic-gate */ 31827c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) { 31837c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 31847c478bd9Sstevel@tonic-gate break; 31857c478bd9Sstevel@tonic-gate continue; 31867c478bd9Sstevel@tonic-gate } 31877c478bd9Sstevel@tonic-gate /* 31887c478bd9Sstevel@tonic-gate * .. else fall back to the Intel one 31897c478bd9Sstevel@tonic-gate */ 31907c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 31917c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 31927c478bd9Sstevel@tonic-gate break; 31937c478bd9Sstevel@tonic-gate continue; 31947c478bd9Sstevel@tonic-gate } 31957c478bd9Sstevel@tonic-gate } 31967c478bd9Sstevel@tonic-gate } 31977c478bd9Sstevel@tonic-gate 31987c478bd9Sstevel@tonic-gate /* 31997c478bd9Sstevel@tonic-gate * A cacheinfo walker that adds associativity, line-size, and size properties 32007c478bd9Sstevel@tonic-gate * to the devinfo node it is passed as an argument. 32017c478bd9Sstevel@tonic-gate */ 32027c478bd9Sstevel@tonic-gate static int 32037c478bd9Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct) 32047c478bd9Sstevel@tonic-gate { 32057c478bd9Sstevel@tonic-gate dev_info_t *devi = arg; 32067c478bd9Sstevel@tonic-gate 32077c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc); 32087c478bd9Sstevel@tonic-gate if (ct->ct_line_size != 0) 32097c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, line_str, 32107c478bd9Sstevel@tonic-gate ct->ct_line_size); 32117c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size); 32127c478bd9Sstevel@tonic-gate return (0); 32137c478bd9Sstevel@tonic-gate } 32147c478bd9Sstevel@tonic-gate 3215f1d742a9Sksadhukh 32167c478bd9Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?"; 32177c478bd9Sstevel@tonic-gate 32187c478bd9Sstevel@tonic-gate /* 32197c478bd9Sstevel@tonic-gate * AMD style cache/tlb description 32207c478bd9Sstevel@tonic-gate * 32217c478bd9Sstevel@tonic-gate * Extended functions 5 and 6 directly describe properties of 32227c478bd9Sstevel@tonic-gate * tlbs and various cache levels. 32237c478bd9Sstevel@tonic-gate */ 32247c478bd9Sstevel@tonic-gate static void 32257c478bd9Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc) 32267c478bd9Sstevel@tonic-gate { 32277c478bd9Sstevel@tonic-gate switch (assoc) { 32287c478bd9Sstevel@tonic-gate case 0: /* reserved; ignore */ 32297c478bd9Sstevel@tonic-gate break; 32307c478bd9Sstevel@tonic-gate default: 32317c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 32327c478bd9Sstevel@tonic-gate break; 32337c478bd9Sstevel@tonic-gate case 0xff: 32347c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 32357c478bd9Sstevel@tonic-gate break; 32367c478bd9Sstevel@tonic-gate } 32377c478bd9Sstevel@tonic-gate } 32387c478bd9Sstevel@tonic-gate 32397c478bd9Sstevel@tonic-gate static void 32407c478bd9Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 32417c478bd9Sstevel@tonic-gate { 32427c478bd9Sstevel@tonic-gate if (size == 0) 32437c478bd9Sstevel@tonic-gate return; 32447c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 32457c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 32467c478bd9Sstevel@tonic-gate } 32477c478bd9Sstevel@tonic-gate 32487c478bd9Sstevel@tonic-gate static void 32497c478bd9Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label, 32507c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 32517c478bd9Sstevel@tonic-gate { 32527c478bd9Sstevel@tonic-gate if (size == 0 || line_size == 0) 32537c478bd9Sstevel@tonic-gate return; 32547c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 32557c478bd9Sstevel@tonic-gate /* 32567c478bd9Sstevel@tonic-gate * Most AMD parts have a sectored cache. Multiple cache lines are 32577c478bd9Sstevel@tonic-gate * associated with each tag. A sector consists of all cache lines 32587c478bd9Sstevel@tonic-gate * associated with a tag. For example, the AMD K6-III has a sector 32597c478bd9Sstevel@tonic-gate * size of 2 cache lines per tag. 32607c478bd9Sstevel@tonic-gate */ 32617c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 32627c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 32637c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 32647c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 32657c478bd9Sstevel@tonic-gate } 32667c478bd9Sstevel@tonic-gate 32677c478bd9Sstevel@tonic-gate static void 32687c478bd9Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc) 32697c478bd9Sstevel@tonic-gate { 32707c478bd9Sstevel@tonic-gate switch (assoc) { 32717c478bd9Sstevel@tonic-gate case 0: /* off */ 32727c478bd9Sstevel@tonic-gate break; 32737c478bd9Sstevel@tonic-gate case 1: 32747c478bd9Sstevel@tonic-gate case 2: 32757c478bd9Sstevel@tonic-gate case 4: 32767c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 32777c478bd9Sstevel@tonic-gate break; 32787c478bd9Sstevel@tonic-gate case 6: 32797c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 8); 32807c478bd9Sstevel@tonic-gate break; 32817c478bd9Sstevel@tonic-gate case 8: 32827c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 16); 32837c478bd9Sstevel@tonic-gate break; 32847c478bd9Sstevel@tonic-gate case 0xf: 32857c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 32867c478bd9Sstevel@tonic-gate break; 32877c478bd9Sstevel@tonic-gate default: /* reserved; ignore */ 32887c478bd9Sstevel@tonic-gate break; 32897c478bd9Sstevel@tonic-gate } 32907c478bd9Sstevel@tonic-gate } 32917c478bd9Sstevel@tonic-gate 32927c478bd9Sstevel@tonic-gate static void 32937c478bd9Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 32947c478bd9Sstevel@tonic-gate { 32957c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0) 32967c478bd9Sstevel@tonic-gate return; 32977c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 32987c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 32997c478bd9Sstevel@tonic-gate } 33007c478bd9Sstevel@tonic-gate 33017c478bd9Sstevel@tonic-gate static void 33027c478bd9Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label, 33037c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 33047c478bd9Sstevel@tonic-gate { 33057c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0 || line_size == 0) 33067c478bd9Sstevel@tonic-gate return; 33077c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 33087c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 33097c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 33107c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 33117c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 33127c478bd9Sstevel@tonic-gate } 33137c478bd9Sstevel@tonic-gate 33147c478bd9Sstevel@tonic-gate static void 33157c478bd9Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi) 33167c478bd9Sstevel@tonic-gate { 33178949bcd6Sandrei struct cpuid_regs *cp; 33187c478bd9Sstevel@tonic-gate 33197c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000005) 33207c478bd9Sstevel@tonic-gate return; 33217c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[5]; 33227c478bd9Sstevel@tonic-gate 33237c478bd9Sstevel@tonic-gate /* 33247c478bd9Sstevel@tonic-gate * 4M/2M L1 TLB configuration 33257c478bd9Sstevel@tonic-gate * 33267c478bd9Sstevel@tonic-gate * We report the size for 2M pages because AMD uses two 33277c478bd9Sstevel@tonic-gate * TLB entries for one 4M page. 33287c478bd9Sstevel@tonic-gate */ 33297c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "dtlb-2M", 33307c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16)); 33317c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "itlb-2M", 33327c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0)); 33337c478bd9Sstevel@tonic-gate 33347c478bd9Sstevel@tonic-gate /* 33357c478bd9Sstevel@tonic-gate * 4K L1 TLB configuration 33367c478bd9Sstevel@tonic-gate */ 33377c478bd9Sstevel@tonic-gate 33387c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 33397c478bd9Sstevel@tonic-gate uint_t nentries; 33407c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 33417c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) { 33427c478bd9Sstevel@tonic-gate /* 33437c478bd9Sstevel@tonic-gate * Crusoe processors have 256 TLB entries, but 33447c478bd9Sstevel@tonic-gate * cpuid data format constrains them to only 33457c478bd9Sstevel@tonic-gate * reporting 255 of them. 33467c478bd9Sstevel@tonic-gate */ 33477c478bd9Sstevel@tonic-gate if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255) 33487c478bd9Sstevel@tonic-gate nentries = 256; 33497c478bd9Sstevel@tonic-gate /* 33507c478bd9Sstevel@tonic-gate * Crusoe processors also have a unified TLB 33517c478bd9Sstevel@tonic-gate */ 33527c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24), 33537c478bd9Sstevel@tonic-gate nentries); 33547c478bd9Sstevel@tonic-gate break; 33557c478bd9Sstevel@tonic-gate } 33567c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 33577c478bd9Sstevel@tonic-gate default: 33587c478bd9Sstevel@tonic-gate add_amd_tlb(devi, itlb4k_str, 33597c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16)); 33607c478bd9Sstevel@tonic-gate add_amd_tlb(devi, dtlb4k_str, 33617c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0)); 33627c478bd9Sstevel@tonic-gate break; 33637c478bd9Sstevel@tonic-gate } 33647c478bd9Sstevel@tonic-gate 33657c478bd9Sstevel@tonic-gate /* 33667c478bd9Sstevel@tonic-gate * data L1 cache configuration 33677c478bd9Sstevel@tonic-gate */ 33687c478bd9Sstevel@tonic-gate 33697c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_dcache_str, 33707c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16), 33717c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0)); 33727c478bd9Sstevel@tonic-gate 33737c478bd9Sstevel@tonic-gate /* 33747c478bd9Sstevel@tonic-gate * code L1 cache configuration 33757c478bd9Sstevel@tonic-gate */ 33767c478bd9Sstevel@tonic-gate 33777c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_icache_str, 33787c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16), 33797c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0)); 33807c478bd9Sstevel@tonic-gate 33817c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 33827c478bd9Sstevel@tonic-gate return; 33837c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 33847c478bd9Sstevel@tonic-gate 33857c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for large pages */ 33867c478bd9Sstevel@tonic-gate 33877c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 16) == 0) 33887c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-2M", 33897c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33907c478bd9Sstevel@tonic-gate else { 33917c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-2M", 33927c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 33937c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-2M", 33947c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33957c478bd9Sstevel@tonic-gate } 33967c478bd9Sstevel@tonic-gate 33977c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for 4K pages */ 33987c478bd9Sstevel@tonic-gate 33997c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 16) == 0) { 34007c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-4K", 34017c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 34027c478bd9Sstevel@tonic-gate } else { 34037c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-4K", 34047c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 34057c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-4K", 34067c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 34077c478bd9Sstevel@tonic-gate } 34087c478bd9Sstevel@tonic-gate 34097c478bd9Sstevel@tonic-gate add_amd_l2_cache(devi, l2_cache_str, 34107c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12), 34117c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0)); 34127c478bd9Sstevel@tonic-gate } 34137c478bd9Sstevel@tonic-gate 34147c478bd9Sstevel@tonic-gate /* 34157c478bd9Sstevel@tonic-gate * There are two basic ways that the x86 world describes it cache 34167c478bd9Sstevel@tonic-gate * and tlb architecture - Intel's way and AMD's way. 34177c478bd9Sstevel@tonic-gate * 34187c478bd9Sstevel@tonic-gate * Return which flavor of cache architecture we should use 34197c478bd9Sstevel@tonic-gate */ 34207c478bd9Sstevel@tonic-gate static int 34217c478bd9Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi) 34227c478bd9Sstevel@tonic-gate { 34237c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 34247c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 34257c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 2) 34267c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 34277c478bd9Sstevel@tonic-gate break; 34287c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 34297c478bd9Sstevel@tonic-gate /* 34307c478bd9Sstevel@tonic-gate * The K5 model 1 was the first part from AMD that reported 34317c478bd9Sstevel@tonic-gate * cache sizes via extended cpuid functions. 34327c478bd9Sstevel@tonic-gate */ 34337c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 34347c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 34357c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 34367c478bd9Sstevel@tonic-gate break; 34377c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 34387c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) 34397c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 34407c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 34417c478bd9Sstevel@tonic-gate default: 34427c478bd9Sstevel@tonic-gate /* 34437c478bd9Sstevel@tonic-gate * If they have extended CPU data for 0x80000005 34447c478bd9Sstevel@tonic-gate * then we assume they have AMD-format cache 34457c478bd9Sstevel@tonic-gate * information. 34467c478bd9Sstevel@tonic-gate * 34477c478bd9Sstevel@tonic-gate * If not, and the vendor happens to be Cyrix, 34487c478bd9Sstevel@tonic-gate * then try our-Cyrix specific handler. 34497c478bd9Sstevel@tonic-gate * 34507c478bd9Sstevel@tonic-gate * If we're not Cyrix, then assume we're using Intel's 34517c478bd9Sstevel@tonic-gate * table-driven format instead. 34527c478bd9Sstevel@tonic-gate */ 34537c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) 34547c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 34557c478bd9Sstevel@tonic-gate else if (cpi->cpi_vendor == X86_VENDOR_Cyrix) 34567c478bd9Sstevel@tonic-gate return (X86_VENDOR_Cyrix); 34577c478bd9Sstevel@tonic-gate else if (cpi->cpi_maxeax >= 2) 34587c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 34597c478bd9Sstevel@tonic-gate break; 34607c478bd9Sstevel@tonic-gate } 34617c478bd9Sstevel@tonic-gate return (-1); 34627c478bd9Sstevel@tonic-gate } 34637c478bd9Sstevel@tonic-gate 34647c478bd9Sstevel@tonic-gate /* 34657c478bd9Sstevel@tonic-gate * create a node for the given cpu under the prom root node. 34667c478bd9Sstevel@tonic-gate * Also, create a cpu node in the device tree. 34677c478bd9Sstevel@tonic-gate */ 34687c478bd9Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL; 34697c478bd9Sstevel@tonic-gate static kmutex_t cpu_node_lock; 34707c478bd9Sstevel@tonic-gate 34717c478bd9Sstevel@tonic-gate /* 34727c478bd9Sstevel@tonic-gate * Called from post_startup() and mp_startup() 34737c478bd9Sstevel@tonic-gate */ 34747c478bd9Sstevel@tonic-gate void 34757c478bd9Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi) 34767c478bd9Sstevel@tonic-gate { 34777c478bd9Sstevel@tonic-gate dev_info_t *cpu_devi; 34787c478bd9Sstevel@tonic-gate int create; 34797c478bd9Sstevel@tonic-gate 34807c478bd9Sstevel@tonic-gate mutex_enter(&cpu_node_lock); 34817c478bd9Sstevel@tonic-gate 34827c478bd9Sstevel@tonic-gate /* 34837c478bd9Sstevel@tonic-gate * create a nexus node for all cpus identified as 'cpu_id' under 34847c478bd9Sstevel@tonic-gate * the root node. 34857c478bd9Sstevel@tonic-gate */ 34867c478bd9Sstevel@tonic-gate if (cpu_nex_devi == NULL) { 34877c478bd9Sstevel@tonic-gate if (ndi_devi_alloc(ddi_root_node(), "cpus", 3488fa9e4066Sahrens (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) { 34897c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 34907c478bd9Sstevel@tonic-gate return; 34917c478bd9Sstevel@tonic-gate } 34927c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_nex_devi, 0); 34937c478bd9Sstevel@tonic-gate } 34947c478bd9Sstevel@tonic-gate 34957c478bd9Sstevel@tonic-gate /* 34967c478bd9Sstevel@tonic-gate * create a child node for cpu identified as 'cpu_id' 34977c478bd9Sstevel@tonic-gate */ 34987c478bd9Sstevel@tonic-gate cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID, 34997c478bd9Sstevel@tonic-gate cpu_id); 35007c478bd9Sstevel@tonic-gate if (cpu_devi == NULL) { 35017c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 35027c478bd9Sstevel@tonic-gate return; 35037c478bd9Sstevel@tonic-gate } 35047c478bd9Sstevel@tonic-gate 35057c478bd9Sstevel@tonic-gate /* device_type */ 35067c478bd9Sstevel@tonic-gate 35077c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 35087c478bd9Sstevel@tonic-gate "device_type", "cpu"); 35097c478bd9Sstevel@tonic-gate 35107c478bd9Sstevel@tonic-gate /* reg */ 35117c478bd9Sstevel@tonic-gate 35127c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35137c478bd9Sstevel@tonic-gate "reg", cpu_id); 35147c478bd9Sstevel@tonic-gate 35157c478bd9Sstevel@tonic-gate /* cpu-mhz, and clock-frequency */ 35167c478bd9Sstevel@tonic-gate 35177c478bd9Sstevel@tonic-gate if (cpu_freq > 0) { 35187c478bd9Sstevel@tonic-gate long long mul; 35197c478bd9Sstevel@tonic-gate 35207c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35217c478bd9Sstevel@tonic-gate "cpu-mhz", cpu_freq); 35227c478bd9Sstevel@tonic-gate 35237c478bd9Sstevel@tonic-gate if ((mul = cpu_freq * 1000000LL) <= INT_MAX) 35247c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35257c478bd9Sstevel@tonic-gate "clock-frequency", (int)mul); 35267c478bd9Sstevel@tonic-gate } 35277c478bd9Sstevel@tonic-gate 35287c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_devi, 0); 35297c478bd9Sstevel@tonic-gate 35307c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0) { 35317c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 35327c478bd9Sstevel@tonic-gate return; 35337c478bd9Sstevel@tonic-gate } 35347c478bd9Sstevel@tonic-gate 35357c478bd9Sstevel@tonic-gate /* vendor-id */ 35367c478bd9Sstevel@tonic-gate 35377c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 35387c478bd9Sstevel@tonic-gate "vendor-id", cpi->cpi_vendorstr); 35397c478bd9Sstevel@tonic-gate 35407c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax == 0) { 35417c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 35427c478bd9Sstevel@tonic-gate return; 35437c478bd9Sstevel@tonic-gate } 35447c478bd9Sstevel@tonic-gate 35457c478bd9Sstevel@tonic-gate /* 35467c478bd9Sstevel@tonic-gate * family, model, and step 35477c478bd9Sstevel@tonic-gate */ 35487c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35497c478bd9Sstevel@tonic-gate "family", CPI_FAMILY(cpi)); 35507c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35517c478bd9Sstevel@tonic-gate "cpu-model", CPI_MODEL(cpi)); 35527c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35537c478bd9Sstevel@tonic-gate "stepping-id", CPI_STEP(cpi)); 35547c478bd9Sstevel@tonic-gate 35557c478bd9Sstevel@tonic-gate /* type */ 35567c478bd9Sstevel@tonic-gate 35577c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35587c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 35597c478bd9Sstevel@tonic-gate create = 1; 35607c478bd9Sstevel@tonic-gate break; 35617c478bd9Sstevel@tonic-gate default: 35627c478bd9Sstevel@tonic-gate create = 0; 35637c478bd9Sstevel@tonic-gate break; 35647c478bd9Sstevel@tonic-gate } 35657c478bd9Sstevel@tonic-gate if (create) 35667c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35677c478bd9Sstevel@tonic-gate "type", CPI_TYPE(cpi)); 35687c478bd9Sstevel@tonic-gate 35697c478bd9Sstevel@tonic-gate /* ext-family */ 35707c478bd9Sstevel@tonic-gate 35717c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35727c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 35737c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 35747c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 35757c478bd9Sstevel@tonic-gate break; 35767c478bd9Sstevel@tonic-gate default: 35777c478bd9Sstevel@tonic-gate create = 0; 35787c478bd9Sstevel@tonic-gate break; 35797c478bd9Sstevel@tonic-gate } 35807c478bd9Sstevel@tonic-gate if (create) 35817c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35827c478bd9Sstevel@tonic-gate "ext-family", CPI_FAMILY_XTD(cpi)); 35837c478bd9Sstevel@tonic-gate 35847c478bd9Sstevel@tonic-gate /* ext-model */ 35857c478bd9Sstevel@tonic-gate 35867c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35877c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 358863d3f7dfSkk208521 create = IS_EXTENDED_MODEL_INTEL(cpi); 358968c91426Sdmick break; 35907c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 3591ee88d2b9Skchow create = CPI_FAMILY(cpi) == 0xf; 35927c478bd9Sstevel@tonic-gate break; 35937c478bd9Sstevel@tonic-gate default: 35947c478bd9Sstevel@tonic-gate create = 0; 35957c478bd9Sstevel@tonic-gate break; 35967c478bd9Sstevel@tonic-gate } 35977c478bd9Sstevel@tonic-gate if (create) 35987c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35997c478bd9Sstevel@tonic-gate "ext-model", CPI_MODEL_XTD(cpi)); 36007c478bd9Sstevel@tonic-gate 36017c478bd9Sstevel@tonic-gate /* generation */ 36027c478bd9Sstevel@tonic-gate 36037c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36047c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 36057c478bd9Sstevel@tonic-gate /* 36067c478bd9Sstevel@tonic-gate * AMD K5 model 1 was the first part to support this 36077c478bd9Sstevel@tonic-gate */ 36087c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 36097c478bd9Sstevel@tonic-gate break; 36107c478bd9Sstevel@tonic-gate default: 36117c478bd9Sstevel@tonic-gate create = 0; 36127c478bd9Sstevel@tonic-gate break; 36137c478bd9Sstevel@tonic-gate } 36147c478bd9Sstevel@tonic-gate if (create) 36157c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36167c478bd9Sstevel@tonic-gate "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8)); 36177c478bd9Sstevel@tonic-gate 36187c478bd9Sstevel@tonic-gate /* brand-id */ 36197c478bd9Sstevel@tonic-gate 36207c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36217c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 36227c478bd9Sstevel@tonic-gate /* 36237c478bd9Sstevel@tonic-gate * brand id first appeared on Pentium III Xeon model 8, 36247c478bd9Sstevel@tonic-gate * and Celeron model 8 processors and Opteron 36257c478bd9Sstevel@tonic-gate */ 36267c478bd9Sstevel@tonic-gate create = cpi->cpi_family > 6 || 36277c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && cpi->cpi_model >= 8); 36287c478bd9Sstevel@tonic-gate break; 36297c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 36307c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 36317c478bd9Sstevel@tonic-gate break; 36327c478bd9Sstevel@tonic-gate default: 36337c478bd9Sstevel@tonic-gate create = 0; 36347c478bd9Sstevel@tonic-gate break; 36357c478bd9Sstevel@tonic-gate } 36367c478bd9Sstevel@tonic-gate if (create && cpi->cpi_brandid != 0) { 36377c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36387c478bd9Sstevel@tonic-gate "brand-id", cpi->cpi_brandid); 36397c478bd9Sstevel@tonic-gate } 36407c478bd9Sstevel@tonic-gate 36417c478bd9Sstevel@tonic-gate /* chunks, and apic-id */ 36427c478bd9Sstevel@tonic-gate 36437c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36447c478bd9Sstevel@tonic-gate /* 36457c478bd9Sstevel@tonic-gate * first available on Pentium IV and Opteron (K8) 36467c478bd9Sstevel@tonic-gate */ 36475ff02082Sdmick case X86_VENDOR_Intel: 36485ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 36495ff02082Sdmick break; 36505ff02082Sdmick case X86_VENDOR_AMD: 36517c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 36527c478bd9Sstevel@tonic-gate break; 36537c478bd9Sstevel@tonic-gate default: 36547c478bd9Sstevel@tonic-gate create = 0; 36557c478bd9Sstevel@tonic-gate break; 36567c478bd9Sstevel@tonic-gate } 36577c478bd9Sstevel@tonic-gate if (create) { 36587c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36597c478bd9Sstevel@tonic-gate "chunks", CPI_CHUNKS(cpi)); 36607c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36617c478bd9Sstevel@tonic-gate "apic-id", CPI_APIC_ID(cpi)); 36627aec1d6eScindi if (cpi->cpi_chipid >= 0) { 36637c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36647c478bd9Sstevel@tonic-gate "chip#", cpi->cpi_chipid); 36657aec1d6eScindi (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36667aec1d6eScindi "clog#", cpi->cpi_clogid); 36677aec1d6eScindi } 36687c478bd9Sstevel@tonic-gate } 36697c478bd9Sstevel@tonic-gate 36707c478bd9Sstevel@tonic-gate /* cpuid-features */ 36717c478bd9Sstevel@tonic-gate 36727c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36737c478bd9Sstevel@tonic-gate "cpuid-features", CPI_FEATURES_EDX(cpi)); 36747c478bd9Sstevel@tonic-gate 36757c478bd9Sstevel@tonic-gate 36767c478bd9Sstevel@tonic-gate /* cpuid-features-ecx */ 36777c478bd9Sstevel@tonic-gate 36787c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36797c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 36805ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 36817c478bd9Sstevel@tonic-gate break; 36827c478bd9Sstevel@tonic-gate default: 36837c478bd9Sstevel@tonic-gate create = 0; 36847c478bd9Sstevel@tonic-gate break; 36857c478bd9Sstevel@tonic-gate } 36867c478bd9Sstevel@tonic-gate if (create) 36877c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36887c478bd9Sstevel@tonic-gate "cpuid-features-ecx", CPI_FEATURES_ECX(cpi)); 36897c478bd9Sstevel@tonic-gate 36907c478bd9Sstevel@tonic-gate /* ext-cpuid-features */ 36917c478bd9Sstevel@tonic-gate 36927c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36935ff02082Sdmick case X86_VENDOR_Intel: 36947c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 36957c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 36967c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 36977c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 36987c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 36997c478bd9Sstevel@tonic-gate break; 37007c478bd9Sstevel@tonic-gate default: 37017c478bd9Sstevel@tonic-gate create = 0; 37027c478bd9Sstevel@tonic-gate break; 37037c478bd9Sstevel@tonic-gate } 37045ff02082Sdmick if (create) { 37057c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 37067c478bd9Sstevel@tonic-gate "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi)); 37075ff02082Sdmick (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 37085ff02082Sdmick "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi)); 37095ff02082Sdmick } 37107c478bd9Sstevel@tonic-gate 37117c478bd9Sstevel@tonic-gate /* 37127c478bd9Sstevel@tonic-gate * Brand String first appeared in Intel Pentium IV, AMD K5 37137c478bd9Sstevel@tonic-gate * model 1, and Cyrix GXm. On earlier models we try and 37147c478bd9Sstevel@tonic-gate * simulate something similar .. so this string should always 37157c478bd9Sstevel@tonic-gate * same -something- about the processor, however lame. 37167c478bd9Sstevel@tonic-gate */ 37177c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 37187c478bd9Sstevel@tonic-gate "brand-string", cpi->cpi_brandstr); 37197c478bd9Sstevel@tonic-gate 37207c478bd9Sstevel@tonic-gate /* 37217c478bd9Sstevel@tonic-gate * Finally, cache and tlb information 37227c478bd9Sstevel@tonic-gate */ 37237c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 37247c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 37257c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 37267c478bd9Sstevel@tonic-gate break; 37277c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 37287c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 37297c478bd9Sstevel@tonic-gate break; 37307c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 37317c478bd9Sstevel@tonic-gate amd_cache_info(cpi, cpu_devi); 37327c478bd9Sstevel@tonic-gate break; 37337c478bd9Sstevel@tonic-gate default: 37347c478bd9Sstevel@tonic-gate break; 37357c478bd9Sstevel@tonic-gate } 37367c478bd9Sstevel@tonic-gate 37377c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 37387c478bd9Sstevel@tonic-gate } 37397c478bd9Sstevel@tonic-gate 37407c478bd9Sstevel@tonic-gate struct l2info { 37417c478bd9Sstevel@tonic-gate int *l2i_csz; 37427c478bd9Sstevel@tonic-gate int *l2i_lsz; 37437c478bd9Sstevel@tonic-gate int *l2i_assoc; 37447c478bd9Sstevel@tonic-gate int l2i_ret; 37457c478bd9Sstevel@tonic-gate }; 37467c478bd9Sstevel@tonic-gate 37477c478bd9Sstevel@tonic-gate /* 37487c478bd9Sstevel@tonic-gate * A cacheinfo walker that fetches the size, line-size and associativity 37497c478bd9Sstevel@tonic-gate * of the L2 cache 37507c478bd9Sstevel@tonic-gate */ 37517c478bd9Sstevel@tonic-gate static int 37527c478bd9Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct) 37537c478bd9Sstevel@tonic-gate { 37547c478bd9Sstevel@tonic-gate struct l2info *l2i = arg; 37557c478bd9Sstevel@tonic-gate int *ip; 37567c478bd9Sstevel@tonic-gate 37577c478bd9Sstevel@tonic-gate if (ct->ct_label != l2_cache_str && 37587c478bd9Sstevel@tonic-gate ct->ct_label != sl2_cache_str) 37597c478bd9Sstevel@tonic-gate return (0); /* not an L2 -- keep walking */ 37607c478bd9Sstevel@tonic-gate 37617c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 37627c478bd9Sstevel@tonic-gate *ip = ct->ct_size; 37637c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 37647c478bd9Sstevel@tonic-gate *ip = ct->ct_line_size; 37657c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 37667c478bd9Sstevel@tonic-gate *ip = ct->ct_assoc; 37677c478bd9Sstevel@tonic-gate l2i->l2i_ret = ct->ct_size; 37687c478bd9Sstevel@tonic-gate return (1); /* was an L2 -- terminate walk */ 37697c478bd9Sstevel@tonic-gate } 37707c478bd9Sstevel@tonic-gate 3771606303c9Skchow /* 3772606303c9Skchow * AMD L2/L3 Cache and TLB Associativity Field Definition: 3773606303c9Skchow * 3774606303c9Skchow * Unlike the associativity for the L1 cache and tlb where the 8 bit 3775606303c9Skchow * value is the associativity, the associativity for the L2 cache and 3776606303c9Skchow * tlb is encoded in the following table. The 4 bit L2 value serves as 3777606303c9Skchow * an index into the amd_afd[] array to determine the associativity. 3778606303c9Skchow * -1 is undefined. 0 is fully associative. 3779606303c9Skchow */ 3780606303c9Skchow 3781606303c9Skchow static int amd_afd[] = 3782606303c9Skchow {-1, 1, 2, -1, 4, -1, 8, -1, 16, -1, 32, 48, 64, 96, 128, 0}; 3783606303c9Skchow 37847c478bd9Sstevel@tonic-gate static void 37857c478bd9Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i) 37867c478bd9Sstevel@tonic-gate { 37878949bcd6Sandrei struct cpuid_regs *cp; 37887c478bd9Sstevel@tonic-gate uint_t size, assoc; 3789606303c9Skchow int i; 37907c478bd9Sstevel@tonic-gate int *ip; 37917c478bd9Sstevel@tonic-gate 37927c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 37937c478bd9Sstevel@tonic-gate return; 37947c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 37957c478bd9Sstevel@tonic-gate 3796606303c9Skchow if ((i = BITX(cp->cp_ecx, 15, 12)) != 0 && 37977c478bd9Sstevel@tonic-gate (size = BITX(cp->cp_ecx, 31, 16)) != 0) { 37987c478bd9Sstevel@tonic-gate uint_t cachesz = size * 1024; 3799606303c9Skchow assoc = amd_afd[i]; 38007c478bd9Sstevel@tonic-gate 3801606303c9Skchow ASSERT(assoc != -1); 38027c478bd9Sstevel@tonic-gate 38037c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 38047c478bd9Sstevel@tonic-gate *ip = cachesz; 38057c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 38067c478bd9Sstevel@tonic-gate *ip = BITX(cp->cp_ecx, 7, 0); 38077c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 38087c478bd9Sstevel@tonic-gate *ip = assoc; 38097c478bd9Sstevel@tonic-gate l2i->l2i_ret = cachesz; 38107c478bd9Sstevel@tonic-gate } 38117c478bd9Sstevel@tonic-gate } 38127c478bd9Sstevel@tonic-gate 38137c478bd9Sstevel@tonic-gate int 38147c478bd9Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc) 38157c478bd9Sstevel@tonic-gate { 38167c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 38177c478bd9Sstevel@tonic-gate struct l2info __l2info, *l2i = &__l2info; 38187c478bd9Sstevel@tonic-gate 38197c478bd9Sstevel@tonic-gate l2i->l2i_csz = csz; 38207c478bd9Sstevel@tonic-gate l2i->l2i_lsz = lsz; 38217c478bd9Sstevel@tonic-gate l2i->l2i_assoc = assoc; 38227c478bd9Sstevel@tonic-gate l2i->l2i_ret = -1; 38237c478bd9Sstevel@tonic-gate 38247c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 38257c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 38267c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 38277c478bd9Sstevel@tonic-gate break; 38287c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 38297c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 38307c478bd9Sstevel@tonic-gate break; 38317c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 38327c478bd9Sstevel@tonic-gate amd_l2cacheinfo(cpi, l2i); 38337c478bd9Sstevel@tonic-gate break; 38347c478bd9Sstevel@tonic-gate default: 38357c478bd9Sstevel@tonic-gate break; 38367c478bd9Sstevel@tonic-gate } 38377c478bd9Sstevel@tonic-gate return (l2i->l2i_ret); 38387c478bd9Sstevel@tonic-gate } 3839f98fbcecSbholler 3840843e1988Sjohnlev #if !defined(__xpv) 3841843e1988Sjohnlev 38425b8a6efeSbholler uint32_t * 38435b8a6efeSbholler cpuid_mwait_alloc(cpu_t *cpu) 38445b8a6efeSbholler { 38455b8a6efeSbholler uint32_t *ret; 38465b8a6efeSbholler size_t mwait_size; 38475b8a6efeSbholler 38485b8a6efeSbholler ASSERT(cpuid_checkpass(cpu, 2)); 38495b8a6efeSbholler 38505b8a6efeSbholler mwait_size = cpu->cpu_m.mcpu_cpi->cpi_mwait.mon_max; 38515b8a6efeSbholler if (mwait_size == 0) 38525b8a6efeSbholler return (NULL); 38535b8a6efeSbholler 38545b8a6efeSbholler /* 38555b8a6efeSbholler * kmem_alloc() returns cache line size aligned data for mwait_size 38565b8a6efeSbholler * allocations. mwait_size is currently cache line sized. Neither 38575b8a6efeSbholler * of these implementation details are guarantied to be true in the 38585b8a6efeSbholler * future. 38595b8a6efeSbholler * 38605b8a6efeSbholler * First try allocating mwait_size as kmem_alloc() currently returns 38615b8a6efeSbholler * correctly aligned memory. If kmem_alloc() does not return 38625b8a6efeSbholler * mwait_size aligned memory, then use mwait_size ROUNDUP. 38635b8a6efeSbholler * 38645b8a6efeSbholler * Set cpi_mwait.buf_actual and cpi_mwait.size_actual in case we 38655b8a6efeSbholler * decide to free this memory. 38665b8a6efeSbholler */ 38675b8a6efeSbholler ret = kmem_zalloc(mwait_size, KM_SLEEP); 38685b8a6efeSbholler if (ret == (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size)) { 38695b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 38705b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size; 38715b8a6efeSbholler *ret = MWAIT_RUNNING; 38725b8a6efeSbholler return (ret); 38735b8a6efeSbholler } else { 38745b8a6efeSbholler kmem_free(ret, mwait_size); 38755b8a6efeSbholler ret = kmem_zalloc(mwait_size * 2, KM_SLEEP); 38765b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 38775b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size * 2; 38785b8a6efeSbholler ret = (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size); 38795b8a6efeSbholler *ret = MWAIT_RUNNING; 38805b8a6efeSbholler return (ret); 38815b8a6efeSbholler } 38825b8a6efeSbholler } 38835b8a6efeSbholler 38845b8a6efeSbholler void 38855b8a6efeSbholler cpuid_mwait_free(cpu_t *cpu) 3886f98fbcecSbholler { 3887f98fbcecSbholler ASSERT(cpuid_checkpass(cpu, 2)); 38885b8a6efeSbholler 38895b8a6efeSbholler if (cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual != NULL && 38905b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual > 0) { 38915b8a6efeSbholler kmem_free(cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual, 38925b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual); 38935b8a6efeSbholler } 38945b8a6efeSbholler 38955b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = NULL; 38965b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = 0; 3897f98fbcecSbholler } 3898843e1988Sjohnlev 3899247dbb3dSsudheer void 3900247dbb3dSsudheer patch_tsc_read(int flag) 3901247dbb3dSsudheer { 3902247dbb3dSsudheer size_t cnt; 3903247dbb3dSsudheer switch (flag) { 3904247dbb3dSsudheer case X86_NO_TSC: 3905247dbb3dSsudheer cnt = &_no_rdtsc_end - &_no_rdtsc_start; 39062b0bcb26Ssudheer (void) memcpy((void *)tsc_read, (void *)&_no_rdtsc_start, cnt); 3907247dbb3dSsudheer break; 3908247dbb3dSsudheer case X86_HAVE_TSCP: 3909247dbb3dSsudheer cnt = &_tscp_end - &_tscp_start; 39102b0bcb26Ssudheer (void) memcpy((void *)tsc_read, (void *)&_tscp_start, cnt); 3911247dbb3dSsudheer break; 3912247dbb3dSsudheer case X86_TSC_MFENCE: 3913247dbb3dSsudheer cnt = &_tsc_mfence_end - &_tsc_mfence_start; 39142b0bcb26Ssudheer (void) memcpy((void *)tsc_read, 39152b0bcb26Ssudheer (void *)&_tsc_mfence_start, cnt); 3916247dbb3dSsudheer break; 391715363b27Ssudheer case X86_TSC_LFENCE: 391815363b27Ssudheer cnt = &_tsc_lfence_end - &_tsc_lfence_start; 391915363b27Ssudheer (void) memcpy((void *)tsc_read, 392015363b27Ssudheer (void *)&_tsc_lfence_start, cnt); 392115363b27Ssudheer break; 3922247dbb3dSsudheer default: 3923247dbb3dSsudheer break; 3924247dbb3dSsudheer } 3925247dbb3dSsudheer } 3926247dbb3dSsudheer 3927843e1988Sjohnlev #endif /* !__xpv */ 3928