17c478bd9Sstevel@tonic-gate /* 27c478bd9Sstevel@tonic-gate * CDDL HEADER START 37c478bd9Sstevel@tonic-gate * 47c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 5ee88d2b9Skchow * Common Development and Distribution License (the "License"). 6ee88d2b9Skchow * You may not use this file except in compliance with the License. 77c478bd9Sstevel@tonic-gate * 87c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 97c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 107c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 117c478bd9Sstevel@tonic-gate * and limitations under the License. 127c478bd9Sstevel@tonic-gate * 137c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 147c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 157c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 167c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 177c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 187c478bd9Sstevel@tonic-gate * 197c478bd9Sstevel@tonic-gate * CDDL HEADER END 207c478bd9Sstevel@tonic-gate */ 217c478bd9Sstevel@tonic-gate /* 22fb2f18f8Sesaxe * Copyright 2007 Sun Microsystems, Inc. All rights reserved. 237c478bd9Sstevel@tonic-gate * Use is subject to license terms. 247c478bd9Sstevel@tonic-gate */ 257c478bd9Sstevel@tonic-gate 267c478bd9Sstevel@tonic-gate #pragma ident "%Z%%M% %I% %E% SMI" 277c478bd9Sstevel@tonic-gate 287c478bd9Sstevel@tonic-gate /* 297c478bd9Sstevel@tonic-gate * Various routines to handle identification 307c478bd9Sstevel@tonic-gate * and classification of x86 processors. 317c478bd9Sstevel@tonic-gate */ 327c478bd9Sstevel@tonic-gate 337c478bd9Sstevel@tonic-gate #include <sys/types.h> 347c478bd9Sstevel@tonic-gate #include <sys/archsystm.h> 357c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h> 367c478bd9Sstevel@tonic-gate #include <sys/kmem.h> 377c478bd9Sstevel@tonic-gate #include <sys/systm.h> 387c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h> 397c478bd9Sstevel@tonic-gate #include <sys/sunddi.h> 407c478bd9Sstevel@tonic-gate #include <sys/sunndi.h> 417c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h> 427c478bd9Sstevel@tonic-gate #include <sys/processor.h> 435b8a6efeSbholler #include <sys/sysmacros.h> 44fb2f18f8Sesaxe #include <sys/pg.h> 457c478bd9Sstevel@tonic-gate #include <sys/fp.h> 467c478bd9Sstevel@tonic-gate #include <sys/controlregs.h> 477c478bd9Sstevel@tonic-gate #include <sys/auxv_386.h> 487c478bd9Sstevel@tonic-gate #include <sys/bitmap.h> 497c478bd9Sstevel@tonic-gate #include <sys/memnode.h> 507c478bd9Sstevel@tonic-gate 517c478bd9Sstevel@tonic-gate /* 527c478bd9Sstevel@tonic-gate * Pass 0 of cpuid feature analysis happens in locore. It contains special code 537c478bd9Sstevel@tonic-gate * to recognize Cyrix processors that are not cpuid-compliant, and to deal with 547c478bd9Sstevel@tonic-gate * them accordingly. For most modern processors, feature detection occurs here 557c478bd9Sstevel@tonic-gate * in pass 1. 567c478bd9Sstevel@tonic-gate * 577c478bd9Sstevel@tonic-gate * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup() 587c478bd9Sstevel@tonic-gate * for the boot CPU and does the basic analysis that the early kernel needs. 597c478bd9Sstevel@tonic-gate * x86_feature is set based on the return value of cpuid_pass1() of the boot 607c478bd9Sstevel@tonic-gate * CPU. 617c478bd9Sstevel@tonic-gate * 627c478bd9Sstevel@tonic-gate * Pass 1 includes: 637c478bd9Sstevel@tonic-gate * 647c478bd9Sstevel@tonic-gate * o Determining vendor/model/family/stepping and setting x86_type and 657c478bd9Sstevel@tonic-gate * x86_vendor accordingly. 667c478bd9Sstevel@tonic-gate * o Processing the feature flags returned by the cpuid instruction while 677c478bd9Sstevel@tonic-gate * applying any workarounds or tricks for the specific processor. 687c478bd9Sstevel@tonic-gate * o Mapping the feature flags into Solaris feature bits (X86_*). 697c478bd9Sstevel@tonic-gate * o Processing extended feature flags if supported by the processor, 707c478bd9Sstevel@tonic-gate * again while applying specific processor knowledge. 717c478bd9Sstevel@tonic-gate * o Determining the CMT characteristics of the system. 727c478bd9Sstevel@tonic-gate * 737c478bd9Sstevel@tonic-gate * Pass 1 is done on non-boot CPUs during their initialization and the results 747c478bd9Sstevel@tonic-gate * are used only as a meager attempt at ensuring that all processors within the 757c478bd9Sstevel@tonic-gate * system support the same features. 767c478bd9Sstevel@tonic-gate * 777c478bd9Sstevel@tonic-gate * Pass 2 of cpuid feature analysis happens just at the beginning 787c478bd9Sstevel@tonic-gate * of startup(). It just copies in and corrects the remainder 797c478bd9Sstevel@tonic-gate * of the cpuid data we depend on: standard cpuid functions that we didn't 807c478bd9Sstevel@tonic-gate * need for pass1 feature analysis, and extended cpuid functions beyond the 817c478bd9Sstevel@tonic-gate * simple feature processing done in pass1. 827c478bd9Sstevel@tonic-gate * 837c478bd9Sstevel@tonic-gate * Pass 3 of cpuid analysis is invoked after basic kernel services; in 847c478bd9Sstevel@tonic-gate * particular kernel memory allocation has been made available. It creates a 857c478bd9Sstevel@tonic-gate * readable brand string based on the data collected in the first two passes. 867c478bd9Sstevel@tonic-gate * 877c478bd9Sstevel@tonic-gate * Pass 4 of cpuid analysis is invoked after post_startup() when all 887c478bd9Sstevel@tonic-gate * the support infrastructure for various hardware features has been 897c478bd9Sstevel@tonic-gate * initialized. It determines which processor features will be reported 907c478bd9Sstevel@tonic-gate * to userland via the aux vector. 917c478bd9Sstevel@tonic-gate * 927c478bd9Sstevel@tonic-gate * All passes are executed on all CPUs, but only the boot CPU determines what 937c478bd9Sstevel@tonic-gate * features the kernel will use. 947c478bd9Sstevel@tonic-gate * 957c478bd9Sstevel@tonic-gate * Much of the worst junk in this file is for the support of processors 967c478bd9Sstevel@tonic-gate * that didn't really implement the cpuid instruction properly. 977c478bd9Sstevel@tonic-gate * 987c478bd9Sstevel@tonic-gate * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon, 997c478bd9Sstevel@tonic-gate * the pass numbers. Accordingly, changes to the pass code may require changes 1007c478bd9Sstevel@tonic-gate * to the accessor code. 1017c478bd9Sstevel@tonic-gate */ 1027c478bd9Sstevel@tonic-gate 1037c478bd9Sstevel@tonic-gate uint_t x86_feature = 0; 1047c478bd9Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone; 1057c478bd9Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER; 1067c478bd9Sstevel@tonic-gate 1077c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4046376; 1087c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4064495; 1097c478bd9Sstevel@tonic-gate 1107c478bd9Sstevel@tonic-gate uint_t enable486; 1117c478bd9Sstevel@tonic-gate 1127c478bd9Sstevel@tonic-gate /* 1137c478bd9Sstevel@tonic-gate * This set of strings are for processors rumored to support the cpuid 1147c478bd9Sstevel@tonic-gate * instruction, and is used by locore.s to figure out how to set x86_vendor 1157c478bd9Sstevel@tonic-gate */ 1167c478bd9Sstevel@tonic-gate const char CyrixInstead[] = "CyrixInstead"; 1177c478bd9Sstevel@tonic-gate 1187c478bd9Sstevel@tonic-gate /* 119f98fbcecSbholler * monitor/mwait info. 1205b8a6efeSbholler * 1215b8a6efeSbholler * size_actual and buf_actual are the real address and size allocated to get 1225b8a6efeSbholler * proper mwait_buf alignement. buf_actual and size_actual should be passed 1235b8a6efeSbholler * to kmem_free(). Currently kmem_alloc() and mwait happen to both use 1245b8a6efeSbholler * processor cache-line alignment, but this is not guarantied in the furture. 125f98fbcecSbholler */ 126f98fbcecSbholler struct mwait_info { 127f98fbcecSbholler size_t mon_min; /* min size to avoid missed wakeups */ 128f98fbcecSbholler size_t mon_max; /* size to avoid false wakeups */ 1295b8a6efeSbholler size_t size_actual; /* size actually allocated */ 1305b8a6efeSbholler void *buf_actual; /* memory actually allocated */ 131f98fbcecSbholler uint32_t support; /* processor support of monitor/mwait */ 132f98fbcecSbholler }; 133f98fbcecSbholler 134f98fbcecSbholler /* 1357c478bd9Sstevel@tonic-gate * These constants determine how many of the elements of the 1367c478bd9Sstevel@tonic-gate * cpuid we cache in the cpuid_info data structure; the 1377c478bd9Sstevel@tonic-gate * remaining elements are accessible via the cpuid instruction. 1387c478bd9Sstevel@tonic-gate */ 1397c478bd9Sstevel@tonic-gate 1407c478bd9Sstevel@tonic-gate #define NMAX_CPI_STD 6 /* eax = 0 .. 5 */ 1417c478bd9Sstevel@tonic-gate #define NMAX_CPI_EXTD 9 /* eax = 0x80000000 .. 0x80000008 */ 1427c478bd9Sstevel@tonic-gate 1437c478bd9Sstevel@tonic-gate struct cpuid_info { 1447c478bd9Sstevel@tonic-gate uint_t cpi_pass; /* last pass completed */ 1457c478bd9Sstevel@tonic-gate /* 1467c478bd9Sstevel@tonic-gate * standard function information 1477c478bd9Sstevel@tonic-gate */ 1487c478bd9Sstevel@tonic-gate uint_t cpi_maxeax; /* fn 0: %eax */ 1497c478bd9Sstevel@tonic-gate char cpi_vendorstr[13]; /* fn 0: %ebx:%ecx:%edx */ 1507c478bd9Sstevel@tonic-gate uint_t cpi_vendor; /* enum of cpi_vendorstr */ 1517c478bd9Sstevel@tonic-gate 1527c478bd9Sstevel@tonic-gate uint_t cpi_family; /* fn 1: extended family */ 1537c478bd9Sstevel@tonic-gate uint_t cpi_model; /* fn 1: extended model */ 1547c478bd9Sstevel@tonic-gate uint_t cpi_step; /* fn 1: stepping */ 1557c478bd9Sstevel@tonic-gate chipid_t cpi_chipid; /* fn 1: %ebx: chip # on ht cpus */ 1567c478bd9Sstevel@tonic-gate uint_t cpi_brandid; /* fn 1: %ebx: brand ID */ 1577c478bd9Sstevel@tonic-gate int cpi_clogid; /* fn 1: %ebx: thread # */ 1588949bcd6Sandrei uint_t cpi_ncpu_per_chip; /* fn 1: %ebx: logical cpu count */ 1597c478bd9Sstevel@tonic-gate uint8_t cpi_cacheinfo[16]; /* fn 2: intel-style cache desc */ 1607c478bd9Sstevel@tonic-gate uint_t cpi_ncache; /* fn 2: number of elements */ 161d129bde2Sesaxe uint_t cpi_ncpu_shr_last_cache; /* fn 4: %eax: ncpus sharing cache */ 162d129bde2Sesaxe id_t cpi_last_lvl_cacheid; /* fn 4: %eax: derived cache id */ 163d129bde2Sesaxe uint_t cpi_std_4_size; /* fn 4: number of fn 4 elements */ 164d129bde2Sesaxe struct cpuid_regs **cpi_std_4; /* fn 4: %ecx == 0 .. fn4_size */ 1658949bcd6Sandrei struct cpuid_regs cpi_std[NMAX_CPI_STD]; /* 0 .. 5 */ 1667c478bd9Sstevel@tonic-gate /* 1677c478bd9Sstevel@tonic-gate * extended function information 1687c478bd9Sstevel@tonic-gate */ 1697c478bd9Sstevel@tonic-gate uint_t cpi_xmaxeax; /* fn 0x80000000: %eax */ 1707c478bd9Sstevel@tonic-gate char cpi_brandstr[49]; /* fn 0x8000000[234] */ 1717c478bd9Sstevel@tonic-gate uint8_t cpi_pabits; /* fn 0x80000006: %eax */ 1727c478bd9Sstevel@tonic-gate uint8_t cpi_vabits; /* fn 0x80000006: %eax */ 1738949bcd6Sandrei struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */ 1748949bcd6Sandrei id_t cpi_coreid; 1758949bcd6Sandrei uint_t cpi_ncore_per_chip; /* AMD: fn 0x80000008: %ecx[7-0] */ 1768949bcd6Sandrei /* Intel: fn 4: %eax[31-26] */ 1777c478bd9Sstevel@tonic-gate /* 1787c478bd9Sstevel@tonic-gate * supported feature information 1797c478bd9Sstevel@tonic-gate */ 180ae115bc7Smrj uint32_t cpi_support[5]; 1817c478bd9Sstevel@tonic-gate #define STD_EDX_FEATURES 0 1827c478bd9Sstevel@tonic-gate #define AMD_EDX_FEATURES 1 1837c478bd9Sstevel@tonic-gate #define TM_EDX_FEATURES 2 1847c478bd9Sstevel@tonic-gate #define STD_ECX_FEATURES 3 185ae115bc7Smrj #define AMD_ECX_FEATURES 4 1868a40a695Sgavinm /* 1878a40a695Sgavinm * Synthesized information, where known. 1888a40a695Sgavinm */ 1898a40a695Sgavinm uint32_t cpi_chiprev; /* See X86_CHIPREV_* in x86_archext.h */ 1908a40a695Sgavinm const char *cpi_chiprevstr; /* May be NULL if chiprev unknown */ 1918a40a695Sgavinm uint32_t cpi_socket; /* Chip package/socket type */ 192f98fbcecSbholler 193f98fbcecSbholler struct mwait_info cpi_mwait; /* fn 5: monitor/mwait info */ 1947c478bd9Sstevel@tonic-gate }; 1957c478bd9Sstevel@tonic-gate 1967c478bd9Sstevel@tonic-gate 1977c478bd9Sstevel@tonic-gate static struct cpuid_info cpuid_info0; 1987c478bd9Sstevel@tonic-gate 1997c478bd9Sstevel@tonic-gate /* 2007c478bd9Sstevel@tonic-gate * These bit fields are defined by the Intel Application Note AP-485 2017c478bd9Sstevel@tonic-gate * "Intel Processor Identification and the CPUID Instruction" 2027c478bd9Sstevel@tonic-gate */ 2037c478bd9Sstevel@tonic-gate #define CPI_FAMILY_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 27, 20) 2047c478bd9Sstevel@tonic-gate #define CPI_MODEL_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 19, 16) 2057c478bd9Sstevel@tonic-gate #define CPI_TYPE(cpi) BITX((cpi)->cpi_std[1].cp_eax, 13, 12) 2067c478bd9Sstevel@tonic-gate #define CPI_FAMILY(cpi) BITX((cpi)->cpi_std[1].cp_eax, 11, 8) 2077c478bd9Sstevel@tonic-gate #define CPI_STEP(cpi) BITX((cpi)->cpi_std[1].cp_eax, 3, 0) 2087c478bd9Sstevel@tonic-gate #define CPI_MODEL(cpi) BITX((cpi)->cpi_std[1].cp_eax, 7, 4) 2097c478bd9Sstevel@tonic-gate 2107c478bd9Sstevel@tonic-gate #define CPI_FEATURES_EDX(cpi) ((cpi)->cpi_std[1].cp_edx) 2117c478bd9Sstevel@tonic-gate #define CPI_FEATURES_ECX(cpi) ((cpi)->cpi_std[1].cp_ecx) 2127c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_EDX(cpi) ((cpi)->cpi_extd[1].cp_edx) 2137c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_ECX(cpi) ((cpi)->cpi_extd[1].cp_ecx) 2147c478bd9Sstevel@tonic-gate 2157c478bd9Sstevel@tonic-gate #define CPI_BRANDID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 7, 0) 2167c478bd9Sstevel@tonic-gate #define CPI_CHUNKS(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 15, 7) 2177c478bd9Sstevel@tonic-gate #define CPI_CPU_COUNT(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 23, 16) 2187c478bd9Sstevel@tonic-gate #define CPI_APIC_ID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 31, 24) 2197c478bd9Sstevel@tonic-gate 2207c478bd9Sstevel@tonic-gate #define CPI_MAXEAX_MAX 0x100 /* sanity control */ 2217c478bd9Sstevel@tonic-gate #define CPI_XMAXEAX_MAX 0x80000100 222d129bde2Sesaxe #define CPI_FN4_ECX_MAX 0x20 /* sanity: max fn 4 levels */ 223d129bde2Sesaxe 224d129bde2Sesaxe /* 225d129bde2Sesaxe * Function 4 (Deterministic Cache Parameters) macros 226d129bde2Sesaxe * Defined by Intel Application Note AP-485 227d129bde2Sesaxe */ 228d129bde2Sesaxe #define CPI_NUM_CORES(regs) BITX((regs)->cp_eax, 31, 26) 229d129bde2Sesaxe #define CPI_NTHR_SHR_CACHE(regs) BITX((regs)->cp_eax, 25, 14) 230d129bde2Sesaxe #define CPI_FULL_ASSOC_CACHE(regs) BITX((regs)->cp_eax, 9, 9) 231d129bde2Sesaxe #define CPI_SELF_INIT_CACHE(regs) BITX((regs)->cp_eax, 8, 8) 232d129bde2Sesaxe #define CPI_CACHE_LVL(regs) BITX((regs)->cp_eax, 7, 5) 233d129bde2Sesaxe #define CPI_CACHE_TYPE(regs) BITX((regs)->cp_eax, 4, 0) 234d129bde2Sesaxe 235d129bde2Sesaxe #define CPI_CACHE_WAYS(regs) BITX((regs)->cp_ebx, 31, 22) 236d129bde2Sesaxe #define CPI_CACHE_PARTS(regs) BITX((regs)->cp_ebx, 21, 12) 237d129bde2Sesaxe #define CPI_CACHE_COH_LN_SZ(regs) BITX((regs)->cp_ebx, 11, 0) 238d129bde2Sesaxe 239d129bde2Sesaxe #define CPI_CACHE_SETS(regs) BITX((regs)->cp_ecx, 31, 0) 240d129bde2Sesaxe 241d129bde2Sesaxe #define CPI_PREFCH_STRIDE(regs) BITX((regs)->cp_edx, 9, 0) 242d129bde2Sesaxe 2437c478bd9Sstevel@tonic-gate 2447c478bd9Sstevel@tonic-gate /* 2455ff02082Sdmick * A couple of shorthand macros to identify "later" P6-family chips 2465ff02082Sdmick * like the Pentium M and Core. First, the "older" P6-based stuff 2475ff02082Sdmick * (loosely defined as "pre-Pentium-4"): 2485ff02082Sdmick * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon 2495ff02082Sdmick */ 2505ff02082Sdmick 2515ff02082Sdmick #define IS_LEGACY_P6(cpi) ( \ 2525ff02082Sdmick cpi->cpi_family == 6 && \ 2535ff02082Sdmick (cpi->cpi_model == 1 || \ 2545ff02082Sdmick cpi->cpi_model == 3 || \ 2555ff02082Sdmick cpi->cpi_model == 5 || \ 2565ff02082Sdmick cpi->cpi_model == 6 || \ 2575ff02082Sdmick cpi->cpi_model == 7 || \ 2585ff02082Sdmick cpi->cpi_model == 8 || \ 2595ff02082Sdmick cpi->cpi_model == 0xA || \ 2605ff02082Sdmick cpi->cpi_model == 0xB) \ 2615ff02082Sdmick ) 2625ff02082Sdmick 2635ff02082Sdmick /* A "new F6" is everything with family 6 that's not the above */ 2645ff02082Sdmick #define IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi)) 2655ff02082Sdmick 266bf91205bSksadhukh /* Extended family/model support */ 267bf91205bSksadhukh #define IS_EXTENDED_MODEL_INTEL(cpi) (cpi->cpi_family == 0x6 || \ 268bf91205bSksadhukh cpi->cpi_family >= 0xf) 269bf91205bSksadhukh 2705ff02082Sdmick /* 2718a40a695Sgavinm * AMD family 0xf socket types. 2728a40a695Sgavinm * First index is 0 for revs B thru E, 1 for F and G. 2738a40a695Sgavinm * Second index by (model & 0x3) 2748a40a695Sgavinm */ 2758a40a695Sgavinm static uint32_t amd_skts[2][4] = { 2768a40a695Sgavinm { 2778a40a695Sgavinm X86_SOCKET_754, /* 0b00 */ 2788a40a695Sgavinm X86_SOCKET_940, /* 0b01 */ 2798a40a695Sgavinm X86_SOCKET_754, /* 0b10 */ 2808a40a695Sgavinm X86_SOCKET_939 /* 0b11 */ 2818a40a695Sgavinm }, 2828a40a695Sgavinm { 2838a40a695Sgavinm X86_SOCKET_S1g1, /* 0b00 */ 2848a40a695Sgavinm X86_SOCKET_F1207, /* 0b01 */ 2858a40a695Sgavinm X86_SOCKET_UNKNOWN, /* 0b10 */ 2868a40a695Sgavinm X86_SOCKET_AM2 /* 0b11 */ 2878a40a695Sgavinm } 2888a40a695Sgavinm }; 2898a40a695Sgavinm 2908a40a695Sgavinm /* 2918a40a695Sgavinm * Table for mapping AMD Family 0xf model/stepping combination to 2928a40a695Sgavinm * chip "revision" and socket type. Only rm_family 0xf is used at the 2938a40a695Sgavinm * moment, but AMD family 0x10 will extend the exsiting revision names 2948a40a695Sgavinm * so will likely also use this table. 2958a40a695Sgavinm * 2968a40a695Sgavinm * The first member of this array that matches a given family, extended model 2978a40a695Sgavinm * plus model range, and stepping range will be considered a match. 2988a40a695Sgavinm */ 2998a40a695Sgavinm static const struct amd_rev_mapent { 3008a40a695Sgavinm uint_t rm_family; 3018a40a695Sgavinm uint_t rm_modello; 3028a40a695Sgavinm uint_t rm_modelhi; 3038a40a695Sgavinm uint_t rm_steplo; 3048a40a695Sgavinm uint_t rm_stephi; 3058a40a695Sgavinm uint32_t rm_chiprev; 3068a40a695Sgavinm const char *rm_chiprevstr; 3078a40a695Sgavinm int rm_sktidx; 3088a40a695Sgavinm } amd_revmap[] = { 3098a40a695Sgavinm /* 3108a40a695Sgavinm * Rev B includes model 0x4 stepping 0 and model 0x5 stepping 0 and 1. 3118a40a695Sgavinm */ 3128a40a695Sgavinm { 0xf, 0x04, 0x04, 0x0, 0x0, X86_CHIPREV_AMD_F_REV_B, "B", 0 }, 3138a40a695Sgavinm { 0xf, 0x05, 0x05, 0x0, 0x1, X86_CHIPREV_AMD_F_REV_B, "B", 0 }, 3148a40a695Sgavinm /* 3158a40a695Sgavinm * Rev C0 includes model 0x4 stepping 8 and model 0x5 stepping 8 3168a40a695Sgavinm */ 3178a40a695Sgavinm { 0xf, 0x04, 0x05, 0x8, 0x8, X86_CHIPREV_AMD_F_REV_C0, "C0", 0 }, 3188a40a695Sgavinm /* 3198a40a695Sgavinm * Rev CG is the rest of extended model 0x0 - i.e., everything 3208a40a695Sgavinm * but the rev B and C0 combinations covered above. 3218a40a695Sgavinm */ 3228a40a695Sgavinm { 0xf, 0x00, 0x0f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_CG, "CG", 0 }, 3238a40a695Sgavinm /* 3248a40a695Sgavinm * Rev D has extended model 0x1. 3258a40a695Sgavinm */ 3268a40a695Sgavinm { 0xf, 0x10, 0x1f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_D, "D", 0 }, 3278a40a695Sgavinm /* 3288a40a695Sgavinm * Rev E has extended model 0x2. 3298a40a695Sgavinm * Extended model 0x3 is unused but available to grow into. 3308a40a695Sgavinm */ 3318a40a695Sgavinm { 0xf, 0x20, 0x3f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_E, "E", 0 }, 3328a40a695Sgavinm /* 3338a40a695Sgavinm * Rev F has extended models 0x4 and 0x5. 3348a40a695Sgavinm */ 3358a40a695Sgavinm { 0xf, 0x40, 0x5f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_F, "F", 1 }, 3368a40a695Sgavinm /* 3378a40a695Sgavinm * Rev G has extended model 0x6. 3388a40a695Sgavinm */ 3398a40a695Sgavinm { 0xf, 0x60, 0x6f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_G, "G", 1 }, 3408a40a695Sgavinm }; 3418a40a695Sgavinm 342f98fbcecSbholler /* 343f98fbcecSbholler * Info for monitor/mwait idle loop. 344f98fbcecSbholler * 345f98fbcecSbholler * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's 346f98fbcecSbholler * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November 347f98fbcecSbholler * 2006. 348f98fbcecSbholler * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual 349f98fbcecSbholler * Documentation Updates" #33633, Rev 2.05, December 2006. 350f98fbcecSbholler */ 351f98fbcecSbholler #define MWAIT_SUPPORT (0x00000001) /* mwait supported */ 352f98fbcecSbholler #define MWAIT_EXTENSIONS (0x00000002) /* extenstion supported */ 353f98fbcecSbholler #define MWAIT_ECX_INT_ENABLE (0x00000004) /* ecx 1 extension supported */ 354f98fbcecSbholler #define MWAIT_SUPPORTED(cpi) ((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON) 355f98fbcecSbholler #define MWAIT_INT_ENABLE(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x2) 356f98fbcecSbholler #define MWAIT_EXTENSION(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x1) 357f98fbcecSbholler #define MWAIT_SIZE_MIN(cpi) BITX((cpi)->cpi_std[5].cp_eax, 15, 0) 358f98fbcecSbholler #define MWAIT_SIZE_MAX(cpi) BITX((cpi)->cpi_std[5].cp_ebx, 15, 0) 359f98fbcecSbholler /* 360f98fbcecSbholler * Number of sub-cstates for a given c-state. 361f98fbcecSbholler */ 362f98fbcecSbholler #define MWAIT_NUM_SUBC_STATES(cpi, c_state) \ 363f98fbcecSbholler BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state) 364f98fbcecSbholler 365f1d742a9Sksadhukh static void intel_cpuid_4_cache_info(void *, struct cpuid_info *); 366f1d742a9Sksadhukh 3678a40a695Sgavinm static void 3688a40a695Sgavinm synth_amd_info(struct cpuid_info *cpi) 3698a40a695Sgavinm { 3708a40a695Sgavinm const struct amd_rev_mapent *rmp; 3718a40a695Sgavinm uint_t family, model, step; 3728a40a695Sgavinm int i; 3738a40a695Sgavinm 3748a40a695Sgavinm /* 3758a40a695Sgavinm * Currently only AMD family 0xf uses these fields. 3768a40a695Sgavinm */ 3778a40a695Sgavinm if (cpi->cpi_family != 0xf) 3788a40a695Sgavinm return; 3798a40a695Sgavinm 3808a40a695Sgavinm family = cpi->cpi_family; 3818a40a695Sgavinm model = cpi->cpi_model; 3828a40a695Sgavinm step = cpi->cpi_step; 3838a40a695Sgavinm 3848a40a695Sgavinm for (i = 0, rmp = amd_revmap; i < sizeof (amd_revmap) / sizeof (*rmp); 3858a40a695Sgavinm i++, rmp++) { 3868a40a695Sgavinm if (family == rmp->rm_family && 3878a40a695Sgavinm model >= rmp->rm_modello && model <= rmp->rm_modelhi && 3888a40a695Sgavinm step >= rmp->rm_steplo && step <= rmp->rm_stephi) { 3898a40a695Sgavinm cpi->cpi_chiprev = rmp->rm_chiprev; 3908a40a695Sgavinm cpi->cpi_chiprevstr = rmp->rm_chiprevstr; 3918a40a695Sgavinm cpi->cpi_socket = amd_skts[rmp->rm_sktidx][model & 0x3]; 3928a40a695Sgavinm return; 3938a40a695Sgavinm } 3948a40a695Sgavinm } 3958a40a695Sgavinm } 3968a40a695Sgavinm 3978a40a695Sgavinm static void 3988a40a695Sgavinm synth_info(struct cpuid_info *cpi) 3998a40a695Sgavinm { 4008a40a695Sgavinm cpi->cpi_chiprev = X86_CHIPREV_UNKNOWN; 4018a40a695Sgavinm cpi->cpi_chiprevstr = "Unknown"; 4028a40a695Sgavinm cpi->cpi_socket = X86_SOCKET_UNKNOWN; 4038a40a695Sgavinm 4048a40a695Sgavinm switch (cpi->cpi_vendor) { 4058a40a695Sgavinm case X86_VENDOR_AMD: 4068a40a695Sgavinm synth_amd_info(cpi); 4078a40a695Sgavinm break; 4088a40a695Sgavinm 4098a40a695Sgavinm default: 4108a40a695Sgavinm break; 4118a40a695Sgavinm 4128a40a695Sgavinm } 4138a40a695Sgavinm } 4148a40a695Sgavinm 4158a40a695Sgavinm /* 416ae115bc7Smrj * Apply up various platform-dependent restrictions where the 417ae115bc7Smrj * underlying platform restrictions mean the CPU can be marked 418ae115bc7Smrj * as less capable than its cpuid instruction would imply. 419ae115bc7Smrj */ 420ae115bc7Smrj 421ae115bc7Smrj #define platform_cpuid_mangle(vendor, eax, cp) /* nothing */ 422ae115bc7Smrj 423ae115bc7Smrj /* 4247c478bd9Sstevel@tonic-gate * Some undocumented ways of patching the results of the cpuid 4257c478bd9Sstevel@tonic-gate * instruction to permit running Solaris 10 on future cpus that 4267c478bd9Sstevel@tonic-gate * we don't currently support. Could be set to non-zero values 4277c478bd9Sstevel@tonic-gate * via settings in eeprom. 4287c478bd9Sstevel@tonic-gate */ 4297c478bd9Sstevel@tonic-gate 4307c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include; 4317c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude; 4327c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_include; 4337c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude; 4347c478bd9Sstevel@tonic-gate 435ae115bc7Smrj void 436ae115bc7Smrj cpuid_alloc_space(cpu_t *cpu) 437ae115bc7Smrj { 438ae115bc7Smrj /* 439ae115bc7Smrj * By convention, cpu0 is the boot cpu, which is set up 440ae115bc7Smrj * before memory allocation is available. All other cpus get 441ae115bc7Smrj * their cpuid_info struct allocated here. 442ae115bc7Smrj */ 443ae115bc7Smrj ASSERT(cpu->cpu_id != 0); 444ae115bc7Smrj cpu->cpu_m.mcpu_cpi = 445ae115bc7Smrj kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP); 446ae115bc7Smrj } 447ae115bc7Smrj 448ae115bc7Smrj void 449ae115bc7Smrj cpuid_free_space(cpu_t *cpu) 450ae115bc7Smrj { 451d129bde2Sesaxe struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 452d129bde2Sesaxe int i; 453d129bde2Sesaxe 454ae115bc7Smrj ASSERT(cpu->cpu_id != 0); 455d129bde2Sesaxe 456d129bde2Sesaxe /* 457d129bde2Sesaxe * Free up any function 4 related dynamic storage 458d129bde2Sesaxe */ 459d129bde2Sesaxe for (i = 1; i < cpi->cpi_std_4_size; i++) 460d129bde2Sesaxe kmem_free(cpi->cpi_std_4[i], sizeof (struct cpuid_regs)); 461d129bde2Sesaxe if (cpi->cpi_std_4_size > 0) 462d129bde2Sesaxe kmem_free(cpi->cpi_std_4, 463d129bde2Sesaxe cpi->cpi_std_4_size * sizeof (struct cpuid_regs *)); 464d129bde2Sesaxe 465ae115bc7Smrj kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi)); 466ae115bc7Smrj } 467ae115bc7Smrj 4687c478bd9Sstevel@tonic-gate uint_t 4697c478bd9Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu) 4707c478bd9Sstevel@tonic-gate { 4717c478bd9Sstevel@tonic-gate uint32_t mask_ecx, mask_edx; 4727c478bd9Sstevel@tonic-gate uint_t feature = X86_CPUID; 4737c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 4748949bcd6Sandrei struct cpuid_regs *cp; 4757c478bd9Sstevel@tonic-gate int xcpuid; 4765b8a6efeSbholler extern int idle_cpu_prefer_mwait; 4777c478bd9Sstevel@tonic-gate 478ae115bc7Smrj 4797c478bd9Sstevel@tonic-gate /* 480ae115bc7Smrj * Space statically allocated for cpu0, ensure pointer is set 4817c478bd9Sstevel@tonic-gate */ 4827c478bd9Sstevel@tonic-gate if (cpu->cpu_id == 0) 483ae115bc7Smrj cpu->cpu_m.mcpu_cpi = &cpuid_info0; 484ae115bc7Smrj cpi = cpu->cpu_m.mcpu_cpi; 485ae115bc7Smrj ASSERT(cpi != NULL); 4867c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[0]; 4878949bcd6Sandrei cp->cp_eax = 0; 4888949bcd6Sandrei cpi->cpi_maxeax = __cpuid_insn(cp); 4897c478bd9Sstevel@tonic-gate { 4907c478bd9Sstevel@tonic-gate uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr; 4917c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 4927c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 4937c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 4947c478bd9Sstevel@tonic-gate *(char *)&cpi->cpi_vendorstr[12] = '\0'; 4957c478bd9Sstevel@tonic-gate } 4967c478bd9Sstevel@tonic-gate 4977c478bd9Sstevel@tonic-gate /* 4987c478bd9Sstevel@tonic-gate * Map the vendor string to a type code 4997c478bd9Sstevel@tonic-gate */ 5007c478bd9Sstevel@tonic-gate if (strcmp(cpi->cpi_vendorstr, "GenuineIntel") == 0) 5017c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Intel; 5027c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "AuthenticAMD") == 0) 5037c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_AMD; 5047c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "GenuineTMx86") == 0) 5057c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_TM; 5067c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, CyrixInstead) == 0) 5077c478bd9Sstevel@tonic-gate /* 5087c478bd9Sstevel@tonic-gate * CyrixInstead is a variable used by the Cyrix detection code 5097c478bd9Sstevel@tonic-gate * in locore. 5107c478bd9Sstevel@tonic-gate */ 5117c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Cyrix; 5127c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "UMC UMC UMC ") == 0) 5137c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_UMC; 5147c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "NexGenDriven") == 0) 5157c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_NexGen; 5167c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "CentaurHauls") == 0) 5177c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Centaur; 5187c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "RiseRiseRise") == 0) 5197c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_Rise; 5207c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "SiS SiS SiS ") == 0) 5217c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_SiS; 5227c478bd9Sstevel@tonic-gate else if (strcmp(cpi->cpi_vendorstr, "Geode by NSC") == 0) 5237c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_NSC; 5247c478bd9Sstevel@tonic-gate else 5257c478bd9Sstevel@tonic-gate cpi->cpi_vendor = X86_VENDOR_IntelClone; 5267c478bd9Sstevel@tonic-gate 5277c478bd9Sstevel@tonic-gate x86_vendor = cpi->cpi_vendor; /* for compatibility */ 5287c478bd9Sstevel@tonic-gate 5297c478bd9Sstevel@tonic-gate /* 5307c478bd9Sstevel@tonic-gate * Limit the range in case of weird hardware 5317c478bd9Sstevel@tonic-gate */ 5327c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax > CPI_MAXEAX_MAX) 5337c478bd9Sstevel@tonic-gate cpi->cpi_maxeax = CPI_MAXEAX_MAX; 5347c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 5357c478bd9Sstevel@tonic-gate goto pass1_done; 5367c478bd9Sstevel@tonic-gate 5377c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[1]; 5388949bcd6Sandrei cp->cp_eax = 1; 5398949bcd6Sandrei (void) __cpuid_insn(cp); 5407c478bd9Sstevel@tonic-gate 5417c478bd9Sstevel@tonic-gate /* 5427c478bd9Sstevel@tonic-gate * Extract identifying constants for easy access. 5437c478bd9Sstevel@tonic-gate */ 5447c478bd9Sstevel@tonic-gate cpi->cpi_model = CPI_MODEL(cpi); 5457c478bd9Sstevel@tonic-gate cpi->cpi_family = CPI_FAMILY(cpi); 5467c478bd9Sstevel@tonic-gate 5475ff02082Sdmick if (cpi->cpi_family == 0xf) 5487c478bd9Sstevel@tonic-gate cpi->cpi_family += CPI_FAMILY_XTD(cpi); 5495ff02082Sdmick 55068c91426Sdmick /* 551875b116eSkchow * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf. 55268c91426Sdmick * Intel, and presumably everyone else, uses model == 0xf, as 55368c91426Sdmick * one would expect (max value means possible overflow). Sigh. 55468c91426Sdmick */ 55568c91426Sdmick 55668c91426Sdmick switch (cpi->cpi_vendor) { 557bf91205bSksadhukh case X86_VENDOR_Intel: 558bf91205bSksadhukh if (IS_EXTENDED_MODEL_INTEL(cpi)) 559bf91205bSksadhukh cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 560447af253Sksadhukh break; 56168c91426Sdmick case X86_VENDOR_AMD: 562875b116eSkchow if (CPI_FAMILY(cpi) == 0xf) 56368c91426Sdmick cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 56468c91426Sdmick break; 56568c91426Sdmick default: 5665ff02082Sdmick if (cpi->cpi_model == 0xf) 5677c478bd9Sstevel@tonic-gate cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 56868c91426Sdmick break; 56968c91426Sdmick } 5707c478bd9Sstevel@tonic-gate 5717c478bd9Sstevel@tonic-gate cpi->cpi_step = CPI_STEP(cpi); 5727c478bd9Sstevel@tonic-gate cpi->cpi_brandid = CPI_BRANDID(cpi); 5737c478bd9Sstevel@tonic-gate 5747c478bd9Sstevel@tonic-gate /* 5757c478bd9Sstevel@tonic-gate * *default* assumptions: 5767c478bd9Sstevel@tonic-gate * - believe %edx feature word 5777c478bd9Sstevel@tonic-gate * - ignore %ecx feature word 5787c478bd9Sstevel@tonic-gate * - 32-bit virtual and physical addressing 5797c478bd9Sstevel@tonic-gate */ 5807c478bd9Sstevel@tonic-gate mask_edx = 0xffffffff; 5817c478bd9Sstevel@tonic-gate mask_ecx = 0; 5827c478bd9Sstevel@tonic-gate 5837c478bd9Sstevel@tonic-gate cpi->cpi_pabits = cpi->cpi_vabits = 32; 5847c478bd9Sstevel@tonic-gate 5857c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 5867c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 5877c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 5887c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P5; 5895ff02082Sdmick else if (IS_LEGACY_P6(cpi)) { 5907c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P6; 5917c478bd9Sstevel@tonic-gate pentiumpro_bug4046376 = 1; 5927c478bd9Sstevel@tonic-gate pentiumpro_bug4064495 = 1; 5937c478bd9Sstevel@tonic-gate /* 5947c478bd9Sstevel@tonic-gate * Clear the SEP bit when it was set erroneously 5957c478bd9Sstevel@tonic-gate */ 5967c478bd9Sstevel@tonic-gate if (cpi->cpi_model < 3 && cpi->cpi_step < 3) 5977c478bd9Sstevel@tonic-gate cp->cp_edx &= ~CPUID_INTC_EDX_SEP; 5985ff02082Sdmick } else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) { 5997c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P4; 6007c478bd9Sstevel@tonic-gate /* 6017c478bd9Sstevel@tonic-gate * We don't currently depend on any of the %ecx 6027c478bd9Sstevel@tonic-gate * features until Prescott, so we'll only check 6037c478bd9Sstevel@tonic-gate * this from P4 onwards. We might want to revisit 6047c478bd9Sstevel@tonic-gate * that idea later. 6057c478bd9Sstevel@tonic-gate */ 6067c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 6077c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family > 0xf) 6087c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 6097c622d23Sbholler /* 6107c622d23Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 6117c622d23Sbholler * to obtain the monitor linesize. 6127c622d23Sbholler */ 6137c622d23Sbholler if (cpi->cpi_maxeax < 5) 6147c622d23Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 6157c478bd9Sstevel@tonic-gate break; 6167c478bd9Sstevel@tonic-gate case X86_VENDOR_IntelClone: 6177c478bd9Sstevel@tonic-gate default: 6187c478bd9Sstevel@tonic-gate break; 6197c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 6207c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108) 6217c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) { 6227c478bd9Sstevel@tonic-gate cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0; 6237c478bd9Sstevel@tonic-gate cpi->cpi_model = 0xc; 6247c478bd9Sstevel@tonic-gate } else 6257c478bd9Sstevel@tonic-gate #endif 6267c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) { 6277c478bd9Sstevel@tonic-gate /* 6287c478bd9Sstevel@tonic-gate * AMD K5 and K6 6297c478bd9Sstevel@tonic-gate * 6307c478bd9Sstevel@tonic-gate * These CPUs have an incomplete implementation 6317c478bd9Sstevel@tonic-gate * of MCA/MCE which we mask away. 6327c478bd9Sstevel@tonic-gate */ 6338949bcd6Sandrei mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA); 6348949bcd6Sandrei 6357c478bd9Sstevel@tonic-gate /* 6367c478bd9Sstevel@tonic-gate * Model 0 uses the wrong (APIC) bit 6377c478bd9Sstevel@tonic-gate * to indicate PGE. Fix it here. 6387c478bd9Sstevel@tonic-gate */ 6398949bcd6Sandrei if (cpi->cpi_model == 0) { 6407c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x200) { 6417c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x200; 6427c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_PGE; 6437c478bd9Sstevel@tonic-gate } 6447c478bd9Sstevel@tonic-gate } 6458949bcd6Sandrei 6468949bcd6Sandrei /* 6478949bcd6Sandrei * Early models had problems w/ MMX; disable. 6488949bcd6Sandrei */ 6498949bcd6Sandrei if (cpi->cpi_model < 6) 6508949bcd6Sandrei mask_edx &= ~CPUID_INTC_EDX_MMX; 6518949bcd6Sandrei } 6528949bcd6Sandrei 6538949bcd6Sandrei /* 6548949bcd6Sandrei * For newer families, SSE3 and CX16, at least, are valid; 6558949bcd6Sandrei * enable all 6568949bcd6Sandrei */ 6578949bcd6Sandrei if (cpi->cpi_family >= 0xf) 6588949bcd6Sandrei mask_ecx = 0xffffffff; 6597c622d23Sbholler /* 6607c622d23Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 6617c622d23Sbholler * to obtain the monitor linesize. 6627c622d23Sbholler */ 6637c622d23Sbholler if (cpi->cpi_maxeax < 5) 6647c622d23Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 6655b8a6efeSbholler 6665b8a6efeSbholler /* 6675b8a6efeSbholler * Do not use MONITOR/MWAIT to halt in the idle loop on any AMD 6685b8a6efeSbholler * processors. AMD does not intend MWAIT to be used in the cpu 6695b8a6efeSbholler * idle loop on current and future processors. 10h and future 6705b8a6efeSbholler * AMD processors use more power in MWAIT than HLT. 6715b8a6efeSbholler * Pre-family-10h Opterons do not have the MWAIT instruction. 6725b8a6efeSbholler */ 6735b8a6efeSbholler idle_cpu_prefer_mwait = 0; 6745b8a6efeSbholler 6757c478bd9Sstevel@tonic-gate break; 6767c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 6777c478bd9Sstevel@tonic-gate /* 6787c478bd9Sstevel@tonic-gate * workaround the NT workaround in CMS 4.1 6797c478bd9Sstevel@tonic-gate */ 6807c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4 && 6817c478bd9Sstevel@tonic-gate (cpi->cpi_step == 2 || cpi->cpi_step == 3)) 6827c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6837c478bd9Sstevel@tonic-gate break; 6847c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 6857c478bd9Sstevel@tonic-gate /* 6867c478bd9Sstevel@tonic-gate * workaround the NT workarounds again 6877c478bd9Sstevel@tonic-gate */ 6887c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6) 6897c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6907c478bd9Sstevel@tonic-gate break; 6917c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 6927c478bd9Sstevel@tonic-gate /* 6937c478bd9Sstevel@tonic-gate * We rely heavily on the probing in locore 6947c478bd9Sstevel@tonic-gate * to actually figure out what parts, if any, 6957c478bd9Sstevel@tonic-gate * of the Cyrix cpuid instruction to believe. 6967c478bd9Sstevel@tonic-gate */ 6977c478bd9Sstevel@tonic-gate switch (x86_type) { 6987c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_486: 6997c478bd9Sstevel@tonic-gate mask_edx = 0; 7007c478bd9Sstevel@tonic-gate break; 7017c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 7027c478bd9Sstevel@tonic-gate mask_edx = 0; 7037c478bd9Sstevel@tonic-gate break; 7047c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 7057c478bd9Sstevel@tonic-gate mask_edx = 7067c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 7077c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8; 7087c478bd9Sstevel@tonic-gate break; 7097c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 7107c478bd9Sstevel@tonic-gate mask_edx = 7117c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 7127c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7137c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7147c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 7157c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7167c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7177c478bd9Sstevel@tonic-gate break; 7187c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 7197c478bd9Sstevel@tonic-gate mask_edx = 7207c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7217c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7227c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7237c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7247c478bd9Sstevel@tonic-gate break; 7257c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 7267c478bd9Sstevel@tonic-gate break; 7277c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 7287c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 7297c478bd9Sstevel@tonic-gate mask_edx = 7307c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 7317c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_TSC | 7327c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 7337c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 7347c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 7357c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 7367c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 7377c478bd9Sstevel@tonic-gate break; 7387c478bd9Sstevel@tonic-gate default: 7397c478bd9Sstevel@tonic-gate break; 7407c478bd9Sstevel@tonic-gate } 7417c478bd9Sstevel@tonic-gate break; 7427c478bd9Sstevel@tonic-gate } 7437c478bd9Sstevel@tonic-gate 7447c478bd9Sstevel@tonic-gate /* 7457c478bd9Sstevel@tonic-gate * Now we've figured out the masks that determine 7467c478bd9Sstevel@tonic-gate * which bits we choose to believe, apply the masks 7477c478bd9Sstevel@tonic-gate * to the feature words, then map the kernel's view 7487c478bd9Sstevel@tonic-gate * of these feature words into its feature word. 7497c478bd9Sstevel@tonic-gate */ 7507c478bd9Sstevel@tonic-gate cp->cp_edx &= mask_edx; 7517c478bd9Sstevel@tonic-gate cp->cp_ecx &= mask_ecx; 7527c478bd9Sstevel@tonic-gate 7537c478bd9Sstevel@tonic-gate /* 754ae115bc7Smrj * apply any platform restrictions (we don't call this 755ae115bc7Smrj * immediately after __cpuid_insn here, because we need the 756ae115bc7Smrj * workarounds applied above first) 7577c478bd9Sstevel@tonic-gate */ 758ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 1, cp); 7597c478bd9Sstevel@tonic-gate 760ae115bc7Smrj /* 761ae115bc7Smrj * fold in overrides from the "eeprom" mechanism 762ae115bc7Smrj */ 7637c478bd9Sstevel@tonic-gate cp->cp_edx |= cpuid_feature_edx_include; 7647c478bd9Sstevel@tonic-gate cp->cp_edx &= ~cpuid_feature_edx_exclude; 7657c478bd9Sstevel@tonic-gate 7667c478bd9Sstevel@tonic-gate cp->cp_ecx |= cpuid_feature_ecx_include; 7677c478bd9Sstevel@tonic-gate cp->cp_ecx &= ~cpuid_feature_ecx_exclude; 7687c478bd9Sstevel@tonic-gate 7697c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PSE) 7707c478bd9Sstevel@tonic-gate feature |= X86_LARGEPAGE; 7717c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_TSC) 7727c478bd9Sstevel@tonic-gate feature |= X86_TSC; 7737c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MSR) 7747c478bd9Sstevel@tonic-gate feature |= X86_MSR; 7757c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MTRR) 7767c478bd9Sstevel@tonic-gate feature |= X86_MTRR; 7777c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PGE) 7787c478bd9Sstevel@tonic-gate feature |= X86_PGE; 7797c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CMOV) 7807c478bd9Sstevel@tonic-gate feature |= X86_CMOV; 7817c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MMX) 7827c478bd9Sstevel@tonic-gate feature |= X86_MMX; 7837c478bd9Sstevel@tonic-gate if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 && 7847c478bd9Sstevel@tonic-gate (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0) 7857c478bd9Sstevel@tonic-gate feature |= X86_MCA; 7867c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAE) 7877c478bd9Sstevel@tonic-gate feature |= X86_PAE; 7887c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CX8) 7897c478bd9Sstevel@tonic-gate feature |= X86_CX8; 7907c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_CX16) 7917c478bd9Sstevel@tonic-gate feature |= X86_CX16; 7927c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAT) 7937c478bd9Sstevel@tonic-gate feature |= X86_PAT; 7947c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SEP) 7957c478bd9Sstevel@tonic-gate feature |= X86_SEP; 7967c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_FXSR) { 7977c478bd9Sstevel@tonic-gate /* 7987c478bd9Sstevel@tonic-gate * In our implementation, fxsave/fxrstor 7997c478bd9Sstevel@tonic-gate * are prerequisites before we'll even 8007c478bd9Sstevel@tonic-gate * try and do SSE things. 8017c478bd9Sstevel@tonic-gate */ 8027c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE) 8037c478bd9Sstevel@tonic-gate feature |= X86_SSE; 8047c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE2) 8057c478bd9Sstevel@tonic-gate feature |= X86_SSE2; 8067c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_SSE3) 8077c478bd9Sstevel@tonic-gate feature |= X86_SSE3; 8087c478bd9Sstevel@tonic-gate } 8097c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_DE) 810ae115bc7Smrj feature |= X86_DE; 811f98fbcecSbholler if (cp->cp_ecx & CPUID_INTC_ECX_MON) { 812f98fbcecSbholler cpi->cpi_mwait.support |= MWAIT_SUPPORT; 813f98fbcecSbholler feature |= X86_MWAIT; 814f98fbcecSbholler } 8157c478bd9Sstevel@tonic-gate 8167c478bd9Sstevel@tonic-gate if (feature & X86_PAE) 8177c478bd9Sstevel@tonic-gate cpi->cpi_pabits = 36; 8187c478bd9Sstevel@tonic-gate 8197c478bd9Sstevel@tonic-gate /* 8207c478bd9Sstevel@tonic-gate * Hyperthreading configuration is slightly tricky on Intel 8217c478bd9Sstevel@tonic-gate * and pure clones, and even trickier on AMD. 8227c478bd9Sstevel@tonic-gate * 8237c478bd9Sstevel@tonic-gate * (AMD chose to set the HTT bit on their CMP processors, 8247c478bd9Sstevel@tonic-gate * even though they're not actually hyperthreaded. Thus it 8257c478bd9Sstevel@tonic-gate * takes a bit more work to figure out what's really going 826ae115bc7Smrj * on ... see the handling of the CMP_LGCY bit below) 8277c478bd9Sstevel@tonic-gate */ 8287c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_HTT) { 8297c478bd9Sstevel@tonic-gate cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi); 8307c478bd9Sstevel@tonic-gate if (cpi->cpi_ncpu_per_chip > 1) 8317c478bd9Sstevel@tonic-gate feature |= X86_HTT; 8328949bcd6Sandrei } else { 8338949bcd6Sandrei cpi->cpi_ncpu_per_chip = 1; 8347c478bd9Sstevel@tonic-gate } 8357c478bd9Sstevel@tonic-gate 8367c478bd9Sstevel@tonic-gate /* 8377c478bd9Sstevel@tonic-gate * Work on the "extended" feature information, doing 8387c478bd9Sstevel@tonic-gate * some basic initialization for cpuid_pass2() 8397c478bd9Sstevel@tonic-gate */ 8407c478bd9Sstevel@tonic-gate xcpuid = 0; 8417c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 8427c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 8435ff02082Sdmick if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf) 8447c478bd9Sstevel@tonic-gate xcpuid++; 8457c478bd9Sstevel@tonic-gate break; 8467c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 8477c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 8487c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 8497c478bd9Sstevel@tonic-gate xcpuid++; 8507c478bd9Sstevel@tonic-gate break; 8517c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 8527c478bd9Sstevel@tonic-gate /* 8537c478bd9Sstevel@tonic-gate * Only these Cyrix CPUs are -known- to support 8547c478bd9Sstevel@tonic-gate * extended cpuid operations. 8557c478bd9Sstevel@tonic-gate */ 8567c478bd9Sstevel@tonic-gate if (x86_type == X86_TYPE_VIA_CYRIX_III || 8577c478bd9Sstevel@tonic-gate x86_type == X86_TYPE_CYRIX_GXm) 8587c478bd9Sstevel@tonic-gate xcpuid++; 8597c478bd9Sstevel@tonic-gate break; 8607c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 8617c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 8627c478bd9Sstevel@tonic-gate default: 8637c478bd9Sstevel@tonic-gate xcpuid++; 8647c478bd9Sstevel@tonic-gate break; 8657c478bd9Sstevel@tonic-gate } 8667c478bd9Sstevel@tonic-gate 8677c478bd9Sstevel@tonic-gate if (xcpuid) { 8687c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[0]; 8698949bcd6Sandrei cp->cp_eax = 0x80000000; 8708949bcd6Sandrei cpi->cpi_xmaxeax = __cpuid_insn(cp); 8717c478bd9Sstevel@tonic-gate } 8727c478bd9Sstevel@tonic-gate 8737c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax & 0x80000000) { 8747c478bd9Sstevel@tonic-gate 8757c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX) 8767c478bd9Sstevel@tonic-gate cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX; 8777c478bd9Sstevel@tonic-gate 8787c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 8797c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 8807c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 8817c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 8827c478bd9Sstevel@tonic-gate break; 8837c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[1]; 8848949bcd6Sandrei cp->cp_eax = 0x80000001; 8858949bcd6Sandrei (void) __cpuid_insn(cp); 886ae115bc7Smrj 8877c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 8887c478bd9Sstevel@tonic-gate cpi->cpi_family == 5 && 8897c478bd9Sstevel@tonic-gate cpi->cpi_model == 6 && 8907c478bd9Sstevel@tonic-gate cpi->cpi_step == 6) { 8917c478bd9Sstevel@tonic-gate /* 8927c478bd9Sstevel@tonic-gate * K6 model 6 uses bit 10 to indicate SYSC 8937c478bd9Sstevel@tonic-gate * Later models use bit 11. Fix it here. 8947c478bd9Sstevel@tonic-gate */ 8957c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x400) { 8967c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x400; 8977c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_AMD_EDX_SYSC; 8987c478bd9Sstevel@tonic-gate } 8997c478bd9Sstevel@tonic-gate } 9007c478bd9Sstevel@tonic-gate 901ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp); 902ae115bc7Smrj 9037c478bd9Sstevel@tonic-gate /* 9047c478bd9Sstevel@tonic-gate * Compute the additions to the kernel's feature word. 9057c478bd9Sstevel@tonic-gate */ 9067c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_NX) 9077c478bd9Sstevel@tonic-gate feature |= X86_NX; 9087c478bd9Sstevel@tonic-gate 909f8801251Skk208521 if ((cpi->cpi_vendor == X86_VENDOR_AMD) && 910f8801251Skk208521 (cpi->cpi_std[1].cp_edx & CPUID_INTC_EDX_FXSR) && 911f8801251Skk208521 (cp->cp_ecx & CPUID_AMD_ECX_SSE4A)) 912f8801251Skk208521 feature |= X86_SSE4A; 913f8801251Skk208521 9147c478bd9Sstevel@tonic-gate /* 915ae115bc7Smrj * If both the HTT and CMP_LGCY bits are set, 9168949bcd6Sandrei * then we're not actually HyperThreaded. Read 9178949bcd6Sandrei * "AMD CPUID Specification" for more details. 9187c478bd9Sstevel@tonic-gate */ 9197c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 9208949bcd6Sandrei (feature & X86_HTT) && 921ae115bc7Smrj (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) { 9227c478bd9Sstevel@tonic-gate feature &= ~X86_HTT; 9238949bcd6Sandrei feature |= X86_CMP; 9248949bcd6Sandrei } 925ae115bc7Smrj #if defined(__amd64) 9267c478bd9Sstevel@tonic-gate /* 9277c478bd9Sstevel@tonic-gate * It's really tricky to support syscall/sysret in 9287c478bd9Sstevel@tonic-gate * the i386 kernel; we rely on sysenter/sysexit 9297c478bd9Sstevel@tonic-gate * instead. In the amd64 kernel, things are -way- 9307c478bd9Sstevel@tonic-gate * better. 9317c478bd9Sstevel@tonic-gate */ 9327c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_SYSC) 9337c478bd9Sstevel@tonic-gate feature |= X86_ASYSC; 9347c478bd9Sstevel@tonic-gate 9357c478bd9Sstevel@tonic-gate /* 9367c478bd9Sstevel@tonic-gate * While we're thinking about system calls, note 9377c478bd9Sstevel@tonic-gate * that AMD processors don't support sysenter 9387c478bd9Sstevel@tonic-gate * in long mode at all, so don't try to program them. 9397c478bd9Sstevel@tonic-gate */ 9407c478bd9Sstevel@tonic-gate if (x86_vendor == X86_VENDOR_AMD) 9417c478bd9Sstevel@tonic-gate feature &= ~X86_SEP; 9427c478bd9Sstevel@tonic-gate #endif 943ae115bc7Smrj if (cp->cp_edx & CPUID_AMD_EDX_TSCP) 944ae115bc7Smrj feature |= X86_TSCP; 9457c478bd9Sstevel@tonic-gate break; 9467c478bd9Sstevel@tonic-gate default: 9477c478bd9Sstevel@tonic-gate break; 9487c478bd9Sstevel@tonic-gate } 9497c478bd9Sstevel@tonic-gate 9508949bcd6Sandrei /* 9518949bcd6Sandrei * Get CPUID data about processor cores and hyperthreads. 9528949bcd6Sandrei */ 9537c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 9547c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 9558949bcd6Sandrei if (cpi->cpi_maxeax >= 4) { 9568949bcd6Sandrei cp = &cpi->cpi_std[4]; 9578949bcd6Sandrei cp->cp_eax = 4; 9588949bcd6Sandrei cp->cp_ecx = 0; 9598949bcd6Sandrei (void) __cpuid_insn(cp); 960ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 4, cp); 9618949bcd6Sandrei } 9628949bcd6Sandrei /*FALLTHROUGH*/ 9637c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 9647c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000008) 9657c478bd9Sstevel@tonic-gate break; 9667c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[8]; 9678949bcd6Sandrei cp->cp_eax = 0x80000008; 9688949bcd6Sandrei (void) __cpuid_insn(cp); 969ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp); 970ae115bc7Smrj 9717c478bd9Sstevel@tonic-gate /* 9727c478bd9Sstevel@tonic-gate * Virtual and physical address limits from 9737c478bd9Sstevel@tonic-gate * cpuid override previously guessed values. 9747c478bd9Sstevel@tonic-gate */ 9757c478bd9Sstevel@tonic-gate cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0); 9767c478bd9Sstevel@tonic-gate cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8); 9777c478bd9Sstevel@tonic-gate break; 9787c478bd9Sstevel@tonic-gate default: 9797c478bd9Sstevel@tonic-gate break; 9807c478bd9Sstevel@tonic-gate } 9818949bcd6Sandrei 982d129bde2Sesaxe /* 983d129bde2Sesaxe * Derive the number of cores per chip 984d129bde2Sesaxe */ 9858949bcd6Sandrei switch (cpi->cpi_vendor) { 9868949bcd6Sandrei case X86_VENDOR_Intel: 9878949bcd6Sandrei if (cpi->cpi_maxeax < 4) { 9888949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 9898949bcd6Sandrei break; 9908949bcd6Sandrei } else { 9918949bcd6Sandrei cpi->cpi_ncore_per_chip = 9928949bcd6Sandrei BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1; 9938949bcd6Sandrei } 9948949bcd6Sandrei break; 9958949bcd6Sandrei case X86_VENDOR_AMD: 9968949bcd6Sandrei if (cpi->cpi_xmaxeax < 0x80000008) { 9978949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 9988949bcd6Sandrei break; 9998949bcd6Sandrei } else { 10008949bcd6Sandrei cpi->cpi_ncore_per_chip = 10018949bcd6Sandrei BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1; 10028949bcd6Sandrei } 10038949bcd6Sandrei break; 10048949bcd6Sandrei default: 10058949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 10068949bcd6Sandrei break; 10077c478bd9Sstevel@tonic-gate } 10088949bcd6Sandrei } 10098949bcd6Sandrei 10108949bcd6Sandrei /* 10118949bcd6Sandrei * If more than one core, then this processor is CMP. 10128949bcd6Sandrei */ 10138949bcd6Sandrei if (cpi->cpi_ncore_per_chip > 1) 10148949bcd6Sandrei feature |= X86_CMP; 1015ae115bc7Smrj 10168949bcd6Sandrei /* 10178949bcd6Sandrei * If the number of cores is the same as the number 10188949bcd6Sandrei * of CPUs, then we cannot have HyperThreading. 10198949bcd6Sandrei */ 10208949bcd6Sandrei if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip) 10218949bcd6Sandrei feature &= ~X86_HTT; 10228949bcd6Sandrei 10237c478bd9Sstevel@tonic-gate if ((feature & (X86_HTT | X86_CMP)) == 0) { 10248949bcd6Sandrei /* 10258949bcd6Sandrei * Single-core single-threaded processors. 10268949bcd6Sandrei */ 10277c478bd9Sstevel@tonic-gate cpi->cpi_chipid = -1; 10287c478bd9Sstevel@tonic-gate cpi->cpi_clogid = 0; 10298949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 10307c478bd9Sstevel@tonic-gate } else if (cpi->cpi_ncpu_per_chip > 1) { 10318949bcd6Sandrei uint_t i; 10328949bcd6Sandrei uint_t chipid_shift = 0; 10338949bcd6Sandrei uint_t coreid_shift = 0; 10348949bcd6Sandrei uint_t apic_id = CPI_APIC_ID(cpi); 10357c478bd9Sstevel@tonic-gate 10368949bcd6Sandrei for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1) 10378949bcd6Sandrei chipid_shift++; 10388949bcd6Sandrei cpi->cpi_chipid = apic_id >> chipid_shift; 10398949bcd6Sandrei cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1); 10408949bcd6Sandrei 10418949bcd6Sandrei if (cpi->cpi_vendor == X86_VENDOR_Intel) { 10428949bcd6Sandrei if (feature & X86_CMP) { 10438949bcd6Sandrei /* 10448949bcd6Sandrei * Multi-core (and possibly multi-threaded) 10458949bcd6Sandrei * processors. 10468949bcd6Sandrei */ 10478949bcd6Sandrei uint_t ncpu_per_core; 10488949bcd6Sandrei if (cpi->cpi_ncore_per_chip == 1) 10498949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip; 10508949bcd6Sandrei else if (cpi->cpi_ncore_per_chip > 1) 10518949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip / 10528949bcd6Sandrei cpi->cpi_ncore_per_chip; 10538949bcd6Sandrei /* 10548949bcd6Sandrei * 8bit APIC IDs on dual core Pentiums 10558949bcd6Sandrei * look like this: 10568949bcd6Sandrei * 10578949bcd6Sandrei * +-----------------------+------+------+ 10588949bcd6Sandrei * | Physical Package ID | MC | HT | 10598949bcd6Sandrei * +-----------------------+------+------+ 10608949bcd6Sandrei * <------- chipid --------> 10618949bcd6Sandrei * <------- coreid ---------------> 10628949bcd6Sandrei * <--- clogid --> 10638949bcd6Sandrei * 10648949bcd6Sandrei * Where the number of bits necessary to 10658949bcd6Sandrei * represent MC and HT fields together equals 10668949bcd6Sandrei * to the minimum number of bits necessary to 10678949bcd6Sandrei * store the value of cpi->cpi_ncpu_per_chip. 10688949bcd6Sandrei * Of those bits, the MC part uses the number 10698949bcd6Sandrei * of bits necessary to store the value of 10708949bcd6Sandrei * cpi->cpi_ncore_per_chip. 10718949bcd6Sandrei */ 10728949bcd6Sandrei for (i = 1; i < ncpu_per_core; i <<= 1) 10738949bcd6Sandrei coreid_shift++; 10743090b9a9Sandrei cpi->cpi_coreid = apic_id >> coreid_shift; 10758949bcd6Sandrei } else if (feature & X86_HTT) { 10768949bcd6Sandrei /* 10778949bcd6Sandrei * Single-core multi-threaded processors. 10788949bcd6Sandrei */ 10798949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 10808949bcd6Sandrei } 10818949bcd6Sandrei } else if (cpi->cpi_vendor == X86_VENDOR_AMD) { 10828949bcd6Sandrei /* 10838949bcd6Sandrei * AMD currently only has dual-core processors with 10848949bcd6Sandrei * single-threaded cores. If they ever release 10858949bcd6Sandrei * multi-threaded processors, then this code 10868949bcd6Sandrei * will have to be updated. 10878949bcd6Sandrei */ 10888949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 10898949bcd6Sandrei } else { 10908949bcd6Sandrei /* 10918949bcd6Sandrei * All other processors are currently 10928949bcd6Sandrei * assumed to have single cores. 10938949bcd6Sandrei */ 10948949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 10958949bcd6Sandrei } 10967c478bd9Sstevel@tonic-gate } 10977c478bd9Sstevel@tonic-gate 10988a40a695Sgavinm /* 10998a40a695Sgavinm * Synthesize chip "revision" and socket type 11008a40a695Sgavinm */ 11018a40a695Sgavinm synth_info(cpi); 11028a40a695Sgavinm 11037c478bd9Sstevel@tonic-gate pass1_done: 11047c478bd9Sstevel@tonic-gate cpi->cpi_pass = 1; 11057c478bd9Sstevel@tonic-gate return (feature); 11067c478bd9Sstevel@tonic-gate } 11077c478bd9Sstevel@tonic-gate 11087c478bd9Sstevel@tonic-gate /* 11097c478bd9Sstevel@tonic-gate * Make copies of the cpuid table entries we depend on, in 11107c478bd9Sstevel@tonic-gate * part for ease of parsing now, in part so that we have only 11117c478bd9Sstevel@tonic-gate * one place to correct any of it, in part for ease of 11127c478bd9Sstevel@tonic-gate * later export to userland, and in part so we can look at 11137c478bd9Sstevel@tonic-gate * this stuff in a crash dump. 11147c478bd9Sstevel@tonic-gate */ 11157c478bd9Sstevel@tonic-gate 11167c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 11177c478bd9Sstevel@tonic-gate void 11187c478bd9Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu) 11197c478bd9Sstevel@tonic-gate { 11207c478bd9Sstevel@tonic-gate uint_t n, nmax; 11217c478bd9Sstevel@tonic-gate int i; 11228949bcd6Sandrei struct cpuid_regs *cp; 11237c478bd9Sstevel@tonic-gate uint8_t *dp; 11247c478bd9Sstevel@tonic-gate uint32_t *iptr; 11257c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 11267c478bd9Sstevel@tonic-gate 11277c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 1); 11287c478bd9Sstevel@tonic-gate 11297c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 11307c478bd9Sstevel@tonic-gate goto pass2_done; 11317c478bd9Sstevel@tonic-gate 11327c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD) 11337c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_STD; 11347c478bd9Sstevel@tonic-gate /* 11357c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 11367c478bd9Sstevel@tonic-gate */ 11377c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) { 11388949bcd6Sandrei cp->cp_eax = n; 1139d129bde2Sesaxe 1140d129bde2Sesaxe /* 1141d129bde2Sesaxe * CPUID function 4 expects %ecx to be initialized 1142d129bde2Sesaxe * with an index which indicates which cache to return 1143d129bde2Sesaxe * information about. The OS is expected to call function 4 1144d129bde2Sesaxe * with %ecx set to 0, 1, 2, ... until it returns with 1145d129bde2Sesaxe * EAX[4:0] set to 0, which indicates there are no more 1146d129bde2Sesaxe * caches. 1147d129bde2Sesaxe * 1148d129bde2Sesaxe * Here, populate cpi_std[4] with the information returned by 1149d129bde2Sesaxe * function 4 when %ecx == 0, and do the rest in cpuid_pass3() 1150d129bde2Sesaxe * when dynamic memory allocation becomes available. 1151d129bde2Sesaxe * 1152d129bde2Sesaxe * Note: we need to explicitly initialize %ecx here, since 1153d129bde2Sesaxe * function 4 may have been previously invoked. 1154d129bde2Sesaxe */ 1155d129bde2Sesaxe if (n == 4) 1156d129bde2Sesaxe cp->cp_ecx = 0; 1157d129bde2Sesaxe 11588949bcd6Sandrei (void) __cpuid_insn(cp); 1159ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, n, cp); 11607c478bd9Sstevel@tonic-gate switch (n) { 11617c478bd9Sstevel@tonic-gate case 2: 11627c478bd9Sstevel@tonic-gate /* 11637c478bd9Sstevel@tonic-gate * "the lower 8 bits of the %eax register 11647c478bd9Sstevel@tonic-gate * contain a value that identifies the number 11657c478bd9Sstevel@tonic-gate * of times the cpuid [instruction] has to be 11667c478bd9Sstevel@tonic-gate * executed to obtain a complete image of the 11677c478bd9Sstevel@tonic-gate * processor's caching systems." 11687c478bd9Sstevel@tonic-gate * 11697c478bd9Sstevel@tonic-gate * How *do* they make this stuff up? 11707c478bd9Sstevel@tonic-gate */ 11717c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) * 11727c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 7, 0); 11737c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache == 0) 11747c478bd9Sstevel@tonic-gate break; 11757c478bd9Sstevel@tonic-gate cpi->cpi_ncache--; /* skip count byte */ 11767c478bd9Sstevel@tonic-gate 11777c478bd9Sstevel@tonic-gate /* 11787c478bd9Sstevel@tonic-gate * Well, for now, rather than attempt to implement 11797c478bd9Sstevel@tonic-gate * this slightly dubious algorithm, we just look 11807c478bd9Sstevel@tonic-gate * at the first 15 .. 11817c478bd9Sstevel@tonic-gate */ 11827c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache > (sizeof (*cp) - 1)) 11837c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) - 1; 11847c478bd9Sstevel@tonic-gate 11857c478bd9Sstevel@tonic-gate dp = cpi->cpi_cacheinfo; 11867c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 31) == 0) { 11877c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_eax; 11887c478bd9Sstevel@tonic-gate for (i = 1; i < 3; i++) 11897c478bd9Sstevel@tonic-gate if (p[i] != 0) 11907c478bd9Sstevel@tonic-gate *dp++ = p[i]; 11917c478bd9Sstevel@tonic-gate } 11927c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 31) == 0) { 11937c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ebx; 11947c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 11957c478bd9Sstevel@tonic-gate if (p[i] != 0) 11967c478bd9Sstevel@tonic-gate *dp++ = p[i]; 11977c478bd9Sstevel@tonic-gate } 11987c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ecx, 31, 31) == 0) { 11997c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ecx; 12007c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 12017c478bd9Sstevel@tonic-gate if (p[i] != 0) 12027c478bd9Sstevel@tonic-gate *dp++ = p[i]; 12037c478bd9Sstevel@tonic-gate } 12047c478bd9Sstevel@tonic-gate if (BITX(cp->cp_edx, 31, 31) == 0) { 12057c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_edx; 12067c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 12077c478bd9Sstevel@tonic-gate if (p[i] != 0) 12087c478bd9Sstevel@tonic-gate *dp++ = p[i]; 12097c478bd9Sstevel@tonic-gate } 12107c478bd9Sstevel@tonic-gate break; 1211f98fbcecSbholler 12127c478bd9Sstevel@tonic-gate case 3: /* Processor serial number, if PSN supported */ 1213f98fbcecSbholler break; 1214f98fbcecSbholler 12157c478bd9Sstevel@tonic-gate case 4: /* Deterministic cache parameters */ 1216f98fbcecSbholler break; 1217f98fbcecSbholler 12187c478bd9Sstevel@tonic-gate case 5: /* Monitor/Mwait parameters */ 12195b8a6efeSbholler { 12205b8a6efeSbholler size_t mwait_size; 1221f98fbcecSbholler 1222f98fbcecSbholler /* 1223f98fbcecSbholler * check cpi_mwait.support which was set in cpuid_pass1 1224f98fbcecSbholler */ 1225f98fbcecSbholler if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT)) 1226f98fbcecSbholler break; 1227f98fbcecSbholler 12285b8a6efeSbholler /* 12295b8a6efeSbholler * Protect ourself from insane mwait line size. 12305b8a6efeSbholler * Workaround for incomplete hardware emulator(s). 12315b8a6efeSbholler */ 12325b8a6efeSbholler mwait_size = (size_t)MWAIT_SIZE_MAX(cpi); 12335b8a6efeSbholler if (mwait_size < sizeof (uint32_t) || 12345b8a6efeSbholler !ISP2(mwait_size)) { 12355b8a6efeSbholler #if DEBUG 12365b8a6efeSbholler cmn_err(CE_NOTE, "Cannot handle cpu %d mwait " 12375b8a6efeSbholler "size %ld", 12385b8a6efeSbholler cpu->cpu_id, (long)mwait_size); 12395b8a6efeSbholler #endif 12405b8a6efeSbholler break; 12415b8a6efeSbholler } 12425b8a6efeSbholler 1243f98fbcecSbholler cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi); 12445b8a6efeSbholler cpi->cpi_mwait.mon_max = mwait_size; 1245f98fbcecSbholler if (MWAIT_EXTENSION(cpi)) { 1246f98fbcecSbholler cpi->cpi_mwait.support |= MWAIT_EXTENSIONS; 1247f98fbcecSbholler if (MWAIT_INT_ENABLE(cpi)) 1248f98fbcecSbholler cpi->cpi_mwait.support |= 1249f98fbcecSbholler MWAIT_ECX_INT_ENABLE; 1250f98fbcecSbholler } 1251f98fbcecSbholler break; 12525b8a6efeSbholler } 12537c478bd9Sstevel@tonic-gate default: 12547c478bd9Sstevel@tonic-gate break; 12557c478bd9Sstevel@tonic-gate } 12567c478bd9Sstevel@tonic-gate } 12577c478bd9Sstevel@tonic-gate 12587c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) 12597c478bd9Sstevel@tonic-gate goto pass2_done; 12607c478bd9Sstevel@tonic-gate 12617c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD) 12627c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_EXTD; 12637c478bd9Sstevel@tonic-gate /* 12647c478bd9Sstevel@tonic-gate * Copy the extended properties, fixing them as we go. 12657c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 12667c478bd9Sstevel@tonic-gate */ 12677c478bd9Sstevel@tonic-gate iptr = (void *)cpi->cpi_brandstr; 12687c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) { 12698949bcd6Sandrei cp->cp_eax = 0x80000000 + n; 12708949bcd6Sandrei (void) __cpuid_insn(cp); 1271ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp); 12727c478bd9Sstevel@tonic-gate switch (n) { 12737c478bd9Sstevel@tonic-gate case 2: 12747c478bd9Sstevel@tonic-gate case 3: 12757c478bd9Sstevel@tonic-gate case 4: 12767c478bd9Sstevel@tonic-gate /* 12777c478bd9Sstevel@tonic-gate * Extract the brand string 12787c478bd9Sstevel@tonic-gate */ 12797c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_eax; 12807c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 12817c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 12827c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 12837c478bd9Sstevel@tonic-gate break; 12847c478bd9Sstevel@tonic-gate case 5: 12857c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 12867c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 12877c478bd9Sstevel@tonic-gate /* 12887c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 12897c478bd9Sstevel@tonic-gate * parts to report the sizes of the 12907c478bd9Sstevel@tonic-gate * TLB for large pages. Before then, 12917c478bd9Sstevel@tonic-gate * we don't trust the data. 12927c478bd9Sstevel@tonic-gate */ 12937c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 12947c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && 12957c478bd9Sstevel@tonic-gate cpi->cpi_model < 1)) 12967c478bd9Sstevel@tonic-gate cp->cp_eax = 0; 12977c478bd9Sstevel@tonic-gate break; 12987c478bd9Sstevel@tonic-gate default: 12997c478bd9Sstevel@tonic-gate break; 13007c478bd9Sstevel@tonic-gate } 13017c478bd9Sstevel@tonic-gate break; 13027c478bd9Sstevel@tonic-gate case 6: 13037c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 13047c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 13057c478bd9Sstevel@tonic-gate /* 13067c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 13077c478bd9Sstevel@tonic-gate * AMD parts with L2 TLB's. 13087c478bd9Sstevel@tonic-gate * Before then, don't trust the data. 13097c478bd9Sstevel@tonic-gate */ 13107c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 13117c478bd9Sstevel@tonic-gate cpi->cpi_family == 6 && 13127c478bd9Sstevel@tonic-gate cpi->cpi_model < 1) 13137c478bd9Sstevel@tonic-gate cp->cp_eax = cp->cp_ebx = 0; 13147c478bd9Sstevel@tonic-gate /* 13157c478bd9Sstevel@tonic-gate * AMD Duron rev A0 reports L2 13167c478bd9Sstevel@tonic-gate * cache size incorrectly as 1K 13177c478bd9Sstevel@tonic-gate * when it is really 64K 13187c478bd9Sstevel@tonic-gate */ 13197c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6 && 13207c478bd9Sstevel@tonic-gate cpi->cpi_model == 3 && 13217c478bd9Sstevel@tonic-gate cpi->cpi_step == 0) { 13227c478bd9Sstevel@tonic-gate cp->cp_ecx &= 0xffff; 13237c478bd9Sstevel@tonic-gate cp->cp_ecx |= 0x400000; 13247c478bd9Sstevel@tonic-gate } 13257c478bd9Sstevel@tonic-gate break; 13267c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: /* VIA C3 */ 13277c478bd9Sstevel@tonic-gate /* 13287c478bd9Sstevel@tonic-gate * VIA C3 processors are a bit messed 13297c478bd9Sstevel@tonic-gate * up w.r.t. encoding cache sizes in %ecx 13307c478bd9Sstevel@tonic-gate */ 13317c478bd9Sstevel@tonic-gate if (cpi->cpi_family != 6) 13327c478bd9Sstevel@tonic-gate break; 13337c478bd9Sstevel@tonic-gate /* 13347c478bd9Sstevel@tonic-gate * model 7 and 8 were incorrectly encoded 13357c478bd9Sstevel@tonic-gate * 13367c478bd9Sstevel@tonic-gate * xxx is model 8 really broken? 13377c478bd9Sstevel@tonic-gate */ 13387c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 7 || 13397c478bd9Sstevel@tonic-gate cpi->cpi_model == 8) 13407c478bd9Sstevel@tonic-gate cp->cp_ecx = 13417c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24) << 16 | 13427c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 23, 16) << 12 | 13437c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8) << 8 | 13447c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 7, 0); 13457c478bd9Sstevel@tonic-gate /* 13467c478bd9Sstevel@tonic-gate * model 9 stepping 1 has wrong associativity 13477c478bd9Sstevel@tonic-gate */ 13487c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 9 && cpi->cpi_step == 1) 13497c478bd9Sstevel@tonic-gate cp->cp_ecx |= 8 << 12; 13507c478bd9Sstevel@tonic-gate break; 13517c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 13527c478bd9Sstevel@tonic-gate /* 13537c478bd9Sstevel@tonic-gate * Extended L2 Cache features function. 13547c478bd9Sstevel@tonic-gate * First appeared on Prescott. 13557c478bd9Sstevel@tonic-gate */ 13567c478bd9Sstevel@tonic-gate default: 13577c478bd9Sstevel@tonic-gate break; 13587c478bd9Sstevel@tonic-gate } 13597c478bd9Sstevel@tonic-gate break; 13607c478bd9Sstevel@tonic-gate default: 13617c478bd9Sstevel@tonic-gate break; 13627c478bd9Sstevel@tonic-gate } 13637c478bd9Sstevel@tonic-gate } 13647c478bd9Sstevel@tonic-gate 13657c478bd9Sstevel@tonic-gate pass2_done: 13667c478bd9Sstevel@tonic-gate cpi->cpi_pass = 2; 13677c478bd9Sstevel@tonic-gate } 13687c478bd9Sstevel@tonic-gate 13697c478bd9Sstevel@tonic-gate static const char * 13707c478bd9Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi) 13717c478bd9Sstevel@tonic-gate { 13727c478bd9Sstevel@tonic-gate int i; 13737c478bd9Sstevel@tonic-gate 13747c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 13757c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 13767c478bd9Sstevel@tonic-gate return ("i486"); 13777c478bd9Sstevel@tonic-gate 13787c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 13797c478bd9Sstevel@tonic-gate case 5: 13807c478bd9Sstevel@tonic-gate return ("Intel Pentium(r)"); 13817c478bd9Sstevel@tonic-gate case 6: 13827c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 13837c478bd9Sstevel@tonic-gate uint_t celeron, xeon; 13848949bcd6Sandrei const struct cpuid_regs *cp; 13857c478bd9Sstevel@tonic-gate case 0: 13867c478bd9Sstevel@tonic-gate case 1: 13877c478bd9Sstevel@tonic-gate case 2: 13887c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) Pro"); 13897c478bd9Sstevel@tonic-gate case 3: 13907c478bd9Sstevel@tonic-gate case 4: 13917c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) II"); 13927c478bd9Sstevel@tonic-gate case 6: 13937c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 13947c478bd9Sstevel@tonic-gate case 5: 13957c478bd9Sstevel@tonic-gate case 7: 13967c478bd9Sstevel@tonic-gate celeron = xeon = 0; 13977c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[2]; /* cache info */ 13987c478bd9Sstevel@tonic-gate 13997c478bd9Sstevel@tonic-gate for (i = 1; i < 3; i++) { 14007c478bd9Sstevel@tonic-gate uint_t tmp; 14017c478bd9Sstevel@tonic-gate 14027c478bd9Sstevel@tonic-gate tmp = (cp->cp_eax >> (8 * i)) & 0xff; 14037c478bd9Sstevel@tonic-gate if (tmp == 0x40) 14047c478bd9Sstevel@tonic-gate celeron++; 14057c478bd9Sstevel@tonic-gate if (tmp >= 0x44 && tmp <= 0x45) 14067c478bd9Sstevel@tonic-gate xeon++; 14077c478bd9Sstevel@tonic-gate } 14087c478bd9Sstevel@tonic-gate 14097c478bd9Sstevel@tonic-gate for (i = 0; i < 2; i++) { 14107c478bd9Sstevel@tonic-gate uint_t tmp; 14117c478bd9Sstevel@tonic-gate 14127c478bd9Sstevel@tonic-gate tmp = (cp->cp_ebx >> (8 * i)) & 0xff; 14137c478bd9Sstevel@tonic-gate if (tmp == 0x40) 14147c478bd9Sstevel@tonic-gate celeron++; 14157c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 14167c478bd9Sstevel@tonic-gate xeon++; 14177c478bd9Sstevel@tonic-gate } 14187c478bd9Sstevel@tonic-gate 14197c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 14207c478bd9Sstevel@tonic-gate uint_t tmp; 14217c478bd9Sstevel@tonic-gate 14227c478bd9Sstevel@tonic-gate tmp = (cp->cp_ecx >> (8 * i)) & 0xff; 14237c478bd9Sstevel@tonic-gate if (tmp == 0x40) 14247c478bd9Sstevel@tonic-gate celeron++; 14257c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 14267c478bd9Sstevel@tonic-gate xeon++; 14277c478bd9Sstevel@tonic-gate } 14287c478bd9Sstevel@tonic-gate 14297c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 14307c478bd9Sstevel@tonic-gate uint_t tmp; 14317c478bd9Sstevel@tonic-gate 14327c478bd9Sstevel@tonic-gate tmp = (cp->cp_edx >> (8 * i)) & 0xff; 14337c478bd9Sstevel@tonic-gate if (tmp == 0x40) 14347c478bd9Sstevel@tonic-gate celeron++; 14357c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 14367c478bd9Sstevel@tonic-gate xeon++; 14377c478bd9Sstevel@tonic-gate } 14387c478bd9Sstevel@tonic-gate 14397c478bd9Sstevel@tonic-gate if (celeron) 14407c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 14417c478bd9Sstevel@tonic-gate if (xeon) 14427c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 14437c478bd9Sstevel@tonic-gate "Intel Pentium(r) II Xeon(tm)" : 14447c478bd9Sstevel@tonic-gate "Intel Pentium(r) III Xeon(tm)"); 14457c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 14467c478bd9Sstevel@tonic-gate "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" : 14477c478bd9Sstevel@tonic-gate "Intel Pentium(r) III or Pentium(r) III Xeon(tm)"); 14487c478bd9Sstevel@tonic-gate default: 14497c478bd9Sstevel@tonic-gate break; 14507c478bd9Sstevel@tonic-gate } 14517c478bd9Sstevel@tonic-gate default: 14527c478bd9Sstevel@tonic-gate break; 14537c478bd9Sstevel@tonic-gate } 14547c478bd9Sstevel@tonic-gate 14555ff02082Sdmick /* BrandID is present if the field is nonzero */ 14565ff02082Sdmick if (cpi->cpi_brandid != 0) { 14577c478bd9Sstevel@tonic-gate static const struct { 14587c478bd9Sstevel@tonic-gate uint_t bt_bid; 14597c478bd9Sstevel@tonic-gate const char *bt_str; 14607c478bd9Sstevel@tonic-gate } brand_tbl[] = { 14617c478bd9Sstevel@tonic-gate { 0x1, "Intel(r) Celeron(r)" }, 14627c478bd9Sstevel@tonic-gate { 0x2, "Intel(r) Pentium(r) III" }, 14637c478bd9Sstevel@tonic-gate { 0x3, "Intel(r) Pentium(r) III Xeon(tm)" }, 14647c478bd9Sstevel@tonic-gate { 0x4, "Intel(r) Pentium(r) III" }, 14657c478bd9Sstevel@tonic-gate { 0x6, "Mobile Intel(r) Pentium(r) III" }, 14667c478bd9Sstevel@tonic-gate { 0x7, "Mobile Intel(r) Celeron(r)" }, 14677c478bd9Sstevel@tonic-gate { 0x8, "Intel(r) Pentium(r) 4" }, 14687c478bd9Sstevel@tonic-gate { 0x9, "Intel(r) Pentium(r) 4" }, 14697c478bd9Sstevel@tonic-gate { 0xa, "Intel(r) Celeron(r)" }, 14707c478bd9Sstevel@tonic-gate { 0xb, "Intel(r) Xeon(tm)" }, 14717c478bd9Sstevel@tonic-gate { 0xc, "Intel(r) Xeon(tm) MP" }, 14727c478bd9Sstevel@tonic-gate { 0xe, "Mobile Intel(r) Pentium(r) 4" }, 14735ff02082Sdmick { 0xf, "Mobile Intel(r) Celeron(r)" }, 14745ff02082Sdmick { 0x11, "Mobile Genuine Intel(r)" }, 14755ff02082Sdmick { 0x12, "Intel(r) Celeron(r) M" }, 14765ff02082Sdmick { 0x13, "Mobile Intel(r) Celeron(r)" }, 14775ff02082Sdmick { 0x14, "Intel(r) Celeron(r)" }, 14785ff02082Sdmick { 0x15, "Mobile Genuine Intel(r)" }, 14795ff02082Sdmick { 0x16, "Intel(r) Pentium(r) M" }, 14805ff02082Sdmick { 0x17, "Mobile Intel(r) Celeron(r)" } 14817c478bd9Sstevel@tonic-gate }; 14827c478bd9Sstevel@tonic-gate uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]); 14837c478bd9Sstevel@tonic-gate uint_t sgn; 14847c478bd9Sstevel@tonic-gate 14857c478bd9Sstevel@tonic-gate sgn = (cpi->cpi_family << 8) | 14867c478bd9Sstevel@tonic-gate (cpi->cpi_model << 4) | cpi->cpi_step; 14877c478bd9Sstevel@tonic-gate 14887c478bd9Sstevel@tonic-gate for (i = 0; i < btblmax; i++) 14897c478bd9Sstevel@tonic-gate if (brand_tbl[i].bt_bid == cpi->cpi_brandid) 14907c478bd9Sstevel@tonic-gate break; 14917c478bd9Sstevel@tonic-gate if (i < btblmax) { 14927c478bd9Sstevel@tonic-gate if (sgn == 0x6b1 && cpi->cpi_brandid == 3) 14937c478bd9Sstevel@tonic-gate return ("Intel(r) Celeron(r)"); 14947c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xb) 14957c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm) MP"); 14967c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xe) 14977c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm)"); 14987c478bd9Sstevel@tonic-gate return (brand_tbl[i].bt_str); 14997c478bd9Sstevel@tonic-gate } 15007c478bd9Sstevel@tonic-gate } 15017c478bd9Sstevel@tonic-gate 15027c478bd9Sstevel@tonic-gate return (NULL); 15037c478bd9Sstevel@tonic-gate } 15047c478bd9Sstevel@tonic-gate 15057c478bd9Sstevel@tonic-gate static const char * 15067c478bd9Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi) 15077c478bd9Sstevel@tonic-gate { 15087c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 15097c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 15107c478bd9Sstevel@tonic-gate return ("i486 compatible"); 15117c478bd9Sstevel@tonic-gate 15127c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 15137c478bd9Sstevel@tonic-gate case 5: 15147c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 15157c478bd9Sstevel@tonic-gate case 0: 15167c478bd9Sstevel@tonic-gate case 1: 15177c478bd9Sstevel@tonic-gate case 2: 15187c478bd9Sstevel@tonic-gate case 3: 15197c478bd9Sstevel@tonic-gate case 4: 15207c478bd9Sstevel@tonic-gate case 5: 15217c478bd9Sstevel@tonic-gate return ("AMD-K5(r)"); 15227c478bd9Sstevel@tonic-gate case 6: 15237c478bd9Sstevel@tonic-gate case 7: 15247c478bd9Sstevel@tonic-gate return ("AMD-K6(r)"); 15257c478bd9Sstevel@tonic-gate case 8: 15267c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-2"); 15277c478bd9Sstevel@tonic-gate case 9: 15287c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-III"); 15297c478bd9Sstevel@tonic-gate default: 15307c478bd9Sstevel@tonic-gate return ("AMD (family 5)"); 15317c478bd9Sstevel@tonic-gate } 15327c478bd9Sstevel@tonic-gate case 6: 15337c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 15347c478bd9Sstevel@tonic-gate case 1: 15357c478bd9Sstevel@tonic-gate return ("AMD-K7(tm)"); 15367c478bd9Sstevel@tonic-gate case 0: 15377c478bd9Sstevel@tonic-gate case 2: 15387c478bd9Sstevel@tonic-gate case 4: 15397c478bd9Sstevel@tonic-gate return ("AMD Athlon(tm)"); 15407c478bd9Sstevel@tonic-gate case 3: 15417c478bd9Sstevel@tonic-gate case 7: 15427c478bd9Sstevel@tonic-gate return ("AMD Duron(tm)"); 15437c478bd9Sstevel@tonic-gate case 6: 15447c478bd9Sstevel@tonic-gate case 8: 15457c478bd9Sstevel@tonic-gate case 10: 15467c478bd9Sstevel@tonic-gate /* 15477c478bd9Sstevel@tonic-gate * Use the L2 cache size to distinguish 15487c478bd9Sstevel@tonic-gate */ 15497c478bd9Sstevel@tonic-gate return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ? 15507c478bd9Sstevel@tonic-gate "AMD Athlon(tm)" : "AMD Duron(tm)"); 15517c478bd9Sstevel@tonic-gate default: 15527c478bd9Sstevel@tonic-gate return ("AMD (family 6)"); 15537c478bd9Sstevel@tonic-gate } 15547c478bd9Sstevel@tonic-gate default: 15557c478bd9Sstevel@tonic-gate break; 15567c478bd9Sstevel@tonic-gate } 15577c478bd9Sstevel@tonic-gate 15587c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 && 15597c478bd9Sstevel@tonic-gate cpi->cpi_brandid != 0) { 15607c478bd9Sstevel@tonic-gate switch (BITX(cpi->cpi_brandid, 7, 5)) { 15617c478bd9Sstevel@tonic-gate case 3: 15627c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) UP 1xx"); 15637c478bd9Sstevel@tonic-gate case 4: 15647c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) DP 2xx"); 15657c478bd9Sstevel@tonic-gate case 5: 15667c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) MP 8xx"); 15677c478bd9Sstevel@tonic-gate default: 15687c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm)"); 15697c478bd9Sstevel@tonic-gate } 15707c478bd9Sstevel@tonic-gate } 15717c478bd9Sstevel@tonic-gate 15727c478bd9Sstevel@tonic-gate return (NULL); 15737c478bd9Sstevel@tonic-gate } 15747c478bd9Sstevel@tonic-gate 15757c478bd9Sstevel@tonic-gate static const char * 15767c478bd9Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type) 15777c478bd9Sstevel@tonic-gate { 15787c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 15797c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 || 15807c478bd9Sstevel@tonic-gate type == X86_TYPE_CYRIX_486) 15817c478bd9Sstevel@tonic-gate return ("i486 compatible"); 15827c478bd9Sstevel@tonic-gate 15837c478bd9Sstevel@tonic-gate switch (type) { 15847c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 15857c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); 15867c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 15877c478bd9Sstevel@tonic-gate return ("Cyrix 6x86L"); 15887c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 15897c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); 15907c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 15917c478bd9Sstevel@tonic-gate return ("Cyrix GXm"); 15927c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 15937c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 15947c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 15957c478bd9Sstevel@tonic-gate return ("Cyrix M2"); 15967c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 15977c478bd9Sstevel@tonic-gate return ("VIA Cyrix M3"); 15987c478bd9Sstevel@tonic-gate default: 15997c478bd9Sstevel@tonic-gate /* 16007c478bd9Sstevel@tonic-gate * Have another wild guess .. 16017c478bd9Sstevel@tonic-gate */ 16027c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 4 && cpi->cpi_model == 9) 16037c478bd9Sstevel@tonic-gate return ("Cyrix 5x86"); 16047c478bd9Sstevel@tonic-gate else if (cpi->cpi_family == 5) { 16057c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 16067c478bd9Sstevel@tonic-gate case 2: 16077c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); /* Cyrix M1 */ 16087c478bd9Sstevel@tonic-gate case 4: 16097c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 16107c478bd9Sstevel@tonic-gate default: 16117c478bd9Sstevel@tonic-gate break; 16127c478bd9Sstevel@tonic-gate } 16137c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family == 6) { 16147c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 16157c478bd9Sstevel@tonic-gate case 0: 16167c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); /* Cyrix M2? */ 16177c478bd9Sstevel@tonic-gate case 5: 16187c478bd9Sstevel@tonic-gate case 6: 16197c478bd9Sstevel@tonic-gate case 7: 16207c478bd9Sstevel@tonic-gate case 8: 16217c478bd9Sstevel@tonic-gate case 9: 16227c478bd9Sstevel@tonic-gate return ("VIA C3"); 16237c478bd9Sstevel@tonic-gate default: 16247c478bd9Sstevel@tonic-gate break; 16257c478bd9Sstevel@tonic-gate } 16267c478bd9Sstevel@tonic-gate } 16277c478bd9Sstevel@tonic-gate break; 16287c478bd9Sstevel@tonic-gate } 16297c478bd9Sstevel@tonic-gate return (NULL); 16307c478bd9Sstevel@tonic-gate } 16317c478bd9Sstevel@tonic-gate 16327c478bd9Sstevel@tonic-gate /* 16337c478bd9Sstevel@tonic-gate * This only gets called in the case that the CPU extended 16347c478bd9Sstevel@tonic-gate * feature brand string (0x80000002, 0x80000003, 0x80000004) 16357c478bd9Sstevel@tonic-gate * aren't available, or contain null bytes for some reason. 16367c478bd9Sstevel@tonic-gate */ 16377c478bd9Sstevel@tonic-gate static void 16387c478bd9Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi) 16397c478bd9Sstevel@tonic-gate { 16407c478bd9Sstevel@tonic-gate const char *brand = NULL; 16417c478bd9Sstevel@tonic-gate 16427c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 16437c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 16447c478bd9Sstevel@tonic-gate brand = intel_cpubrand(cpi); 16457c478bd9Sstevel@tonic-gate break; 16467c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 16477c478bd9Sstevel@tonic-gate brand = amd_cpubrand(cpi); 16487c478bd9Sstevel@tonic-gate break; 16497c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 16507c478bd9Sstevel@tonic-gate brand = cyrix_cpubrand(cpi, x86_type); 16517c478bd9Sstevel@tonic-gate break; 16527c478bd9Sstevel@tonic-gate case X86_VENDOR_NexGen: 16537c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 16547c478bd9Sstevel@tonic-gate brand = "NexGen Nx586"; 16557c478bd9Sstevel@tonic-gate break; 16567c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 16577c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 16587c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 16597c478bd9Sstevel@tonic-gate case 4: 16607c478bd9Sstevel@tonic-gate brand = "Centaur C6"; 16617c478bd9Sstevel@tonic-gate break; 16627c478bd9Sstevel@tonic-gate case 8: 16637c478bd9Sstevel@tonic-gate brand = "Centaur C2"; 16647c478bd9Sstevel@tonic-gate break; 16657c478bd9Sstevel@tonic-gate case 9: 16667c478bd9Sstevel@tonic-gate brand = "Centaur C3"; 16677c478bd9Sstevel@tonic-gate break; 16687c478bd9Sstevel@tonic-gate default: 16697c478bd9Sstevel@tonic-gate break; 16707c478bd9Sstevel@tonic-gate } 16717c478bd9Sstevel@tonic-gate break; 16727c478bd9Sstevel@tonic-gate case X86_VENDOR_Rise: 16737c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && 16747c478bd9Sstevel@tonic-gate (cpi->cpi_model == 0 || cpi->cpi_model == 2)) 16757c478bd9Sstevel@tonic-gate brand = "Rise mP6"; 16767c478bd9Sstevel@tonic-gate break; 16777c478bd9Sstevel@tonic-gate case X86_VENDOR_SiS: 16787c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 16797c478bd9Sstevel@tonic-gate brand = "SiS 55x"; 16807c478bd9Sstevel@tonic-gate break; 16817c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 16827c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4) 16837c478bd9Sstevel@tonic-gate brand = "Transmeta Crusoe TM3x00 or TM5x00"; 16847c478bd9Sstevel@tonic-gate break; 16857c478bd9Sstevel@tonic-gate case X86_VENDOR_NSC: 16867c478bd9Sstevel@tonic-gate case X86_VENDOR_UMC: 16877c478bd9Sstevel@tonic-gate default: 16887c478bd9Sstevel@tonic-gate break; 16897c478bd9Sstevel@tonic-gate } 16907c478bd9Sstevel@tonic-gate if (brand) { 16917c478bd9Sstevel@tonic-gate (void) strcpy((char *)cpi->cpi_brandstr, brand); 16927c478bd9Sstevel@tonic-gate return; 16937c478bd9Sstevel@tonic-gate } 16947c478bd9Sstevel@tonic-gate 16957c478bd9Sstevel@tonic-gate /* 16967c478bd9Sstevel@tonic-gate * If all else fails ... 16977c478bd9Sstevel@tonic-gate */ 16987c478bd9Sstevel@tonic-gate (void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr), 16997c478bd9Sstevel@tonic-gate "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family, 17007c478bd9Sstevel@tonic-gate cpi->cpi_model, cpi->cpi_step); 17017c478bd9Sstevel@tonic-gate } 17027c478bd9Sstevel@tonic-gate 17037c478bd9Sstevel@tonic-gate /* 17047c478bd9Sstevel@tonic-gate * This routine is called just after kernel memory allocation 17057c478bd9Sstevel@tonic-gate * becomes available on cpu0, and as part of mp_startup() on 17067c478bd9Sstevel@tonic-gate * the other cpus. 17077c478bd9Sstevel@tonic-gate * 1708d129bde2Sesaxe * Fixup the brand string, and collect any information from cpuid 1709d129bde2Sesaxe * that requires dynamicically allocated storage to represent. 17107c478bd9Sstevel@tonic-gate */ 17117c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 17127c478bd9Sstevel@tonic-gate void 17137c478bd9Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu) 17147c478bd9Sstevel@tonic-gate { 1715d129bde2Sesaxe int i, max, shft, level, size; 1716d129bde2Sesaxe struct cpuid_regs regs; 1717d129bde2Sesaxe struct cpuid_regs *cp; 17187c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 17197c478bd9Sstevel@tonic-gate 17207c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 2); 17217c478bd9Sstevel@tonic-gate 1722d129bde2Sesaxe /* 1723d129bde2Sesaxe * Function 4: Deterministic cache parameters 1724d129bde2Sesaxe * 1725d129bde2Sesaxe * Take this opportunity to detect the number of threads 1726d129bde2Sesaxe * sharing the last level cache, and construct a corresponding 1727d129bde2Sesaxe * cache id. The respective cpuid_info members are initialized 1728d129bde2Sesaxe * to the default case of "no last level cache sharing". 1729d129bde2Sesaxe */ 1730d129bde2Sesaxe cpi->cpi_ncpu_shr_last_cache = 1; 1731d129bde2Sesaxe cpi->cpi_last_lvl_cacheid = cpu->cpu_id; 1732d129bde2Sesaxe 1733d129bde2Sesaxe if (cpi->cpi_maxeax >= 4 && cpi->cpi_vendor == X86_VENDOR_Intel) { 1734d129bde2Sesaxe 1735d129bde2Sesaxe /* 1736d129bde2Sesaxe * Find the # of elements (size) returned by fn 4, and along 1737d129bde2Sesaxe * the way detect last level cache sharing details. 1738d129bde2Sesaxe */ 1739d129bde2Sesaxe bzero(®s, sizeof (regs)); 1740d129bde2Sesaxe cp = ®s; 1741d129bde2Sesaxe for (i = 0, max = 0; i < CPI_FN4_ECX_MAX; i++) { 1742d129bde2Sesaxe cp->cp_eax = 4; 1743d129bde2Sesaxe cp->cp_ecx = i; 1744d129bde2Sesaxe 1745d129bde2Sesaxe (void) __cpuid_insn(cp); 1746d129bde2Sesaxe 1747d129bde2Sesaxe if (CPI_CACHE_TYPE(cp) == 0) 1748d129bde2Sesaxe break; 1749d129bde2Sesaxe level = CPI_CACHE_LVL(cp); 1750d129bde2Sesaxe if (level > max) { 1751d129bde2Sesaxe max = level; 1752d129bde2Sesaxe cpi->cpi_ncpu_shr_last_cache = 1753d129bde2Sesaxe CPI_NTHR_SHR_CACHE(cp) + 1; 1754d129bde2Sesaxe } 1755d129bde2Sesaxe } 1756d129bde2Sesaxe cpi->cpi_std_4_size = size = i; 1757d129bde2Sesaxe 1758d129bde2Sesaxe /* 1759d129bde2Sesaxe * Allocate the cpi_std_4 array. The first element 1760d129bde2Sesaxe * references the regs for fn 4, %ecx == 0, which 1761d129bde2Sesaxe * cpuid_pass2() stashed in cpi->cpi_std[4]. 1762d129bde2Sesaxe */ 1763d129bde2Sesaxe if (size > 0) { 1764d129bde2Sesaxe cpi->cpi_std_4 = 1765d129bde2Sesaxe kmem_alloc(size * sizeof (cp), KM_SLEEP); 1766d129bde2Sesaxe cpi->cpi_std_4[0] = &cpi->cpi_std[4]; 1767d129bde2Sesaxe 1768d129bde2Sesaxe /* 1769d129bde2Sesaxe * Allocate storage to hold the additional regs 1770d129bde2Sesaxe * for function 4, %ecx == 1 .. cpi_std_4_size. 1771d129bde2Sesaxe * 1772d129bde2Sesaxe * The regs for fn 4, %ecx == 0 has already 1773d129bde2Sesaxe * been allocated as indicated above. 1774d129bde2Sesaxe */ 1775d129bde2Sesaxe for (i = 1; i < size; i++) { 1776d129bde2Sesaxe cp = cpi->cpi_std_4[i] = 1777d129bde2Sesaxe kmem_zalloc(sizeof (regs), KM_SLEEP); 1778d129bde2Sesaxe cp->cp_eax = 4; 1779d129bde2Sesaxe cp->cp_ecx = i; 1780d129bde2Sesaxe 1781d129bde2Sesaxe (void) __cpuid_insn(cp); 1782d129bde2Sesaxe } 1783d129bde2Sesaxe } 1784d129bde2Sesaxe /* 1785d129bde2Sesaxe * Determine the number of bits needed to represent 1786d129bde2Sesaxe * the number of CPUs sharing the last level cache. 1787d129bde2Sesaxe * 1788d129bde2Sesaxe * Shift off that number of bits from the APIC id to 1789d129bde2Sesaxe * derive the cache id. 1790d129bde2Sesaxe */ 1791d129bde2Sesaxe shft = 0; 1792d129bde2Sesaxe for (i = 1; i < cpi->cpi_ncpu_shr_last_cache; i <<= 1) 1793d129bde2Sesaxe shft++; 1794d129bde2Sesaxe cpi->cpi_last_lvl_cacheid = CPI_APIC_ID(cpi) >> shft; 1795d129bde2Sesaxe } 1796d129bde2Sesaxe 1797d129bde2Sesaxe /* 1798d129bde2Sesaxe * Now fixup the brand string 1799d129bde2Sesaxe */ 18007c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) { 18017c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 1802d129bde2Sesaxe } else { 18037c478bd9Sstevel@tonic-gate 18047c478bd9Sstevel@tonic-gate /* 18057c478bd9Sstevel@tonic-gate * If we successfully extracted a brand string from the cpuid 18067c478bd9Sstevel@tonic-gate * instruction, clean it up by removing leading spaces and 18077c478bd9Sstevel@tonic-gate * similar junk. 18087c478bd9Sstevel@tonic-gate */ 18097c478bd9Sstevel@tonic-gate if (cpi->cpi_brandstr[0]) { 18107c478bd9Sstevel@tonic-gate size_t maxlen = sizeof (cpi->cpi_brandstr); 18117c478bd9Sstevel@tonic-gate char *src, *dst; 18127c478bd9Sstevel@tonic-gate 18137c478bd9Sstevel@tonic-gate dst = src = (char *)cpi->cpi_brandstr; 18147c478bd9Sstevel@tonic-gate src[maxlen - 1] = '\0'; 18157c478bd9Sstevel@tonic-gate /* 18167c478bd9Sstevel@tonic-gate * strip leading spaces 18177c478bd9Sstevel@tonic-gate */ 18187c478bd9Sstevel@tonic-gate while (*src == ' ') 18197c478bd9Sstevel@tonic-gate src++; 18207c478bd9Sstevel@tonic-gate /* 18217c478bd9Sstevel@tonic-gate * Remove any 'Genuine' or "Authentic" prefixes 18227c478bd9Sstevel@tonic-gate */ 18237c478bd9Sstevel@tonic-gate if (strncmp(src, "Genuine ", 8) == 0) 18247c478bd9Sstevel@tonic-gate src += 8; 18257c478bd9Sstevel@tonic-gate if (strncmp(src, "Authentic ", 10) == 0) 18267c478bd9Sstevel@tonic-gate src += 10; 18277c478bd9Sstevel@tonic-gate 18287c478bd9Sstevel@tonic-gate /* 18297c478bd9Sstevel@tonic-gate * Now do an in-place copy. 18307c478bd9Sstevel@tonic-gate * Map (R) to (r) and (TM) to (tm). 18317c478bd9Sstevel@tonic-gate * The era of teletypes is long gone, and there's 18327c478bd9Sstevel@tonic-gate * -really- no need to shout. 18337c478bd9Sstevel@tonic-gate */ 18347c478bd9Sstevel@tonic-gate while (*src != '\0') { 18357c478bd9Sstevel@tonic-gate if (src[0] == '(') { 18367c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "R)", 2) == 0) { 18377c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(r)", 3); 18387c478bd9Sstevel@tonic-gate src += 3; 18397c478bd9Sstevel@tonic-gate dst += 3; 18407c478bd9Sstevel@tonic-gate continue; 18417c478bd9Sstevel@tonic-gate } 18427c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "TM)", 3) == 0) { 18437c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(tm)", 4); 18447c478bd9Sstevel@tonic-gate src += 4; 18457c478bd9Sstevel@tonic-gate dst += 4; 18467c478bd9Sstevel@tonic-gate continue; 18477c478bd9Sstevel@tonic-gate } 18487c478bd9Sstevel@tonic-gate } 18497c478bd9Sstevel@tonic-gate *dst++ = *src++; 18507c478bd9Sstevel@tonic-gate } 18517c478bd9Sstevel@tonic-gate *dst = '\0'; 18527c478bd9Sstevel@tonic-gate 18537c478bd9Sstevel@tonic-gate /* 18547c478bd9Sstevel@tonic-gate * Finally, remove any trailing spaces 18557c478bd9Sstevel@tonic-gate */ 18567c478bd9Sstevel@tonic-gate while (--dst > cpi->cpi_brandstr) 18577c478bd9Sstevel@tonic-gate if (*dst == ' ') 18587c478bd9Sstevel@tonic-gate *dst = '\0'; 18597c478bd9Sstevel@tonic-gate else 18607c478bd9Sstevel@tonic-gate break; 18617c478bd9Sstevel@tonic-gate } else 18627c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 1863d129bde2Sesaxe } 18647c478bd9Sstevel@tonic-gate cpi->cpi_pass = 3; 18657c478bd9Sstevel@tonic-gate } 18667c478bd9Sstevel@tonic-gate 18677c478bd9Sstevel@tonic-gate /* 18687c478bd9Sstevel@tonic-gate * This routine is called out of bind_hwcap() much later in the life 18697c478bd9Sstevel@tonic-gate * of the kernel (post_startup()). The job of this routine is to resolve 18707c478bd9Sstevel@tonic-gate * the hardware feature support and kernel support for those features into 18717c478bd9Sstevel@tonic-gate * what we're actually going to tell applications via the aux vector. 18727c478bd9Sstevel@tonic-gate */ 18737c478bd9Sstevel@tonic-gate uint_t 18747c478bd9Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu) 18757c478bd9Sstevel@tonic-gate { 18767c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 18777c478bd9Sstevel@tonic-gate uint_t hwcap_flags = 0; 18787c478bd9Sstevel@tonic-gate 18797c478bd9Sstevel@tonic-gate if (cpu == NULL) 18807c478bd9Sstevel@tonic-gate cpu = CPU; 18817c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 18827c478bd9Sstevel@tonic-gate 18837c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 3); 18847c478bd9Sstevel@tonic-gate 18857c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 1) { 18867c478bd9Sstevel@tonic-gate uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES]; 18877c478bd9Sstevel@tonic-gate uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES]; 18887c478bd9Sstevel@tonic-gate 18897c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_EDX(cpi); 18907c478bd9Sstevel@tonic-gate *ecx = CPI_FEATURES_ECX(cpi); 18917c478bd9Sstevel@tonic-gate 18927c478bd9Sstevel@tonic-gate /* 18937c478bd9Sstevel@tonic-gate * [these require explicit kernel support] 18947c478bd9Sstevel@tonic-gate */ 18957c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SEP) == 0) 18967c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SEP; 18977c478bd9Sstevel@tonic-gate 18987c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE) == 0) 18997c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE); 19007c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE2) == 0) 19017c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SSE2; 19027c478bd9Sstevel@tonic-gate 19037c478bd9Sstevel@tonic-gate if ((x86_feature & X86_HTT) == 0) 19047c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_HTT; 19057c478bd9Sstevel@tonic-gate 19067c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE3) == 0) 19077c478bd9Sstevel@tonic-gate *ecx &= ~CPUID_INTC_ECX_SSE3; 19087c478bd9Sstevel@tonic-gate 19097c478bd9Sstevel@tonic-gate /* 19107c478bd9Sstevel@tonic-gate * [no explicit support required beyond x87 fp context] 19117c478bd9Sstevel@tonic-gate */ 19127c478bd9Sstevel@tonic-gate if (!fpu_exists) 19137c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX); 19147c478bd9Sstevel@tonic-gate 19157c478bd9Sstevel@tonic-gate /* 19167c478bd9Sstevel@tonic-gate * Now map the supported feature vector to things that we 19177c478bd9Sstevel@tonic-gate * think userland will care about. 19187c478bd9Sstevel@tonic-gate */ 19197c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SEP) 19207c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SEP; 19217c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE) 19227c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FXSR | AV_386_SSE; 19237c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE2) 19247c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE2; 19257c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_SSE3) 19267c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE3; 1927f8801251Skk208521 if (*ecx & CPUID_INTC_ECX_POPCNT) 1928f8801251Skk208521 hwcap_flags |= AV_386_POPCNT; 19297c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_FPU) 19307c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FPU; 19317c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_MMX) 19327c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MMX; 19337c478bd9Sstevel@tonic-gate 19347c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_TSC) 19357c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_TSC; 19367c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CX8) 19377c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX8; 19387c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CMOV) 19397c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CMOV; 19407c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_MON) 19417c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MON; 19427c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_CX16) 19437c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX16; 19447c478bd9Sstevel@tonic-gate } 19457c478bd9Sstevel@tonic-gate 19468949bcd6Sandrei if (x86_feature & X86_HTT) 19477c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_PAUSE; 19487c478bd9Sstevel@tonic-gate 19497c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 19507c478bd9Sstevel@tonic-gate goto pass4_done; 19517c478bd9Sstevel@tonic-gate 19527c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 19538949bcd6Sandrei struct cpuid_regs cp; 1954ae115bc7Smrj uint32_t *edx, *ecx; 19557c478bd9Sstevel@tonic-gate 1956ae115bc7Smrj case X86_VENDOR_Intel: 1957ae115bc7Smrj /* 1958ae115bc7Smrj * Seems like Intel duplicated what we necessary 1959ae115bc7Smrj * here to make the initial crop of 64-bit OS's work. 1960ae115bc7Smrj * Hopefully, those are the only "extended" bits 1961ae115bc7Smrj * they'll add. 1962ae115bc7Smrj */ 1963ae115bc7Smrj /*FALLTHROUGH*/ 1964ae115bc7Smrj 19657c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 19667c478bd9Sstevel@tonic-gate edx = &cpi->cpi_support[AMD_EDX_FEATURES]; 1967ae115bc7Smrj ecx = &cpi->cpi_support[AMD_ECX_FEATURES]; 19687c478bd9Sstevel@tonic-gate 19697c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_XTD_EDX(cpi); 1970ae115bc7Smrj *ecx = CPI_FEATURES_XTD_ECX(cpi); 1971ae115bc7Smrj 1972ae115bc7Smrj /* 1973ae115bc7Smrj * [these features require explicit kernel support] 1974ae115bc7Smrj */ 1975ae115bc7Smrj switch (cpi->cpi_vendor) { 1976ae115bc7Smrj case X86_VENDOR_Intel: 1977ae115bc7Smrj break; 1978ae115bc7Smrj 1979ae115bc7Smrj case X86_VENDOR_AMD: 1980ae115bc7Smrj if ((x86_feature & X86_TSCP) == 0) 1981ae115bc7Smrj *edx &= ~CPUID_AMD_EDX_TSCP; 1982f8801251Skk208521 if ((x86_feature & X86_SSE4A) == 0) 1983f8801251Skk208521 *ecx &= ~CPUID_AMD_ECX_SSE4A; 1984ae115bc7Smrj break; 1985ae115bc7Smrj 1986ae115bc7Smrj default: 1987ae115bc7Smrj break; 1988ae115bc7Smrj } 19897c478bd9Sstevel@tonic-gate 19907c478bd9Sstevel@tonic-gate /* 19917c478bd9Sstevel@tonic-gate * [no explicit support required beyond 19927c478bd9Sstevel@tonic-gate * x87 fp context and exception handlers] 19937c478bd9Sstevel@tonic-gate */ 19947c478bd9Sstevel@tonic-gate if (!fpu_exists) 19957c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_AMD_EDX_MMXamd | 19967c478bd9Sstevel@tonic-gate CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx); 19977c478bd9Sstevel@tonic-gate 19987c478bd9Sstevel@tonic-gate if ((x86_feature & X86_NX) == 0) 19997c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_NX; 2000ae115bc7Smrj #if !defined(__amd64) 20017c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_LM; 20027c478bd9Sstevel@tonic-gate #endif 20037c478bd9Sstevel@tonic-gate /* 20047c478bd9Sstevel@tonic-gate * Now map the supported feature vector to 20057c478bd9Sstevel@tonic-gate * things that we think userland will care about. 20067c478bd9Sstevel@tonic-gate */ 2007ae115bc7Smrj #if defined(__amd64) 20087c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_SYSC) 20097c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_SYSC; 2010ae115bc7Smrj #endif 20117c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_MMXamd) 20127c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_MMX; 20137c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNow) 20147c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNow; 20157c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNowx) 20167c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNowx; 2017ae115bc7Smrj 2018ae115bc7Smrj switch (cpi->cpi_vendor) { 2019ae115bc7Smrj case X86_VENDOR_AMD: 2020ae115bc7Smrj if (*edx & CPUID_AMD_EDX_TSCP) 2021ae115bc7Smrj hwcap_flags |= AV_386_TSCP; 2022ae115bc7Smrj if (*ecx & CPUID_AMD_ECX_AHF64) 2023ae115bc7Smrj hwcap_flags |= AV_386_AHF; 2024f8801251Skk208521 if (*ecx & CPUID_AMD_ECX_SSE4A) 2025f8801251Skk208521 hwcap_flags |= AV_386_AMD_SSE4A; 2026f8801251Skk208521 if (*ecx & CPUID_AMD_ECX_LZCNT) 2027f8801251Skk208521 hwcap_flags |= AV_386_AMD_LZCNT; 2028ae115bc7Smrj break; 2029ae115bc7Smrj 2030ae115bc7Smrj case X86_VENDOR_Intel: 2031ae115bc7Smrj /* 2032ae115bc7Smrj * Aarrgh. 2033ae115bc7Smrj * Intel uses a different bit in the same word. 2034ae115bc7Smrj */ 2035ae115bc7Smrj if (*ecx & CPUID_INTC_ECX_AHF64) 2036ae115bc7Smrj hwcap_flags |= AV_386_AHF; 2037ae115bc7Smrj break; 2038ae115bc7Smrj 2039ae115bc7Smrj default: 2040ae115bc7Smrj break; 2041ae115bc7Smrj } 20427c478bd9Sstevel@tonic-gate break; 20437c478bd9Sstevel@tonic-gate 20447c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 20458949bcd6Sandrei cp.cp_eax = 0x80860001; 20468949bcd6Sandrei (void) __cpuid_insn(&cp); 20478949bcd6Sandrei cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx; 20487c478bd9Sstevel@tonic-gate break; 20497c478bd9Sstevel@tonic-gate 20507c478bd9Sstevel@tonic-gate default: 20517c478bd9Sstevel@tonic-gate break; 20527c478bd9Sstevel@tonic-gate } 20537c478bd9Sstevel@tonic-gate 20547c478bd9Sstevel@tonic-gate pass4_done: 20557c478bd9Sstevel@tonic-gate cpi->cpi_pass = 4; 20567c478bd9Sstevel@tonic-gate return (hwcap_flags); 20577c478bd9Sstevel@tonic-gate } 20587c478bd9Sstevel@tonic-gate 20597c478bd9Sstevel@tonic-gate 20607c478bd9Sstevel@tonic-gate /* 20617c478bd9Sstevel@tonic-gate * Simulate the cpuid instruction using the data we previously 20627c478bd9Sstevel@tonic-gate * captured about this CPU. We try our best to return the truth 20637c478bd9Sstevel@tonic-gate * about the hardware, independently of kernel support. 20647c478bd9Sstevel@tonic-gate */ 20657c478bd9Sstevel@tonic-gate uint32_t 20668949bcd6Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp) 20677c478bd9Sstevel@tonic-gate { 20687c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 20698949bcd6Sandrei struct cpuid_regs *xcp; 20707c478bd9Sstevel@tonic-gate 20717c478bd9Sstevel@tonic-gate if (cpu == NULL) 20727c478bd9Sstevel@tonic-gate cpu = CPU; 20737c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 20747c478bd9Sstevel@tonic-gate 20757c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 20767c478bd9Sstevel@tonic-gate 20777c478bd9Sstevel@tonic-gate /* 20787c478bd9Sstevel@tonic-gate * CPUID data is cached in two separate places: cpi_std for standard 20797c478bd9Sstevel@tonic-gate * CPUID functions, and cpi_extd for extended CPUID functions. 20807c478bd9Sstevel@tonic-gate */ 20818949bcd6Sandrei if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD) 20828949bcd6Sandrei xcp = &cpi->cpi_std[cp->cp_eax]; 20838949bcd6Sandrei else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax && 20848949bcd6Sandrei cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD) 20858949bcd6Sandrei xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000]; 20867c478bd9Sstevel@tonic-gate else 20877c478bd9Sstevel@tonic-gate /* 20887c478bd9Sstevel@tonic-gate * The caller is asking for data from an input parameter which 20897c478bd9Sstevel@tonic-gate * the kernel has not cached. In this case we go fetch from 20907c478bd9Sstevel@tonic-gate * the hardware and return the data directly to the user. 20917c478bd9Sstevel@tonic-gate */ 20928949bcd6Sandrei return (__cpuid_insn(cp)); 20938949bcd6Sandrei 20948949bcd6Sandrei cp->cp_eax = xcp->cp_eax; 20958949bcd6Sandrei cp->cp_ebx = xcp->cp_ebx; 20968949bcd6Sandrei cp->cp_ecx = xcp->cp_ecx; 20978949bcd6Sandrei cp->cp_edx = xcp->cp_edx; 20987c478bd9Sstevel@tonic-gate return (cp->cp_eax); 20997c478bd9Sstevel@tonic-gate } 21007c478bd9Sstevel@tonic-gate 21017c478bd9Sstevel@tonic-gate int 21027c478bd9Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass) 21037c478bd9Sstevel@tonic-gate { 21047c478bd9Sstevel@tonic-gate return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL && 21057c478bd9Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi->cpi_pass >= pass); 21067c478bd9Sstevel@tonic-gate } 21077c478bd9Sstevel@tonic-gate 21087c478bd9Sstevel@tonic-gate int 21097c478bd9Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n) 21107c478bd9Sstevel@tonic-gate { 21117c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 21127c478bd9Sstevel@tonic-gate 21137c478bd9Sstevel@tonic-gate return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr)); 21147c478bd9Sstevel@tonic-gate } 21157c478bd9Sstevel@tonic-gate 21167c478bd9Sstevel@tonic-gate int 21178949bcd6Sandrei cpuid_is_cmt(cpu_t *cpu) 21187c478bd9Sstevel@tonic-gate { 21197c478bd9Sstevel@tonic-gate if (cpu == NULL) 21207c478bd9Sstevel@tonic-gate cpu = CPU; 21217c478bd9Sstevel@tonic-gate 21227c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 21237c478bd9Sstevel@tonic-gate 21247c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0); 21257c478bd9Sstevel@tonic-gate } 21267c478bd9Sstevel@tonic-gate 21277c478bd9Sstevel@tonic-gate /* 21287c478bd9Sstevel@tonic-gate * AMD and Intel both implement the 64-bit variant of the syscall 21297c478bd9Sstevel@tonic-gate * instruction (syscallq), so if there's -any- support for syscall, 21307c478bd9Sstevel@tonic-gate * cpuid currently says "yes, we support this". 21317c478bd9Sstevel@tonic-gate * 21327c478bd9Sstevel@tonic-gate * However, Intel decided to -not- implement the 32-bit variant of the 21337c478bd9Sstevel@tonic-gate * syscall instruction, so we provide a predicate to allow our caller 21347c478bd9Sstevel@tonic-gate * to test that subtlety here. 21357c478bd9Sstevel@tonic-gate */ 21367c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 21377c478bd9Sstevel@tonic-gate int 21387c478bd9Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu) 21397c478bd9Sstevel@tonic-gate { 21407c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1)); 21417c478bd9Sstevel@tonic-gate 2142ae115bc7Smrj if (cpu == NULL) 2143ae115bc7Smrj cpu = CPU; 2144ae115bc7Smrj 2145ae115bc7Smrj /*CSTYLED*/ 2146ae115bc7Smrj { 2147ae115bc7Smrj struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 2148ae115bc7Smrj 2149ae115bc7Smrj if (cpi->cpi_vendor == X86_VENDOR_AMD && 2150ae115bc7Smrj cpi->cpi_xmaxeax >= 0x80000001 && 2151ae115bc7Smrj (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC)) 2152ae115bc7Smrj return (1); 2153ae115bc7Smrj } 21547c478bd9Sstevel@tonic-gate return (0); 21557c478bd9Sstevel@tonic-gate } 21567c478bd9Sstevel@tonic-gate 21577c478bd9Sstevel@tonic-gate int 21587c478bd9Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n) 21597c478bd9Sstevel@tonic-gate { 21607c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 21617c478bd9Sstevel@tonic-gate 21627c478bd9Sstevel@tonic-gate static const char fmt[] = 2163ecfa43a5Sdmick "x86 (%s %X family %d model %d step %d clock %d MHz)"; 21647c478bd9Sstevel@tonic-gate static const char fmt_ht[] = 2165ecfa43a5Sdmick "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)"; 21667c478bd9Sstevel@tonic-gate 21677c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 21687c478bd9Sstevel@tonic-gate 21698949bcd6Sandrei if (cpuid_is_cmt(cpu)) 21707c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt_ht, cpi->cpi_chipid, 2171ecfa43a5Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 2172ecfa43a5Sdmick cpi->cpi_family, cpi->cpi_model, 21737c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 21747c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt, 2175ecfa43a5Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 2176ecfa43a5Sdmick cpi->cpi_family, cpi->cpi_model, 21777c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 21787c478bd9Sstevel@tonic-gate } 21797c478bd9Sstevel@tonic-gate 21807c478bd9Sstevel@tonic-gate const char * 21817c478bd9Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu) 21827c478bd9Sstevel@tonic-gate { 21837c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 21847c478bd9Sstevel@tonic-gate return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr); 21857c478bd9Sstevel@tonic-gate } 21867c478bd9Sstevel@tonic-gate 21877c478bd9Sstevel@tonic-gate uint_t 21887c478bd9Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu) 21897c478bd9Sstevel@tonic-gate { 21907c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 21917c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_vendor); 21927c478bd9Sstevel@tonic-gate } 21937c478bd9Sstevel@tonic-gate 21947c478bd9Sstevel@tonic-gate uint_t 21957c478bd9Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu) 21967c478bd9Sstevel@tonic-gate { 21977c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 21987c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_family); 21997c478bd9Sstevel@tonic-gate } 22007c478bd9Sstevel@tonic-gate 22017c478bd9Sstevel@tonic-gate uint_t 22027c478bd9Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu) 22037c478bd9Sstevel@tonic-gate { 22047c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 22057c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_model); 22067c478bd9Sstevel@tonic-gate } 22077c478bd9Sstevel@tonic-gate 22087c478bd9Sstevel@tonic-gate uint_t 22097c478bd9Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu) 22107c478bd9Sstevel@tonic-gate { 22117c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 22127c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip); 22137c478bd9Sstevel@tonic-gate } 22147c478bd9Sstevel@tonic-gate 22157c478bd9Sstevel@tonic-gate uint_t 22168949bcd6Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu) 22178949bcd6Sandrei { 22188949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 22198949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip); 22208949bcd6Sandrei } 22218949bcd6Sandrei 22228949bcd6Sandrei uint_t 2223d129bde2Sesaxe cpuid_get_ncpu_sharing_last_cache(cpu_t *cpu) 2224d129bde2Sesaxe { 2225d129bde2Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 2226d129bde2Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_shr_last_cache); 2227d129bde2Sesaxe } 2228d129bde2Sesaxe 2229d129bde2Sesaxe id_t 2230d129bde2Sesaxe cpuid_get_last_lvl_cacheid(cpu_t *cpu) 2231d129bde2Sesaxe { 2232d129bde2Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 2233d129bde2Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid); 2234d129bde2Sesaxe } 2235d129bde2Sesaxe 2236d129bde2Sesaxe uint_t 22377c478bd9Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu) 22387c478bd9Sstevel@tonic-gate { 22397c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 22407c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_step); 22417c478bd9Sstevel@tonic-gate } 22427c478bd9Sstevel@tonic-gate 22432449e17fSsherrym uint_t 22442449e17fSsherrym cpuid_getsig(struct cpu *cpu) 22452449e17fSsherrym { 22462449e17fSsherrym ASSERT(cpuid_checkpass(cpu, 1)); 22472449e17fSsherrym return (cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_eax); 22482449e17fSsherrym } 22492449e17fSsherrym 22508a40a695Sgavinm uint32_t 22518a40a695Sgavinm cpuid_getchiprev(struct cpu *cpu) 22528a40a695Sgavinm { 22538a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 22548a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprev); 22558a40a695Sgavinm } 22568a40a695Sgavinm 22578a40a695Sgavinm const char * 22588a40a695Sgavinm cpuid_getchiprevstr(struct cpu *cpu) 22598a40a695Sgavinm { 22608a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 22618a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr); 22628a40a695Sgavinm } 22638a40a695Sgavinm 22648a40a695Sgavinm uint32_t 22658a40a695Sgavinm cpuid_getsockettype(struct cpu *cpu) 22668a40a695Sgavinm { 22678a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 22688a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_socket); 22698a40a695Sgavinm } 22708a40a695Sgavinm 2271fb2f18f8Sesaxe int 2272fb2f18f8Sesaxe cpuid_get_chipid(cpu_t *cpu) 22737c478bd9Sstevel@tonic-gate { 22747c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 22757c478bd9Sstevel@tonic-gate 22768949bcd6Sandrei if (cpuid_is_cmt(cpu)) 22777c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid); 22787c478bd9Sstevel@tonic-gate return (cpu->cpu_id); 22797c478bd9Sstevel@tonic-gate } 22807c478bd9Sstevel@tonic-gate 22818949bcd6Sandrei id_t 2282fb2f18f8Sesaxe cpuid_get_coreid(cpu_t *cpu) 22838949bcd6Sandrei { 22848949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 22858949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_coreid); 22868949bcd6Sandrei } 22878949bcd6Sandrei 22887c478bd9Sstevel@tonic-gate int 2289fb2f18f8Sesaxe cpuid_get_clogid(cpu_t *cpu) 22907c478bd9Sstevel@tonic-gate { 22917c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 22927c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_clogid); 22937c478bd9Sstevel@tonic-gate } 22947c478bd9Sstevel@tonic-gate 22957c478bd9Sstevel@tonic-gate void 22967c478bd9Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits) 22977c478bd9Sstevel@tonic-gate { 22987c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 22997c478bd9Sstevel@tonic-gate 23007c478bd9Sstevel@tonic-gate if (cpu == NULL) 23017c478bd9Sstevel@tonic-gate cpu = CPU; 23027c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 23037c478bd9Sstevel@tonic-gate 23047c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23057c478bd9Sstevel@tonic-gate 23067c478bd9Sstevel@tonic-gate if (pabits) 23077c478bd9Sstevel@tonic-gate *pabits = cpi->cpi_pabits; 23087c478bd9Sstevel@tonic-gate if (vabits) 23097c478bd9Sstevel@tonic-gate *vabits = cpi->cpi_vabits; 23107c478bd9Sstevel@tonic-gate } 23117c478bd9Sstevel@tonic-gate 23127c478bd9Sstevel@tonic-gate /* 23137c478bd9Sstevel@tonic-gate * Returns the number of data TLB entries for a corresponding 23147c478bd9Sstevel@tonic-gate * pagesize. If it can't be computed, or isn't known, the 23157c478bd9Sstevel@tonic-gate * routine returns zero. If you ask about an architecturally 23167c478bd9Sstevel@tonic-gate * impossible pagesize, the routine will panic (so that the 23177c478bd9Sstevel@tonic-gate * hat implementor knows that things are inconsistent.) 23187c478bd9Sstevel@tonic-gate */ 23197c478bd9Sstevel@tonic-gate uint_t 23207c478bd9Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize) 23217c478bd9Sstevel@tonic-gate { 23227c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 23237c478bd9Sstevel@tonic-gate uint_t dtlb_nent = 0; 23247c478bd9Sstevel@tonic-gate 23257c478bd9Sstevel@tonic-gate if (cpu == NULL) 23267c478bd9Sstevel@tonic-gate cpu = CPU; 23277c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 23287c478bd9Sstevel@tonic-gate 23297c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23307c478bd9Sstevel@tonic-gate 23317c478bd9Sstevel@tonic-gate /* 23327c478bd9Sstevel@tonic-gate * Check the L2 TLB info 23337c478bd9Sstevel@tonic-gate */ 23347c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000006) { 23358949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[6]; 23367c478bd9Sstevel@tonic-gate 23377c478bd9Sstevel@tonic-gate switch (pagesize) { 23387c478bd9Sstevel@tonic-gate 23397c478bd9Sstevel@tonic-gate case 4 * 1024: 23407c478bd9Sstevel@tonic-gate /* 23417c478bd9Sstevel@tonic-gate * All zero in the top 16 bits of the register 23427c478bd9Sstevel@tonic-gate * indicates a unified TLB. Size is in low 16 bits. 23437c478bd9Sstevel@tonic-gate */ 23447c478bd9Sstevel@tonic-gate if ((cp->cp_ebx & 0xffff0000) == 0) 23457c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_ebx & 0x0000ffff; 23467c478bd9Sstevel@tonic-gate else 23477c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 27, 16); 23487c478bd9Sstevel@tonic-gate break; 23497c478bd9Sstevel@tonic-gate 23507c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 23517c478bd9Sstevel@tonic-gate if ((cp->cp_eax & 0xffff0000) == 0) 23527c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_eax & 0x0000ffff; 23537c478bd9Sstevel@tonic-gate else 23547c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 27, 16); 23557c478bd9Sstevel@tonic-gate break; 23567c478bd9Sstevel@tonic-gate 23577c478bd9Sstevel@tonic-gate default: 23587c478bd9Sstevel@tonic-gate panic("unknown L2 pagesize"); 23597c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 23607c478bd9Sstevel@tonic-gate } 23617c478bd9Sstevel@tonic-gate } 23627c478bd9Sstevel@tonic-gate 23637c478bd9Sstevel@tonic-gate if (dtlb_nent != 0) 23647c478bd9Sstevel@tonic-gate return (dtlb_nent); 23657c478bd9Sstevel@tonic-gate 23667c478bd9Sstevel@tonic-gate /* 23677c478bd9Sstevel@tonic-gate * No L2 TLB support for this size, try L1. 23687c478bd9Sstevel@tonic-gate */ 23697c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) { 23708949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[5]; 23717c478bd9Sstevel@tonic-gate 23727c478bd9Sstevel@tonic-gate switch (pagesize) { 23737c478bd9Sstevel@tonic-gate case 4 * 1024: 23747c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 23, 16); 23757c478bd9Sstevel@tonic-gate break; 23767c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 23777c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 23, 16); 23787c478bd9Sstevel@tonic-gate break; 23797c478bd9Sstevel@tonic-gate default: 23807c478bd9Sstevel@tonic-gate panic("unknown L1 d-TLB pagesize"); 23817c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 23827c478bd9Sstevel@tonic-gate } 23837c478bd9Sstevel@tonic-gate } 23847c478bd9Sstevel@tonic-gate 23857c478bd9Sstevel@tonic-gate return (dtlb_nent); 23867c478bd9Sstevel@tonic-gate } 23877c478bd9Sstevel@tonic-gate 23887c478bd9Sstevel@tonic-gate /* 23897c478bd9Sstevel@tonic-gate * Return 0 if the erratum is not present or not applicable, positive 23907c478bd9Sstevel@tonic-gate * if it is, and negative if the status of the erratum is unknown. 23917c478bd9Sstevel@tonic-gate * 23927c478bd9Sstevel@tonic-gate * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm) 23932201b277Skucharsk * Processors" #25759, Rev 3.57, August 2005 23947c478bd9Sstevel@tonic-gate */ 23957c478bd9Sstevel@tonic-gate int 23967c478bd9Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum) 23977c478bd9Sstevel@tonic-gate { 23987c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 23998949bcd6Sandrei uint_t eax; 24007c478bd9Sstevel@tonic-gate 2401ea99987eSsethg /* 2402ea99987eSsethg * Bail out if this CPU isn't an AMD CPU, or if it's 2403ea99987eSsethg * a legacy (32-bit) AMD CPU. 2404ea99987eSsethg */ 2405ea99987eSsethg if (cpi->cpi_vendor != X86_VENDOR_AMD || 2406875b116eSkchow cpi->cpi_family == 4 || cpi->cpi_family == 5 || 2407875b116eSkchow cpi->cpi_family == 6) 24088a40a695Sgavinm 24097c478bd9Sstevel@tonic-gate return (0); 24107c478bd9Sstevel@tonic-gate 24117c478bd9Sstevel@tonic-gate eax = cpi->cpi_std[1].cp_eax; 24127c478bd9Sstevel@tonic-gate 24137c478bd9Sstevel@tonic-gate #define SH_B0(eax) (eax == 0xf40 || eax == 0xf50) 24147c478bd9Sstevel@tonic-gate #define SH_B3(eax) (eax == 0xf51) 2415ee88d2b9Skchow #define B(eax) (SH_B0(eax) || SH_B3(eax)) 24167c478bd9Sstevel@tonic-gate 24177c478bd9Sstevel@tonic-gate #define SH_C0(eax) (eax == 0xf48 || eax == 0xf58) 24187c478bd9Sstevel@tonic-gate 24197c478bd9Sstevel@tonic-gate #define SH_CG(eax) (eax == 0xf4a || eax == 0xf5a || eax == 0xf7a) 24207c478bd9Sstevel@tonic-gate #define DH_CG(eax) (eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0) 24217c478bd9Sstevel@tonic-gate #define CH_CG(eax) (eax == 0xf82 || eax == 0xfb2) 2422ee88d2b9Skchow #define CG(eax) (SH_CG(eax) || DH_CG(eax) || CH_CG(eax)) 24237c478bd9Sstevel@tonic-gate 24247c478bd9Sstevel@tonic-gate #define SH_D0(eax) (eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70) 24257c478bd9Sstevel@tonic-gate #define DH_D0(eax) (eax == 0x10fc0 || eax == 0x10ff0) 24267c478bd9Sstevel@tonic-gate #define CH_D0(eax) (eax == 0x10f80 || eax == 0x10fb0) 2427ee88d2b9Skchow #define D0(eax) (SH_D0(eax) || DH_D0(eax) || CH_D0(eax)) 24287c478bd9Sstevel@tonic-gate 24297c478bd9Sstevel@tonic-gate #define SH_E0(eax) (eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70) 24307c478bd9Sstevel@tonic-gate #define JH_E1(eax) (eax == 0x20f10) /* JH8_E0 had 0x20f30 */ 24317c478bd9Sstevel@tonic-gate #define DH_E3(eax) (eax == 0x20fc0 || eax == 0x20ff0) 24327c478bd9Sstevel@tonic-gate #define SH_E4(eax) (eax == 0x20f51 || eax == 0x20f71) 24337c478bd9Sstevel@tonic-gate #define BH_E4(eax) (eax == 0x20fb1) 24347c478bd9Sstevel@tonic-gate #define SH_E5(eax) (eax == 0x20f42) 24357c478bd9Sstevel@tonic-gate #define DH_E6(eax) (eax == 0x20ff2 || eax == 0x20fc2) 24367c478bd9Sstevel@tonic-gate #define JH_E6(eax) (eax == 0x20f12 || eax == 0x20f32) 2437ee88d2b9Skchow #define EX(eax) (SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \ 2438ee88d2b9Skchow SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \ 2439ee88d2b9Skchow DH_E6(eax) || JH_E6(eax)) 24407c478bd9Sstevel@tonic-gate 24417c478bd9Sstevel@tonic-gate switch (erratum) { 24427c478bd9Sstevel@tonic-gate case 1: 2443875b116eSkchow return (cpi->cpi_family < 0x10); 24447c478bd9Sstevel@tonic-gate case 51: /* what does the asterisk mean? */ 24457c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 24467c478bd9Sstevel@tonic-gate case 52: 24477c478bd9Sstevel@tonic-gate return (B(eax)); 24487c478bd9Sstevel@tonic-gate case 57: 2449875b116eSkchow return (cpi->cpi_family <= 0x10); 24507c478bd9Sstevel@tonic-gate case 58: 24517c478bd9Sstevel@tonic-gate return (B(eax)); 24527c478bd9Sstevel@tonic-gate case 60: 2453875b116eSkchow return (cpi->cpi_family <= 0x10); 24547c478bd9Sstevel@tonic-gate case 61: 24557c478bd9Sstevel@tonic-gate case 62: 24567c478bd9Sstevel@tonic-gate case 63: 24577c478bd9Sstevel@tonic-gate case 64: 24587c478bd9Sstevel@tonic-gate case 65: 24597c478bd9Sstevel@tonic-gate case 66: 24607c478bd9Sstevel@tonic-gate case 68: 24617c478bd9Sstevel@tonic-gate case 69: 24627c478bd9Sstevel@tonic-gate case 70: 24637c478bd9Sstevel@tonic-gate case 71: 24647c478bd9Sstevel@tonic-gate return (B(eax)); 24657c478bd9Sstevel@tonic-gate case 72: 24667c478bd9Sstevel@tonic-gate return (SH_B0(eax)); 24677c478bd9Sstevel@tonic-gate case 74: 24687c478bd9Sstevel@tonic-gate return (B(eax)); 24697c478bd9Sstevel@tonic-gate case 75: 2470875b116eSkchow return (cpi->cpi_family < 0x10); 24717c478bd9Sstevel@tonic-gate case 76: 24727c478bd9Sstevel@tonic-gate return (B(eax)); 24737c478bd9Sstevel@tonic-gate case 77: 2474875b116eSkchow return (cpi->cpi_family <= 0x10); 24757c478bd9Sstevel@tonic-gate case 78: 24767c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 24777c478bd9Sstevel@tonic-gate case 79: 24787c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 24797c478bd9Sstevel@tonic-gate case 80: 24807c478bd9Sstevel@tonic-gate case 81: 24817c478bd9Sstevel@tonic-gate case 82: 24827c478bd9Sstevel@tonic-gate return (B(eax)); 24837c478bd9Sstevel@tonic-gate case 83: 24847c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 24857c478bd9Sstevel@tonic-gate case 85: 2486875b116eSkchow return (cpi->cpi_family < 0x10); 24877c478bd9Sstevel@tonic-gate case 86: 24887c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 24897c478bd9Sstevel@tonic-gate case 88: 24907c478bd9Sstevel@tonic-gate #if !defined(__amd64) 24917c478bd9Sstevel@tonic-gate return (0); 24927c478bd9Sstevel@tonic-gate #else 24937c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 24947c478bd9Sstevel@tonic-gate #endif 24957c478bd9Sstevel@tonic-gate case 89: 2496875b116eSkchow return (cpi->cpi_family < 0x10); 24977c478bd9Sstevel@tonic-gate case 90: 24987c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 24997c478bd9Sstevel@tonic-gate case 91: 25007c478bd9Sstevel@tonic-gate case 92: 25017c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 25027c478bd9Sstevel@tonic-gate case 93: 25037c478bd9Sstevel@tonic-gate return (SH_C0(eax)); 25047c478bd9Sstevel@tonic-gate case 94: 25057c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 25067c478bd9Sstevel@tonic-gate case 95: 25077c478bd9Sstevel@tonic-gate #if !defined(__amd64) 25087c478bd9Sstevel@tonic-gate return (0); 25097c478bd9Sstevel@tonic-gate #else 25107c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 25117c478bd9Sstevel@tonic-gate #endif 25127c478bd9Sstevel@tonic-gate case 96: 25137c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 25147c478bd9Sstevel@tonic-gate case 97: 25157c478bd9Sstevel@tonic-gate case 98: 25167c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 25177c478bd9Sstevel@tonic-gate case 99: 25187c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 25197c478bd9Sstevel@tonic-gate case 100: 25207c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 25217c478bd9Sstevel@tonic-gate case 101: 25227c478bd9Sstevel@tonic-gate case 103: 25237c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 25247c478bd9Sstevel@tonic-gate case 104: 25257c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 25267c478bd9Sstevel@tonic-gate case 105: 25277c478bd9Sstevel@tonic-gate case 106: 25287c478bd9Sstevel@tonic-gate case 107: 25297c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 25307c478bd9Sstevel@tonic-gate case 108: 25317c478bd9Sstevel@tonic-gate return (DH_CG(eax)); 25327c478bd9Sstevel@tonic-gate case 109: 25337c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 25347c478bd9Sstevel@tonic-gate case 110: 25357c478bd9Sstevel@tonic-gate return (D0(eax) || EX(eax)); 25367c478bd9Sstevel@tonic-gate case 111: 25377c478bd9Sstevel@tonic-gate return (CG(eax)); 25387c478bd9Sstevel@tonic-gate case 112: 25397c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 25407c478bd9Sstevel@tonic-gate case 113: 25417c478bd9Sstevel@tonic-gate return (eax == 0x20fc0); 25427c478bd9Sstevel@tonic-gate case 114: 25437c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 25447c478bd9Sstevel@tonic-gate case 115: 25457c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax)); 25467c478bd9Sstevel@tonic-gate case 116: 25477c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 25487c478bd9Sstevel@tonic-gate case 117: 25497c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 25507c478bd9Sstevel@tonic-gate case 118: 25517c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) || 25527c478bd9Sstevel@tonic-gate JH_E6(eax)); 25537c478bd9Sstevel@tonic-gate case 121: 25547c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 25557c478bd9Sstevel@tonic-gate case 122: 2556875b116eSkchow return (cpi->cpi_family < 0x10); 25577c478bd9Sstevel@tonic-gate case 123: 25587c478bd9Sstevel@tonic-gate return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax)); 25592201b277Skucharsk case 131: 2560875b116eSkchow return (cpi->cpi_family < 0x10); 2561ef50d8c0Sesaxe case 6336786: 2562ef50d8c0Sesaxe /* 2563ef50d8c0Sesaxe * Test for AdvPowerMgmtInfo.TscPStateInvariant 2564875b116eSkchow * if this is a K8 family or newer processor 2565ef50d8c0Sesaxe */ 2566ef50d8c0Sesaxe if (CPI_FAMILY(cpi) == 0xf) { 25678949bcd6Sandrei struct cpuid_regs regs; 25688949bcd6Sandrei regs.cp_eax = 0x80000007; 25698949bcd6Sandrei (void) __cpuid_insn(®s); 25708949bcd6Sandrei return (!(regs.cp_edx & 0x100)); 2571ef50d8c0Sesaxe } 2572ef50d8c0Sesaxe return (0); 2573ee88d2b9Skchow case 6323525: 2574ee88d2b9Skchow return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) | 2575ee88d2b9Skchow (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40); 2576ee88d2b9Skchow 25777c478bd9Sstevel@tonic-gate default: 25787c478bd9Sstevel@tonic-gate return (-1); 25797c478bd9Sstevel@tonic-gate } 25807c478bd9Sstevel@tonic-gate } 25817c478bd9Sstevel@tonic-gate 25827c478bd9Sstevel@tonic-gate static const char assoc_str[] = "associativity"; 25837c478bd9Sstevel@tonic-gate static const char line_str[] = "line-size"; 25847c478bd9Sstevel@tonic-gate static const char size_str[] = "size"; 25857c478bd9Sstevel@tonic-gate 25867c478bd9Sstevel@tonic-gate static void 25877c478bd9Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type, 25887c478bd9Sstevel@tonic-gate uint32_t val) 25897c478bd9Sstevel@tonic-gate { 25907c478bd9Sstevel@tonic-gate char buf[128]; 25917c478bd9Sstevel@tonic-gate 25927c478bd9Sstevel@tonic-gate /* 25937c478bd9Sstevel@tonic-gate * ndi_prop_update_int() is used because it is desirable for 25947c478bd9Sstevel@tonic-gate * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set. 25957c478bd9Sstevel@tonic-gate */ 25967c478bd9Sstevel@tonic-gate if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf)) 25977c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val); 25987c478bd9Sstevel@tonic-gate } 25997c478bd9Sstevel@tonic-gate 26007c478bd9Sstevel@tonic-gate /* 26017c478bd9Sstevel@tonic-gate * Intel-style cache/tlb description 26027c478bd9Sstevel@tonic-gate * 26037c478bd9Sstevel@tonic-gate * Standard cpuid level 2 gives a randomly ordered 26047c478bd9Sstevel@tonic-gate * selection of tags that index into a table that describes 26057c478bd9Sstevel@tonic-gate * cache and tlb properties. 26067c478bd9Sstevel@tonic-gate */ 26077c478bd9Sstevel@tonic-gate 26087c478bd9Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache"; 26097c478bd9Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache"; 26107c478bd9Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache"; 2611ae115bc7Smrj static const char l3_cache_str[] = "l3-cache"; 26127c478bd9Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K"; 26137c478bd9Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K"; 26147c478bd9Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M"; 26157c478bd9Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M"; 26167c478bd9Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M"; 26177c478bd9Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M"; 26187c478bd9Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache"; 26197c478bd9Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache"; 26207c478bd9Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache"; 26217c478bd9Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache"; 26227c478bd9Sstevel@tonic-gate 26237c478bd9Sstevel@tonic-gate static const struct cachetab { 26247c478bd9Sstevel@tonic-gate uint8_t ct_code; 26257c478bd9Sstevel@tonic-gate uint8_t ct_assoc; 26267c478bd9Sstevel@tonic-gate uint16_t ct_line_size; 26277c478bd9Sstevel@tonic-gate size_t ct_size; 26287c478bd9Sstevel@tonic-gate const char *ct_label; 26297c478bd9Sstevel@tonic-gate } intel_ctab[] = { 26307c478bd9Sstevel@tonic-gate /* maintain descending order! */ 2631ae115bc7Smrj { 0xb4, 4, 0, 256, dtlb4k_str }, 26327c478bd9Sstevel@tonic-gate { 0xb3, 4, 0, 128, dtlb4k_str }, 26337c478bd9Sstevel@tonic-gate { 0xb0, 4, 0, 128, itlb4k_str }, 26347c478bd9Sstevel@tonic-gate { 0x87, 8, 64, 1024*1024, l2_cache_str}, 26357c478bd9Sstevel@tonic-gate { 0x86, 4, 64, 512*1024, l2_cache_str}, 26367c478bd9Sstevel@tonic-gate { 0x85, 8, 32, 2*1024*1024, l2_cache_str}, 26377c478bd9Sstevel@tonic-gate { 0x84, 8, 32, 1024*1024, l2_cache_str}, 26387c478bd9Sstevel@tonic-gate { 0x83, 8, 32, 512*1024, l2_cache_str}, 26397c478bd9Sstevel@tonic-gate { 0x82, 8, 32, 256*1024, l2_cache_str}, 26407c478bd9Sstevel@tonic-gate { 0x7f, 2, 64, 512*1024, l2_cache_str}, 26417c478bd9Sstevel@tonic-gate { 0x7d, 8, 64, 2*1024*1024, sl2_cache_str}, 26427c478bd9Sstevel@tonic-gate { 0x7c, 8, 64, 1024*1024, sl2_cache_str}, 26437c478bd9Sstevel@tonic-gate { 0x7b, 8, 64, 512*1024, sl2_cache_str}, 26447c478bd9Sstevel@tonic-gate { 0x7a, 8, 64, 256*1024, sl2_cache_str}, 26457c478bd9Sstevel@tonic-gate { 0x79, 8, 64, 128*1024, sl2_cache_str}, 26467c478bd9Sstevel@tonic-gate { 0x78, 8, 64, 1024*1024, l2_cache_str}, 2647ae115bc7Smrj { 0x73, 8, 0, 64*1024, itrace_str}, 26487c478bd9Sstevel@tonic-gate { 0x72, 8, 0, 32*1024, itrace_str}, 26497c478bd9Sstevel@tonic-gate { 0x71, 8, 0, 16*1024, itrace_str}, 26507c478bd9Sstevel@tonic-gate { 0x70, 8, 0, 12*1024, itrace_str}, 26517c478bd9Sstevel@tonic-gate { 0x68, 4, 64, 32*1024, sl1_dcache_str}, 26527c478bd9Sstevel@tonic-gate { 0x67, 4, 64, 16*1024, sl1_dcache_str}, 26537c478bd9Sstevel@tonic-gate { 0x66, 4, 64, 8*1024, sl1_dcache_str}, 26547c478bd9Sstevel@tonic-gate { 0x60, 8, 64, 16*1024, sl1_dcache_str}, 26557c478bd9Sstevel@tonic-gate { 0x5d, 0, 0, 256, dtlb44_str}, 26567c478bd9Sstevel@tonic-gate { 0x5c, 0, 0, 128, dtlb44_str}, 26577c478bd9Sstevel@tonic-gate { 0x5b, 0, 0, 64, dtlb44_str}, 26587c478bd9Sstevel@tonic-gate { 0x52, 0, 0, 256, itlb424_str}, 26597c478bd9Sstevel@tonic-gate { 0x51, 0, 0, 128, itlb424_str}, 26607c478bd9Sstevel@tonic-gate { 0x50, 0, 0, 64, itlb424_str}, 2661ae115bc7Smrj { 0x4d, 16, 64, 16*1024*1024, l3_cache_str}, 2662ae115bc7Smrj { 0x4c, 12, 64, 12*1024*1024, l3_cache_str}, 2663ae115bc7Smrj { 0x4b, 16, 64, 8*1024*1024, l3_cache_str}, 2664ae115bc7Smrj { 0x4a, 12, 64, 6*1024*1024, l3_cache_str}, 2665ae115bc7Smrj { 0x49, 16, 64, 4*1024*1024, l3_cache_str}, 2666ae115bc7Smrj { 0x47, 8, 64, 8*1024*1024, l3_cache_str}, 2667ae115bc7Smrj { 0x46, 4, 64, 4*1024*1024, l3_cache_str}, 26687c478bd9Sstevel@tonic-gate { 0x45, 4, 32, 2*1024*1024, l2_cache_str}, 26697c478bd9Sstevel@tonic-gate { 0x44, 4, 32, 1024*1024, l2_cache_str}, 26707c478bd9Sstevel@tonic-gate { 0x43, 4, 32, 512*1024, l2_cache_str}, 26717c478bd9Sstevel@tonic-gate { 0x42, 4, 32, 256*1024, l2_cache_str}, 26727c478bd9Sstevel@tonic-gate { 0x41, 4, 32, 128*1024, l2_cache_str}, 2673ae115bc7Smrj { 0x3e, 4, 64, 512*1024, sl2_cache_str}, 2674ae115bc7Smrj { 0x3d, 6, 64, 384*1024, sl2_cache_str}, 26757c478bd9Sstevel@tonic-gate { 0x3c, 4, 64, 256*1024, sl2_cache_str}, 26767c478bd9Sstevel@tonic-gate { 0x3b, 2, 64, 128*1024, sl2_cache_str}, 2677ae115bc7Smrj { 0x3a, 6, 64, 192*1024, sl2_cache_str}, 26787c478bd9Sstevel@tonic-gate { 0x39, 4, 64, 128*1024, sl2_cache_str}, 26797c478bd9Sstevel@tonic-gate { 0x30, 8, 64, 32*1024, l1_icache_str}, 26807c478bd9Sstevel@tonic-gate { 0x2c, 8, 64, 32*1024, l1_dcache_str}, 26817c478bd9Sstevel@tonic-gate { 0x29, 8, 64, 4096*1024, sl3_cache_str}, 26827c478bd9Sstevel@tonic-gate { 0x25, 8, 64, 2048*1024, sl3_cache_str}, 26837c478bd9Sstevel@tonic-gate { 0x23, 8, 64, 1024*1024, sl3_cache_str}, 26847c478bd9Sstevel@tonic-gate { 0x22, 4, 64, 512*1024, sl3_cache_str}, 26857c478bd9Sstevel@tonic-gate { 0x0c, 4, 32, 16*1024, l1_dcache_str}, 2686ae115bc7Smrj { 0x0b, 4, 0, 4, itlb4M_str}, 26877c478bd9Sstevel@tonic-gate { 0x0a, 2, 32, 8*1024, l1_dcache_str}, 26887c478bd9Sstevel@tonic-gate { 0x08, 4, 32, 16*1024, l1_icache_str}, 26897c478bd9Sstevel@tonic-gate { 0x06, 4, 32, 8*1024, l1_icache_str}, 26907c478bd9Sstevel@tonic-gate { 0x04, 4, 0, 8, dtlb4M_str}, 26917c478bd9Sstevel@tonic-gate { 0x03, 4, 0, 64, dtlb4k_str}, 26927c478bd9Sstevel@tonic-gate { 0x02, 4, 0, 2, itlb4M_str}, 26937c478bd9Sstevel@tonic-gate { 0x01, 4, 0, 32, itlb4k_str}, 26947c478bd9Sstevel@tonic-gate { 0 } 26957c478bd9Sstevel@tonic-gate }; 26967c478bd9Sstevel@tonic-gate 26977c478bd9Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = { 26987c478bd9Sstevel@tonic-gate { 0x70, 4, 0, 32, "tlb-4K" }, 26997c478bd9Sstevel@tonic-gate { 0x80, 4, 16, 16*1024, "l1-cache" }, 27007c478bd9Sstevel@tonic-gate { 0 } 27017c478bd9Sstevel@tonic-gate }; 27027c478bd9Sstevel@tonic-gate 27037c478bd9Sstevel@tonic-gate /* 27047c478bd9Sstevel@tonic-gate * Search a cache table for a matching entry 27057c478bd9Sstevel@tonic-gate */ 27067c478bd9Sstevel@tonic-gate static const struct cachetab * 27077c478bd9Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code) 27087c478bd9Sstevel@tonic-gate { 27097c478bd9Sstevel@tonic-gate if (code != 0) { 27107c478bd9Sstevel@tonic-gate for (; ct->ct_code != 0; ct++) 27117c478bd9Sstevel@tonic-gate if (ct->ct_code <= code) 27127c478bd9Sstevel@tonic-gate break; 27137c478bd9Sstevel@tonic-gate if (ct->ct_code == code) 27147c478bd9Sstevel@tonic-gate return (ct); 27157c478bd9Sstevel@tonic-gate } 27167c478bd9Sstevel@tonic-gate return (NULL); 27177c478bd9Sstevel@tonic-gate } 27187c478bd9Sstevel@tonic-gate 27197c478bd9Sstevel@tonic-gate /* 27207c478bd9Sstevel@tonic-gate * Walk the cacheinfo descriptor, applying 'func' to every valid element 27217c478bd9Sstevel@tonic-gate * The walk is terminated if the walker returns non-zero. 27227c478bd9Sstevel@tonic-gate */ 27237c478bd9Sstevel@tonic-gate static void 27247c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi, 27257c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 27267c478bd9Sstevel@tonic-gate { 27277c478bd9Sstevel@tonic-gate const struct cachetab *ct; 27287c478bd9Sstevel@tonic-gate uint8_t *dp; 27297c478bd9Sstevel@tonic-gate int i; 27307c478bd9Sstevel@tonic-gate 27317c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 27327c478bd9Sstevel@tonic-gate return; 2733f1d742a9Sksadhukh for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 2734f1d742a9Sksadhukh /* 2735f1d742a9Sksadhukh * For overloaded descriptor 0x49 we use cpuid function 4 2736f1d742a9Sksadhukh * if supported by the current processor, to update 2737f1d742a9Sksadhukh * cache information. 2738f1d742a9Sksadhukh */ 2739f1d742a9Sksadhukh if (*dp == 0x49 && cpi->cpi_maxeax >= 0x4) { 2740f1d742a9Sksadhukh intel_cpuid_4_cache_info(arg, cpi); 2741f1d742a9Sksadhukh continue; 2742f1d742a9Sksadhukh } 2743f1d742a9Sksadhukh 27447c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 27457c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 27467c478bd9Sstevel@tonic-gate break; 27477c478bd9Sstevel@tonic-gate } 27487c478bd9Sstevel@tonic-gate } 2749f1d742a9Sksadhukh } 27507c478bd9Sstevel@tonic-gate 27517c478bd9Sstevel@tonic-gate /* 27527c478bd9Sstevel@tonic-gate * (Like the Intel one, except for Cyrix CPUs) 27537c478bd9Sstevel@tonic-gate */ 27547c478bd9Sstevel@tonic-gate static void 27557c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi, 27567c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 27577c478bd9Sstevel@tonic-gate { 27587c478bd9Sstevel@tonic-gate const struct cachetab *ct; 27597c478bd9Sstevel@tonic-gate uint8_t *dp; 27607c478bd9Sstevel@tonic-gate int i; 27617c478bd9Sstevel@tonic-gate 27627c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 27637c478bd9Sstevel@tonic-gate return; 27647c478bd9Sstevel@tonic-gate for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 27657c478bd9Sstevel@tonic-gate /* 27667c478bd9Sstevel@tonic-gate * Search Cyrix-specific descriptor table first .. 27677c478bd9Sstevel@tonic-gate */ 27687c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) { 27697c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 27707c478bd9Sstevel@tonic-gate break; 27717c478bd9Sstevel@tonic-gate continue; 27727c478bd9Sstevel@tonic-gate } 27737c478bd9Sstevel@tonic-gate /* 27747c478bd9Sstevel@tonic-gate * .. else fall back to the Intel one 27757c478bd9Sstevel@tonic-gate */ 27767c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 27777c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 27787c478bd9Sstevel@tonic-gate break; 27797c478bd9Sstevel@tonic-gate continue; 27807c478bd9Sstevel@tonic-gate } 27817c478bd9Sstevel@tonic-gate } 27827c478bd9Sstevel@tonic-gate } 27837c478bd9Sstevel@tonic-gate 27847c478bd9Sstevel@tonic-gate /* 27857c478bd9Sstevel@tonic-gate * A cacheinfo walker that adds associativity, line-size, and size properties 27867c478bd9Sstevel@tonic-gate * to the devinfo node it is passed as an argument. 27877c478bd9Sstevel@tonic-gate */ 27887c478bd9Sstevel@tonic-gate static int 27897c478bd9Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct) 27907c478bd9Sstevel@tonic-gate { 27917c478bd9Sstevel@tonic-gate dev_info_t *devi = arg; 27927c478bd9Sstevel@tonic-gate 27937c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc); 27947c478bd9Sstevel@tonic-gate if (ct->ct_line_size != 0) 27957c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, line_str, 27967c478bd9Sstevel@tonic-gate ct->ct_line_size); 27977c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size); 27987c478bd9Sstevel@tonic-gate return (0); 27997c478bd9Sstevel@tonic-gate } 28007c478bd9Sstevel@tonic-gate 2801f1d742a9Sksadhukh /* 2802f1d742a9Sksadhukh * Add L2 or L3 cache-information using cpuid function 4. This 2803f1d742a9Sksadhukh * function is called from intel_walk_cacheinfo() when descriptor 2804f1d742a9Sksadhukh * 0x49 is encountered. 2805f1d742a9Sksadhukh */ 2806f1d742a9Sksadhukh static void 2807f1d742a9Sksadhukh intel_cpuid_4_cache_info(void *arg, struct cpuid_info *cpi) 2808f1d742a9Sksadhukh { 2809f1d742a9Sksadhukh uint32_t level, i; 2810f1d742a9Sksadhukh 2811f1d742a9Sksadhukh struct cachetab ct; 2812f1d742a9Sksadhukh 2813f1d742a9Sksadhukh for (i = 0; i < cpi->cpi_std_4_size; i++) { 2814f1d742a9Sksadhukh level = CPI_CACHE_LVL(cpi->cpi_std_4[i]); 2815f1d742a9Sksadhukh 2816f1d742a9Sksadhukh if (level == 2 || level == 3) { 2817f1d742a9Sksadhukh ct.ct_assoc = CPI_CACHE_WAYS(cpi->cpi_std_4[i]) + 1; 2818f1d742a9Sksadhukh ct.ct_line_size = 2819f1d742a9Sksadhukh CPI_CACHE_COH_LN_SZ(cpi->cpi_std_4[i]) + 1; 2820f1d742a9Sksadhukh ct.ct_size = ct.ct_assoc * 2821f1d742a9Sksadhukh (CPI_CACHE_PARTS(cpi->cpi_std_4[i]) + 1) * 2822f1d742a9Sksadhukh ct.ct_line_size * 2823f1d742a9Sksadhukh (cpi->cpi_std_4[i]->cp_ecx + 1); 2824f1d742a9Sksadhukh 2825f1d742a9Sksadhukh if (level == 2) { 2826f1d742a9Sksadhukh ct.ct_label = l2_cache_str; 2827f1d742a9Sksadhukh } else if (level == 3) { 2828f1d742a9Sksadhukh ct.ct_label = l3_cache_str; 2829f1d742a9Sksadhukh } 2830f1d742a9Sksadhukh 2831f1d742a9Sksadhukh (void) add_cacheent_props(arg, 2832f1d742a9Sksadhukh (const struct cachetab *) (&ct)); 2833f1d742a9Sksadhukh } 2834f1d742a9Sksadhukh } 2835f1d742a9Sksadhukh } 2836f1d742a9Sksadhukh 28377c478bd9Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?"; 28387c478bd9Sstevel@tonic-gate 28397c478bd9Sstevel@tonic-gate /* 28407c478bd9Sstevel@tonic-gate * AMD style cache/tlb description 28417c478bd9Sstevel@tonic-gate * 28427c478bd9Sstevel@tonic-gate * Extended functions 5 and 6 directly describe properties of 28437c478bd9Sstevel@tonic-gate * tlbs and various cache levels. 28447c478bd9Sstevel@tonic-gate */ 28457c478bd9Sstevel@tonic-gate static void 28467c478bd9Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc) 28477c478bd9Sstevel@tonic-gate { 28487c478bd9Sstevel@tonic-gate switch (assoc) { 28497c478bd9Sstevel@tonic-gate case 0: /* reserved; ignore */ 28507c478bd9Sstevel@tonic-gate break; 28517c478bd9Sstevel@tonic-gate default: 28527c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 28537c478bd9Sstevel@tonic-gate break; 28547c478bd9Sstevel@tonic-gate case 0xff: 28557c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 28567c478bd9Sstevel@tonic-gate break; 28577c478bd9Sstevel@tonic-gate } 28587c478bd9Sstevel@tonic-gate } 28597c478bd9Sstevel@tonic-gate 28607c478bd9Sstevel@tonic-gate static void 28617c478bd9Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 28627c478bd9Sstevel@tonic-gate { 28637c478bd9Sstevel@tonic-gate if (size == 0) 28647c478bd9Sstevel@tonic-gate return; 28657c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 28667c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 28677c478bd9Sstevel@tonic-gate } 28687c478bd9Sstevel@tonic-gate 28697c478bd9Sstevel@tonic-gate static void 28707c478bd9Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label, 28717c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 28727c478bd9Sstevel@tonic-gate { 28737c478bd9Sstevel@tonic-gate if (size == 0 || line_size == 0) 28747c478bd9Sstevel@tonic-gate return; 28757c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 28767c478bd9Sstevel@tonic-gate /* 28777c478bd9Sstevel@tonic-gate * Most AMD parts have a sectored cache. Multiple cache lines are 28787c478bd9Sstevel@tonic-gate * associated with each tag. A sector consists of all cache lines 28797c478bd9Sstevel@tonic-gate * associated with a tag. For example, the AMD K6-III has a sector 28807c478bd9Sstevel@tonic-gate * size of 2 cache lines per tag. 28817c478bd9Sstevel@tonic-gate */ 28827c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 28837c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 28847c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 28857c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 28867c478bd9Sstevel@tonic-gate } 28877c478bd9Sstevel@tonic-gate 28887c478bd9Sstevel@tonic-gate static void 28897c478bd9Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc) 28907c478bd9Sstevel@tonic-gate { 28917c478bd9Sstevel@tonic-gate switch (assoc) { 28927c478bd9Sstevel@tonic-gate case 0: /* off */ 28937c478bd9Sstevel@tonic-gate break; 28947c478bd9Sstevel@tonic-gate case 1: 28957c478bd9Sstevel@tonic-gate case 2: 28967c478bd9Sstevel@tonic-gate case 4: 28977c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 28987c478bd9Sstevel@tonic-gate break; 28997c478bd9Sstevel@tonic-gate case 6: 29007c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 8); 29017c478bd9Sstevel@tonic-gate break; 29027c478bd9Sstevel@tonic-gate case 8: 29037c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 16); 29047c478bd9Sstevel@tonic-gate break; 29057c478bd9Sstevel@tonic-gate case 0xf: 29067c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 29077c478bd9Sstevel@tonic-gate break; 29087c478bd9Sstevel@tonic-gate default: /* reserved; ignore */ 29097c478bd9Sstevel@tonic-gate break; 29107c478bd9Sstevel@tonic-gate } 29117c478bd9Sstevel@tonic-gate } 29127c478bd9Sstevel@tonic-gate 29137c478bd9Sstevel@tonic-gate static void 29147c478bd9Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 29157c478bd9Sstevel@tonic-gate { 29167c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0) 29177c478bd9Sstevel@tonic-gate return; 29187c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 29197c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 29207c478bd9Sstevel@tonic-gate } 29217c478bd9Sstevel@tonic-gate 29227c478bd9Sstevel@tonic-gate static void 29237c478bd9Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label, 29247c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 29257c478bd9Sstevel@tonic-gate { 29267c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0 || line_size == 0) 29277c478bd9Sstevel@tonic-gate return; 29287c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 29297c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 29307c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 29317c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 29327c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 29337c478bd9Sstevel@tonic-gate } 29347c478bd9Sstevel@tonic-gate 29357c478bd9Sstevel@tonic-gate static void 29367c478bd9Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi) 29377c478bd9Sstevel@tonic-gate { 29388949bcd6Sandrei struct cpuid_regs *cp; 29397c478bd9Sstevel@tonic-gate 29407c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000005) 29417c478bd9Sstevel@tonic-gate return; 29427c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[5]; 29437c478bd9Sstevel@tonic-gate 29447c478bd9Sstevel@tonic-gate /* 29457c478bd9Sstevel@tonic-gate * 4M/2M L1 TLB configuration 29467c478bd9Sstevel@tonic-gate * 29477c478bd9Sstevel@tonic-gate * We report the size for 2M pages because AMD uses two 29487c478bd9Sstevel@tonic-gate * TLB entries for one 4M page. 29497c478bd9Sstevel@tonic-gate */ 29507c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "dtlb-2M", 29517c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16)); 29527c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "itlb-2M", 29537c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0)); 29547c478bd9Sstevel@tonic-gate 29557c478bd9Sstevel@tonic-gate /* 29567c478bd9Sstevel@tonic-gate * 4K L1 TLB configuration 29577c478bd9Sstevel@tonic-gate */ 29587c478bd9Sstevel@tonic-gate 29597c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 29607c478bd9Sstevel@tonic-gate uint_t nentries; 29617c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 29627c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) { 29637c478bd9Sstevel@tonic-gate /* 29647c478bd9Sstevel@tonic-gate * Crusoe processors have 256 TLB entries, but 29657c478bd9Sstevel@tonic-gate * cpuid data format constrains them to only 29667c478bd9Sstevel@tonic-gate * reporting 255 of them. 29677c478bd9Sstevel@tonic-gate */ 29687c478bd9Sstevel@tonic-gate if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255) 29697c478bd9Sstevel@tonic-gate nentries = 256; 29707c478bd9Sstevel@tonic-gate /* 29717c478bd9Sstevel@tonic-gate * Crusoe processors also have a unified TLB 29727c478bd9Sstevel@tonic-gate */ 29737c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24), 29747c478bd9Sstevel@tonic-gate nentries); 29757c478bd9Sstevel@tonic-gate break; 29767c478bd9Sstevel@tonic-gate } 29777c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 29787c478bd9Sstevel@tonic-gate default: 29797c478bd9Sstevel@tonic-gate add_amd_tlb(devi, itlb4k_str, 29807c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16)); 29817c478bd9Sstevel@tonic-gate add_amd_tlb(devi, dtlb4k_str, 29827c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0)); 29837c478bd9Sstevel@tonic-gate break; 29847c478bd9Sstevel@tonic-gate } 29857c478bd9Sstevel@tonic-gate 29867c478bd9Sstevel@tonic-gate /* 29877c478bd9Sstevel@tonic-gate * data L1 cache configuration 29887c478bd9Sstevel@tonic-gate */ 29897c478bd9Sstevel@tonic-gate 29907c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_dcache_str, 29917c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16), 29927c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0)); 29937c478bd9Sstevel@tonic-gate 29947c478bd9Sstevel@tonic-gate /* 29957c478bd9Sstevel@tonic-gate * code L1 cache configuration 29967c478bd9Sstevel@tonic-gate */ 29977c478bd9Sstevel@tonic-gate 29987c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_icache_str, 29997c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16), 30007c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0)); 30017c478bd9Sstevel@tonic-gate 30027c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 30037c478bd9Sstevel@tonic-gate return; 30047c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 30057c478bd9Sstevel@tonic-gate 30067c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for large pages */ 30077c478bd9Sstevel@tonic-gate 30087c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 16) == 0) 30097c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-2M", 30107c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 30117c478bd9Sstevel@tonic-gate else { 30127c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-2M", 30137c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 30147c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-2M", 30157c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 30167c478bd9Sstevel@tonic-gate } 30177c478bd9Sstevel@tonic-gate 30187c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for 4K pages */ 30197c478bd9Sstevel@tonic-gate 30207c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 16) == 0) { 30217c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-4K", 30227c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 30237c478bd9Sstevel@tonic-gate } else { 30247c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-4K", 30257c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 30267c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-4K", 30277c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 30287c478bd9Sstevel@tonic-gate } 30297c478bd9Sstevel@tonic-gate 30307c478bd9Sstevel@tonic-gate add_amd_l2_cache(devi, l2_cache_str, 30317c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12), 30327c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0)); 30337c478bd9Sstevel@tonic-gate } 30347c478bd9Sstevel@tonic-gate 30357c478bd9Sstevel@tonic-gate /* 30367c478bd9Sstevel@tonic-gate * There are two basic ways that the x86 world describes it cache 30377c478bd9Sstevel@tonic-gate * and tlb architecture - Intel's way and AMD's way. 30387c478bd9Sstevel@tonic-gate * 30397c478bd9Sstevel@tonic-gate * Return which flavor of cache architecture we should use 30407c478bd9Sstevel@tonic-gate */ 30417c478bd9Sstevel@tonic-gate static int 30427c478bd9Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi) 30437c478bd9Sstevel@tonic-gate { 30447c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 30457c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 30467c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 2) 30477c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 30487c478bd9Sstevel@tonic-gate break; 30497c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 30507c478bd9Sstevel@tonic-gate /* 30517c478bd9Sstevel@tonic-gate * The K5 model 1 was the first part from AMD that reported 30527c478bd9Sstevel@tonic-gate * cache sizes via extended cpuid functions. 30537c478bd9Sstevel@tonic-gate */ 30547c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 30557c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 30567c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 30577c478bd9Sstevel@tonic-gate break; 30587c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 30597c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) 30607c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 30617c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 30627c478bd9Sstevel@tonic-gate default: 30637c478bd9Sstevel@tonic-gate /* 30647c478bd9Sstevel@tonic-gate * If they have extended CPU data for 0x80000005 30657c478bd9Sstevel@tonic-gate * then we assume they have AMD-format cache 30667c478bd9Sstevel@tonic-gate * information. 30677c478bd9Sstevel@tonic-gate * 30687c478bd9Sstevel@tonic-gate * If not, and the vendor happens to be Cyrix, 30697c478bd9Sstevel@tonic-gate * then try our-Cyrix specific handler. 30707c478bd9Sstevel@tonic-gate * 30717c478bd9Sstevel@tonic-gate * If we're not Cyrix, then assume we're using Intel's 30727c478bd9Sstevel@tonic-gate * table-driven format instead. 30737c478bd9Sstevel@tonic-gate */ 30747c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) 30757c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 30767c478bd9Sstevel@tonic-gate else if (cpi->cpi_vendor == X86_VENDOR_Cyrix) 30777c478bd9Sstevel@tonic-gate return (X86_VENDOR_Cyrix); 30787c478bd9Sstevel@tonic-gate else if (cpi->cpi_maxeax >= 2) 30797c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 30807c478bd9Sstevel@tonic-gate break; 30817c478bd9Sstevel@tonic-gate } 30827c478bd9Sstevel@tonic-gate return (-1); 30837c478bd9Sstevel@tonic-gate } 30847c478bd9Sstevel@tonic-gate 30857c478bd9Sstevel@tonic-gate /* 30867c478bd9Sstevel@tonic-gate * create a node for the given cpu under the prom root node. 30877c478bd9Sstevel@tonic-gate * Also, create a cpu node in the device tree. 30887c478bd9Sstevel@tonic-gate */ 30897c478bd9Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL; 30907c478bd9Sstevel@tonic-gate static kmutex_t cpu_node_lock; 30917c478bd9Sstevel@tonic-gate 30927c478bd9Sstevel@tonic-gate /* 30937c478bd9Sstevel@tonic-gate * Called from post_startup() and mp_startup() 30947c478bd9Sstevel@tonic-gate */ 30957c478bd9Sstevel@tonic-gate void 30967c478bd9Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi) 30977c478bd9Sstevel@tonic-gate { 30987c478bd9Sstevel@tonic-gate dev_info_t *cpu_devi; 30997c478bd9Sstevel@tonic-gate int create; 31007c478bd9Sstevel@tonic-gate 31017c478bd9Sstevel@tonic-gate mutex_enter(&cpu_node_lock); 31027c478bd9Sstevel@tonic-gate 31037c478bd9Sstevel@tonic-gate /* 31047c478bd9Sstevel@tonic-gate * create a nexus node for all cpus identified as 'cpu_id' under 31057c478bd9Sstevel@tonic-gate * the root node. 31067c478bd9Sstevel@tonic-gate */ 31077c478bd9Sstevel@tonic-gate if (cpu_nex_devi == NULL) { 31087c478bd9Sstevel@tonic-gate if (ndi_devi_alloc(ddi_root_node(), "cpus", 3109fa9e4066Sahrens (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) { 31107c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 31117c478bd9Sstevel@tonic-gate return; 31127c478bd9Sstevel@tonic-gate } 31137c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_nex_devi, 0); 31147c478bd9Sstevel@tonic-gate } 31157c478bd9Sstevel@tonic-gate 31167c478bd9Sstevel@tonic-gate /* 31177c478bd9Sstevel@tonic-gate * create a child node for cpu identified as 'cpu_id' 31187c478bd9Sstevel@tonic-gate */ 31197c478bd9Sstevel@tonic-gate cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID, 31207c478bd9Sstevel@tonic-gate cpu_id); 31217c478bd9Sstevel@tonic-gate if (cpu_devi == NULL) { 31227c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 31237c478bd9Sstevel@tonic-gate return; 31247c478bd9Sstevel@tonic-gate } 31257c478bd9Sstevel@tonic-gate 31267c478bd9Sstevel@tonic-gate /* device_type */ 31277c478bd9Sstevel@tonic-gate 31287c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 31297c478bd9Sstevel@tonic-gate "device_type", "cpu"); 31307c478bd9Sstevel@tonic-gate 31317c478bd9Sstevel@tonic-gate /* reg */ 31327c478bd9Sstevel@tonic-gate 31337c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 31347c478bd9Sstevel@tonic-gate "reg", cpu_id); 31357c478bd9Sstevel@tonic-gate 31367c478bd9Sstevel@tonic-gate /* cpu-mhz, and clock-frequency */ 31377c478bd9Sstevel@tonic-gate 31387c478bd9Sstevel@tonic-gate if (cpu_freq > 0) { 31397c478bd9Sstevel@tonic-gate long long mul; 31407c478bd9Sstevel@tonic-gate 31417c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 31427c478bd9Sstevel@tonic-gate "cpu-mhz", cpu_freq); 31437c478bd9Sstevel@tonic-gate 31447c478bd9Sstevel@tonic-gate if ((mul = cpu_freq * 1000000LL) <= INT_MAX) 31457c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 31467c478bd9Sstevel@tonic-gate "clock-frequency", (int)mul); 31477c478bd9Sstevel@tonic-gate } 31487c478bd9Sstevel@tonic-gate 31497c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_devi, 0); 31507c478bd9Sstevel@tonic-gate 31517c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0) { 31527c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 31537c478bd9Sstevel@tonic-gate return; 31547c478bd9Sstevel@tonic-gate } 31557c478bd9Sstevel@tonic-gate 31567c478bd9Sstevel@tonic-gate /* vendor-id */ 31577c478bd9Sstevel@tonic-gate 31587c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 31597c478bd9Sstevel@tonic-gate "vendor-id", cpi->cpi_vendorstr); 31607c478bd9Sstevel@tonic-gate 31617c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax == 0) { 31627c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 31637c478bd9Sstevel@tonic-gate return; 31647c478bd9Sstevel@tonic-gate } 31657c478bd9Sstevel@tonic-gate 31667c478bd9Sstevel@tonic-gate /* 31677c478bd9Sstevel@tonic-gate * family, model, and step 31687c478bd9Sstevel@tonic-gate */ 31697c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 31707c478bd9Sstevel@tonic-gate "family", CPI_FAMILY(cpi)); 31717c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 31727c478bd9Sstevel@tonic-gate "cpu-model", CPI_MODEL(cpi)); 31737c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 31747c478bd9Sstevel@tonic-gate "stepping-id", CPI_STEP(cpi)); 31757c478bd9Sstevel@tonic-gate 31767c478bd9Sstevel@tonic-gate /* type */ 31777c478bd9Sstevel@tonic-gate 31787c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 31797c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 31807c478bd9Sstevel@tonic-gate create = 1; 31817c478bd9Sstevel@tonic-gate break; 31827c478bd9Sstevel@tonic-gate default: 31837c478bd9Sstevel@tonic-gate create = 0; 31847c478bd9Sstevel@tonic-gate break; 31857c478bd9Sstevel@tonic-gate } 31867c478bd9Sstevel@tonic-gate if (create) 31877c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 31887c478bd9Sstevel@tonic-gate "type", CPI_TYPE(cpi)); 31897c478bd9Sstevel@tonic-gate 31907c478bd9Sstevel@tonic-gate /* ext-family */ 31917c478bd9Sstevel@tonic-gate 31927c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 31937c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 31947c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 31957c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 31967c478bd9Sstevel@tonic-gate break; 31977c478bd9Sstevel@tonic-gate default: 31987c478bd9Sstevel@tonic-gate create = 0; 31997c478bd9Sstevel@tonic-gate break; 32007c478bd9Sstevel@tonic-gate } 32017c478bd9Sstevel@tonic-gate if (create) 32027c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 32037c478bd9Sstevel@tonic-gate "ext-family", CPI_FAMILY_XTD(cpi)); 32047c478bd9Sstevel@tonic-gate 32057c478bd9Sstevel@tonic-gate /* ext-model */ 32067c478bd9Sstevel@tonic-gate 32077c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 32087c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 320968c91426Sdmick create = CPI_MODEL(cpi) == 0xf; 321068c91426Sdmick break; 32117c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 3212ee88d2b9Skchow create = CPI_FAMILY(cpi) == 0xf; 32137c478bd9Sstevel@tonic-gate break; 32147c478bd9Sstevel@tonic-gate default: 32157c478bd9Sstevel@tonic-gate create = 0; 32167c478bd9Sstevel@tonic-gate break; 32177c478bd9Sstevel@tonic-gate } 32187c478bd9Sstevel@tonic-gate if (create) 32197c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 32207c478bd9Sstevel@tonic-gate "ext-model", CPI_MODEL_XTD(cpi)); 32217c478bd9Sstevel@tonic-gate 32227c478bd9Sstevel@tonic-gate /* generation */ 32237c478bd9Sstevel@tonic-gate 32247c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 32257c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 32267c478bd9Sstevel@tonic-gate /* 32277c478bd9Sstevel@tonic-gate * AMD K5 model 1 was the first part to support this 32287c478bd9Sstevel@tonic-gate */ 32297c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 32307c478bd9Sstevel@tonic-gate break; 32317c478bd9Sstevel@tonic-gate default: 32327c478bd9Sstevel@tonic-gate create = 0; 32337c478bd9Sstevel@tonic-gate break; 32347c478bd9Sstevel@tonic-gate } 32357c478bd9Sstevel@tonic-gate if (create) 32367c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 32377c478bd9Sstevel@tonic-gate "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8)); 32387c478bd9Sstevel@tonic-gate 32397c478bd9Sstevel@tonic-gate /* brand-id */ 32407c478bd9Sstevel@tonic-gate 32417c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 32427c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 32437c478bd9Sstevel@tonic-gate /* 32447c478bd9Sstevel@tonic-gate * brand id first appeared on Pentium III Xeon model 8, 32457c478bd9Sstevel@tonic-gate * and Celeron model 8 processors and Opteron 32467c478bd9Sstevel@tonic-gate */ 32477c478bd9Sstevel@tonic-gate create = cpi->cpi_family > 6 || 32487c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && cpi->cpi_model >= 8); 32497c478bd9Sstevel@tonic-gate break; 32507c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 32517c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 32527c478bd9Sstevel@tonic-gate break; 32537c478bd9Sstevel@tonic-gate default: 32547c478bd9Sstevel@tonic-gate create = 0; 32557c478bd9Sstevel@tonic-gate break; 32567c478bd9Sstevel@tonic-gate } 32577c478bd9Sstevel@tonic-gate if (create && cpi->cpi_brandid != 0) { 32587c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 32597c478bd9Sstevel@tonic-gate "brand-id", cpi->cpi_brandid); 32607c478bd9Sstevel@tonic-gate } 32617c478bd9Sstevel@tonic-gate 32627c478bd9Sstevel@tonic-gate /* chunks, and apic-id */ 32637c478bd9Sstevel@tonic-gate 32647c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 32657c478bd9Sstevel@tonic-gate /* 32667c478bd9Sstevel@tonic-gate * first available on Pentium IV and Opteron (K8) 32677c478bd9Sstevel@tonic-gate */ 32685ff02082Sdmick case X86_VENDOR_Intel: 32695ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 32705ff02082Sdmick break; 32715ff02082Sdmick case X86_VENDOR_AMD: 32727c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 32737c478bd9Sstevel@tonic-gate break; 32747c478bd9Sstevel@tonic-gate default: 32757c478bd9Sstevel@tonic-gate create = 0; 32767c478bd9Sstevel@tonic-gate break; 32777c478bd9Sstevel@tonic-gate } 32787c478bd9Sstevel@tonic-gate if (create) { 32797c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 32807c478bd9Sstevel@tonic-gate "chunks", CPI_CHUNKS(cpi)); 32817c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 32827c478bd9Sstevel@tonic-gate "apic-id", CPI_APIC_ID(cpi)); 32837aec1d6eScindi if (cpi->cpi_chipid >= 0) { 32847c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 32857c478bd9Sstevel@tonic-gate "chip#", cpi->cpi_chipid); 32867aec1d6eScindi (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 32877aec1d6eScindi "clog#", cpi->cpi_clogid); 32887aec1d6eScindi } 32897c478bd9Sstevel@tonic-gate } 32907c478bd9Sstevel@tonic-gate 32917c478bd9Sstevel@tonic-gate /* cpuid-features */ 32927c478bd9Sstevel@tonic-gate 32937c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 32947c478bd9Sstevel@tonic-gate "cpuid-features", CPI_FEATURES_EDX(cpi)); 32957c478bd9Sstevel@tonic-gate 32967c478bd9Sstevel@tonic-gate 32977c478bd9Sstevel@tonic-gate /* cpuid-features-ecx */ 32987c478bd9Sstevel@tonic-gate 32997c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 33007c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 33015ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 33027c478bd9Sstevel@tonic-gate break; 33037c478bd9Sstevel@tonic-gate default: 33047c478bd9Sstevel@tonic-gate create = 0; 33057c478bd9Sstevel@tonic-gate break; 33067c478bd9Sstevel@tonic-gate } 33077c478bd9Sstevel@tonic-gate if (create) 33087c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 33097c478bd9Sstevel@tonic-gate "cpuid-features-ecx", CPI_FEATURES_ECX(cpi)); 33107c478bd9Sstevel@tonic-gate 33117c478bd9Sstevel@tonic-gate /* ext-cpuid-features */ 33127c478bd9Sstevel@tonic-gate 33137c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 33145ff02082Sdmick case X86_VENDOR_Intel: 33157c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 33167c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 33177c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 33187c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 33197c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 33207c478bd9Sstevel@tonic-gate break; 33217c478bd9Sstevel@tonic-gate default: 33227c478bd9Sstevel@tonic-gate create = 0; 33237c478bd9Sstevel@tonic-gate break; 33247c478bd9Sstevel@tonic-gate } 33255ff02082Sdmick if (create) { 33267c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 33277c478bd9Sstevel@tonic-gate "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi)); 33285ff02082Sdmick (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 33295ff02082Sdmick "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi)); 33305ff02082Sdmick } 33317c478bd9Sstevel@tonic-gate 33327c478bd9Sstevel@tonic-gate /* 33337c478bd9Sstevel@tonic-gate * Brand String first appeared in Intel Pentium IV, AMD K5 33347c478bd9Sstevel@tonic-gate * model 1, and Cyrix GXm. On earlier models we try and 33357c478bd9Sstevel@tonic-gate * simulate something similar .. so this string should always 33367c478bd9Sstevel@tonic-gate * same -something- about the processor, however lame. 33377c478bd9Sstevel@tonic-gate */ 33387c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 33397c478bd9Sstevel@tonic-gate "brand-string", cpi->cpi_brandstr); 33407c478bd9Sstevel@tonic-gate 33417c478bd9Sstevel@tonic-gate /* 33427c478bd9Sstevel@tonic-gate * Finally, cache and tlb information 33437c478bd9Sstevel@tonic-gate */ 33447c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 33457c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 33467c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 33477c478bd9Sstevel@tonic-gate break; 33487c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 33497c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 33507c478bd9Sstevel@tonic-gate break; 33517c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 33527c478bd9Sstevel@tonic-gate amd_cache_info(cpi, cpu_devi); 33537c478bd9Sstevel@tonic-gate break; 33547c478bd9Sstevel@tonic-gate default: 33557c478bd9Sstevel@tonic-gate break; 33567c478bd9Sstevel@tonic-gate } 33577c478bd9Sstevel@tonic-gate 33587c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 33597c478bd9Sstevel@tonic-gate } 33607c478bd9Sstevel@tonic-gate 33617c478bd9Sstevel@tonic-gate struct l2info { 33627c478bd9Sstevel@tonic-gate int *l2i_csz; 33637c478bd9Sstevel@tonic-gate int *l2i_lsz; 33647c478bd9Sstevel@tonic-gate int *l2i_assoc; 33657c478bd9Sstevel@tonic-gate int l2i_ret; 33667c478bd9Sstevel@tonic-gate }; 33677c478bd9Sstevel@tonic-gate 33687c478bd9Sstevel@tonic-gate /* 33697c478bd9Sstevel@tonic-gate * A cacheinfo walker that fetches the size, line-size and associativity 33707c478bd9Sstevel@tonic-gate * of the L2 cache 33717c478bd9Sstevel@tonic-gate */ 33727c478bd9Sstevel@tonic-gate static int 33737c478bd9Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct) 33747c478bd9Sstevel@tonic-gate { 33757c478bd9Sstevel@tonic-gate struct l2info *l2i = arg; 33767c478bd9Sstevel@tonic-gate int *ip; 33777c478bd9Sstevel@tonic-gate 33787c478bd9Sstevel@tonic-gate if (ct->ct_label != l2_cache_str && 33797c478bd9Sstevel@tonic-gate ct->ct_label != sl2_cache_str) 33807c478bd9Sstevel@tonic-gate return (0); /* not an L2 -- keep walking */ 33817c478bd9Sstevel@tonic-gate 33827c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 33837c478bd9Sstevel@tonic-gate *ip = ct->ct_size; 33847c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 33857c478bd9Sstevel@tonic-gate *ip = ct->ct_line_size; 33867c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 33877c478bd9Sstevel@tonic-gate *ip = ct->ct_assoc; 33887c478bd9Sstevel@tonic-gate l2i->l2i_ret = ct->ct_size; 33897c478bd9Sstevel@tonic-gate return (1); /* was an L2 -- terminate walk */ 33907c478bd9Sstevel@tonic-gate } 33917c478bd9Sstevel@tonic-gate 3392*606303c9Skchow /* 3393*606303c9Skchow * AMD L2/L3 Cache and TLB Associativity Field Definition: 3394*606303c9Skchow * 3395*606303c9Skchow * Unlike the associativity for the L1 cache and tlb where the 8 bit 3396*606303c9Skchow * value is the associativity, the associativity for the L2 cache and 3397*606303c9Skchow * tlb is encoded in the following table. The 4 bit L2 value serves as 3398*606303c9Skchow * an index into the amd_afd[] array to determine the associativity. 3399*606303c9Skchow * -1 is undefined. 0 is fully associative. 3400*606303c9Skchow */ 3401*606303c9Skchow 3402*606303c9Skchow static int amd_afd[] = 3403*606303c9Skchow {-1, 1, 2, -1, 4, -1, 8, -1, 16, -1, 32, 48, 64, 96, 128, 0}; 3404*606303c9Skchow 34057c478bd9Sstevel@tonic-gate static void 34067c478bd9Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i) 34077c478bd9Sstevel@tonic-gate { 34088949bcd6Sandrei struct cpuid_regs *cp; 34097c478bd9Sstevel@tonic-gate uint_t size, assoc; 3410*606303c9Skchow int i; 34117c478bd9Sstevel@tonic-gate int *ip; 34127c478bd9Sstevel@tonic-gate 34137c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 34147c478bd9Sstevel@tonic-gate return; 34157c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 34167c478bd9Sstevel@tonic-gate 3417*606303c9Skchow if ((i = BITX(cp->cp_ecx, 15, 12)) != 0 && 34187c478bd9Sstevel@tonic-gate (size = BITX(cp->cp_ecx, 31, 16)) != 0) { 34197c478bd9Sstevel@tonic-gate uint_t cachesz = size * 1024; 3420*606303c9Skchow assoc = amd_afd[i]; 34217c478bd9Sstevel@tonic-gate 3422*606303c9Skchow ASSERT(assoc != -1); 34237c478bd9Sstevel@tonic-gate 34247c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 34257c478bd9Sstevel@tonic-gate *ip = cachesz; 34267c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 34277c478bd9Sstevel@tonic-gate *ip = BITX(cp->cp_ecx, 7, 0); 34287c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 34297c478bd9Sstevel@tonic-gate *ip = assoc; 34307c478bd9Sstevel@tonic-gate l2i->l2i_ret = cachesz; 34317c478bd9Sstevel@tonic-gate } 34327c478bd9Sstevel@tonic-gate } 34337c478bd9Sstevel@tonic-gate 34347c478bd9Sstevel@tonic-gate int 34357c478bd9Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc) 34367c478bd9Sstevel@tonic-gate { 34377c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 34387c478bd9Sstevel@tonic-gate struct l2info __l2info, *l2i = &__l2info; 34397c478bd9Sstevel@tonic-gate 34407c478bd9Sstevel@tonic-gate l2i->l2i_csz = csz; 34417c478bd9Sstevel@tonic-gate l2i->l2i_lsz = lsz; 34427c478bd9Sstevel@tonic-gate l2i->l2i_assoc = assoc; 34437c478bd9Sstevel@tonic-gate l2i->l2i_ret = -1; 34447c478bd9Sstevel@tonic-gate 34457c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 34467c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 34477c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 34487c478bd9Sstevel@tonic-gate break; 34497c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 34507c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 34517c478bd9Sstevel@tonic-gate break; 34527c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 34537c478bd9Sstevel@tonic-gate amd_l2cacheinfo(cpi, l2i); 34547c478bd9Sstevel@tonic-gate break; 34557c478bd9Sstevel@tonic-gate default: 34567c478bd9Sstevel@tonic-gate break; 34577c478bd9Sstevel@tonic-gate } 34587c478bd9Sstevel@tonic-gate return (l2i->l2i_ret); 34597c478bd9Sstevel@tonic-gate } 3460f98fbcecSbholler 34615b8a6efeSbholler uint32_t * 34625b8a6efeSbholler cpuid_mwait_alloc(cpu_t *cpu) 34635b8a6efeSbholler { 34645b8a6efeSbholler uint32_t *ret; 34655b8a6efeSbholler size_t mwait_size; 34665b8a6efeSbholler 34675b8a6efeSbholler ASSERT(cpuid_checkpass(cpu, 2)); 34685b8a6efeSbholler 34695b8a6efeSbholler mwait_size = cpu->cpu_m.mcpu_cpi->cpi_mwait.mon_max; 34705b8a6efeSbholler if (mwait_size == 0) 34715b8a6efeSbholler return (NULL); 34725b8a6efeSbholler 34735b8a6efeSbholler /* 34745b8a6efeSbholler * kmem_alloc() returns cache line size aligned data for mwait_size 34755b8a6efeSbholler * allocations. mwait_size is currently cache line sized. Neither 34765b8a6efeSbholler * of these implementation details are guarantied to be true in the 34775b8a6efeSbholler * future. 34785b8a6efeSbholler * 34795b8a6efeSbholler * First try allocating mwait_size as kmem_alloc() currently returns 34805b8a6efeSbholler * correctly aligned memory. If kmem_alloc() does not return 34815b8a6efeSbholler * mwait_size aligned memory, then use mwait_size ROUNDUP. 34825b8a6efeSbholler * 34835b8a6efeSbholler * Set cpi_mwait.buf_actual and cpi_mwait.size_actual in case we 34845b8a6efeSbholler * decide to free this memory. 34855b8a6efeSbholler */ 34865b8a6efeSbholler ret = kmem_zalloc(mwait_size, KM_SLEEP); 34875b8a6efeSbholler if (ret == (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size)) { 34885b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 34895b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size; 34905b8a6efeSbholler *ret = MWAIT_RUNNING; 34915b8a6efeSbholler return (ret); 34925b8a6efeSbholler } else { 34935b8a6efeSbholler kmem_free(ret, mwait_size); 34945b8a6efeSbholler ret = kmem_zalloc(mwait_size * 2, KM_SLEEP); 34955b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 34965b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size * 2; 34975b8a6efeSbholler ret = (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size); 34985b8a6efeSbholler *ret = MWAIT_RUNNING; 34995b8a6efeSbholler return (ret); 35005b8a6efeSbholler } 35015b8a6efeSbholler } 35025b8a6efeSbholler 35035b8a6efeSbholler void 35045b8a6efeSbholler cpuid_mwait_free(cpu_t *cpu) 3505f98fbcecSbholler { 3506f98fbcecSbholler ASSERT(cpuid_checkpass(cpu, 2)); 35075b8a6efeSbholler 35085b8a6efeSbholler if (cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual != NULL && 35095b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual > 0) { 35105b8a6efeSbholler kmem_free(cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual, 35115b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual); 35125b8a6efeSbholler } 35135b8a6efeSbholler 35145b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = NULL; 35155b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = 0; 3516f98fbcecSbholler } 3517