xref: /titanic_52/usr/src/uts/i86pc/os/cpuid.c (revision 551bc2a66868b5cb5be6b70ab9f55515e77a39a9)
17c478bd9Sstevel@tonic-gate /*
27c478bd9Sstevel@tonic-gate  * CDDL HEADER START
37c478bd9Sstevel@tonic-gate  *
47c478bd9Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
5ee88d2b9Skchow  * Common Development and Distribution License (the "License").
6ee88d2b9Skchow  * You may not use this file except in compliance with the License.
77c478bd9Sstevel@tonic-gate  *
87c478bd9Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
97c478bd9Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
107c478bd9Sstevel@tonic-gate  * See the License for the specific language governing permissions
117c478bd9Sstevel@tonic-gate  * and limitations under the License.
127c478bd9Sstevel@tonic-gate  *
137c478bd9Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
147c478bd9Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
157c478bd9Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
167c478bd9Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
177c478bd9Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
187c478bd9Sstevel@tonic-gate  *
197c478bd9Sstevel@tonic-gate  * CDDL HEADER END
207c478bd9Sstevel@tonic-gate  */
217c478bd9Sstevel@tonic-gate /*
22fb2f18f8Sesaxe  * Copyright 2007 Sun Microsystems, Inc.  All rights reserved.
237c478bd9Sstevel@tonic-gate  * Use is subject to license terms.
247c478bd9Sstevel@tonic-gate  */
257c478bd9Sstevel@tonic-gate 
267c478bd9Sstevel@tonic-gate #pragma ident	"%Z%%M%	%I%	%E% SMI"
277c478bd9Sstevel@tonic-gate 
287c478bd9Sstevel@tonic-gate /*
297c478bd9Sstevel@tonic-gate  * Various routines to handle identification
307c478bd9Sstevel@tonic-gate  * and classification of x86 processors.
317c478bd9Sstevel@tonic-gate  */
327c478bd9Sstevel@tonic-gate 
337c478bd9Sstevel@tonic-gate #include <sys/types.h>
347c478bd9Sstevel@tonic-gate #include <sys/archsystm.h>
357c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h>
367c478bd9Sstevel@tonic-gate #include <sys/kmem.h>
377c478bd9Sstevel@tonic-gate #include <sys/systm.h>
387c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h>
397c478bd9Sstevel@tonic-gate #include <sys/sunddi.h>
407c478bd9Sstevel@tonic-gate #include <sys/sunndi.h>
417c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h>
427c478bd9Sstevel@tonic-gate #include <sys/processor.h>
435b8a6efeSbholler #include <sys/sysmacros.h>
44fb2f18f8Sesaxe #include <sys/pg.h>
457c478bd9Sstevel@tonic-gate #include <sys/fp.h>
467c478bd9Sstevel@tonic-gate #include <sys/controlregs.h>
477c478bd9Sstevel@tonic-gate #include <sys/auxv_386.h>
487c478bd9Sstevel@tonic-gate #include <sys/bitmap.h>
497c478bd9Sstevel@tonic-gate #include <sys/memnode.h>
507c478bd9Sstevel@tonic-gate 
517c478bd9Sstevel@tonic-gate /*
527c478bd9Sstevel@tonic-gate  * Pass 0 of cpuid feature analysis happens in locore. It contains special code
537c478bd9Sstevel@tonic-gate  * to recognize Cyrix processors that are not cpuid-compliant, and to deal with
547c478bd9Sstevel@tonic-gate  * them accordingly. For most modern processors, feature detection occurs here
557c478bd9Sstevel@tonic-gate  * in pass 1.
567c478bd9Sstevel@tonic-gate  *
577c478bd9Sstevel@tonic-gate  * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup()
587c478bd9Sstevel@tonic-gate  * for the boot CPU and does the basic analysis that the early kernel needs.
597c478bd9Sstevel@tonic-gate  * x86_feature is set based on the return value of cpuid_pass1() of the boot
607c478bd9Sstevel@tonic-gate  * CPU.
617c478bd9Sstevel@tonic-gate  *
627c478bd9Sstevel@tonic-gate  * Pass 1 includes:
637c478bd9Sstevel@tonic-gate  *
647c478bd9Sstevel@tonic-gate  *	o Determining vendor/model/family/stepping and setting x86_type and
657c478bd9Sstevel@tonic-gate  *	  x86_vendor accordingly.
667c478bd9Sstevel@tonic-gate  *	o Processing the feature flags returned by the cpuid instruction while
677c478bd9Sstevel@tonic-gate  *	  applying any workarounds or tricks for the specific processor.
687c478bd9Sstevel@tonic-gate  *	o Mapping the feature flags into Solaris feature bits (X86_*).
697c478bd9Sstevel@tonic-gate  *	o Processing extended feature flags if supported by the processor,
707c478bd9Sstevel@tonic-gate  *	  again while applying specific processor knowledge.
717c478bd9Sstevel@tonic-gate  *	o Determining the CMT characteristics of the system.
727c478bd9Sstevel@tonic-gate  *
737c478bd9Sstevel@tonic-gate  * Pass 1 is done on non-boot CPUs during their initialization and the results
747c478bd9Sstevel@tonic-gate  * are used only as a meager attempt at ensuring that all processors within the
757c478bd9Sstevel@tonic-gate  * system support the same features.
767c478bd9Sstevel@tonic-gate  *
777c478bd9Sstevel@tonic-gate  * Pass 2 of cpuid feature analysis happens just at the beginning
787c478bd9Sstevel@tonic-gate  * of startup().  It just copies in and corrects the remainder
797c478bd9Sstevel@tonic-gate  * of the cpuid data we depend on: standard cpuid functions that we didn't
807c478bd9Sstevel@tonic-gate  * need for pass1 feature analysis, and extended cpuid functions beyond the
817c478bd9Sstevel@tonic-gate  * simple feature processing done in pass1.
827c478bd9Sstevel@tonic-gate  *
837c478bd9Sstevel@tonic-gate  * Pass 3 of cpuid analysis is invoked after basic kernel services; in
847c478bd9Sstevel@tonic-gate  * particular kernel memory allocation has been made available. It creates a
857c478bd9Sstevel@tonic-gate  * readable brand string based on the data collected in the first two passes.
867c478bd9Sstevel@tonic-gate  *
877c478bd9Sstevel@tonic-gate  * Pass 4 of cpuid analysis is invoked after post_startup() when all
887c478bd9Sstevel@tonic-gate  * the support infrastructure for various hardware features has been
897c478bd9Sstevel@tonic-gate  * initialized. It determines which processor features will be reported
907c478bd9Sstevel@tonic-gate  * to userland via the aux vector.
917c478bd9Sstevel@tonic-gate  *
927c478bd9Sstevel@tonic-gate  * All passes are executed on all CPUs, but only the boot CPU determines what
937c478bd9Sstevel@tonic-gate  * features the kernel will use.
947c478bd9Sstevel@tonic-gate  *
957c478bd9Sstevel@tonic-gate  * Much of the worst junk in this file is for the support of processors
967c478bd9Sstevel@tonic-gate  * that didn't really implement the cpuid instruction properly.
977c478bd9Sstevel@tonic-gate  *
987c478bd9Sstevel@tonic-gate  * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon,
997c478bd9Sstevel@tonic-gate  * the pass numbers.  Accordingly, changes to the pass code may require changes
1007c478bd9Sstevel@tonic-gate  * to the accessor code.
1017c478bd9Sstevel@tonic-gate  */
1027c478bd9Sstevel@tonic-gate 
1037c478bd9Sstevel@tonic-gate uint_t x86_feature = 0;
1047c478bd9Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone;
1057c478bd9Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER;
1067c478bd9Sstevel@tonic-gate 
1077c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4046376;
1087c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4064495;
1097c478bd9Sstevel@tonic-gate 
1107c478bd9Sstevel@tonic-gate uint_t enable486;
1117c478bd9Sstevel@tonic-gate 
1127c478bd9Sstevel@tonic-gate /*
1137c478bd9Sstevel@tonic-gate  * This set of strings are for processors rumored to support the cpuid
1147c478bd9Sstevel@tonic-gate  * instruction, and is used by locore.s to figure out how to set x86_vendor
1157c478bd9Sstevel@tonic-gate  */
1167c478bd9Sstevel@tonic-gate const char CyrixInstead[] = "CyrixInstead";
1177c478bd9Sstevel@tonic-gate 
1187c478bd9Sstevel@tonic-gate /*
119f98fbcecSbholler  * monitor/mwait info.
1205b8a6efeSbholler  *
1215b8a6efeSbholler  * size_actual and buf_actual are the real address and size allocated to get
1225b8a6efeSbholler  * proper mwait_buf alignement.  buf_actual and size_actual should be passed
1235b8a6efeSbholler  * to kmem_free().  Currently kmem_alloc() and mwait happen to both use
1245b8a6efeSbholler  * processor cache-line alignment, but this is not guarantied in the furture.
125f98fbcecSbholler  */
126f98fbcecSbholler struct mwait_info {
127f98fbcecSbholler 	size_t		mon_min;	/* min size to avoid missed wakeups */
128f98fbcecSbholler 	size_t		mon_max;	/* size to avoid false wakeups */
1295b8a6efeSbholler 	size_t		size_actual;	/* size actually allocated */
1305b8a6efeSbholler 	void		*buf_actual;	/* memory actually allocated */
131f98fbcecSbholler 	uint32_t	support;	/* processor support of monitor/mwait */
132f98fbcecSbholler };
133f98fbcecSbholler 
134f98fbcecSbholler /*
1357c478bd9Sstevel@tonic-gate  * These constants determine how many of the elements of the
1367c478bd9Sstevel@tonic-gate  * cpuid we cache in the cpuid_info data structure; the
1377c478bd9Sstevel@tonic-gate  * remaining elements are accessible via the cpuid instruction.
1387c478bd9Sstevel@tonic-gate  */
1397c478bd9Sstevel@tonic-gate 
1407c478bd9Sstevel@tonic-gate #define	NMAX_CPI_STD	6		/* eax = 0 .. 5 */
1417c478bd9Sstevel@tonic-gate #define	NMAX_CPI_EXTD	9		/* eax = 0x80000000 .. 0x80000008 */
1427c478bd9Sstevel@tonic-gate 
1437c478bd9Sstevel@tonic-gate struct cpuid_info {
1447c478bd9Sstevel@tonic-gate 	uint_t cpi_pass;		/* last pass completed */
1457c478bd9Sstevel@tonic-gate 	/*
1467c478bd9Sstevel@tonic-gate 	 * standard function information
1477c478bd9Sstevel@tonic-gate 	 */
1487c478bd9Sstevel@tonic-gate 	uint_t cpi_maxeax;		/* fn 0: %eax */
1497c478bd9Sstevel@tonic-gate 	char cpi_vendorstr[13];		/* fn 0: %ebx:%ecx:%edx */
1507c478bd9Sstevel@tonic-gate 	uint_t cpi_vendor;		/* enum of cpi_vendorstr */
1517c478bd9Sstevel@tonic-gate 
1527c478bd9Sstevel@tonic-gate 	uint_t cpi_family;		/* fn 1: extended family */
1537c478bd9Sstevel@tonic-gate 	uint_t cpi_model;		/* fn 1: extended model */
1547c478bd9Sstevel@tonic-gate 	uint_t cpi_step;		/* fn 1: stepping */
1557c478bd9Sstevel@tonic-gate 	chipid_t cpi_chipid;		/* fn 1: %ebx: chip # on ht cpus */
1567c478bd9Sstevel@tonic-gate 	uint_t cpi_brandid;		/* fn 1: %ebx: brand ID */
1577c478bd9Sstevel@tonic-gate 	int cpi_clogid;			/* fn 1: %ebx: thread # */
1588949bcd6Sandrei 	uint_t cpi_ncpu_per_chip;	/* fn 1: %ebx: logical cpu count */
1597c478bd9Sstevel@tonic-gate 	uint8_t cpi_cacheinfo[16];	/* fn 2: intel-style cache desc */
1607c478bd9Sstevel@tonic-gate 	uint_t cpi_ncache;		/* fn 2: number of elements */
161d129bde2Sesaxe 	uint_t cpi_ncpu_shr_last_cache;	/* fn 4: %eax: ncpus sharing cache */
162d129bde2Sesaxe 	id_t cpi_last_lvl_cacheid;	/* fn 4: %eax: derived cache id */
163d129bde2Sesaxe 	uint_t cpi_std_4_size;		/* fn 4: number of fn 4 elements */
164d129bde2Sesaxe 	struct cpuid_regs **cpi_std_4;	/* fn 4: %ecx == 0 .. fn4_size */
1658949bcd6Sandrei 	struct cpuid_regs cpi_std[NMAX_CPI_STD];	/* 0 .. 5 */
1667c478bd9Sstevel@tonic-gate 	/*
1677c478bd9Sstevel@tonic-gate 	 * extended function information
1687c478bd9Sstevel@tonic-gate 	 */
1697c478bd9Sstevel@tonic-gate 	uint_t cpi_xmaxeax;		/* fn 0x80000000: %eax */
1707c478bd9Sstevel@tonic-gate 	char cpi_brandstr[49];		/* fn 0x8000000[234] */
1717c478bd9Sstevel@tonic-gate 	uint8_t cpi_pabits;		/* fn 0x80000006: %eax */
1727c478bd9Sstevel@tonic-gate 	uint8_t cpi_vabits;		/* fn 0x80000006: %eax */
1738949bcd6Sandrei 	struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */
1748949bcd6Sandrei 	id_t cpi_coreid;
1758949bcd6Sandrei 	uint_t cpi_ncore_per_chip;	/* AMD: fn 0x80000008: %ecx[7-0] */
1768949bcd6Sandrei 					/* Intel: fn 4: %eax[31-26] */
1777c478bd9Sstevel@tonic-gate 	/*
1787c478bd9Sstevel@tonic-gate 	 * supported feature information
1797c478bd9Sstevel@tonic-gate 	 */
180ae115bc7Smrj 	uint32_t cpi_support[5];
1817c478bd9Sstevel@tonic-gate #define	STD_EDX_FEATURES	0
1827c478bd9Sstevel@tonic-gate #define	AMD_EDX_FEATURES	1
1837c478bd9Sstevel@tonic-gate #define	TM_EDX_FEATURES		2
1847c478bd9Sstevel@tonic-gate #define	STD_ECX_FEATURES	3
185ae115bc7Smrj #define	AMD_ECX_FEATURES	4
1868a40a695Sgavinm 	/*
1878a40a695Sgavinm 	 * Synthesized information, where known.
1888a40a695Sgavinm 	 */
1898a40a695Sgavinm 	uint32_t cpi_chiprev;		/* See X86_CHIPREV_* in x86_archext.h */
1908a40a695Sgavinm 	const char *cpi_chiprevstr;	/* May be NULL if chiprev unknown */
1918a40a695Sgavinm 	uint32_t cpi_socket;		/* Chip package/socket type */
192f98fbcecSbholler 
193f98fbcecSbholler 	struct mwait_info cpi_mwait;	/* fn 5: monitor/mwait info */
1947c478bd9Sstevel@tonic-gate };
1957c478bd9Sstevel@tonic-gate 
1967c478bd9Sstevel@tonic-gate 
1977c478bd9Sstevel@tonic-gate static struct cpuid_info cpuid_info0;
1987c478bd9Sstevel@tonic-gate 
1997c478bd9Sstevel@tonic-gate /*
2007c478bd9Sstevel@tonic-gate  * These bit fields are defined by the Intel Application Note AP-485
2017c478bd9Sstevel@tonic-gate  * "Intel Processor Identification and the CPUID Instruction"
2027c478bd9Sstevel@tonic-gate  */
2037c478bd9Sstevel@tonic-gate #define	CPI_FAMILY_XTD(cpi)	BITX((cpi)->cpi_std[1].cp_eax, 27, 20)
2047c478bd9Sstevel@tonic-gate #define	CPI_MODEL_XTD(cpi)	BITX((cpi)->cpi_std[1].cp_eax, 19, 16)
2057c478bd9Sstevel@tonic-gate #define	CPI_TYPE(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 13, 12)
2067c478bd9Sstevel@tonic-gate #define	CPI_FAMILY(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 11, 8)
2077c478bd9Sstevel@tonic-gate #define	CPI_STEP(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 3, 0)
2087c478bd9Sstevel@tonic-gate #define	CPI_MODEL(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 7, 4)
2097c478bd9Sstevel@tonic-gate 
2107c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_EDX(cpi)		((cpi)->cpi_std[1].cp_edx)
2117c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_ECX(cpi)		((cpi)->cpi_std[1].cp_ecx)
2127c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_XTD_EDX(cpi)	((cpi)->cpi_extd[1].cp_edx)
2137c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_XTD_ECX(cpi)	((cpi)->cpi_extd[1].cp_ecx)
2147c478bd9Sstevel@tonic-gate 
2157c478bd9Sstevel@tonic-gate #define	CPI_BRANDID(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 7, 0)
2167c478bd9Sstevel@tonic-gate #define	CPI_CHUNKS(cpi)		BITX((cpi)->cpi_std[1].cp_ebx, 15, 7)
2177c478bd9Sstevel@tonic-gate #define	CPI_CPU_COUNT(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 23, 16)
2187c478bd9Sstevel@tonic-gate #define	CPI_APIC_ID(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 31, 24)
2197c478bd9Sstevel@tonic-gate 
2207c478bd9Sstevel@tonic-gate #define	CPI_MAXEAX_MAX		0x100		/* sanity control */
2217c478bd9Sstevel@tonic-gate #define	CPI_XMAXEAX_MAX		0x80000100
222d129bde2Sesaxe #define	CPI_FN4_ECX_MAX		0x20		/* sanity: max fn 4 levels */
223d129bde2Sesaxe 
224d129bde2Sesaxe /*
225d129bde2Sesaxe  * Function 4 (Deterministic Cache Parameters) macros
226d129bde2Sesaxe  * Defined by Intel Application Note AP-485
227d129bde2Sesaxe  */
228d129bde2Sesaxe #define	CPI_NUM_CORES(regs)		BITX((regs)->cp_eax, 31, 26)
229d129bde2Sesaxe #define	CPI_NTHR_SHR_CACHE(regs)	BITX((regs)->cp_eax, 25, 14)
230d129bde2Sesaxe #define	CPI_FULL_ASSOC_CACHE(regs)	BITX((regs)->cp_eax, 9, 9)
231d129bde2Sesaxe #define	CPI_SELF_INIT_CACHE(regs)	BITX((regs)->cp_eax, 8, 8)
232d129bde2Sesaxe #define	CPI_CACHE_LVL(regs)		BITX((regs)->cp_eax, 7, 5)
233d129bde2Sesaxe #define	CPI_CACHE_TYPE(regs)		BITX((regs)->cp_eax, 4, 0)
234d129bde2Sesaxe 
235d129bde2Sesaxe #define	CPI_CACHE_WAYS(regs)		BITX((regs)->cp_ebx, 31, 22)
236d129bde2Sesaxe #define	CPI_CACHE_PARTS(regs)		BITX((regs)->cp_ebx, 21, 12)
237d129bde2Sesaxe #define	CPI_CACHE_COH_LN_SZ(regs)	BITX((regs)->cp_ebx, 11, 0)
238d129bde2Sesaxe 
239d129bde2Sesaxe #define	CPI_CACHE_SETS(regs)		BITX((regs)->cp_ecx, 31, 0)
240d129bde2Sesaxe 
241d129bde2Sesaxe #define	CPI_PREFCH_STRIDE(regs)		BITX((regs)->cp_edx, 9, 0)
242d129bde2Sesaxe 
2437c478bd9Sstevel@tonic-gate 
2447c478bd9Sstevel@tonic-gate /*
2455ff02082Sdmick  * A couple of shorthand macros to identify "later" P6-family chips
2465ff02082Sdmick  * like the Pentium M and Core.  First, the "older" P6-based stuff
2475ff02082Sdmick  * (loosely defined as "pre-Pentium-4"):
2485ff02082Sdmick  * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon
2495ff02082Sdmick  */
2505ff02082Sdmick 
2515ff02082Sdmick #define	IS_LEGACY_P6(cpi) (			\
2525ff02082Sdmick 	cpi->cpi_family == 6 && 		\
2535ff02082Sdmick 		(cpi->cpi_model == 1 ||		\
2545ff02082Sdmick 		cpi->cpi_model == 3 ||		\
2555ff02082Sdmick 		cpi->cpi_model == 5 ||		\
2565ff02082Sdmick 		cpi->cpi_model == 6 ||		\
2575ff02082Sdmick 		cpi->cpi_model == 7 ||		\
2585ff02082Sdmick 		cpi->cpi_model == 8 ||		\
2595ff02082Sdmick 		cpi->cpi_model == 0xA ||	\
2605ff02082Sdmick 		cpi->cpi_model == 0xB)		\
2615ff02082Sdmick )
2625ff02082Sdmick 
2635ff02082Sdmick /* A "new F6" is everything with family 6 that's not the above */
2645ff02082Sdmick #define	IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi))
2655ff02082Sdmick 
266bf91205bSksadhukh /* Extended family/model support */
267bf91205bSksadhukh #define	IS_EXTENDED_MODEL_INTEL(cpi) (cpi->cpi_family == 0x6 || \
268bf91205bSksadhukh 	cpi->cpi_family >= 0xf)
269bf91205bSksadhukh 
2705ff02082Sdmick /*
27131725658Sksadhukh  * AMD family 0xf and family 0x10 socket types.
27231725658Sksadhukh  * First index :
27331725658Sksadhukh  *		0 for family 0xf, revs B thru E
27431725658Sksadhukh  *		1 for family 0xf, revs F and G
27531725658Sksadhukh  *		2 for family 0x10, rev B
2768a40a695Sgavinm  * Second index by (model & 0x3)
2778a40a695Sgavinm  */
27831725658Sksadhukh static uint32_t amd_skts[3][4] = {
27920c794b3Sgavinm 	/*
28020c794b3Sgavinm 	 * Family 0xf revisions B through E
28120c794b3Sgavinm 	 */
28220c794b3Sgavinm #define	A_SKTS_0			0
2838a40a695Sgavinm 	{
2848a40a695Sgavinm 		X86_SOCKET_754,		/* 0b00 */
2858a40a695Sgavinm 		X86_SOCKET_940,		/* 0b01 */
2868a40a695Sgavinm 		X86_SOCKET_754,		/* 0b10 */
2878a40a695Sgavinm 		X86_SOCKET_939		/* 0b11 */
2888a40a695Sgavinm 	},
28920c794b3Sgavinm 	/*
29020c794b3Sgavinm 	 * Family 0xf revisions F and G
29120c794b3Sgavinm 	 */
29220c794b3Sgavinm #define	A_SKTS_1			1
2938a40a695Sgavinm 	{
2948a40a695Sgavinm 		X86_SOCKET_S1g1,	/* 0b00 */
2958a40a695Sgavinm 		X86_SOCKET_F1207,	/* 0b01 */
2968a40a695Sgavinm 		X86_SOCKET_UNKNOWN,	/* 0b10 */
2978a40a695Sgavinm 		X86_SOCKET_AM2		/* 0b11 */
29831725658Sksadhukh 	},
29920c794b3Sgavinm 	/*
30020c794b3Sgavinm 	 * Family 0x10 revisions A and B
30120c794b3Sgavinm 	 * It is not clear whether, as new sockets release, that
30220c794b3Sgavinm 	 * model & 0x3 will id socket for this family
30320c794b3Sgavinm 	 */
30420c794b3Sgavinm #define	A_SKTS_2			2
30531725658Sksadhukh 	{
30631725658Sksadhukh 		X86_SOCKET_F1207,	/* 0b00 */
30731725658Sksadhukh 		X86_SOCKET_F1207,	/* 0b01 */
30831725658Sksadhukh 		X86_SOCKET_F1207,	/* 0b10 */
30920c794b3Sgavinm 		X86_SOCKET_F1207,	/* 0b11 */
3108a40a695Sgavinm 	}
3118a40a695Sgavinm };
3128a40a695Sgavinm 
3138a40a695Sgavinm /*
31431725658Sksadhukh  * Table for mapping AMD Family 0xf and AMD Family 0x10 model/stepping
31531725658Sksadhukh  * combination to chip "revision" and socket type.
3168a40a695Sgavinm  *
3178a40a695Sgavinm  * The first member of this array that matches a given family, extended model
3188a40a695Sgavinm  * plus model range, and stepping range will be considered a match.
3198a40a695Sgavinm  */
3208a40a695Sgavinm static const struct amd_rev_mapent {
3218a40a695Sgavinm 	uint_t rm_family;
3228a40a695Sgavinm 	uint_t rm_modello;
3238a40a695Sgavinm 	uint_t rm_modelhi;
3248a40a695Sgavinm 	uint_t rm_steplo;
3258a40a695Sgavinm 	uint_t rm_stephi;
3268a40a695Sgavinm 	uint32_t rm_chiprev;
3278a40a695Sgavinm 	const char *rm_chiprevstr;
3288a40a695Sgavinm 	int rm_sktidx;
3298a40a695Sgavinm } amd_revmap[] = {
3308a40a695Sgavinm 	/*
33120c794b3Sgavinm 	 * =============== AuthenticAMD Family 0xf ===============
33220c794b3Sgavinm 	 */
33320c794b3Sgavinm 
33420c794b3Sgavinm 	/*
3358a40a695Sgavinm 	 * Rev B includes model 0x4 stepping 0 and model 0x5 stepping 0 and 1.
3368a40a695Sgavinm 	 */
33720c794b3Sgavinm 	{ 0xf, 0x04, 0x04, 0x0, 0x0, X86_CHIPREV_AMD_F_REV_B, "B", A_SKTS_0 },
33820c794b3Sgavinm 	{ 0xf, 0x05, 0x05, 0x0, 0x1, X86_CHIPREV_AMD_F_REV_B, "B", A_SKTS_0 },
3398a40a695Sgavinm 	/*
3408a40a695Sgavinm 	 * Rev C0 includes model 0x4 stepping 8 and model 0x5 stepping 8
3418a40a695Sgavinm 	 */
34220c794b3Sgavinm 	{ 0xf, 0x04, 0x05, 0x8, 0x8, X86_CHIPREV_AMD_F_REV_C0, "C0", A_SKTS_0 },
3438a40a695Sgavinm 	/*
3448a40a695Sgavinm 	 * Rev CG is the rest of extended model 0x0 - i.e., everything
3458a40a695Sgavinm 	 * but the rev B and C0 combinations covered above.
3468a40a695Sgavinm 	 */
34720c794b3Sgavinm 	{ 0xf, 0x00, 0x0f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_CG, "CG", A_SKTS_0 },
3488a40a695Sgavinm 	/*
3498a40a695Sgavinm 	 * Rev D has extended model 0x1.
3508a40a695Sgavinm 	 */
35120c794b3Sgavinm 	{ 0xf, 0x10, 0x1f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_D, "D", A_SKTS_0 },
3528a40a695Sgavinm 	/*
3538a40a695Sgavinm 	 * Rev E has extended model 0x2.
3548a40a695Sgavinm 	 * Extended model 0x3 is unused but available to grow into.
3558a40a695Sgavinm 	 */
35620c794b3Sgavinm 	{ 0xf, 0x20, 0x3f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_E, "E", A_SKTS_0 },
3578a40a695Sgavinm 	/*
3588a40a695Sgavinm 	 * Rev F has extended models 0x4 and 0x5.
3598a40a695Sgavinm 	 */
36020c794b3Sgavinm 	{ 0xf, 0x40, 0x5f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_F, "F", A_SKTS_1 },
3618a40a695Sgavinm 	/*
3628a40a695Sgavinm 	 * Rev G has extended model 0x6.
3638a40a695Sgavinm 	 */
36420c794b3Sgavinm 	{ 0xf, 0x60, 0x6f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_G, "G", A_SKTS_1 },
36520c794b3Sgavinm 
36631725658Sksadhukh 	/*
36720c794b3Sgavinm 	 * =============== AuthenticAMD Family 0x10 ===============
36831725658Sksadhukh 	 */
36920c794b3Sgavinm 
37020c794b3Sgavinm 	/*
37120c794b3Sgavinm 	 * Rev A has model 0 and stepping 0/1/2 for DR-{A0,A1,A2}.
37220c794b3Sgavinm 	 * Give all of model 0 stepping range to rev A.
37320c794b3Sgavinm 	 */
37420c794b3Sgavinm 	{ 0x10, 0x00, 0x00, 0x0, 0x2, X86_CHIPREV_AMD_10_REV_A, "A", A_SKTS_2 },
37520c794b3Sgavinm 
37620c794b3Sgavinm 	/*
37720c794b3Sgavinm 	 * Rev B has model 2 and steppings 0/1/0xa/2 for DR-{B0,B1,BA,B2}.
37820c794b3Sgavinm 	 * Give all of model 2 stepping range to rev B.
37920c794b3Sgavinm 	 */
38020c794b3Sgavinm 	{ 0x10, 0x02, 0x02, 0x0, 0xf, X86_CHIPREV_AMD_10_REV_B, "B", A_SKTS_2 },
3818a40a695Sgavinm };
3828a40a695Sgavinm 
383f98fbcecSbholler /*
384f98fbcecSbholler  * Info for monitor/mwait idle loop.
385f98fbcecSbholler  *
386f98fbcecSbholler  * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's
387f98fbcecSbholler  * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November
388f98fbcecSbholler  * 2006.
389f98fbcecSbholler  * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual
390f98fbcecSbholler  * Documentation Updates" #33633, Rev 2.05, December 2006.
391f98fbcecSbholler  */
392f98fbcecSbholler #define	MWAIT_SUPPORT		(0x00000001)	/* mwait supported */
393f98fbcecSbholler #define	MWAIT_EXTENSIONS	(0x00000002)	/* extenstion supported */
394f98fbcecSbholler #define	MWAIT_ECX_INT_ENABLE	(0x00000004)	/* ecx 1 extension supported */
395f98fbcecSbholler #define	MWAIT_SUPPORTED(cpi)	((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON)
396f98fbcecSbholler #define	MWAIT_INT_ENABLE(cpi)	((cpi)->cpi_std[5].cp_ecx & 0x2)
397f98fbcecSbholler #define	MWAIT_EXTENSION(cpi)	((cpi)->cpi_std[5].cp_ecx & 0x1)
398f98fbcecSbholler #define	MWAIT_SIZE_MIN(cpi)	BITX((cpi)->cpi_std[5].cp_eax, 15, 0)
399f98fbcecSbholler #define	MWAIT_SIZE_MAX(cpi)	BITX((cpi)->cpi_std[5].cp_ebx, 15, 0)
400f98fbcecSbholler /*
401f98fbcecSbholler  * Number of sub-cstates for a given c-state.
402f98fbcecSbholler  */
403f98fbcecSbholler #define	MWAIT_NUM_SUBC_STATES(cpi, c_state)			\
404f98fbcecSbholler 	BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state)
405f98fbcecSbholler 
4068a40a695Sgavinm static void
4078a40a695Sgavinm synth_amd_info(struct cpuid_info *cpi)
4088a40a695Sgavinm {
4098a40a695Sgavinm 	const struct amd_rev_mapent *rmp;
4108a40a695Sgavinm 	uint_t family, model, step;
4118a40a695Sgavinm 	int i;
4128a40a695Sgavinm 
4138a40a695Sgavinm 	/*
41431725658Sksadhukh 	 * Currently only AMD family 0xf and family 0x10 use these fields.
4158a40a695Sgavinm 	 */
41631725658Sksadhukh 	if (cpi->cpi_family != 0xf && cpi->cpi_family != 0x10)
4178a40a695Sgavinm 		return;
4188a40a695Sgavinm 
4198a40a695Sgavinm 	family = cpi->cpi_family;
4208a40a695Sgavinm 	model = cpi->cpi_model;
4218a40a695Sgavinm 	step = cpi->cpi_step;
4228a40a695Sgavinm 
4238a40a695Sgavinm 	for (i = 0, rmp = amd_revmap; i < sizeof (amd_revmap) / sizeof (*rmp);
4248a40a695Sgavinm 	    i++, rmp++) {
4258a40a695Sgavinm 		if (family == rmp->rm_family &&
4268a40a695Sgavinm 		    model >= rmp->rm_modello && model <= rmp->rm_modelhi &&
4278a40a695Sgavinm 		    step >= rmp->rm_steplo && step <= rmp->rm_stephi) {
4288a40a695Sgavinm 			cpi->cpi_chiprev = rmp->rm_chiprev;
4298a40a695Sgavinm 			cpi->cpi_chiprevstr = rmp->rm_chiprevstr;
4308a40a695Sgavinm 			cpi->cpi_socket = amd_skts[rmp->rm_sktidx][model & 0x3];
4318a40a695Sgavinm 			return;
4328a40a695Sgavinm 		}
4338a40a695Sgavinm 	}
4348a40a695Sgavinm }
4358a40a695Sgavinm 
4368a40a695Sgavinm static void
4378a40a695Sgavinm synth_info(struct cpuid_info *cpi)
4388a40a695Sgavinm {
4398a40a695Sgavinm 	cpi->cpi_chiprev = X86_CHIPREV_UNKNOWN;
4408a40a695Sgavinm 	cpi->cpi_chiprevstr = "Unknown";
4418a40a695Sgavinm 	cpi->cpi_socket = X86_SOCKET_UNKNOWN;
4428a40a695Sgavinm 
4438a40a695Sgavinm 	switch (cpi->cpi_vendor) {
4448a40a695Sgavinm 	case X86_VENDOR_AMD:
4458a40a695Sgavinm 		synth_amd_info(cpi);
4468a40a695Sgavinm 		break;
4478a40a695Sgavinm 
4488a40a695Sgavinm 	default:
4498a40a695Sgavinm 		break;
4508a40a695Sgavinm 
4518a40a695Sgavinm 	}
4528a40a695Sgavinm }
4538a40a695Sgavinm 
4548a40a695Sgavinm /*
455ae115bc7Smrj  * Apply up various platform-dependent restrictions where the
456ae115bc7Smrj  * underlying platform restrictions mean the CPU can be marked
457ae115bc7Smrj  * as less capable than its cpuid instruction would imply.
458ae115bc7Smrj  */
459843e1988Sjohnlev #if defined(__xpv)
460843e1988Sjohnlev static void
461843e1988Sjohnlev platform_cpuid_mangle(uint_t vendor, uint32_t eax, struct cpuid_regs *cp)
462843e1988Sjohnlev {
463843e1988Sjohnlev 	switch (eax) {
464843e1988Sjohnlev 	case 1:
465843e1988Sjohnlev 		cp->cp_edx &=
466843e1988Sjohnlev 		    ~(CPUID_INTC_EDX_PSE |
467843e1988Sjohnlev 		    CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE |
468843e1988Sjohnlev 		    CPUID_INTC_EDX_MCA |	/* XXPV true on dom0? */
469843e1988Sjohnlev 		    CPUID_INTC_EDX_SEP | CPUID_INTC_EDX_MTRR |
470843e1988Sjohnlev 		    CPUID_INTC_EDX_PGE | CPUID_INTC_EDX_PAT |
471843e1988Sjohnlev 		    CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP |
472843e1988Sjohnlev 		    CPUID_INTC_EDX_PSE36 | CPUID_INTC_EDX_HTT);
473843e1988Sjohnlev 		break;
474ae115bc7Smrj 
475843e1988Sjohnlev 	case 0x80000001:
476843e1988Sjohnlev 		cp->cp_edx &=
477843e1988Sjohnlev 		    ~(CPUID_AMD_EDX_PSE |
478843e1988Sjohnlev 		    CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE |
479843e1988Sjohnlev 		    CPUID_AMD_EDX_MTRR | CPUID_AMD_EDX_PGE |
480843e1988Sjohnlev 		    CPUID_AMD_EDX_PAT | CPUID_AMD_EDX_PSE36 |
481843e1988Sjohnlev 		    CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP |
482843e1988Sjohnlev 		    CPUID_AMD_EDX_TSCP);
483843e1988Sjohnlev 		cp->cp_ecx &= ~CPUID_AMD_ECX_CMP_LGCY;
484843e1988Sjohnlev 		break;
485843e1988Sjohnlev 	default:
486843e1988Sjohnlev 		break;
487843e1988Sjohnlev 	}
488843e1988Sjohnlev 
489843e1988Sjohnlev 	switch (vendor) {
490843e1988Sjohnlev 	case X86_VENDOR_Intel:
491843e1988Sjohnlev 		switch (eax) {
492843e1988Sjohnlev 		case 4:
493843e1988Sjohnlev 			/*
494843e1988Sjohnlev 			 * Zero out the (ncores-per-chip - 1) field
495843e1988Sjohnlev 			 */
496843e1988Sjohnlev 			cp->cp_eax &= 0x03fffffff;
497843e1988Sjohnlev 			break;
498843e1988Sjohnlev 		default:
499843e1988Sjohnlev 			break;
500843e1988Sjohnlev 		}
501843e1988Sjohnlev 		break;
502843e1988Sjohnlev 	case X86_VENDOR_AMD:
503843e1988Sjohnlev 		switch (eax) {
504843e1988Sjohnlev 		case 0x80000008:
505843e1988Sjohnlev 			/*
506843e1988Sjohnlev 			 * Zero out the (ncores-per-chip - 1) field
507843e1988Sjohnlev 			 */
508843e1988Sjohnlev 			cp->cp_ecx &= 0xffffff00;
509843e1988Sjohnlev 			break;
510843e1988Sjohnlev 		default:
511843e1988Sjohnlev 			break;
512843e1988Sjohnlev 		}
513843e1988Sjohnlev 		break;
514843e1988Sjohnlev 	default:
515843e1988Sjohnlev 		break;
516843e1988Sjohnlev 	}
517843e1988Sjohnlev }
518843e1988Sjohnlev #else
519ae115bc7Smrj #define	platform_cpuid_mangle(vendor, eax, cp)	/* nothing */
520843e1988Sjohnlev #endif
521ae115bc7Smrj 
522ae115bc7Smrj /*
5237c478bd9Sstevel@tonic-gate  *  Some undocumented ways of patching the results of the cpuid
5247c478bd9Sstevel@tonic-gate  *  instruction to permit running Solaris 10 on future cpus that
5257c478bd9Sstevel@tonic-gate  *  we don't currently support.  Could be set to non-zero values
5267c478bd9Sstevel@tonic-gate  *  via settings in eeprom.
5277c478bd9Sstevel@tonic-gate  */
5287c478bd9Sstevel@tonic-gate 
5297c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include;
5307c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude;
5317c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_include;
5327c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude;
5337c478bd9Sstevel@tonic-gate 
534ae115bc7Smrj void
535ae115bc7Smrj cpuid_alloc_space(cpu_t *cpu)
536ae115bc7Smrj {
537ae115bc7Smrj 	/*
538ae115bc7Smrj 	 * By convention, cpu0 is the boot cpu, which is set up
539ae115bc7Smrj 	 * before memory allocation is available.  All other cpus get
540ae115bc7Smrj 	 * their cpuid_info struct allocated here.
541ae115bc7Smrj 	 */
542ae115bc7Smrj 	ASSERT(cpu->cpu_id != 0);
543ae115bc7Smrj 	cpu->cpu_m.mcpu_cpi =
544ae115bc7Smrj 	    kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP);
545ae115bc7Smrj }
546ae115bc7Smrj 
547ae115bc7Smrj void
548ae115bc7Smrj cpuid_free_space(cpu_t *cpu)
549ae115bc7Smrj {
550d129bde2Sesaxe 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
551d129bde2Sesaxe 	int i;
552d129bde2Sesaxe 
553ae115bc7Smrj 	ASSERT(cpu->cpu_id != 0);
554d129bde2Sesaxe 
555d129bde2Sesaxe 	/*
556d129bde2Sesaxe 	 * Free up any function 4 related dynamic storage
557d129bde2Sesaxe 	 */
558d129bde2Sesaxe 	for (i = 1; i < cpi->cpi_std_4_size; i++)
559d129bde2Sesaxe 		kmem_free(cpi->cpi_std_4[i], sizeof (struct cpuid_regs));
560d129bde2Sesaxe 	if (cpi->cpi_std_4_size > 0)
561d129bde2Sesaxe 		kmem_free(cpi->cpi_std_4,
562d129bde2Sesaxe 		    cpi->cpi_std_4_size * sizeof (struct cpuid_regs *));
563d129bde2Sesaxe 
564ae115bc7Smrj 	kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi));
565ae115bc7Smrj }
566ae115bc7Smrj 
567*551bc2a6Smrj #if !defined(__xpv)
568*551bc2a6Smrj 
569*551bc2a6Smrj static void
570*551bc2a6Smrj check_for_hvm()
571*551bc2a6Smrj {
572*551bc2a6Smrj 	struct cpuid_regs cp;
573*551bc2a6Smrj 	char *xen_str;
574*551bc2a6Smrj 	uint32_t xen_signature[4];
575*551bc2a6Smrj 	extern int xpv_is_hvm;
576*551bc2a6Smrj 
577*551bc2a6Smrj 	/*
578*551bc2a6Smrj 	 * In a fully virtualized domain, Xen's pseudo-cpuid function
579*551bc2a6Smrj 	 * 0x40000000 returns a string representing the Xen signature in
580*551bc2a6Smrj 	 * %ebx, %ecx, and %edx.  %eax contains the maximum supported cpuid
581*551bc2a6Smrj 	 * function.
582*551bc2a6Smrj 	 */
583*551bc2a6Smrj 	cp.cp_eax = 0x40000000;
584*551bc2a6Smrj 	(void) __cpuid_insn(&cp);
585*551bc2a6Smrj 	xen_signature[0] = cp.cp_ebx;
586*551bc2a6Smrj 	xen_signature[1] = cp.cp_ecx;
587*551bc2a6Smrj 	xen_signature[2] = cp.cp_edx;
588*551bc2a6Smrj 	xen_signature[3] = 0;
589*551bc2a6Smrj 	xen_str = (char *)xen_signature;
590*551bc2a6Smrj 	if (strcmp("XenVMMXenVMM", xen_str) == 0 && cp.cp_eax <= 0x40000002)
591*551bc2a6Smrj 		xpv_is_hvm = 1;
592*551bc2a6Smrj }
593*551bc2a6Smrj #endif	/* __xpv */
594*551bc2a6Smrj 
5957c478bd9Sstevel@tonic-gate uint_t
5967c478bd9Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu)
5977c478bd9Sstevel@tonic-gate {
5987c478bd9Sstevel@tonic-gate 	uint32_t mask_ecx, mask_edx;
5997c478bd9Sstevel@tonic-gate 	uint_t feature = X86_CPUID;
6007c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
6018949bcd6Sandrei 	struct cpuid_regs *cp;
6027c478bd9Sstevel@tonic-gate 	int xcpuid;
603843e1988Sjohnlev #if !defined(__xpv)
6045b8a6efeSbholler 	extern int idle_cpu_prefer_mwait;
605843e1988Sjohnlev #endif
606ae115bc7Smrj 
6077c478bd9Sstevel@tonic-gate 	/*
608ae115bc7Smrj 	 * Space statically allocated for cpu0, ensure pointer is set
6097c478bd9Sstevel@tonic-gate 	 */
6107c478bd9Sstevel@tonic-gate 	if (cpu->cpu_id == 0)
611ae115bc7Smrj 		cpu->cpu_m.mcpu_cpi = &cpuid_info0;
612ae115bc7Smrj 	cpi = cpu->cpu_m.mcpu_cpi;
613ae115bc7Smrj 	ASSERT(cpi != NULL);
6147c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_std[0];
6158949bcd6Sandrei 	cp->cp_eax = 0;
6168949bcd6Sandrei 	cpi->cpi_maxeax = __cpuid_insn(cp);
6177c478bd9Sstevel@tonic-gate 	{
6187c478bd9Sstevel@tonic-gate 		uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr;
6197c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_ebx;
6207c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_edx;
6217c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_ecx;
6227c478bd9Sstevel@tonic-gate 		*(char *)&cpi->cpi_vendorstr[12] = '\0';
6237c478bd9Sstevel@tonic-gate 	}
6247c478bd9Sstevel@tonic-gate 
6257c478bd9Sstevel@tonic-gate 	/*
6267c478bd9Sstevel@tonic-gate 	 * Map the vendor string to a type code
6277c478bd9Sstevel@tonic-gate 	 */
6287c478bd9Sstevel@tonic-gate 	if (strcmp(cpi->cpi_vendorstr, "GenuineIntel") == 0)
6297c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_Intel;
6307c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "AuthenticAMD") == 0)
6317c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_AMD;
6327c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "GenuineTMx86") == 0)
6337c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_TM;
6347c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, CyrixInstead) == 0)
6357c478bd9Sstevel@tonic-gate 		/*
6367c478bd9Sstevel@tonic-gate 		 * CyrixInstead is a variable used by the Cyrix detection code
6377c478bd9Sstevel@tonic-gate 		 * in locore.
6387c478bd9Sstevel@tonic-gate 		 */
6397c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_Cyrix;
6407c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "UMC UMC UMC ") == 0)
6417c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_UMC;
6427c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "NexGenDriven") == 0)
6437c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_NexGen;
6447c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "CentaurHauls") == 0)
6457c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_Centaur;
6467c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "RiseRiseRise") == 0)
6477c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_Rise;
6487c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "SiS SiS SiS ") == 0)
6497c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_SiS;
6507c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "Geode by NSC") == 0)
6517c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_NSC;
6527c478bd9Sstevel@tonic-gate 	else
6537c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_IntelClone;
6547c478bd9Sstevel@tonic-gate 
6557c478bd9Sstevel@tonic-gate 	x86_vendor = cpi->cpi_vendor; /* for compatibility */
6567c478bd9Sstevel@tonic-gate 
6577c478bd9Sstevel@tonic-gate 	/*
6587c478bd9Sstevel@tonic-gate 	 * Limit the range in case of weird hardware
6597c478bd9Sstevel@tonic-gate 	 */
6607c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax > CPI_MAXEAX_MAX)
6617c478bd9Sstevel@tonic-gate 		cpi->cpi_maxeax = CPI_MAXEAX_MAX;
6627c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax < 1)
6637c478bd9Sstevel@tonic-gate 		goto pass1_done;
6647c478bd9Sstevel@tonic-gate 
6657c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_std[1];
6668949bcd6Sandrei 	cp->cp_eax = 1;
6678949bcd6Sandrei 	(void) __cpuid_insn(cp);
6687c478bd9Sstevel@tonic-gate 
6697c478bd9Sstevel@tonic-gate 	/*
6707c478bd9Sstevel@tonic-gate 	 * Extract identifying constants for easy access.
6717c478bd9Sstevel@tonic-gate 	 */
6727c478bd9Sstevel@tonic-gate 	cpi->cpi_model = CPI_MODEL(cpi);
6737c478bd9Sstevel@tonic-gate 	cpi->cpi_family = CPI_FAMILY(cpi);
6747c478bd9Sstevel@tonic-gate 
6755ff02082Sdmick 	if (cpi->cpi_family == 0xf)
6767c478bd9Sstevel@tonic-gate 		cpi->cpi_family += CPI_FAMILY_XTD(cpi);
6775ff02082Sdmick 
67868c91426Sdmick 	/*
679875b116eSkchow 	 * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf.
68068c91426Sdmick 	 * Intel, and presumably everyone else, uses model == 0xf, as
68168c91426Sdmick 	 * one would expect (max value means possible overflow).  Sigh.
68268c91426Sdmick 	 */
68368c91426Sdmick 
68468c91426Sdmick 	switch (cpi->cpi_vendor) {
685bf91205bSksadhukh 	case X86_VENDOR_Intel:
686bf91205bSksadhukh 		if (IS_EXTENDED_MODEL_INTEL(cpi))
687bf91205bSksadhukh 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
688447af253Sksadhukh 		break;
68968c91426Sdmick 	case X86_VENDOR_AMD:
690875b116eSkchow 		if (CPI_FAMILY(cpi) == 0xf)
69168c91426Sdmick 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
69268c91426Sdmick 		break;
69368c91426Sdmick 	default:
6945ff02082Sdmick 		if (cpi->cpi_model == 0xf)
6957c478bd9Sstevel@tonic-gate 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
69668c91426Sdmick 		break;
69768c91426Sdmick 	}
6987c478bd9Sstevel@tonic-gate 
6997c478bd9Sstevel@tonic-gate 	cpi->cpi_step = CPI_STEP(cpi);
7007c478bd9Sstevel@tonic-gate 	cpi->cpi_brandid = CPI_BRANDID(cpi);
7017c478bd9Sstevel@tonic-gate 
7027c478bd9Sstevel@tonic-gate 	/*
7037c478bd9Sstevel@tonic-gate 	 * *default* assumptions:
7047c478bd9Sstevel@tonic-gate 	 * - believe %edx feature word
7057c478bd9Sstevel@tonic-gate 	 * - ignore %ecx feature word
7067c478bd9Sstevel@tonic-gate 	 * - 32-bit virtual and physical addressing
7077c478bd9Sstevel@tonic-gate 	 */
7087c478bd9Sstevel@tonic-gate 	mask_edx = 0xffffffff;
7097c478bd9Sstevel@tonic-gate 	mask_ecx = 0;
7107c478bd9Sstevel@tonic-gate 
7117c478bd9Sstevel@tonic-gate 	cpi->cpi_pabits = cpi->cpi_vabits = 32;
7127c478bd9Sstevel@tonic-gate 
7137c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
7147c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
7157c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5)
7167c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P5;
7175ff02082Sdmick 		else if (IS_LEGACY_P6(cpi)) {
7187c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P6;
7197c478bd9Sstevel@tonic-gate 			pentiumpro_bug4046376 = 1;
7207c478bd9Sstevel@tonic-gate 			pentiumpro_bug4064495 = 1;
7217c478bd9Sstevel@tonic-gate 			/*
7227c478bd9Sstevel@tonic-gate 			 * Clear the SEP bit when it was set erroneously
7237c478bd9Sstevel@tonic-gate 			 */
7247c478bd9Sstevel@tonic-gate 			if (cpi->cpi_model < 3 && cpi->cpi_step < 3)
7257c478bd9Sstevel@tonic-gate 				cp->cp_edx &= ~CPUID_INTC_EDX_SEP;
7265ff02082Sdmick 		} else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) {
7277c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P4;
7287c478bd9Sstevel@tonic-gate 			/*
7297c478bd9Sstevel@tonic-gate 			 * We don't currently depend on any of the %ecx
7307c478bd9Sstevel@tonic-gate 			 * features until Prescott, so we'll only check
7317c478bd9Sstevel@tonic-gate 			 * this from P4 onwards.  We might want to revisit
7327c478bd9Sstevel@tonic-gate 			 * that idea later.
7337c478bd9Sstevel@tonic-gate 			 */
7347c478bd9Sstevel@tonic-gate 			mask_ecx = 0xffffffff;
7357c478bd9Sstevel@tonic-gate 		} else if (cpi->cpi_family > 0xf)
7367c478bd9Sstevel@tonic-gate 			mask_ecx = 0xffffffff;
7377c622d23Sbholler 		/*
7387c622d23Sbholler 		 * We don't support MONITOR/MWAIT if leaf 5 is not available
7397c622d23Sbholler 		 * to obtain the monitor linesize.
7407c622d23Sbholler 		 */
7417c622d23Sbholler 		if (cpi->cpi_maxeax < 5)
7427c622d23Sbholler 			mask_ecx &= ~CPUID_INTC_ECX_MON;
7437c478bd9Sstevel@tonic-gate 		break;
7447c478bd9Sstevel@tonic-gate 	case X86_VENDOR_IntelClone:
7457c478bd9Sstevel@tonic-gate 	default:
7467c478bd9Sstevel@tonic-gate 		break;
7477c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
7487c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108)
7497c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) {
7507c478bd9Sstevel@tonic-gate 			cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0;
7517c478bd9Sstevel@tonic-gate 			cpi->cpi_model = 0xc;
7527c478bd9Sstevel@tonic-gate 		} else
7537c478bd9Sstevel@tonic-gate #endif
7547c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5) {
7557c478bd9Sstevel@tonic-gate 			/*
7567c478bd9Sstevel@tonic-gate 			 * AMD K5 and K6
7577c478bd9Sstevel@tonic-gate 			 *
7587c478bd9Sstevel@tonic-gate 			 * These CPUs have an incomplete implementation
7597c478bd9Sstevel@tonic-gate 			 * of MCA/MCE which we mask away.
7607c478bd9Sstevel@tonic-gate 			 */
7618949bcd6Sandrei 			mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA);
7628949bcd6Sandrei 
7637c478bd9Sstevel@tonic-gate 			/*
7647c478bd9Sstevel@tonic-gate 			 * Model 0 uses the wrong (APIC) bit
7657c478bd9Sstevel@tonic-gate 			 * to indicate PGE.  Fix it here.
7667c478bd9Sstevel@tonic-gate 			 */
7678949bcd6Sandrei 			if (cpi->cpi_model == 0) {
7687c478bd9Sstevel@tonic-gate 				if (cp->cp_edx & 0x200) {
7697c478bd9Sstevel@tonic-gate 					cp->cp_edx &= ~0x200;
7707c478bd9Sstevel@tonic-gate 					cp->cp_edx |= CPUID_INTC_EDX_PGE;
7717c478bd9Sstevel@tonic-gate 				}
7727c478bd9Sstevel@tonic-gate 			}
7738949bcd6Sandrei 
7748949bcd6Sandrei 			/*
7758949bcd6Sandrei 			 * Early models had problems w/ MMX; disable.
7768949bcd6Sandrei 			 */
7778949bcd6Sandrei 			if (cpi->cpi_model < 6)
7788949bcd6Sandrei 				mask_edx &= ~CPUID_INTC_EDX_MMX;
7798949bcd6Sandrei 		}
7808949bcd6Sandrei 
7818949bcd6Sandrei 		/*
7828949bcd6Sandrei 		 * For newer families, SSE3 and CX16, at least, are valid;
7838949bcd6Sandrei 		 * enable all
7848949bcd6Sandrei 		 */
7858949bcd6Sandrei 		if (cpi->cpi_family >= 0xf)
7868949bcd6Sandrei 			mask_ecx = 0xffffffff;
7877c622d23Sbholler 		/*
7887c622d23Sbholler 		 * We don't support MONITOR/MWAIT if leaf 5 is not available
7897c622d23Sbholler 		 * to obtain the monitor linesize.
7907c622d23Sbholler 		 */
7917c622d23Sbholler 		if (cpi->cpi_maxeax < 5)
7927c622d23Sbholler 			mask_ecx &= ~CPUID_INTC_ECX_MON;
7935b8a6efeSbholler 
794843e1988Sjohnlev #if !defined(__xpv)
7955b8a6efeSbholler 		/*
7965b8a6efeSbholler 		 * Do not use MONITOR/MWAIT to halt in the idle loop on any AMD
7975b8a6efeSbholler 		 * processors.  AMD does not intend MWAIT to be used in the cpu
7985b8a6efeSbholler 		 * idle loop on current and future processors.  10h and future
7995b8a6efeSbholler 		 * AMD processors use more power in MWAIT than HLT.
8005b8a6efeSbholler 		 * Pre-family-10h Opterons do not have the MWAIT instruction.
8015b8a6efeSbholler 		 */
8025b8a6efeSbholler 		idle_cpu_prefer_mwait = 0;
803843e1988Sjohnlev #endif
8045b8a6efeSbholler 
8057c478bd9Sstevel@tonic-gate 		break;
8067c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
8077c478bd9Sstevel@tonic-gate 		/*
8087c478bd9Sstevel@tonic-gate 		 * workaround the NT workaround in CMS 4.1
8097c478bd9Sstevel@tonic-gate 		 */
8107c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 4 &&
8117c478bd9Sstevel@tonic-gate 		    (cpi->cpi_step == 2 || cpi->cpi_step == 3))
8127c478bd9Sstevel@tonic-gate 			cp->cp_edx |= CPUID_INTC_EDX_CX8;
8137c478bd9Sstevel@tonic-gate 		break;
8147c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
8157c478bd9Sstevel@tonic-gate 		/*
8167c478bd9Sstevel@tonic-gate 		 * workaround the NT workarounds again
8177c478bd9Sstevel@tonic-gate 		 */
8187c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 6)
8197c478bd9Sstevel@tonic-gate 			cp->cp_edx |= CPUID_INTC_EDX_CX8;
8207c478bd9Sstevel@tonic-gate 		break;
8217c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
8227c478bd9Sstevel@tonic-gate 		/*
8237c478bd9Sstevel@tonic-gate 		 * We rely heavily on the probing in locore
8247c478bd9Sstevel@tonic-gate 		 * to actually figure out what parts, if any,
8257c478bd9Sstevel@tonic-gate 		 * of the Cyrix cpuid instruction to believe.
8267c478bd9Sstevel@tonic-gate 		 */
8277c478bd9Sstevel@tonic-gate 		switch (x86_type) {
8287c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_486:
8297c478bd9Sstevel@tonic-gate 			mask_edx = 0;
8307c478bd9Sstevel@tonic-gate 			break;
8317c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86:
8327c478bd9Sstevel@tonic-gate 			mask_edx = 0;
8337c478bd9Sstevel@tonic-gate 			break;
8347c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86L:
8357c478bd9Sstevel@tonic-gate 			mask_edx =
8367c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
8377c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8;
8387c478bd9Sstevel@tonic-gate 			break;
8397c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86MX:
8407c478bd9Sstevel@tonic-gate 			mask_edx =
8417c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
8427c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
8437c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
8447c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_PGE |
8457c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
8467c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
8477c478bd9Sstevel@tonic-gate 			break;
8487c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_GXm:
8497c478bd9Sstevel@tonic-gate 			mask_edx =
8507c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
8517c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
8527c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
8537c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
8547c478bd9Sstevel@tonic-gate 			break;
8557c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_MediaGX:
8567c478bd9Sstevel@tonic-gate 			break;
8577c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_MII:
8587c478bd9Sstevel@tonic-gate 		case X86_TYPE_VIA_CYRIX_III:
8597c478bd9Sstevel@tonic-gate 			mask_edx =
8607c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
8617c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_TSC |
8627c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
8637c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
8647c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_PGE |
8657c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
8667c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
8677c478bd9Sstevel@tonic-gate 			break;
8687c478bd9Sstevel@tonic-gate 		default:
8697c478bd9Sstevel@tonic-gate 			break;
8707c478bd9Sstevel@tonic-gate 		}
8717c478bd9Sstevel@tonic-gate 		break;
8727c478bd9Sstevel@tonic-gate 	}
8737c478bd9Sstevel@tonic-gate 
874843e1988Sjohnlev #if defined(__xpv)
875843e1988Sjohnlev 	/*
876843e1988Sjohnlev 	 * Do not support MONITOR/MWAIT under a hypervisor
877843e1988Sjohnlev 	 */
878843e1988Sjohnlev 	mask_ecx &= ~CPUID_INTC_ECX_MON;
879843e1988Sjohnlev #endif	/* __xpv */
880843e1988Sjohnlev 
8817c478bd9Sstevel@tonic-gate 	/*
8827c478bd9Sstevel@tonic-gate 	 * Now we've figured out the masks that determine
8837c478bd9Sstevel@tonic-gate 	 * which bits we choose to believe, apply the masks
8847c478bd9Sstevel@tonic-gate 	 * to the feature words, then map the kernel's view
8857c478bd9Sstevel@tonic-gate 	 * of these feature words into its feature word.
8867c478bd9Sstevel@tonic-gate 	 */
8877c478bd9Sstevel@tonic-gate 	cp->cp_edx &= mask_edx;
8887c478bd9Sstevel@tonic-gate 	cp->cp_ecx &= mask_ecx;
8897c478bd9Sstevel@tonic-gate 
8907c478bd9Sstevel@tonic-gate 	/*
891ae115bc7Smrj 	 * apply any platform restrictions (we don't call this
892ae115bc7Smrj 	 * immediately after __cpuid_insn here, because we need the
893ae115bc7Smrj 	 * workarounds applied above first)
8947c478bd9Sstevel@tonic-gate 	 */
895ae115bc7Smrj 	platform_cpuid_mangle(cpi->cpi_vendor, 1, cp);
8967c478bd9Sstevel@tonic-gate 
897ae115bc7Smrj 	/*
898ae115bc7Smrj 	 * fold in overrides from the "eeprom" mechanism
899ae115bc7Smrj 	 */
9007c478bd9Sstevel@tonic-gate 	cp->cp_edx |= cpuid_feature_edx_include;
9017c478bd9Sstevel@tonic-gate 	cp->cp_edx &= ~cpuid_feature_edx_exclude;
9027c478bd9Sstevel@tonic-gate 
9037c478bd9Sstevel@tonic-gate 	cp->cp_ecx |= cpuid_feature_ecx_include;
9047c478bd9Sstevel@tonic-gate 	cp->cp_ecx &= ~cpuid_feature_ecx_exclude;
9057c478bd9Sstevel@tonic-gate 
9067c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PSE)
9077c478bd9Sstevel@tonic-gate 		feature |= X86_LARGEPAGE;
9087c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_TSC)
9097c478bd9Sstevel@tonic-gate 		feature |= X86_TSC;
9107c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MSR)
9117c478bd9Sstevel@tonic-gate 		feature |= X86_MSR;
9127c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MTRR)
9137c478bd9Sstevel@tonic-gate 		feature |= X86_MTRR;
9147c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PGE)
9157c478bd9Sstevel@tonic-gate 		feature |= X86_PGE;
9167c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_CMOV)
9177c478bd9Sstevel@tonic-gate 		feature |= X86_CMOV;
9187c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MMX)
9197c478bd9Sstevel@tonic-gate 		feature |= X86_MMX;
9207c478bd9Sstevel@tonic-gate 	if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 &&
9217c478bd9Sstevel@tonic-gate 	    (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0)
9227c478bd9Sstevel@tonic-gate 		feature |= X86_MCA;
9237c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PAE)
9247c478bd9Sstevel@tonic-gate 		feature |= X86_PAE;
9257c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_CX8)
9267c478bd9Sstevel@tonic-gate 		feature |= X86_CX8;
9277c478bd9Sstevel@tonic-gate 	if (cp->cp_ecx & CPUID_INTC_ECX_CX16)
9287c478bd9Sstevel@tonic-gate 		feature |= X86_CX16;
9297c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PAT)
9307c478bd9Sstevel@tonic-gate 		feature |= X86_PAT;
9317c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_SEP)
9327c478bd9Sstevel@tonic-gate 		feature |= X86_SEP;
9337c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_FXSR) {
9347c478bd9Sstevel@tonic-gate 		/*
9357c478bd9Sstevel@tonic-gate 		 * In our implementation, fxsave/fxrstor
9367c478bd9Sstevel@tonic-gate 		 * are prerequisites before we'll even
9377c478bd9Sstevel@tonic-gate 		 * try and do SSE things.
9387c478bd9Sstevel@tonic-gate 		 */
9397c478bd9Sstevel@tonic-gate 		if (cp->cp_edx & CPUID_INTC_EDX_SSE)
9407c478bd9Sstevel@tonic-gate 			feature |= X86_SSE;
9417c478bd9Sstevel@tonic-gate 		if (cp->cp_edx & CPUID_INTC_EDX_SSE2)
9427c478bd9Sstevel@tonic-gate 			feature |= X86_SSE2;
9437c478bd9Sstevel@tonic-gate 		if (cp->cp_ecx & CPUID_INTC_ECX_SSE3)
9447c478bd9Sstevel@tonic-gate 			feature |= X86_SSE3;
945d0f8ff6eSkk208521 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
946d0f8ff6eSkk208521 			if (cp->cp_ecx & CPUID_INTC_ECX_SSSE3)
947d0f8ff6eSkk208521 				feature |= X86_SSSE3;
948d0f8ff6eSkk208521 			if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_1)
949d0f8ff6eSkk208521 				feature |= X86_SSE4_1;
950d0f8ff6eSkk208521 			if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_2)
951d0f8ff6eSkk208521 				feature |= X86_SSE4_2;
952d0f8ff6eSkk208521 		}
9537c478bd9Sstevel@tonic-gate 	}
9547c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_DE)
955ae115bc7Smrj 		feature |= X86_DE;
956f98fbcecSbholler 	if (cp->cp_ecx & CPUID_INTC_ECX_MON) {
957f98fbcecSbholler 		cpi->cpi_mwait.support |= MWAIT_SUPPORT;
958f98fbcecSbholler 		feature |= X86_MWAIT;
959f98fbcecSbholler 	}
9607c478bd9Sstevel@tonic-gate 
9617c478bd9Sstevel@tonic-gate 	if (feature & X86_PAE)
9627c478bd9Sstevel@tonic-gate 		cpi->cpi_pabits = 36;
9637c478bd9Sstevel@tonic-gate 
9647c478bd9Sstevel@tonic-gate 	/*
9657c478bd9Sstevel@tonic-gate 	 * Hyperthreading configuration is slightly tricky on Intel
9667c478bd9Sstevel@tonic-gate 	 * and pure clones, and even trickier on AMD.
9677c478bd9Sstevel@tonic-gate 	 *
9687c478bd9Sstevel@tonic-gate 	 * (AMD chose to set the HTT bit on their CMP processors,
9697c478bd9Sstevel@tonic-gate 	 * even though they're not actually hyperthreaded.  Thus it
9707c478bd9Sstevel@tonic-gate 	 * takes a bit more work to figure out what's really going
971ae115bc7Smrj 	 * on ... see the handling of the CMP_LGCY bit below)
9727c478bd9Sstevel@tonic-gate 	 */
9737c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_HTT) {
9747c478bd9Sstevel@tonic-gate 		cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi);
9757c478bd9Sstevel@tonic-gate 		if (cpi->cpi_ncpu_per_chip > 1)
9767c478bd9Sstevel@tonic-gate 			feature |= X86_HTT;
9778949bcd6Sandrei 	} else {
9788949bcd6Sandrei 		cpi->cpi_ncpu_per_chip = 1;
9797c478bd9Sstevel@tonic-gate 	}
9807c478bd9Sstevel@tonic-gate 
9817c478bd9Sstevel@tonic-gate 	/*
9827c478bd9Sstevel@tonic-gate 	 * Work on the "extended" feature information, doing
9837c478bd9Sstevel@tonic-gate 	 * some basic initialization for cpuid_pass2()
9847c478bd9Sstevel@tonic-gate 	 */
9857c478bd9Sstevel@tonic-gate 	xcpuid = 0;
9867c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
9877c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
9885ff02082Sdmick 		if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf)
9897c478bd9Sstevel@tonic-gate 			xcpuid++;
9907c478bd9Sstevel@tonic-gate 		break;
9917c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
9927c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family > 5 ||
9937c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 5 && cpi->cpi_model >= 1))
9947c478bd9Sstevel@tonic-gate 			xcpuid++;
9957c478bd9Sstevel@tonic-gate 		break;
9967c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
9977c478bd9Sstevel@tonic-gate 		/*
9987c478bd9Sstevel@tonic-gate 		 * Only these Cyrix CPUs are -known- to support
9997c478bd9Sstevel@tonic-gate 		 * extended cpuid operations.
10007c478bd9Sstevel@tonic-gate 		 */
10017c478bd9Sstevel@tonic-gate 		if (x86_type == X86_TYPE_VIA_CYRIX_III ||
10027c478bd9Sstevel@tonic-gate 		    x86_type == X86_TYPE_CYRIX_GXm)
10037c478bd9Sstevel@tonic-gate 			xcpuid++;
10047c478bd9Sstevel@tonic-gate 		break;
10057c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
10067c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
10077c478bd9Sstevel@tonic-gate 	default:
10087c478bd9Sstevel@tonic-gate 		xcpuid++;
10097c478bd9Sstevel@tonic-gate 		break;
10107c478bd9Sstevel@tonic-gate 	}
10117c478bd9Sstevel@tonic-gate 
10127c478bd9Sstevel@tonic-gate 	if (xcpuid) {
10137c478bd9Sstevel@tonic-gate 		cp = &cpi->cpi_extd[0];
10148949bcd6Sandrei 		cp->cp_eax = 0x80000000;
10158949bcd6Sandrei 		cpi->cpi_xmaxeax = __cpuid_insn(cp);
10167c478bd9Sstevel@tonic-gate 	}
10177c478bd9Sstevel@tonic-gate 
10187c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax & 0x80000000) {
10197c478bd9Sstevel@tonic-gate 
10207c478bd9Sstevel@tonic-gate 		if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX)
10217c478bd9Sstevel@tonic-gate 			cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX;
10227c478bd9Sstevel@tonic-gate 
10237c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_vendor) {
10247c478bd9Sstevel@tonic-gate 		case X86_VENDOR_Intel:
10257c478bd9Sstevel@tonic-gate 		case X86_VENDOR_AMD:
10267c478bd9Sstevel@tonic-gate 			if (cpi->cpi_xmaxeax < 0x80000001)
10277c478bd9Sstevel@tonic-gate 				break;
10287c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_extd[1];
10298949bcd6Sandrei 			cp->cp_eax = 0x80000001;
10308949bcd6Sandrei 			(void) __cpuid_insn(cp);
1031ae115bc7Smrj 
10327c478bd9Sstevel@tonic-gate 			if (cpi->cpi_vendor == X86_VENDOR_AMD &&
10337c478bd9Sstevel@tonic-gate 			    cpi->cpi_family == 5 &&
10347c478bd9Sstevel@tonic-gate 			    cpi->cpi_model == 6 &&
10357c478bd9Sstevel@tonic-gate 			    cpi->cpi_step == 6) {
10367c478bd9Sstevel@tonic-gate 				/*
10377c478bd9Sstevel@tonic-gate 				 * K6 model 6 uses bit 10 to indicate SYSC
10387c478bd9Sstevel@tonic-gate 				 * Later models use bit 11. Fix it here.
10397c478bd9Sstevel@tonic-gate 				 */
10407c478bd9Sstevel@tonic-gate 				if (cp->cp_edx & 0x400) {
10417c478bd9Sstevel@tonic-gate 					cp->cp_edx &= ~0x400;
10427c478bd9Sstevel@tonic-gate 					cp->cp_edx |= CPUID_AMD_EDX_SYSC;
10437c478bd9Sstevel@tonic-gate 				}
10447c478bd9Sstevel@tonic-gate 			}
10457c478bd9Sstevel@tonic-gate 
1046ae115bc7Smrj 			platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp);
1047ae115bc7Smrj 
10487c478bd9Sstevel@tonic-gate 			/*
10497c478bd9Sstevel@tonic-gate 			 * Compute the additions to the kernel's feature word.
10507c478bd9Sstevel@tonic-gate 			 */
10517c478bd9Sstevel@tonic-gate 			if (cp->cp_edx & CPUID_AMD_EDX_NX)
10527c478bd9Sstevel@tonic-gate 				feature |= X86_NX;
10537c478bd9Sstevel@tonic-gate 
105402bc52beSkchow #if defined(__amd64)
105502bc52beSkchow 			/* 1 GB large page - enable only for 64 bit kernel */
105602bc52beSkchow 			if (cp->cp_edx & CPUID_AMD_EDX_1GPG)
105702bc52beSkchow 				feature |= X86_1GPG;
105802bc52beSkchow #endif
105902bc52beSkchow 
1060f8801251Skk208521 			if ((cpi->cpi_vendor == X86_VENDOR_AMD) &&
1061f8801251Skk208521 			    (cpi->cpi_std[1].cp_edx & CPUID_INTC_EDX_FXSR) &&
1062f8801251Skk208521 			    (cp->cp_ecx & CPUID_AMD_ECX_SSE4A))
1063f8801251Skk208521 				feature |= X86_SSE4A;
1064f8801251Skk208521 
10657c478bd9Sstevel@tonic-gate 			/*
1066ae115bc7Smrj 			 * If both the HTT and CMP_LGCY bits are set,
10678949bcd6Sandrei 			 * then we're not actually HyperThreaded.  Read
10688949bcd6Sandrei 			 * "AMD CPUID Specification" for more details.
10697c478bd9Sstevel@tonic-gate 			 */
10707c478bd9Sstevel@tonic-gate 			if (cpi->cpi_vendor == X86_VENDOR_AMD &&
10718949bcd6Sandrei 			    (feature & X86_HTT) &&
1072ae115bc7Smrj 			    (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) {
10737c478bd9Sstevel@tonic-gate 				feature &= ~X86_HTT;
10748949bcd6Sandrei 				feature |= X86_CMP;
10758949bcd6Sandrei 			}
1076ae115bc7Smrj #if defined(__amd64)
10777c478bd9Sstevel@tonic-gate 			/*
10787c478bd9Sstevel@tonic-gate 			 * It's really tricky to support syscall/sysret in
10797c478bd9Sstevel@tonic-gate 			 * the i386 kernel; we rely on sysenter/sysexit
10807c478bd9Sstevel@tonic-gate 			 * instead.  In the amd64 kernel, things are -way-
10817c478bd9Sstevel@tonic-gate 			 * better.
10827c478bd9Sstevel@tonic-gate 			 */
10837c478bd9Sstevel@tonic-gate 			if (cp->cp_edx & CPUID_AMD_EDX_SYSC)
10847c478bd9Sstevel@tonic-gate 				feature |= X86_ASYSC;
10857c478bd9Sstevel@tonic-gate 
10867c478bd9Sstevel@tonic-gate 			/*
10877c478bd9Sstevel@tonic-gate 			 * While we're thinking about system calls, note
10887c478bd9Sstevel@tonic-gate 			 * that AMD processors don't support sysenter
10897c478bd9Sstevel@tonic-gate 			 * in long mode at all, so don't try to program them.
10907c478bd9Sstevel@tonic-gate 			 */
10917c478bd9Sstevel@tonic-gate 			if (x86_vendor == X86_VENDOR_AMD)
10927c478bd9Sstevel@tonic-gate 				feature &= ~X86_SEP;
10937c478bd9Sstevel@tonic-gate #endif
1094247dbb3dSsudheer 			if (x86_vendor == X86_VENDOR_AMD &&
1095247dbb3dSsudheer 			    cp->cp_edx & CPUID_AMD_EDX_TSCP)
1096ae115bc7Smrj 				feature |= X86_TSCP;
10977c478bd9Sstevel@tonic-gate 			break;
10987c478bd9Sstevel@tonic-gate 		default:
10997c478bd9Sstevel@tonic-gate 			break;
11007c478bd9Sstevel@tonic-gate 		}
11017c478bd9Sstevel@tonic-gate 
11028949bcd6Sandrei 		/*
11038949bcd6Sandrei 		 * Get CPUID data about processor cores and hyperthreads.
11048949bcd6Sandrei 		 */
11057c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_vendor) {
11067c478bd9Sstevel@tonic-gate 		case X86_VENDOR_Intel:
11078949bcd6Sandrei 			if (cpi->cpi_maxeax >= 4) {
11088949bcd6Sandrei 				cp = &cpi->cpi_std[4];
11098949bcd6Sandrei 				cp->cp_eax = 4;
11108949bcd6Sandrei 				cp->cp_ecx = 0;
11118949bcd6Sandrei 				(void) __cpuid_insn(cp);
1112ae115bc7Smrj 				platform_cpuid_mangle(cpi->cpi_vendor, 4, cp);
11138949bcd6Sandrei 			}
11148949bcd6Sandrei 			/*FALLTHROUGH*/
11157c478bd9Sstevel@tonic-gate 		case X86_VENDOR_AMD:
11167c478bd9Sstevel@tonic-gate 			if (cpi->cpi_xmaxeax < 0x80000008)
11177c478bd9Sstevel@tonic-gate 				break;
11187c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_extd[8];
11198949bcd6Sandrei 			cp->cp_eax = 0x80000008;
11208949bcd6Sandrei 			(void) __cpuid_insn(cp);
1121ae115bc7Smrj 			platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp);
1122ae115bc7Smrj 
11237c478bd9Sstevel@tonic-gate 			/*
11247c478bd9Sstevel@tonic-gate 			 * Virtual and physical address limits from
11257c478bd9Sstevel@tonic-gate 			 * cpuid override previously guessed values.
11267c478bd9Sstevel@tonic-gate 			 */
11277c478bd9Sstevel@tonic-gate 			cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0);
11287c478bd9Sstevel@tonic-gate 			cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8);
11297c478bd9Sstevel@tonic-gate 			break;
11307c478bd9Sstevel@tonic-gate 		default:
11317c478bd9Sstevel@tonic-gate 			break;
11327c478bd9Sstevel@tonic-gate 		}
11338949bcd6Sandrei 
1134d129bde2Sesaxe 		/*
1135d129bde2Sesaxe 		 * Derive the number of cores per chip
1136d129bde2Sesaxe 		 */
11378949bcd6Sandrei 		switch (cpi->cpi_vendor) {
11388949bcd6Sandrei 		case X86_VENDOR_Intel:
11398949bcd6Sandrei 			if (cpi->cpi_maxeax < 4) {
11408949bcd6Sandrei 				cpi->cpi_ncore_per_chip = 1;
11418949bcd6Sandrei 				break;
11428949bcd6Sandrei 			} else {
11438949bcd6Sandrei 				cpi->cpi_ncore_per_chip =
11448949bcd6Sandrei 				    BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1;
11458949bcd6Sandrei 			}
11468949bcd6Sandrei 			break;
11478949bcd6Sandrei 		case X86_VENDOR_AMD:
11488949bcd6Sandrei 			if (cpi->cpi_xmaxeax < 0x80000008) {
11498949bcd6Sandrei 				cpi->cpi_ncore_per_chip = 1;
11508949bcd6Sandrei 				break;
11518949bcd6Sandrei 			} else {
11528949bcd6Sandrei 				cpi->cpi_ncore_per_chip =
11538949bcd6Sandrei 				    BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1;
11548949bcd6Sandrei 			}
11558949bcd6Sandrei 			break;
11568949bcd6Sandrei 		default:
11578949bcd6Sandrei 			cpi->cpi_ncore_per_chip = 1;
11588949bcd6Sandrei 			break;
11597c478bd9Sstevel@tonic-gate 		}
1160fa2e767eSgavinm 	} else {
1161fa2e767eSgavinm 		cpi->cpi_ncore_per_chip = 1;
11628949bcd6Sandrei 	}
11638949bcd6Sandrei 
11648949bcd6Sandrei 	/*
11658949bcd6Sandrei 	 * If more than one core, then this processor is CMP.
11668949bcd6Sandrei 	 */
11678949bcd6Sandrei 	if (cpi->cpi_ncore_per_chip > 1)
11688949bcd6Sandrei 		feature |= X86_CMP;
1169ae115bc7Smrj 
11708949bcd6Sandrei 	/*
11718949bcd6Sandrei 	 * If the number of cores is the same as the number
11728949bcd6Sandrei 	 * of CPUs, then we cannot have HyperThreading.
11738949bcd6Sandrei 	 */
11748949bcd6Sandrei 	if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip)
11758949bcd6Sandrei 		feature &= ~X86_HTT;
11768949bcd6Sandrei 
11777c478bd9Sstevel@tonic-gate 	if ((feature & (X86_HTT | X86_CMP)) == 0) {
11788949bcd6Sandrei 		/*
11798949bcd6Sandrei 		 * Single-core single-threaded processors.
11808949bcd6Sandrei 		 */
11817c478bd9Sstevel@tonic-gate 		cpi->cpi_chipid = -1;
11827c478bd9Sstevel@tonic-gate 		cpi->cpi_clogid = 0;
11838949bcd6Sandrei 		cpi->cpi_coreid = cpu->cpu_id;
11847c478bd9Sstevel@tonic-gate 	} else if (cpi->cpi_ncpu_per_chip > 1) {
11858949bcd6Sandrei 		uint_t i;
11868949bcd6Sandrei 		uint_t chipid_shift = 0;
11878949bcd6Sandrei 		uint_t coreid_shift = 0;
11888949bcd6Sandrei 		uint_t apic_id = CPI_APIC_ID(cpi);
11897c478bd9Sstevel@tonic-gate 
11908949bcd6Sandrei 		for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1)
11918949bcd6Sandrei 			chipid_shift++;
11928949bcd6Sandrei 		cpi->cpi_chipid = apic_id >> chipid_shift;
11938949bcd6Sandrei 		cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1);
11948949bcd6Sandrei 
11958949bcd6Sandrei 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
11968949bcd6Sandrei 			if (feature & X86_CMP) {
11978949bcd6Sandrei 				/*
11988949bcd6Sandrei 				 * Multi-core (and possibly multi-threaded)
11998949bcd6Sandrei 				 * processors.
12008949bcd6Sandrei 				 */
12018949bcd6Sandrei 				uint_t ncpu_per_core;
12028949bcd6Sandrei 				if (cpi->cpi_ncore_per_chip == 1)
12038949bcd6Sandrei 					ncpu_per_core = cpi->cpi_ncpu_per_chip;
12048949bcd6Sandrei 				else if (cpi->cpi_ncore_per_chip > 1)
12058949bcd6Sandrei 					ncpu_per_core = cpi->cpi_ncpu_per_chip /
12068949bcd6Sandrei 					    cpi->cpi_ncore_per_chip;
12078949bcd6Sandrei 				/*
12088949bcd6Sandrei 				 * 8bit APIC IDs on dual core Pentiums
12098949bcd6Sandrei 				 * look like this:
12108949bcd6Sandrei 				 *
12118949bcd6Sandrei 				 * +-----------------------+------+------+
12128949bcd6Sandrei 				 * | Physical Package ID   |  MC  |  HT  |
12138949bcd6Sandrei 				 * +-----------------------+------+------+
12148949bcd6Sandrei 				 * <------- chipid -------->
12158949bcd6Sandrei 				 * <------- coreid --------------->
12168949bcd6Sandrei 				 *			   <--- clogid -->
12178949bcd6Sandrei 				 *
12188949bcd6Sandrei 				 * Where the number of bits necessary to
12198949bcd6Sandrei 				 * represent MC and HT fields together equals
12208949bcd6Sandrei 				 * to the minimum number of bits necessary to
12218949bcd6Sandrei 				 * store the value of cpi->cpi_ncpu_per_chip.
12228949bcd6Sandrei 				 * Of those bits, the MC part uses the number
12238949bcd6Sandrei 				 * of bits necessary to store the value of
12248949bcd6Sandrei 				 * cpi->cpi_ncore_per_chip.
12258949bcd6Sandrei 				 */
12268949bcd6Sandrei 				for (i = 1; i < ncpu_per_core; i <<= 1)
12278949bcd6Sandrei 					coreid_shift++;
12283090b9a9Sandrei 				cpi->cpi_coreid = apic_id >> coreid_shift;
12298949bcd6Sandrei 			} else if (feature & X86_HTT) {
12308949bcd6Sandrei 				/*
12318949bcd6Sandrei 				 * Single-core multi-threaded processors.
12328949bcd6Sandrei 				 */
12338949bcd6Sandrei 				cpi->cpi_coreid = cpi->cpi_chipid;
12348949bcd6Sandrei 			}
12358949bcd6Sandrei 		} else if (cpi->cpi_vendor == X86_VENDOR_AMD) {
12368949bcd6Sandrei 			/*
12378949bcd6Sandrei 			 * AMD currently only has dual-core processors with
12388949bcd6Sandrei 			 * single-threaded cores.  If they ever release
12398949bcd6Sandrei 			 * multi-threaded processors, then this code
12408949bcd6Sandrei 			 * will have to be updated.
12418949bcd6Sandrei 			 */
12428949bcd6Sandrei 			cpi->cpi_coreid = cpu->cpu_id;
12438949bcd6Sandrei 		} else {
12448949bcd6Sandrei 			/*
12458949bcd6Sandrei 			 * All other processors are currently
12468949bcd6Sandrei 			 * assumed to have single cores.
12478949bcd6Sandrei 			 */
12488949bcd6Sandrei 			cpi->cpi_coreid = cpi->cpi_chipid;
12498949bcd6Sandrei 		}
12507c478bd9Sstevel@tonic-gate 	}
12517c478bd9Sstevel@tonic-gate 
12528a40a695Sgavinm 	/*
12538a40a695Sgavinm 	 * Synthesize chip "revision" and socket type
12548a40a695Sgavinm 	 */
12558a40a695Sgavinm 	synth_info(cpi);
12568a40a695Sgavinm 
12577c478bd9Sstevel@tonic-gate pass1_done:
1258*551bc2a6Smrj #if !defined(__xpv)
1259*551bc2a6Smrj 	check_for_hvm();
1260*551bc2a6Smrj #endif
12617c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 1;
12627c478bd9Sstevel@tonic-gate 	return (feature);
12637c478bd9Sstevel@tonic-gate }
12647c478bd9Sstevel@tonic-gate 
12657c478bd9Sstevel@tonic-gate /*
12667c478bd9Sstevel@tonic-gate  * Make copies of the cpuid table entries we depend on, in
12677c478bd9Sstevel@tonic-gate  * part for ease of parsing now, in part so that we have only
12687c478bd9Sstevel@tonic-gate  * one place to correct any of it, in part for ease of
12697c478bd9Sstevel@tonic-gate  * later export to userland, and in part so we can look at
12707c478bd9Sstevel@tonic-gate  * this stuff in a crash dump.
12717c478bd9Sstevel@tonic-gate  */
12727c478bd9Sstevel@tonic-gate 
12737c478bd9Sstevel@tonic-gate /*ARGSUSED*/
12747c478bd9Sstevel@tonic-gate void
12757c478bd9Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu)
12767c478bd9Sstevel@tonic-gate {
12777c478bd9Sstevel@tonic-gate 	uint_t n, nmax;
12787c478bd9Sstevel@tonic-gate 	int i;
12798949bcd6Sandrei 	struct cpuid_regs *cp;
12807c478bd9Sstevel@tonic-gate 	uint8_t *dp;
12817c478bd9Sstevel@tonic-gate 	uint32_t *iptr;
12827c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
12837c478bd9Sstevel@tonic-gate 
12847c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 1);
12857c478bd9Sstevel@tonic-gate 
12867c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax < 1)
12877c478bd9Sstevel@tonic-gate 		goto pass2_done;
12887c478bd9Sstevel@tonic-gate 
12897c478bd9Sstevel@tonic-gate 	if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD)
12907c478bd9Sstevel@tonic-gate 		nmax = NMAX_CPI_STD;
12917c478bd9Sstevel@tonic-gate 	/*
12927c478bd9Sstevel@tonic-gate 	 * (We already handled n == 0 and n == 1 in pass 1)
12937c478bd9Sstevel@tonic-gate 	 */
12947c478bd9Sstevel@tonic-gate 	for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) {
12958949bcd6Sandrei 		cp->cp_eax = n;
1296d129bde2Sesaxe 
1297d129bde2Sesaxe 		/*
1298d129bde2Sesaxe 		 * CPUID function 4 expects %ecx to be initialized
1299d129bde2Sesaxe 		 * with an index which indicates which cache to return
1300d129bde2Sesaxe 		 * information about. The OS is expected to call function 4
1301d129bde2Sesaxe 		 * with %ecx set to 0, 1, 2, ... until it returns with
1302d129bde2Sesaxe 		 * EAX[4:0] set to 0, which indicates there are no more
1303d129bde2Sesaxe 		 * caches.
1304d129bde2Sesaxe 		 *
1305d129bde2Sesaxe 		 * Here, populate cpi_std[4] with the information returned by
1306d129bde2Sesaxe 		 * function 4 when %ecx == 0, and do the rest in cpuid_pass3()
1307d129bde2Sesaxe 		 * when dynamic memory allocation becomes available.
1308d129bde2Sesaxe 		 *
1309d129bde2Sesaxe 		 * Note: we need to explicitly initialize %ecx here, since
1310d129bde2Sesaxe 		 * function 4 may have been previously invoked.
1311d129bde2Sesaxe 		 */
1312d129bde2Sesaxe 		if (n == 4)
1313d129bde2Sesaxe 			cp->cp_ecx = 0;
1314d129bde2Sesaxe 
13158949bcd6Sandrei 		(void) __cpuid_insn(cp);
1316ae115bc7Smrj 		platform_cpuid_mangle(cpi->cpi_vendor, n, cp);
13177c478bd9Sstevel@tonic-gate 		switch (n) {
13187c478bd9Sstevel@tonic-gate 		case 2:
13197c478bd9Sstevel@tonic-gate 			/*
13207c478bd9Sstevel@tonic-gate 			 * "the lower 8 bits of the %eax register
13217c478bd9Sstevel@tonic-gate 			 * contain a value that identifies the number
13227c478bd9Sstevel@tonic-gate 			 * of times the cpuid [instruction] has to be
13237c478bd9Sstevel@tonic-gate 			 * executed to obtain a complete image of the
13247c478bd9Sstevel@tonic-gate 			 * processor's caching systems."
13257c478bd9Sstevel@tonic-gate 			 *
13267c478bd9Sstevel@tonic-gate 			 * How *do* they make this stuff up?
13277c478bd9Sstevel@tonic-gate 			 */
13287c478bd9Sstevel@tonic-gate 			cpi->cpi_ncache = sizeof (*cp) *
13297c478bd9Sstevel@tonic-gate 			    BITX(cp->cp_eax, 7, 0);
13307c478bd9Sstevel@tonic-gate 			if (cpi->cpi_ncache == 0)
13317c478bd9Sstevel@tonic-gate 				break;
13327c478bd9Sstevel@tonic-gate 			cpi->cpi_ncache--;	/* skip count byte */
13337c478bd9Sstevel@tonic-gate 
13347c478bd9Sstevel@tonic-gate 			/*
13357c478bd9Sstevel@tonic-gate 			 * Well, for now, rather than attempt to implement
13367c478bd9Sstevel@tonic-gate 			 * this slightly dubious algorithm, we just look
13377c478bd9Sstevel@tonic-gate 			 * at the first 15 ..
13387c478bd9Sstevel@tonic-gate 			 */
13397c478bd9Sstevel@tonic-gate 			if (cpi->cpi_ncache > (sizeof (*cp) - 1))
13407c478bd9Sstevel@tonic-gate 				cpi->cpi_ncache = sizeof (*cp) - 1;
13417c478bd9Sstevel@tonic-gate 
13427c478bd9Sstevel@tonic-gate 			dp = cpi->cpi_cacheinfo;
13437c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_eax, 31, 31) == 0) {
13447c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_eax;
13457c478bd9Sstevel@tonic-gate 				for (i = 1; i < 3; i++)
13467c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
13477c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
13487c478bd9Sstevel@tonic-gate 			}
13497c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_ebx, 31, 31) == 0) {
13507c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_ebx;
13517c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
13527c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
13537c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
13547c478bd9Sstevel@tonic-gate 			}
13557c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_ecx, 31, 31) == 0) {
13567c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_ecx;
13577c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
13587c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
13597c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
13607c478bd9Sstevel@tonic-gate 			}
13617c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_edx, 31, 31) == 0) {
13627c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_edx;
13637c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
13647c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
13657c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
13667c478bd9Sstevel@tonic-gate 			}
13677c478bd9Sstevel@tonic-gate 			break;
1368f98fbcecSbholler 
13697c478bd9Sstevel@tonic-gate 		case 3:	/* Processor serial number, if PSN supported */
1370f98fbcecSbholler 			break;
1371f98fbcecSbholler 
13727c478bd9Sstevel@tonic-gate 		case 4:	/* Deterministic cache parameters */
1373f98fbcecSbholler 			break;
1374f98fbcecSbholler 
13757c478bd9Sstevel@tonic-gate 		case 5:	/* Monitor/Mwait parameters */
13765b8a6efeSbholler 		{
13775b8a6efeSbholler 			size_t mwait_size;
1378f98fbcecSbholler 
1379f98fbcecSbholler 			/*
1380f98fbcecSbholler 			 * check cpi_mwait.support which was set in cpuid_pass1
1381f98fbcecSbholler 			 */
1382f98fbcecSbholler 			if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT))
1383f98fbcecSbholler 				break;
1384f98fbcecSbholler 
13855b8a6efeSbholler 			/*
13865b8a6efeSbholler 			 * Protect ourself from insane mwait line size.
13875b8a6efeSbholler 			 * Workaround for incomplete hardware emulator(s).
13885b8a6efeSbholler 			 */
13895b8a6efeSbholler 			mwait_size = (size_t)MWAIT_SIZE_MAX(cpi);
13905b8a6efeSbholler 			if (mwait_size < sizeof (uint32_t) ||
13915b8a6efeSbholler 			    !ISP2(mwait_size)) {
13925b8a6efeSbholler #if DEBUG
13935b8a6efeSbholler 				cmn_err(CE_NOTE, "Cannot handle cpu %d mwait "
13945b8a6efeSbholler 				    "size %ld",
13955b8a6efeSbholler 				    cpu->cpu_id, (long)mwait_size);
13965b8a6efeSbholler #endif
13975b8a6efeSbholler 				break;
13985b8a6efeSbholler 			}
13995b8a6efeSbholler 
1400f98fbcecSbholler 			cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi);
14015b8a6efeSbholler 			cpi->cpi_mwait.mon_max = mwait_size;
1402f98fbcecSbholler 			if (MWAIT_EXTENSION(cpi)) {
1403f98fbcecSbholler 				cpi->cpi_mwait.support |= MWAIT_EXTENSIONS;
1404f98fbcecSbholler 				if (MWAIT_INT_ENABLE(cpi))
1405f98fbcecSbholler 					cpi->cpi_mwait.support |=
1406f98fbcecSbholler 					    MWAIT_ECX_INT_ENABLE;
1407f98fbcecSbholler 			}
1408f98fbcecSbholler 			break;
14095b8a6efeSbholler 		}
14107c478bd9Sstevel@tonic-gate 		default:
14117c478bd9Sstevel@tonic-gate 			break;
14127c478bd9Sstevel@tonic-gate 		}
14137c478bd9Sstevel@tonic-gate 	}
14147c478bd9Sstevel@tonic-gate 
14157c478bd9Sstevel@tonic-gate 	if ((cpi->cpi_xmaxeax & 0x80000000) == 0)
14167c478bd9Sstevel@tonic-gate 		goto pass2_done;
14177c478bd9Sstevel@tonic-gate 
14187c478bd9Sstevel@tonic-gate 	if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD)
14197c478bd9Sstevel@tonic-gate 		nmax = NMAX_CPI_EXTD;
14207c478bd9Sstevel@tonic-gate 	/*
14217c478bd9Sstevel@tonic-gate 	 * Copy the extended properties, fixing them as we go.
14227c478bd9Sstevel@tonic-gate 	 * (We already handled n == 0 and n == 1 in pass 1)
14237c478bd9Sstevel@tonic-gate 	 */
14247c478bd9Sstevel@tonic-gate 	iptr = (void *)cpi->cpi_brandstr;
14257c478bd9Sstevel@tonic-gate 	for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) {
14268949bcd6Sandrei 		cp->cp_eax = 0x80000000 + n;
14278949bcd6Sandrei 		(void) __cpuid_insn(cp);
1428ae115bc7Smrj 		platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp);
14297c478bd9Sstevel@tonic-gate 		switch (n) {
14307c478bd9Sstevel@tonic-gate 		case 2:
14317c478bd9Sstevel@tonic-gate 		case 3:
14327c478bd9Sstevel@tonic-gate 		case 4:
14337c478bd9Sstevel@tonic-gate 			/*
14347c478bd9Sstevel@tonic-gate 			 * Extract the brand string
14357c478bd9Sstevel@tonic-gate 			 */
14367c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_eax;
14377c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_ebx;
14387c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_ecx;
14397c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_edx;
14407c478bd9Sstevel@tonic-gate 			break;
14417c478bd9Sstevel@tonic-gate 		case 5:
14427c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_vendor) {
14437c478bd9Sstevel@tonic-gate 			case X86_VENDOR_AMD:
14447c478bd9Sstevel@tonic-gate 				/*
14457c478bd9Sstevel@tonic-gate 				 * The Athlon and Duron were the first
14467c478bd9Sstevel@tonic-gate 				 * parts to report the sizes of the
14477c478bd9Sstevel@tonic-gate 				 * TLB for large pages. Before then,
14487c478bd9Sstevel@tonic-gate 				 * we don't trust the data.
14497c478bd9Sstevel@tonic-gate 				 */
14507c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family < 6 ||
14517c478bd9Sstevel@tonic-gate 				    (cpi->cpi_family == 6 &&
14527c478bd9Sstevel@tonic-gate 				    cpi->cpi_model < 1))
14537c478bd9Sstevel@tonic-gate 					cp->cp_eax = 0;
14547c478bd9Sstevel@tonic-gate 				break;
14557c478bd9Sstevel@tonic-gate 			default:
14567c478bd9Sstevel@tonic-gate 				break;
14577c478bd9Sstevel@tonic-gate 			}
14587c478bd9Sstevel@tonic-gate 			break;
14597c478bd9Sstevel@tonic-gate 		case 6:
14607c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_vendor) {
14617c478bd9Sstevel@tonic-gate 			case X86_VENDOR_AMD:
14627c478bd9Sstevel@tonic-gate 				/*
14637c478bd9Sstevel@tonic-gate 				 * The Athlon and Duron were the first
14647c478bd9Sstevel@tonic-gate 				 * AMD parts with L2 TLB's.
14657c478bd9Sstevel@tonic-gate 				 * Before then, don't trust the data.
14667c478bd9Sstevel@tonic-gate 				 */
14677c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family < 6 ||
14687c478bd9Sstevel@tonic-gate 				    cpi->cpi_family == 6 &&
14697c478bd9Sstevel@tonic-gate 				    cpi->cpi_model < 1)
14707c478bd9Sstevel@tonic-gate 					cp->cp_eax = cp->cp_ebx = 0;
14717c478bd9Sstevel@tonic-gate 				/*
14727c478bd9Sstevel@tonic-gate 				 * AMD Duron rev A0 reports L2
14737c478bd9Sstevel@tonic-gate 				 * cache size incorrectly as 1K
14747c478bd9Sstevel@tonic-gate 				 * when it is really 64K
14757c478bd9Sstevel@tonic-gate 				 */
14767c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family == 6 &&
14777c478bd9Sstevel@tonic-gate 				    cpi->cpi_model == 3 &&
14787c478bd9Sstevel@tonic-gate 				    cpi->cpi_step == 0) {
14797c478bd9Sstevel@tonic-gate 					cp->cp_ecx &= 0xffff;
14807c478bd9Sstevel@tonic-gate 					cp->cp_ecx |= 0x400000;
14817c478bd9Sstevel@tonic-gate 				}
14827c478bd9Sstevel@tonic-gate 				break;
14837c478bd9Sstevel@tonic-gate 			case X86_VENDOR_Cyrix:	/* VIA C3 */
14847c478bd9Sstevel@tonic-gate 				/*
14857c478bd9Sstevel@tonic-gate 				 * VIA C3 processors are a bit messed
14867c478bd9Sstevel@tonic-gate 				 * up w.r.t. encoding cache sizes in %ecx
14877c478bd9Sstevel@tonic-gate 				 */
14887c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family != 6)
14897c478bd9Sstevel@tonic-gate 					break;
14907c478bd9Sstevel@tonic-gate 				/*
14917c478bd9Sstevel@tonic-gate 				 * model 7 and 8 were incorrectly encoded
14927c478bd9Sstevel@tonic-gate 				 *
14937c478bd9Sstevel@tonic-gate 				 * xxx is model 8 really broken?
14947c478bd9Sstevel@tonic-gate 				 */
14957c478bd9Sstevel@tonic-gate 				if (cpi->cpi_model == 7 ||
14967c478bd9Sstevel@tonic-gate 				    cpi->cpi_model == 8)
14977c478bd9Sstevel@tonic-gate 					cp->cp_ecx =
14987c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 31, 24) << 16 |
14997c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 23, 16) << 12 |
15007c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 15, 8) << 8 |
15017c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 7, 0);
15027c478bd9Sstevel@tonic-gate 				/*
15037c478bd9Sstevel@tonic-gate 				 * model 9 stepping 1 has wrong associativity
15047c478bd9Sstevel@tonic-gate 				 */
15057c478bd9Sstevel@tonic-gate 				if (cpi->cpi_model == 9 && cpi->cpi_step == 1)
15067c478bd9Sstevel@tonic-gate 					cp->cp_ecx |= 8 << 12;
15077c478bd9Sstevel@tonic-gate 				break;
15087c478bd9Sstevel@tonic-gate 			case X86_VENDOR_Intel:
15097c478bd9Sstevel@tonic-gate 				/*
15107c478bd9Sstevel@tonic-gate 				 * Extended L2 Cache features function.
15117c478bd9Sstevel@tonic-gate 				 * First appeared on Prescott.
15127c478bd9Sstevel@tonic-gate 				 */
15137c478bd9Sstevel@tonic-gate 			default:
15147c478bd9Sstevel@tonic-gate 				break;
15157c478bd9Sstevel@tonic-gate 			}
15167c478bd9Sstevel@tonic-gate 			break;
15177c478bd9Sstevel@tonic-gate 		default:
15187c478bd9Sstevel@tonic-gate 			break;
15197c478bd9Sstevel@tonic-gate 		}
15207c478bd9Sstevel@tonic-gate 	}
15217c478bd9Sstevel@tonic-gate 
15227c478bd9Sstevel@tonic-gate pass2_done:
15237c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 2;
15247c478bd9Sstevel@tonic-gate }
15257c478bd9Sstevel@tonic-gate 
15267c478bd9Sstevel@tonic-gate static const char *
15277c478bd9Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi)
15287c478bd9Sstevel@tonic-gate {
15297c478bd9Sstevel@tonic-gate 	int i;
15307c478bd9Sstevel@tonic-gate 
15317c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
15327c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5)
15337c478bd9Sstevel@tonic-gate 		return ("i486");
15347c478bd9Sstevel@tonic-gate 
15357c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_family) {
15367c478bd9Sstevel@tonic-gate 	case 5:
15377c478bd9Sstevel@tonic-gate 		return ("Intel Pentium(r)");
15387c478bd9Sstevel@tonic-gate 	case 6:
15397c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
15407c478bd9Sstevel@tonic-gate 			uint_t celeron, xeon;
15418949bcd6Sandrei 			const struct cpuid_regs *cp;
15427c478bd9Sstevel@tonic-gate 		case 0:
15437c478bd9Sstevel@tonic-gate 		case 1:
15447c478bd9Sstevel@tonic-gate 		case 2:
15457c478bd9Sstevel@tonic-gate 			return ("Intel Pentium(r) Pro");
15467c478bd9Sstevel@tonic-gate 		case 3:
15477c478bd9Sstevel@tonic-gate 		case 4:
15487c478bd9Sstevel@tonic-gate 			return ("Intel Pentium(r) II");
15497c478bd9Sstevel@tonic-gate 		case 6:
15507c478bd9Sstevel@tonic-gate 			return ("Intel Celeron(r)");
15517c478bd9Sstevel@tonic-gate 		case 5:
15527c478bd9Sstevel@tonic-gate 		case 7:
15537c478bd9Sstevel@tonic-gate 			celeron = xeon = 0;
15547c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_std[2];	/* cache info */
15557c478bd9Sstevel@tonic-gate 
15567c478bd9Sstevel@tonic-gate 			for (i = 1; i < 3; i++) {
15577c478bd9Sstevel@tonic-gate 				uint_t tmp;
15587c478bd9Sstevel@tonic-gate 
15597c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_eax >> (8 * i)) & 0xff;
15607c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
15617c478bd9Sstevel@tonic-gate 					celeron++;
15627c478bd9Sstevel@tonic-gate 				if (tmp >= 0x44 && tmp <= 0x45)
15637c478bd9Sstevel@tonic-gate 					xeon++;
15647c478bd9Sstevel@tonic-gate 			}
15657c478bd9Sstevel@tonic-gate 
15667c478bd9Sstevel@tonic-gate 			for (i = 0; i < 2; i++) {
15677c478bd9Sstevel@tonic-gate 				uint_t tmp;
15687c478bd9Sstevel@tonic-gate 
15697c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_ebx >> (8 * i)) & 0xff;
15707c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
15717c478bd9Sstevel@tonic-gate 					celeron++;
15727c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
15737c478bd9Sstevel@tonic-gate 					xeon++;
15747c478bd9Sstevel@tonic-gate 			}
15757c478bd9Sstevel@tonic-gate 
15767c478bd9Sstevel@tonic-gate 			for (i = 0; i < 4; i++) {
15777c478bd9Sstevel@tonic-gate 				uint_t tmp;
15787c478bd9Sstevel@tonic-gate 
15797c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_ecx >> (8 * i)) & 0xff;
15807c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
15817c478bd9Sstevel@tonic-gate 					celeron++;
15827c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
15837c478bd9Sstevel@tonic-gate 					xeon++;
15847c478bd9Sstevel@tonic-gate 			}
15857c478bd9Sstevel@tonic-gate 
15867c478bd9Sstevel@tonic-gate 			for (i = 0; i < 4; i++) {
15877c478bd9Sstevel@tonic-gate 				uint_t tmp;
15887c478bd9Sstevel@tonic-gate 
15897c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_edx >> (8 * i)) & 0xff;
15907c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
15917c478bd9Sstevel@tonic-gate 					celeron++;
15927c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
15937c478bd9Sstevel@tonic-gate 					xeon++;
15947c478bd9Sstevel@tonic-gate 			}
15957c478bd9Sstevel@tonic-gate 
15967c478bd9Sstevel@tonic-gate 			if (celeron)
15977c478bd9Sstevel@tonic-gate 				return ("Intel Celeron(r)");
15987c478bd9Sstevel@tonic-gate 			if (xeon)
15997c478bd9Sstevel@tonic-gate 				return (cpi->cpi_model == 5 ?
16007c478bd9Sstevel@tonic-gate 				    "Intel Pentium(r) II Xeon(tm)" :
16017c478bd9Sstevel@tonic-gate 				    "Intel Pentium(r) III Xeon(tm)");
16027c478bd9Sstevel@tonic-gate 			return (cpi->cpi_model == 5 ?
16037c478bd9Sstevel@tonic-gate 			    "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" :
16047c478bd9Sstevel@tonic-gate 			    "Intel Pentium(r) III or Pentium(r) III Xeon(tm)");
16057c478bd9Sstevel@tonic-gate 		default:
16067c478bd9Sstevel@tonic-gate 			break;
16077c478bd9Sstevel@tonic-gate 		}
16087c478bd9Sstevel@tonic-gate 	default:
16097c478bd9Sstevel@tonic-gate 		break;
16107c478bd9Sstevel@tonic-gate 	}
16117c478bd9Sstevel@tonic-gate 
16125ff02082Sdmick 	/* BrandID is present if the field is nonzero */
16135ff02082Sdmick 	if (cpi->cpi_brandid != 0) {
16147c478bd9Sstevel@tonic-gate 		static const struct {
16157c478bd9Sstevel@tonic-gate 			uint_t bt_bid;
16167c478bd9Sstevel@tonic-gate 			const char *bt_str;
16177c478bd9Sstevel@tonic-gate 		} brand_tbl[] = {
16187c478bd9Sstevel@tonic-gate 			{ 0x1,	"Intel(r) Celeron(r)" },
16197c478bd9Sstevel@tonic-gate 			{ 0x2,	"Intel(r) Pentium(r) III" },
16207c478bd9Sstevel@tonic-gate 			{ 0x3,	"Intel(r) Pentium(r) III Xeon(tm)" },
16217c478bd9Sstevel@tonic-gate 			{ 0x4,	"Intel(r) Pentium(r) III" },
16227c478bd9Sstevel@tonic-gate 			{ 0x6,	"Mobile Intel(r) Pentium(r) III" },
16237c478bd9Sstevel@tonic-gate 			{ 0x7,	"Mobile Intel(r) Celeron(r)" },
16247c478bd9Sstevel@tonic-gate 			{ 0x8,	"Intel(r) Pentium(r) 4" },
16257c478bd9Sstevel@tonic-gate 			{ 0x9,	"Intel(r) Pentium(r) 4" },
16267c478bd9Sstevel@tonic-gate 			{ 0xa,	"Intel(r) Celeron(r)" },
16277c478bd9Sstevel@tonic-gate 			{ 0xb,	"Intel(r) Xeon(tm)" },
16287c478bd9Sstevel@tonic-gate 			{ 0xc,	"Intel(r) Xeon(tm) MP" },
16297c478bd9Sstevel@tonic-gate 			{ 0xe,	"Mobile Intel(r) Pentium(r) 4" },
16305ff02082Sdmick 			{ 0xf,	"Mobile Intel(r) Celeron(r)" },
16315ff02082Sdmick 			{ 0x11, "Mobile Genuine Intel(r)" },
16325ff02082Sdmick 			{ 0x12, "Intel(r) Celeron(r) M" },
16335ff02082Sdmick 			{ 0x13, "Mobile Intel(r) Celeron(r)" },
16345ff02082Sdmick 			{ 0x14, "Intel(r) Celeron(r)" },
16355ff02082Sdmick 			{ 0x15, "Mobile Genuine Intel(r)" },
16365ff02082Sdmick 			{ 0x16,	"Intel(r) Pentium(r) M" },
16375ff02082Sdmick 			{ 0x17, "Mobile Intel(r) Celeron(r)" }
16387c478bd9Sstevel@tonic-gate 		};
16397c478bd9Sstevel@tonic-gate 		uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]);
16407c478bd9Sstevel@tonic-gate 		uint_t sgn;
16417c478bd9Sstevel@tonic-gate 
16427c478bd9Sstevel@tonic-gate 		sgn = (cpi->cpi_family << 8) |
16437c478bd9Sstevel@tonic-gate 		    (cpi->cpi_model << 4) | cpi->cpi_step;
16447c478bd9Sstevel@tonic-gate 
16457c478bd9Sstevel@tonic-gate 		for (i = 0; i < btblmax; i++)
16467c478bd9Sstevel@tonic-gate 			if (brand_tbl[i].bt_bid == cpi->cpi_brandid)
16477c478bd9Sstevel@tonic-gate 				break;
16487c478bd9Sstevel@tonic-gate 		if (i < btblmax) {
16497c478bd9Sstevel@tonic-gate 			if (sgn == 0x6b1 && cpi->cpi_brandid == 3)
16507c478bd9Sstevel@tonic-gate 				return ("Intel(r) Celeron(r)");
16517c478bd9Sstevel@tonic-gate 			if (sgn < 0xf13 && cpi->cpi_brandid == 0xb)
16527c478bd9Sstevel@tonic-gate 				return ("Intel(r) Xeon(tm) MP");
16537c478bd9Sstevel@tonic-gate 			if (sgn < 0xf13 && cpi->cpi_brandid == 0xe)
16547c478bd9Sstevel@tonic-gate 				return ("Intel(r) Xeon(tm)");
16557c478bd9Sstevel@tonic-gate 			return (brand_tbl[i].bt_str);
16567c478bd9Sstevel@tonic-gate 		}
16577c478bd9Sstevel@tonic-gate 	}
16587c478bd9Sstevel@tonic-gate 
16597c478bd9Sstevel@tonic-gate 	return (NULL);
16607c478bd9Sstevel@tonic-gate }
16617c478bd9Sstevel@tonic-gate 
16627c478bd9Sstevel@tonic-gate static const char *
16637c478bd9Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi)
16647c478bd9Sstevel@tonic-gate {
16657c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
16667c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5)
16677c478bd9Sstevel@tonic-gate 		return ("i486 compatible");
16687c478bd9Sstevel@tonic-gate 
16697c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_family) {
16707c478bd9Sstevel@tonic-gate 	case 5:
16717c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
16727c478bd9Sstevel@tonic-gate 		case 0:
16737c478bd9Sstevel@tonic-gate 		case 1:
16747c478bd9Sstevel@tonic-gate 		case 2:
16757c478bd9Sstevel@tonic-gate 		case 3:
16767c478bd9Sstevel@tonic-gate 		case 4:
16777c478bd9Sstevel@tonic-gate 		case 5:
16787c478bd9Sstevel@tonic-gate 			return ("AMD-K5(r)");
16797c478bd9Sstevel@tonic-gate 		case 6:
16807c478bd9Sstevel@tonic-gate 		case 7:
16817c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)");
16827c478bd9Sstevel@tonic-gate 		case 8:
16837c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)-2");
16847c478bd9Sstevel@tonic-gate 		case 9:
16857c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)-III");
16867c478bd9Sstevel@tonic-gate 		default:
16877c478bd9Sstevel@tonic-gate 			return ("AMD (family 5)");
16887c478bd9Sstevel@tonic-gate 		}
16897c478bd9Sstevel@tonic-gate 	case 6:
16907c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
16917c478bd9Sstevel@tonic-gate 		case 1:
16927c478bd9Sstevel@tonic-gate 			return ("AMD-K7(tm)");
16937c478bd9Sstevel@tonic-gate 		case 0:
16947c478bd9Sstevel@tonic-gate 		case 2:
16957c478bd9Sstevel@tonic-gate 		case 4:
16967c478bd9Sstevel@tonic-gate 			return ("AMD Athlon(tm)");
16977c478bd9Sstevel@tonic-gate 		case 3:
16987c478bd9Sstevel@tonic-gate 		case 7:
16997c478bd9Sstevel@tonic-gate 			return ("AMD Duron(tm)");
17007c478bd9Sstevel@tonic-gate 		case 6:
17017c478bd9Sstevel@tonic-gate 		case 8:
17027c478bd9Sstevel@tonic-gate 		case 10:
17037c478bd9Sstevel@tonic-gate 			/*
17047c478bd9Sstevel@tonic-gate 			 * Use the L2 cache size to distinguish
17057c478bd9Sstevel@tonic-gate 			 */
17067c478bd9Sstevel@tonic-gate 			return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ?
17077c478bd9Sstevel@tonic-gate 			    "AMD Athlon(tm)" : "AMD Duron(tm)");
17087c478bd9Sstevel@tonic-gate 		default:
17097c478bd9Sstevel@tonic-gate 			return ("AMD (family 6)");
17107c478bd9Sstevel@tonic-gate 		}
17117c478bd9Sstevel@tonic-gate 	default:
17127c478bd9Sstevel@tonic-gate 		break;
17137c478bd9Sstevel@tonic-gate 	}
17147c478bd9Sstevel@tonic-gate 
17157c478bd9Sstevel@tonic-gate 	if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 &&
17167c478bd9Sstevel@tonic-gate 	    cpi->cpi_brandid != 0) {
17177c478bd9Sstevel@tonic-gate 		switch (BITX(cpi->cpi_brandid, 7, 5)) {
17187c478bd9Sstevel@tonic-gate 		case 3:
17197c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) UP 1xx");
17207c478bd9Sstevel@tonic-gate 		case 4:
17217c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) DP 2xx");
17227c478bd9Sstevel@tonic-gate 		case 5:
17237c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) MP 8xx");
17247c478bd9Sstevel@tonic-gate 		default:
17257c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm)");
17267c478bd9Sstevel@tonic-gate 		}
17277c478bd9Sstevel@tonic-gate 	}
17287c478bd9Sstevel@tonic-gate 
17297c478bd9Sstevel@tonic-gate 	return (NULL);
17307c478bd9Sstevel@tonic-gate }
17317c478bd9Sstevel@tonic-gate 
17327c478bd9Sstevel@tonic-gate static const char *
17337c478bd9Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type)
17347c478bd9Sstevel@tonic-gate {
17357c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
17367c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 ||
17377c478bd9Sstevel@tonic-gate 	    type == X86_TYPE_CYRIX_486)
17387c478bd9Sstevel@tonic-gate 		return ("i486 compatible");
17397c478bd9Sstevel@tonic-gate 
17407c478bd9Sstevel@tonic-gate 	switch (type) {
17417c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86:
17427c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86");
17437c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86L:
17447c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86L");
17457c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86MX:
17467c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86MX");
17477c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_GXm:
17487c478bd9Sstevel@tonic-gate 		return ("Cyrix GXm");
17497c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_MediaGX:
17507c478bd9Sstevel@tonic-gate 		return ("Cyrix MediaGX");
17517c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_MII:
17527c478bd9Sstevel@tonic-gate 		return ("Cyrix M2");
17537c478bd9Sstevel@tonic-gate 	case X86_TYPE_VIA_CYRIX_III:
17547c478bd9Sstevel@tonic-gate 		return ("VIA Cyrix M3");
17557c478bd9Sstevel@tonic-gate 	default:
17567c478bd9Sstevel@tonic-gate 		/*
17577c478bd9Sstevel@tonic-gate 		 * Have another wild guess ..
17587c478bd9Sstevel@tonic-gate 		 */
17597c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 4 && cpi->cpi_model == 9)
17607c478bd9Sstevel@tonic-gate 			return ("Cyrix 5x86");
17617c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_family == 5) {
17627c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
17637c478bd9Sstevel@tonic-gate 			case 2:
17647c478bd9Sstevel@tonic-gate 				return ("Cyrix 6x86");	/* Cyrix M1 */
17657c478bd9Sstevel@tonic-gate 			case 4:
17667c478bd9Sstevel@tonic-gate 				return ("Cyrix MediaGX");
17677c478bd9Sstevel@tonic-gate 			default:
17687c478bd9Sstevel@tonic-gate 				break;
17697c478bd9Sstevel@tonic-gate 			}
17707c478bd9Sstevel@tonic-gate 		} else if (cpi->cpi_family == 6) {
17717c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
17727c478bd9Sstevel@tonic-gate 			case 0:
17737c478bd9Sstevel@tonic-gate 				return ("Cyrix 6x86MX"); /* Cyrix M2? */
17747c478bd9Sstevel@tonic-gate 			case 5:
17757c478bd9Sstevel@tonic-gate 			case 6:
17767c478bd9Sstevel@tonic-gate 			case 7:
17777c478bd9Sstevel@tonic-gate 			case 8:
17787c478bd9Sstevel@tonic-gate 			case 9:
17797c478bd9Sstevel@tonic-gate 				return ("VIA C3");
17807c478bd9Sstevel@tonic-gate 			default:
17817c478bd9Sstevel@tonic-gate 				break;
17827c478bd9Sstevel@tonic-gate 			}
17837c478bd9Sstevel@tonic-gate 		}
17847c478bd9Sstevel@tonic-gate 		break;
17857c478bd9Sstevel@tonic-gate 	}
17867c478bd9Sstevel@tonic-gate 	return (NULL);
17877c478bd9Sstevel@tonic-gate }
17887c478bd9Sstevel@tonic-gate 
17897c478bd9Sstevel@tonic-gate /*
17907c478bd9Sstevel@tonic-gate  * This only gets called in the case that the CPU extended
17917c478bd9Sstevel@tonic-gate  * feature brand string (0x80000002, 0x80000003, 0x80000004)
17927c478bd9Sstevel@tonic-gate  * aren't available, or contain null bytes for some reason.
17937c478bd9Sstevel@tonic-gate  */
17947c478bd9Sstevel@tonic-gate static void
17957c478bd9Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi)
17967c478bd9Sstevel@tonic-gate {
17977c478bd9Sstevel@tonic-gate 	const char *brand = NULL;
17987c478bd9Sstevel@tonic-gate 
17997c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
18007c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
18017c478bd9Sstevel@tonic-gate 		brand = intel_cpubrand(cpi);
18027c478bd9Sstevel@tonic-gate 		break;
18037c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
18047c478bd9Sstevel@tonic-gate 		brand = amd_cpubrand(cpi);
18057c478bd9Sstevel@tonic-gate 		break;
18067c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
18077c478bd9Sstevel@tonic-gate 		brand = cyrix_cpubrand(cpi, x86_type);
18087c478bd9Sstevel@tonic-gate 		break;
18097c478bd9Sstevel@tonic-gate 	case X86_VENDOR_NexGen:
18107c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 0)
18117c478bd9Sstevel@tonic-gate 			brand = "NexGen Nx586";
18127c478bd9Sstevel@tonic-gate 		break;
18137c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
18147c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5)
18157c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
18167c478bd9Sstevel@tonic-gate 			case 4:
18177c478bd9Sstevel@tonic-gate 				brand = "Centaur C6";
18187c478bd9Sstevel@tonic-gate 				break;
18197c478bd9Sstevel@tonic-gate 			case 8:
18207c478bd9Sstevel@tonic-gate 				brand = "Centaur C2";
18217c478bd9Sstevel@tonic-gate 				break;
18227c478bd9Sstevel@tonic-gate 			case 9:
18237c478bd9Sstevel@tonic-gate 				brand = "Centaur C3";
18247c478bd9Sstevel@tonic-gate 				break;
18257c478bd9Sstevel@tonic-gate 			default:
18267c478bd9Sstevel@tonic-gate 				break;
18277c478bd9Sstevel@tonic-gate 			}
18287c478bd9Sstevel@tonic-gate 		break;
18297c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Rise:
18307c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 &&
18317c478bd9Sstevel@tonic-gate 		    (cpi->cpi_model == 0 || cpi->cpi_model == 2))
18327c478bd9Sstevel@tonic-gate 			brand = "Rise mP6";
18337c478bd9Sstevel@tonic-gate 		break;
18347c478bd9Sstevel@tonic-gate 	case X86_VENDOR_SiS:
18357c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 0)
18367c478bd9Sstevel@tonic-gate 			brand = "SiS 55x";
18377c478bd9Sstevel@tonic-gate 		break;
18387c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
18397c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 4)
18407c478bd9Sstevel@tonic-gate 			brand = "Transmeta Crusoe TM3x00 or TM5x00";
18417c478bd9Sstevel@tonic-gate 		break;
18427c478bd9Sstevel@tonic-gate 	case X86_VENDOR_NSC:
18437c478bd9Sstevel@tonic-gate 	case X86_VENDOR_UMC:
18447c478bd9Sstevel@tonic-gate 	default:
18457c478bd9Sstevel@tonic-gate 		break;
18467c478bd9Sstevel@tonic-gate 	}
18477c478bd9Sstevel@tonic-gate 	if (brand) {
18487c478bd9Sstevel@tonic-gate 		(void) strcpy((char *)cpi->cpi_brandstr, brand);
18497c478bd9Sstevel@tonic-gate 		return;
18507c478bd9Sstevel@tonic-gate 	}
18517c478bd9Sstevel@tonic-gate 
18527c478bd9Sstevel@tonic-gate 	/*
18537c478bd9Sstevel@tonic-gate 	 * If all else fails ...
18547c478bd9Sstevel@tonic-gate 	 */
18557c478bd9Sstevel@tonic-gate 	(void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr),
18567c478bd9Sstevel@tonic-gate 	    "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family,
18577c478bd9Sstevel@tonic-gate 	    cpi->cpi_model, cpi->cpi_step);
18587c478bd9Sstevel@tonic-gate }
18597c478bd9Sstevel@tonic-gate 
18607c478bd9Sstevel@tonic-gate /*
18617c478bd9Sstevel@tonic-gate  * This routine is called just after kernel memory allocation
18627c478bd9Sstevel@tonic-gate  * becomes available on cpu0, and as part of mp_startup() on
18637c478bd9Sstevel@tonic-gate  * the other cpus.
18647c478bd9Sstevel@tonic-gate  *
1865d129bde2Sesaxe  * Fixup the brand string, and collect any information from cpuid
1866d129bde2Sesaxe  * that requires dynamicically allocated storage to represent.
18677c478bd9Sstevel@tonic-gate  */
18687c478bd9Sstevel@tonic-gate /*ARGSUSED*/
18697c478bd9Sstevel@tonic-gate void
18707c478bd9Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu)
18717c478bd9Sstevel@tonic-gate {
1872d129bde2Sesaxe 	int	i, max, shft, level, size;
1873d129bde2Sesaxe 	struct cpuid_regs regs;
1874d129bde2Sesaxe 	struct cpuid_regs *cp;
18757c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
18767c478bd9Sstevel@tonic-gate 
18777c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 2);
18787c478bd9Sstevel@tonic-gate 
1879d129bde2Sesaxe 	/*
1880d129bde2Sesaxe 	 * Function 4: Deterministic cache parameters
1881d129bde2Sesaxe 	 *
1882d129bde2Sesaxe 	 * Take this opportunity to detect the number of threads
1883d129bde2Sesaxe 	 * sharing the last level cache, and construct a corresponding
1884d129bde2Sesaxe 	 * cache id. The respective cpuid_info members are initialized
1885d129bde2Sesaxe 	 * to the default case of "no last level cache sharing".
1886d129bde2Sesaxe 	 */
1887d129bde2Sesaxe 	cpi->cpi_ncpu_shr_last_cache = 1;
1888d129bde2Sesaxe 	cpi->cpi_last_lvl_cacheid = cpu->cpu_id;
1889d129bde2Sesaxe 
1890d129bde2Sesaxe 	if (cpi->cpi_maxeax >= 4 && cpi->cpi_vendor == X86_VENDOR_Intel) {
1891d129bde2Sesaxe 
1892d129bde2Sesaxe 		/*
1893d129bde2Sesaxe 		 * Find the # of elements (size) returned by fn 4, and along
1894d129bde2Sesaxe 		 * the way detect last level cache sharing details.
1895d129bde2Sesaxe 		 */
1896d129bde2Sesaxe 		bzero(&regs, sizeof (regs));
1897d129bde2Sesaxe 		cp = &regs;
1898d129bde2Sesaxe 		for (i = 0, max = 0; i < CPI_FN4_ECX_MAX; i++) {
1899d129bde2Sesaxe 			cp->cp_eax = 4;
1900d129bde2Sesaxe 			cp->cp_ecx = i;
1901d129bde2Sesaxe 
1902d129bde2Sesaxe 			(void) __cpuid_insn(cp);
1903d129bde2Sesaxe 
1904d129bde2Sesaxe 			if (CPI_CACHE_TYPE(cp) == 0)
1905d129bde2Sesaxe 				break;
1906d129bde2Sesaxe 			level = CPI_CACHE_LVL(cp);
1907d129bde2Sesaxe 			if (level > max) {
1908d129bde2Sesaxe 				max = level;
1909d129bde2Sesaxe 				cpi->cpi_ncpu_shr_last_cache =
1910d129bde2Sesaxe 				    CPI_NTHR_SHR_CACHE(cp) + 1;
1911d129bde2Sesaxe 			}
1912d129bde2Sesaxe 		}
1913d129bde2Sesaxe 		cpi->cpi_std_4_size = size = i;
1914d129bde2Sesaxe 
1915d129bde2Sesaxe 		/*
1916d129bde2Sesaxe 		 * Allocate the cpi_std_4 array. The first element
1917d129bde2Sesaxe 		 * references the regs for fn 4, %ecx == 0, which
1918d129bde2Sesaxe 		 * cpuid_pass2() stashed in cpi->cpi_std[4].
1919d129bde2Sesaxe 		 */
1920d129bde2Sesaxe 		if (size > 0) {
1921d129bde2Sesaxe 			cpi->cpi_std_4 =
1922d129bde2Sesaxe 			    kmem_alloc(size * sizeof (cp), KM_SLEEP);
1923d129bde2Sesaxe 			cpi->cpi_std_4[0] = &cpi->cpi_std[4];
1924d129bde2Sesaxe 
1925d129bde2Sesaxe 			/*
1926d129bde2Sesaxe 			 * Allocate storage to hold the additional regs
1927d129bde2Sesaxe 			 * for function 4, %ecx == 1 .. cpi_std_4_size.
1928d129bde2Sesaxe 			 *
1929d129bde2Sesaxe 			 * The regs for fn 4, %ecx == 0 has already
1930d129bde2Sesaxe 			 * been allocated as indicated above.
1931d129bde2Sesaxe 			 */
1932d129bde2Sesaxe 			for (i = 1; i < size; i++) {
1933d129bde2Sesaxe 				cp = cpi->cpi_std_4[i] =
1934d129bde2Sesaxe 				    kmem_zalloc(sizeof (regs), KM_SLEEP);
1935d129bde2Sesaxe 				cp->cp_eax = 4;
1936d129bde2Sesaxe 				cp->cp_ecx = i;
1937d129bde2Sesaxe 
1938d129bde2Sesaxe 				(void) __cpuid_insn(cp);
1939d129bde2Sesaxe 			}
1940d129bde2Sesaxe 		}
1941d129bde2Sesaxe 		/*
1942d129bde2Sesaxe 		 * Determine the number of bits needed to represent
1943d129bde2Sesaxe 		 * the number of CPUs sharing the last level cache.
1944d129bde2Sesaxe 		 *
1945d129bde2Sesaxe 		 * Shift off that number of bits from the APIC id to
1946d129bde2Sesaxe 		 * derive the cache id.
1947d129bde2Sesaxe 		 */
1948d129bde2Sesaxe 		shft = 0;
1949d129bde2Sesaxe 		for (i = 1; i < cpi->cpi_ncpu_shr_last_cache; i <<= 1)
1950d129bde2Sesaxe 			shft++;
1951d129bde2Sesaxe 		cpi->cpi_last_lvl_cacheid = CPI_APIC_ID(cpi) >> shft;
1952d129bde2Sesaxe 	}
1953d129bde2Sesaxe 
1954d129bde2Sesaxe 	/*
1955d129bde2Sesaxe 	 * Now fixup the brand string
1956d129bde2Sesaxe 	 */
19577c478bd9Sstevel@tonic-gate 	if ((cpi->cpi_xmaxeax & 0x80000000) == 0) {
19587c478bd9Sstevel@tonic-gate 		fabricate_brandstr(cpi);
1959d129bde2Sesaxe 	} else {
19607c478bd9Sstevel@tonic-gate 
19617c478bd9Sstevel@tonic-gate 		/*
19627c478bd9Sstevel@tonic-gate 		 * If we successfully extracted a brand string from the cpuid
19637c478bd9Sstevel@tonic-gate 		 * instruction, clean it up by removing leading spaces and
19647c478bd9Sstevel@tonic-gate 		 * similar junk.
19657c478bd9Sstevel@tonic-gate 		 */
19667c478bd9Sstevel@tonic-gate 		if (cpi->cpi_brandstr[0]) {
19677c478bd9Sstevel@tonic-gate 			size_t maxlen = sizeof (cpi->cpi_brandstr);
19687c478bd9Sstevel@tonic-gate 			char *src, *dst;
19697c478bd9Sstevel@tonic-gate 
19707c478bd9Sstevel@tonic-gate 			dst = src = (char *)cpi->cpi_brandstr;
19717c478bd9Sstevel@tonic-gate 			src[maxlen - 1] = '\0';
19727c478bd9Sstevel@tonic-gate 			/*
19737c478bd9Sstevel@tonic-gate 			 * strip leading spaces
19747c478bd9Sstevel@tonic-gate 			 */
19757c478bd9Sstevel@tonic-gate 			while (*src == ' ')
19767c478bd9Sstevel@tonic-gate 				src++;
19777c478bd9Sstevel@tonic-gate 			/*
19787c478bd9Sstevel@tonic-gate 			 * Remove any 'Genuine' or "Authentic" prefixes
19797c478bd9Sstevel@tonic-gate 			 */
19807c478bd9Sstevel@tonic-gate 			if (strncmp(src, "Genuine ", 8) == 0)
19817c478bd9Sstevel@tonic-gate 				src += 8;
19827c478bd9Sstevel@tonic-gate 			if (strncmp(src, "Authentic ", 10) == 0)
19837c478bd9Sstevel@tonic-gate 				src += 10;
19847c478bd9Sstevel@tonic-gate 
19857c478bd9Sstevel@tonic-gate 			/*
19867c478bd9Sstevel@tonic-gate 			 * Now do an in-place copy.
19877c478bd9Sstevel@tonic-gate 			 * Map (R) to (r) and (TM) to (tm).
19887c478bd9Sstevel@tonic-gate 			 * The era of teletypes is long gone, and there's
19897c478bd9Sstevel@tonic-gate 			 * -really- no need to shout.
19907c478bd9Sstevel@tonic-gate 			 */
19917c478bd9Sstevel@tonic-gate 			while (*src != '\0') {
19927c478bd9Sstevel@tonic-gate 				if (src[0] == '(') {
19937c478bd9Sstevel@tonic-gate 					if (strncmp(src + 1, "R)", 2) == 0) {
19947c478bd9Sstevel@tonic-gate 						(void) strncpy(dst, "(r)", 3);
19957c478bd9Sstevel@tonic-gate 						src += 3;
19967c478bd9Sstevel@tonic-gate 						dst += 3;
19977c478bd9Sstevel@tonic-gate 						continue;
19987c478bd9Sstevel@tonic-gate 					}
19997c478bd9Sstevel@tonic-gate 					if (strncmp(src + 1, "TM)", 3) == 0) {
20007c478bd9Sstevel@tonic-gate 						(void) strncpy(dst, "(tm)", 4);
20017c478bd9Sstevel@tonic-gate 						src += 4;
20027c478bd9Sstevel@tonic-gate 						dst += 4;
20037c478bd9Sstevel@tonic-gate 						continue;
20047c478bd9Sstevel@tonic-gate 					}
20057c478bd9Sstevel@tonic-gate 				}
20067c478bd9Sstevel@tonic-gate 				*dst++ = *src++;
20077c478bd9Sstevel@tonic-gate 			}
20087c478bd9Sstevel@tonic-gate 			*dst = '\0';
20097c478bd9Sstevel@tonic-gate 
20107c478bd9Sstevel@tonic-gate 			/*
20117c478bd9Sstevel@tonic-gate 			 * Finally, remove any trailing spaces
20127c478bd9Sstevel@tonic-gate 			 */
20137c478bd9Sstevel@tonic-gate 			while (--dst > cpi->cpi_brandstr)
20147c478bd9Sstevel@tonic-gate 				if (*dst == ' ')
20157c478bd9Sstevel@tonic-gate 					*dst = '\0';
20167c478bd9Sstevel@tonic-gate 				else
20177c478bd9Sstevel@tonic-gate 					break;
20187c478bd9Sstevel@tonic-gate 		} else
20197c478bd9Sstevel@tonic-gate 			fabricate_brandstr(cpi);
2020d129bde2Sesaxe 	}
20217c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 3;
20227c478bd9Sstevel@tonic-gate }
20237c478bd9Sstevel@tonic-gate 
20247c478bd9Sstevel@tonic-gate /*
20257c478bd9Sstevel@tonic-gate  * This routine is called out of bind_hwcap() much later in the life
20267c478bd9Sstevel@tonic-gate  * of the kernel (post_startup()).  The job of this routine is to resolve
20277c478bd9Sstevel@tonic-gate  * the hardware feature support and kernel support for those features into
20287c478bd9Sstevel@tonic-gate  * what we're actually going to tell applications via the aux vector.
20297c478bd9Sstevel@tonic-gate  */
20307c478bd9Sstevel@tonic-gate uint_t
20317c478bd9Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu)
20327c478bd9Sstevel@tonic-gate {
20337c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
20347c478bd9Sstevel@tonic-gate 	uint_t hwcap_flags = 0;
20357c478bd9Sstevel@tonic-gate 
20367c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
20377c478bd9Sstevel@tonic-gate 		cpu = CPU;
20387c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
20397c478bd9Sstevel@tonic-gate 
20407c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 3);
20417c478bd9Sstevel@tonic-gate 
20427c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax >= 1) {
20437c478bd9Sstevel@tonic-gate 		uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES];
20447c478bd9Sstevel@tonic-gate 		uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES];
20457c478bd9Sstevel@tonic-gate 
20467c478bd9Sstevel@tonic-gate 		*edx = CPI_FEATURES_EDX(cpi);
20477c478bd9Sstevel@tonic-gate 		*ecx = CPI_FEATURES_ECX(cpi);
20487c478bd9Sstevel@tonic-gate 
20497c478bd9Sstevel@tonic-gate 		/*
20507c478bd9Sstevel@tonic-gate 		 * [these require explicit kernel support]
20517c478bd9Sstevel@tonic-gate 		 */
20527c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SEP) == 0)
20537c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_SEP;
20547c478bd9Sstevel@tonic-gate 
20557c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SSE) == 0)
20567c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE);
20577c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SSE2) == 0)
20587c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_SSE2;
20597c478bd9Sstevel@tonic-gate 
20607c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_HTT) == 0)
20617c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_HTT;
20627c478bd9Sstevel@tonic-gate 
20637c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SSE3) == 0)
20647c478bd9Sstevel@tonic-gate 			*ecx &= ~CPUID_INTC_ECX_SSE3;
20657c478bd9Sstevel@tonic-gate 
2066d0f8ff6eSkk208521 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
2067d0f8ff6eSkk208521 			if ((x86_feature & X86_SSSE3) == 0)
2068d0f8ff6eSkk208521 				*ecx &= ~CPUID_INTC_ECX_SSSE3;
2069d0f8ff6eSkk208521 			if ((x86_feature & X86_SSE4_1) == 0)
2070d0f8ff6eSkk208521 				*ecx &= ~CPUID_INTC_ECX_SSE4_1;
2071d0f8ff6eSkk208521 			if ((x86_feature & X86_SSE4_2) == 0)
2072d0f8ff6eSkk208521 				*ecx &= ~CPUID_INTC_ECX_SSE4_2;
2073d0f8ff6eSkk208521 		}
2074d0f8ff6eSkk208521 
20757c478bd9Sstevel@tonic-gate 		/*
20767c478bd9Sstevel@tonic-gate 		 * [no explicit support required beyond x87 fp context]
20777c478bd9Sstevel@tonic-gate 		 */
20787c478bd9Sstevel@tonic-gate 		if (!fpu_exists)
20797c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX);
20807c478bd9Sstevel@tonic-gate 
20817c478bd9Sstevel@tonic-gate 		/*
20827c478bd9Sstevel@tonic-gate 		 * Now map the supported feature vector to things that we
20837c478bd9Sstevel@tonic-gate 		 * think userland will care about.
20847c478bd9Sstevel@tonic-gate 		 */
20857c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SEP)
20867c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SEP;
20877c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SSE)
20887c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_FXSR | AV_386_SSE;
20897c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SSE2)
20907c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SSE2;
20917c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_SSE3)
20927c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SSE3;
2093d0f8ff6eSkk208521 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
2094d0f8ff6eSkk208521 			if (*ecx & CPUID_INTC_ECX_SSSE3)
2095d0f8ff6eSkk208521 				hwcap_flags |= AV_386_SSSE3;
2096d0f8ff6eSkk208521 			if (*ecx & CPUID_INTC_ECX_SSE4_1)
2097d0f8ff6eSkk208521 				hwcap_flags |= AV_386_SSE4_1;
2098d0f8ff6eSkk208521 			if (*ecx & CPUID_INTC_ECX_SSE4_2)
2099d0f8ff6eSkk208521 				hwcap_flags |= AV_386_SSE4_2;
2100d0f8ff6eSkk208521 		}
2101f8801251Skk208521 		if (*ecx & CPUID_INTC_ECX_POPCNT)
2102f8801251Skk208521 			hwcap_flags |= AV_386_POPCNT;
21037c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_FPU)
21047c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_FPU;
21057c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_MMX)
21067c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_MMX;
21077c478bd9Sstevel@tonic-gate 
21087c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_TSC)
21097c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_TSC;
21107c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_CX8)
21117c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CX8;
21127c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_CMOV)
21137c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CMOV;
21147c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_MON)
21157c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_MON;
21167c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_CX16)
21177c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CX16;
21187c478bd9Sstevel@tonic-gate 	}
21197c478bd9Sstevel@tonic-gate 
21208949bcd6Sandrei 	if (x86_feature & X86_HTT)
21217c478bd9Sstevel@tonic-gate 		hwcap_flags |= AV_386_PAUSE;
21227c478bd9Sstevel@tonic-gate 
21237c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000001)
21247c478bd9Sstevel@tonic-gate 		goto pass4_done;
21257c478bd9Sstevel@tonic-gate 
21267c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
21278949bcd6Sandrei 		struct cpuid_regs cp;
2128ae115bc7Smrj 		uint32_t *edx, *ecx;
21297c478bd9Sstevel@tonic-gate 
2130ae115bc7Smrj 	case X86_VENDOR_Intel:
2131ae115bc7Smrj 		/*
2132ae115bc7Smrj 		 * Seems like Intel duplicated what we necessary
2133ae115bc7Smrj 		 * here to make the initial crop of 64-bit OS's work.
2134ae115bc7Smrj 		 * Hopefully, those are the only "extended" bits
2135ae115bc7Smrj 		 * they'll add.
2136ae115bc7Smrj 		 */
2137ae115bc7Smrj 		/*FALLTHROUGH*/
2138ae115bc7Smrj 
21397c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
21407c478bd9Sstevel@tonic-gate 		edx = &cpi->cpi_support[AMD_EDX_FEATURES];
2141ae115bc7Smrj 		ecx = &cpi->cpi_support[AMD_ECX_FEATURES];
21427c478bd9Sstevel@tonic-gate 
21437c478bd9Sstevel@tonic-gate 		*edx = CPI_FEATURES_XTD_EDX(cpi);
2144ae115bc7Smrj 		*ecx = CPI_FEATURES_XTD_ECX(cpi);
2145ae115bc7Smrj 
2146ae115bc7Smrj 		/*
2147ae115bc7Smrj 		 * [these features require explicit kernel support]
2148ae115bc7Smrj 		 */
2149ae115bc7Smrj 		switch (cpi->cpi_vendor) {
2150ae115bc7Smrj 		case X86_VENDOR_Intel:
2151ae115bc7Smrj 			break;
2152ae115bc7Smrj 
2153ae115bc7Smrj 		case X86_VENDOR_AMD:
2154ae115bc7Smrj 			if ((x86_feature & X86_TSCP) == 0)
2155ae115bc7Smrj 				*edx &= ~CPUID_AMD_EDX_TSCP;
2156f8801251Skk208521 			if ((x86_feature & X86_SSE4A) == 0)
2157f8801251Skk208521 				*ecx &= ~CPUID_AMD_ECX_SSE4A;
2158ae115bc7Smrj 			break;
2159ae115bc7Smrj 
2160ae115bc7Smrj 		default:
2161ae115bc7Smrj 			break;
2162ae115bc7Smrj 		}
21637c478bd9Sstevel@tonic-gate 
21647c478bd9Sstevel@tonic-gate 		/*
21657c478bd9Sstevel@tonic-gate 		 * [no explicit support required beyond
21667c478bd9Sstevel@tonic-gate 		 * x87 fp context and exception handlers]
21677c478bd9Sstevel@tonic-gate 		 */
21687c478bd9Sstevel@tonic-gate 		if (!fpu_exists)
21697c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_AMD_EDX_MMXamd |
21707c478bd9Sstevel@tonic-gate 			    CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx);
21717c478bd9Sstevel@tonic-gate 
21727c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_NX) == 0)
21737c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_AMD_EDX_NX;
2174ae115bc7Smrj #if !defined(__amd64)
21757c478bd9Sstevel@tonic-gate 		*edx &= ~CPUID_AMD_EDX_LM;
21767c478bd9Sstevel@tonic-gate #endif
21777c478bd9Sstevel@tonic-gate 		/*
21787c478bd9Sstevel@tonic-gate 		 * Now map the supported feature vector to
21797c478bd9Sstevel@tonic-gate 		 * things that we think userland will care about.
21807c478bd9Sstevel@tonic-gate 		 */
2181ae115bc7Smrj #if defined(__amd64)
21827c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_SYSC)
21837c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_SYSC;
2184ae115bc7Smrj #endif
21857c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_MMXamd)
21867c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_MMX;
21877c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_3DNow)
21887c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_3DNow;
21897c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_3DNowx)
21907c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_3DNowx;
2191ae115bc7Smrj 
2192ae115bc7Smrj 		switch (cpi->cpi_vendor) {
2193ae115bc7Smrj 		case X86_VENDOR_AMD:
2194ae115bc7Smrj 			if (*edx & CPUID_AMD_EDX_TSCP)
2195ae115bc7Smrj 				hwcap_flags |= AV_386_TSCP;
2196ae115bc7Smrj 			if (*ecx & CPUID_AMD_ECX_AHF64)
2197ae115bc7Smrj 				hwcap_flags |= AV_386_AHF;
2198f8801251Skk208521 			if (*ecx & CPUID_AMD_ECX_SSE4A)
2199f8801251Skk208521 				hwcap_flags |= AV_386_AMD_SSE4A;
2200f8801251Skk208521 			if (*ecx & CPUID_AMD_ECX_LZCNT)
2201f8801251Skk208521 				hwcap_flags |= AV_386_AMD_LZCNT;
2202ae115bc7Smrj 			break;
2203ae115bc7Smrj 
2204ae115bc7Smrj 		case X86_VENDOR_Intel:
2205ae115bc7Smrj 			/*
2206ae115bc7Smrj 			 * Aarrgh.
2207ae115bc7Smrj 			 * Intel uses a different bit in the same word.
2208ae115bc7Smrj 			 */
2209ae115bc7Smrj 			if (*ecx & CPUID_INTC_ECX_AHF64)
2210ae115bc7Smrj 				hwcap_flags |= AV_386_AHF;
2211ae115bc7Smrj 			break;
2212ae115bc7Smrj 
2213ae115bc7Smrj 		default:
2214ae115bc7Smrj 			break;
2215ae115bc7Smrj 		}
22167c478bd9Sstevel@tonic-gate 		break;
22177c478bd9Sstevel@tonic-gate 
22187c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
22198949bcd6Sandrei 		cp.cp_eax = 0x80860001;
22208949bcd6Sandrei 		(void) __cpuid_insn(&cp);
22218949bcd6Sandrei 		cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx;
22227c478bd9Sstevel@tonic-gate 		break;
22237c478bd9Sstevel@tonic-gate 
22247c478bd9Sstevel@tonic-gate 	default:
22257c478bd9Sstevel@tonic-gate 		break;
22267c478bd9Sstevel@tonic-gate 	}
22277c478bd9Sstevel@tonic-gate 
22287c478bd9Sstevel@tonic-gate pass4_done:
22297c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 4;
22307c478bd9Sstevel@tonic-gate 	return (hwcap_flags);
22317c478bd9Sstevel@tonic-gate }
22327c478bd9Sstevel@tonic-gate 
22337c478bd9Sstevel@tonic-gate 
22347c478bd9Sstevel@tonic-gate /*
22357c478bd9Sstevel@tonic-gate  * Simulate the cpuid instruction using the data we previously
22367c478bd9Sstevel@tonic-gate  * captured about this CPU.  We try our best to return the truth
22377c478bd9Sstevel@tonic-gate  * about the hardware, independently of kernel support.
22387c478bd9Sstevel@tonic-gate  */
22397c478bd9Sstevel@tonic-gate uint32_t
22408949bcd6Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp)
22417c478bd9Sstevel@tonic-gate {
22427c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
22438949bcd6Sandrei 	struct cpuid_regs *xcp;
22447c478bd9Sstevel@tonic-gate 
22457c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
22467c478bd9Sstevel@tonic-gate 		cpu = CPU;
22477c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
22487c478bd9Sstevel@tonic-gate 
22497c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 3));
22507c478bd9Sstevel@tonic-gate 
22517c478bd9Sstevel@tonic-gate 	/*
22527c478bd9Sstevel@tonic-gate 	 * CPUID data is cached in two separate places: cpi_std for standard
22537c478bd9Sstevel@tonic-gate 	 * CPUID functions, and cpi_extd for extended CPUID functions.
22547c478bd9Sstevel@tonic-gate 	 */
22558949bcd6Sandrei 	if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD)
22568949bcd6Sandrei 		xcp = &cpi->cpi_std[cp->cp_eax];
22578949bcd6Sandrei 	else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax &&
22588949bcd6Sandrei 	    cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD)
22598949bcd6Sandrei 		xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000];
22607c478bd9Sstevel@tonic-gate 	else
22617c478bd9Sstevel@tonic-gate 		/*
22627c478bd9Sstevel@tonic-gate 		 * The caller is asking for data from an input parameter which
22637c478bd9Sstevel@tonic-gate 		 * the kernel has not cached.  In this case we go fetch from
22647c478bd9Sstevel@tonic-gate 		 * the hardware and return the data directly to the user.
22657c478bd9Sstevel@tonic-gate 		 */
22668949bcd6Sandrei 		return (__cpuid_insn(cp));
22678949bcd6Sandrei 
22688949bcd6Sandrei 	cp->cp_eax = xcp->cp_eax;
22698949bcd6Sandrei 	cp->cp_ebx = xcp->cp_ebx;
22708949bcd6Sandrei 	cp->cp_ecx = xcp->cp_ecx;
22718949bcd6Sandrei 	cp->cp_edx = xcp->cp_edx;
22727c478bd9Sstevel@tonic-gate 	return (cp->cp_eax);
22737c478bd9Sstevel@tonic-gate }
22747c478bd9Sstevel@tonic-gate 
22757c478bd9Sstevel@tonic-gate int
22767c478bd9Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass)
22777c478bd9Sstevel@tonic-gate {
22787c478bd9Sstevel@tonic-gate 	return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL &&
22797c478bd9Sstevel@tonic-gate 	    cpu->cpu_m.mcpu_cpi->cpi_pass >= pass);
22807c478bd9Sstevel@tonic-gate }
22817c478bd9Sstevel@tonic-gate 
22827c478bd9Sstevel@tonic-gate int
22837c478bd9Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n)
22847c478bd9Sstevel@tonic-gate {
22857c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 3));
22867c478bd9Sstevel@tonic-gate 
22877c478bd9Sstevel@tonic-gate 	return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr));
22887c478bd9Sstevel@tonic-gate }
22897c478bd9Sstevel@tonic-gate 
22907c478bd9Sstevel@tonic-gate int
22918949bcd6Sandrei cpuid_is_cmt(cpu_t *cpu)
22927c478bd9Sstevel@tonic-gate {
22937c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
22947c478bd9Sstevel@tonic-gate 		cpu = CPU;
22957c478bd9Sstevel@tonic-gate 
22967c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
22977c478bd9Sstevel@tonic-gate 
22987c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0);
22997c478bd9Sstevel@tonic-gate }
23007c478bd9Sstevel@tonic-gate 
23017c478bd9Sstevel@tonic-gate /*
23027c478bd9Sstevel@tonic-gate  * AMD and Intel both implement the 64-bit variant of the syscall
23037c478bd9Sstevel@tonic-gate  * instruction (syscallq), so if there's -any- support for syscall,
23047c478bd9Sstevel@tonic-gate  * cpuid currently says "yes, we support this".
23057c478bd9Sstevel@tonic-gate  *
23067c478bd9Sstevel@tonic-gate  * However, Intel decided to -not- implement the 32-bit variant of the
23077c478bd9Sstevel@tonic-gate  * syscall instruction, so we provide a predicate to allow our caller
23087c478bd9Sstevel@tonic-gate  * to test that subtlety here.
2309843e1988Sjohnlev  *
2310843e1988Sjohnlev  * XXPV	Currently, 32-bit syscall instructions don't work via the hypervisor,
2311843e1988Sjohnlev  *	even in the case where the hardware would in fact support it.
23127c478bd9Sstevel@tonic-gate  */
23137c478bd9Sstevel@tonic-gate /*ARGSUSED*/
23147c478bd9Sstevel@tonic-gate int
23157c478bd9Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu)
23167c478bd9Sstevel@tonic-gate {
23177c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1));
23187c478bd9Sstevel@tonic-gate 
2319843e1988Sjohnlev #if !defined(__xpv)
2320ae115bc7Smrj 	if (cpu == NULL)
2321ae115bc7Smrj 		cpu = CPU;
2322ae115bc7Smrj 
2323ae115bc7Smrj 	/*CSTYLED*/
2324ae115bc7Smrj 	{
2325ae115bc7Smrj 		struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
2326ae115bc7Smrj 
2327ae115bc7Smrj 		if (cpi->cpi_vendor == X86_VENDOR_AMD &&
2328ae115bc7Smrj 		    cpi->cpi_xmaxeax >= 0x80000001 &&
2329ae115bc7Smrj 		    (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC))
2330ae115bc7Smrj 			return (1);
2331ae115bc7Smrj 	}
2332843e1988Sjohnlev #endif
23337c478bd9Sstevel@tonic-gate 	return (0);
23347c478bd9Sstevel@tonic-gate }
23357c478bd9Sstevel@tonic-gate 
23367c478bd9Sstevel@tonic-gate int
23377c478bd9Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n)
23387c478bd9Sstevel@tonic-gate {
23397c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
23407c478bd9Sstevel@tonic-gate 
23417c478bd9Sstevel@tonic-gate 	static const char fmt[] =
2342ecfa43a5Sdmick 	    "x86 (%s %X family %d model %d step %d clock %d MHz)";
23437c478bd9Sstevel@tonic-gate 	static const char fmt_ht[] =
2344ecfa43a5Sdmick 	    "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)";
23457c478bd9Sstevel@tonic-gate 
23467c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23477c478bd9Sstevel@tonic-gate 
23488949bcd6Sandrei 	if (cpuid_is_cmt(cpu))
23497c478bd9Sstevel@tonic-gate 		return (snprintf(s, n, fmt_ht, cpi->cpi_chipid,
2350ecfa43a5Sdmick 		    cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax,
2351ecfa43a5Sdmick 		    cpi->cpi_family, cpi->cpi_model,
23527c478bd9Sstevel@tonic-gate 		    cpi->cpi_step, cpu->cpu_type_info.pi_clock));
23537c478bd9Sstevel@tonic-gate 	return (snprintf(s, n, fmt,
2354ecfa43a5Sdmick 	    cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax,
2355ecfa43a5Sdmick 	    cpi->cpi_family, cpi->cpi_model,
23567c478bd9Sstevel@tonic-gate 	    cpi->cpi_step, cpu->cpu_type_info.pi_clock));
23577c478bd9Sstevel@tonic-gate }
23587c478bd9Sstevel@tonic-gate 
23597c478bd9Sstevel@tonic-gate const char *
23607c478bd9Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu)
23617c478bd9Sstevel@tonic-gate {
23627c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23637c478bd9Sstevel@tonic-gate 	return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr);
23647c478bd9Sstevel@tonic-gate }
23657c478bd9Sstevel@tonic-gate 
23667c478bd9Sstevel@tonic-gate uint_t
23677c478bd9Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu)
23687c478bd9Sstevel@tonic-gate {
23697c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23707c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_vendor);
23717c478bd9Sstevel@tonic-gate }
23727c478bd9Sstevel@tonic-gate 
23737c478bd9Sstevel@tonic-gate uint_t
23747c478bd9Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu)
23757c478bd9Sstevel@tonic-gate {
23767c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23777c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_family);
23787c478bd9Sstevel@tonic-gate }
23797c478bd9Sstevel@tonic-gate 
23807c478bd9Sstevel@tonic-gate uint_t
23817c478bd9Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu)
23827c478bd9Sstevel@tonic-gate {
23837c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23847c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_model);
23857c478bd9Sstevel@tonic-gate }
23867c478bd9Sstevel@tonic-gate 
23877c478bd9Sstevel@tonic-gate uint_t
23887c478bd9Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu)
23897c478bd9Sstevel@tonic-gate {
23907c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23917c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip);
23927c478bd9Sstevel@tonic-gate }
23937c478bd9Sstevel@tonic-gate 
23947c478bd9Sstevel@tonic-gate uint_t
23958949bcd6Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu)
23968949bcd6Sandrei {
23978949bcd6Sandrei 	ASSERT(cpuid_checkpass(cpu, 1));
23988949bcd6Sandrei 	return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip);
23998949bcd6Sandrei }
24008949bcd6Sandrei 
24018949bcd6Sandrei uint_t
2402d129bde2Sesaxe cpuid_get_ncpu_sharing_last_cache(cpu_t *cpu)
2403d129bde2Sesaxe {
2404d129bde2Sesaxe 	ASSERT(cpuid_checkpass(cpu, 2));
2405d129bde2Sesaxe 	return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_shr_last_cache);
2406d129bde2Sesaxe }
2407d129bde2Sesaxe 
2408d129bde2Sesaxe id_t
2409d129bde2Sesaxe cpuid_get_last_lvl_cacheid(cpu_t *cpu)
2410d129bde2Sesaxe {
2411d129bde2Sesaxe 	ASSERT(cpuid_checkpass(cpu, 2));
2412d129bde2Sesaxe 	return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid);
2413d129bde2Sesaxe }
2414d129bde2Sesaxe 
2415d129bde2Sesaxe uint_t
24167c478bd9Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu)
24177c478bd9Sstevel@tonic-gate {
24187c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24197c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_step);
24207c478bd9Sstevel@tonic-gate }
24217c478bd9Sstevel@tonic-gate 
24222449e17fSsherrym uint_t
24232449e17fSsherrym cpuid_getsig(struct cpu *cpu)
24242449e17fSsherrym {
24252449e17fSsherrym 	ASSERT(cpuid_checkpass(cpu, 1));
24262449e17fSsherrym 	return (cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_eax);
24272449e17fSsherrym }
24282449e17fSsherrym 
24298a40a695Sgavinm uint32_t
24308a40a695Sgavinm cpuid_getchiprev(struct cpu *cpu)
24318a40a695Sgavinm {
24328a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
24338a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_chiprev);
24348a40a695Sgavinm }
24358a40a695Sgavinm 
24368a40a695Sgavinm const char *
24378a40a695Sgavinm cpuid_getchiprevstr(struct cpu *cpu)
24388a40a695Sgavinm {
24398a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
24408a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr);
24418a40a695Sgavinm }
24428a40a695Sgavinm 
24438a40a695Sgavinm uint32_t
24448a40a695Sgavinm cpuid_getsockettype(struct cpu *cpu)
24458a40a695Sgavinm {
24468a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
24478a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_socket);
24488a40a695Sgavinm }
24498a40a695Sgavinm 
2450fb2f18f8Sesaxe int
2451fb2f18f8Sesaxe cpuid_get_chipid(cpu_t *cpu)
24527c478bd9Sstevel@tonic-gate {
24537c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24547c478bd9Sstevel@tonic-gate 
24558949bcd6Sandrei 	if (cpuid_is_cmt(cpu))
24567c478bd9Sstevel@tonic-gate 		return (cpu->cpu_m.mcpu_cpi->cpi_chipid);
24577c478bd9Sstevel@tonic-gate 	return (cpu->cpu_id);
24587c478bd9Sstevel@tonic-gate }
24597c478bd9Sstevel@tonic-gate 
24608949bcd6Sandrei id_t
2461fb2f18f8Sesaxe cpuid_get_coreid(cpu_t *cpu)
24628949bcd6Sandrei {
24638949bcd6Sandrei 	ASSERT(cpuid_checkpass(cpu, 1));
24648949bcd6Sandrei 	return (cpu->cpu_m.mcpu_cpi->cpi_coreid);
24658949bcd6Sandrei }
24668949bcd6Sandrei 
24677c478bd9Sstevel@tonic-gate int
2468fb2f18f8Sesaxe cpuid_get_clogid(cpu_t *cpu)
24697c478bd9Sstevel@tonic-gate {
24707c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24717c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_clogid);
24727c478bd9Sstevel@tonic-gate }
24737c478bd9Sstevel@tonic-gate 
24747c478bd9Sstevel@tonic-gate void
24757c478bd9Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits)
24767c478bd9Sstevel@tonic-gate {
24777c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
24787c478bd9Sstevel@tonic-gate 
24797c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
24807c478bd9Sstevel@tonic-gate 		cpu = CPU;
24817c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
24827c478bd9Sstevel@tonic-gate 
24837c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24847c478bd9Sstevel@tonic-gate 
24857c478bd9Sstevel@tonic-gate 	if (pabits)
24867c478bd9Sstevel@tonic-gate 		*pabits = cpi->cpi_pabits;
24877c478bd9Sstevel@tonic-gate 	if (vabits)
24887c478bd9Sstevel@tonic-gate 		*vabits = cpi->cpi_vabits;
24897c478bd9Sstevel@tonic-gate }
24907c478bd9Sstevel@tonic-gate 
24917c478bd9Sstevel@tonic-gate /*
24927c478bd9Sstevel@tonic-gate  * Returns the number of data TLB entries for a corresponding
24937c478bd9Sstevel@tonic-gate  * pagesize.  If it can't be computed, or isn't known, the
24947c478bd9Sstevel@tonic-gate  * routine returns zero.  If you ask about an architecturally
24957c478bd9Sstevel@tonic-gate  * impossible pagesize, the routine will panic (so that the
24967c478bd9Sstevel@tonic-gate  * hat implementor knows that things are inconsistent.)
24977c478bd9Sstevel@tonic-gate  */
24987c478bd9Sstevel@tonic-gate uint_t
24997c478bd9Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize)
25007c478bd9Sstevel@tonic-gate {
25017c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
25027c478bd9Sstevel@tonic-gate 	uint_t dtlb_nent = 0;
25037c478bd9Sstevel@tonic-gate 
25047c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
25057c478bd9Sstevel@tonic-gate 		cpu = CPU;
25067c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
25077c478bd9Sstevel@tonic-gate 
25087c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
25097c478bd9Sstevel@tonic-gate 
25107c478bd9Sstevel@tonic-gate 	/*
25117c478bd9Sstevel@tonic-gate 	 * Check the L2 TLB info
25127c478bd9Sstevel@tonic-gate 	 */
25137c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax >= 0x80000006) {
25148949bcd6Sandrei 		struct cpuid_regs *cp = &cpi->cpi_extd[6];
25157c478bd9Sstevel@tonic-gate 
25167c478bd9Sstevel@tonic-gate 		switch (pagesize) {
25177c478bd9Sstevel@tonic-gate 
25187c478bd9Sstevel@tonic-gate 		case 4 * 1024:
25197c478bd9Sstevel@tonic-gate 			/*
25207c478bd9Sstevel@tonic-gate 			 * All zero in the top 16 bits of the register
25217c478bd9Sstevel@tonic-gate 			 * indicates a unified TLB. Size is in low 16 bits.
25227c478bd9Sstevel@tonic-gate 			 */
25237c478bd9Sstevel@tonic-gate 			if ((cp->cp_ebx & 0xffff0000) == 0)
25247c478bd9Sstevel@tonic-gate 				dtlb_nent = cp->cp_ebx & 0x0000ffff;
25257c478bd9Sstevel@tonic-gate 			else
25267c478bd9Sstevel@tonic-gate 				dtlb_nent = BITX(cp->cp_ebx, 27, 16);
25277c478bd9Sstevel@tonic-gate 			break;
25287c478bd9Sstevel@tonic-gate 
25297c478bd9Sstevel@tonic-gate 		case 2 * 1024 * 1024:
25307c478bd9Sstevel@tonic-gate 			if ((cp->cp_eax & 0xffff0000) == 0)
25317c478bd9Sstevel@tonic-gate 				dtlb_nent = cp->cp_eax & 0x0000ffff;
25327c478bd9Sstevel@tonic-gate 			else
25337c478bd9Sstevel@tonic-gate 				dtlb_nent = BITX(cp->cp_eax, 27, 16);
25347c478bd9Sstevel@tonic-gate 			break;
25357c478bd9Sstevel@tonic-gate 
25367c478bd9Sstevel@tonic-gate 		default:
25377c478bd9Sstevel@tonic-gate 			panic("unknown L2 pagesize");
25387c478bd9Sstevel@tonic-gate 			/*NOTREACHED*/
25397c478bd9Sstevel@tonic-gate 		}
25407c478bd9Sstevel@tonic-gate 	}
25417c478bd9Sstevel@tonic-gate 
25427c478bd9Sstevel@tonic-gate 	if (dtlb_nent != 0)
25437c478bd9Sstevel@tonic-gate 		return (dtlb_nent);
25447c478bd9Sstevel@tonic-gate 
25457c478bd9Sstevel@tonic-gate 	/*
25467c478bd9Sstevel@tonic-gate 	 * No L2 TLB support for this size, try L1.
25477c478bd9Sstevel@tonic-gate 	 */
25487c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax >= 0x80000005) {
25498949bcd6Sandrei 		struct cpuid_regs *cp = &cpi->cpi_extd[5];
25507c478bd9Sstevel@tonic-gate 
25517c478bd9Sstevel@tonic-gate 		switch (pagesize) {
25527c478bd9Sstevel@tonic-gate 		case 4 * 1024:
25537c478bd9Sstevel@tonic-gate 			dtlb_nent = BITX(cp->cp_ebx, 23, 16);
25547c478bd9Sstevel@tonic-gate 			break;
25557c478bd9Sstevel@tonic-gate 		case 2 * 1024 * 1024:
25567c478bd9Sstevel@tonic-gate 			dtlb_nent = BITX(cp->cp_eax, 23, 16);
25577c478bd9Sstevel@tonic-gate 			break;
25587c478bd9Sstevel@tonic-gate 		default:
25597c478bd9Sstevel@tonic-gate 			panic("unknown L1 d-TLB pagesize");
25607c478bd9Sstevel@tonic-gate 			/*NOTREACHED*/
25617c478bd9Sstevel@tonic-gate 		}
25627c478bd9Sstevel@tonic-gate 	}
25637c478bd9Sstevel@tonic-gate 
25647c478bd9Sstevel@tonic-gate 	return (dtlb_nent);
25657c478bd9Sstevel@tonic-gate }
25667c478bd9Sstevel@tonic-gate 
25677c478bd9Sstevel@tonic-gate /*
25687c478bd9Sstevel@tonic-gate  * Return 0 if the erratum is not present or not applicable, positive
25697c478bd9Sstevel@tonic-gate  * if it is, and negative if the status of the erratum is unknown.
25707c478bd9Sstevel@tonic-gate  *
25717c478bd9Sstevel@tonic-gate  * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm)
25722201b277Skucharsk  * Processors" #25759, Rev 3.57, August 2005
25737c478bd9Sstevel@tonic-gate  */
25747c478bd9Sstevel@tonic-gate int
25757c478bd9Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum)
25767c478bd9Sstevel@tonic-gate {
25777c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
25788949bcd6Sandrei 	uint_t eax;
25797c478bd9Sstevel@tonic-gate 
2580ea99987eSsethg 	/*
2581ea99987eSsethg 	 * Bail out if this CPU isn't an AMD CPU, or if it's
2582ea99987eSsethg 	 * a legacy (32-bit) AMD CPU.
2583ea99987eSsethg 	 */
2584ea99987eSsethg 	if (cpi->cpi_vendor != X86_VENDOR_AMD ||
2585875b116eSkchow 	    cpi->cpi_family == 4 || cpi->cpi_family == 5 ||
2586875b116eSkchow 	    cpi->cpi_family == 6)
25878a40a695Sgavinm 
25887c478bd9Sstevel@tonic-gate 		return (0);
25897c478bd9Sstevel@tonic-gate 
25907c478bd9Sstevel@tonic-gate 	eax = cpi->cpi_std[1].cp_eax;
25917c478bd9Sstevel@tonic-gate 
25927c478bd9Sstevel@tonic-gate #define	SH_B0(eax)	(eax == 0xf40 || eax == 0xf50)
25937c478bd9Sstevel@tonic-gate #define	SH_B3(eax) 	(eax == 0xf51)
2594ee88d2b9Skchow #define	B(eax)		(SH_B0(eax) || SH_B3(eax))
25957c478bd9Sstevel@tonic-gate 
25967c478bd9Sstevel@tonic-gate #define	SH_C0(eax)	(eax == 0xf48 || eax == 0xf58)
25977c478bd9Sstevel@tonic-gate 
25987c478bd9Sstevel@tonic-gate #define	SH_CG(eax)	(eax == 0xf4a || eax == 0xf5a || eax == 0xf7a)
25997c478bd9Sstevel@tonic-gate #define	DH_CG(eax)	(eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0)
26007c478bd9Sstevel@tonic-gate #define	CH_CG(eax)	(eax == 0xf82 || eax == 0xfb2)
2601ee88d2b9Skchow #define	CG(eax)		(SH_CG(eax) || DH_CG(eax) || CH_CG(eax))
26027c478bd9Sstevel@tonic-gate 
26037c478bd9Sstevel@tonic-gate #define	SH_D0(eax)	(eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70)
26047c478bd9Sstevel@tonic-gate #define	DH_D0(eax)	(eax == 0x10fc0 || eax == 0x10ff0)
26057c478bd9Sstevel@tonic-gate #define	CH_D0(eax)	(eax == 0x10f80 || eax == 0x10fb0)
2606ee88d2b9Skchow #define	D0(eax)		(SH_D0(eax) || DH_D0(eax) || CH_D0(eax))
26077c478bd9Sstevel@tonic-gate 
26087c478bd9Sstevel@tonic-gate #define	SH_E0(eax)	(eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70)
26097c478bd9Sstevel@tonic-gate #define	JH_E1(eax)	(eax == 0x20f10)	/* JH8_E0 had 0x20f30 */
26107c478bd9Sstevel@tonic-gate #define	DH_E3(eax)	(eax == 0x20fc0 || eax == 0x20ff0)
26117c478bd9Sstevel@tonic-gate #define	SH_E4(eax)	(eax == 0x20f51 || eax == 0x20f71)
26127c478bd9Sstevel@tonic-gate #define	BH_E4(eax)	(eax == 0x20fb1)
26137c478bd9Sstevel@tonic-gate #define	SH_E5(eax)	(eax == 0x20f42)
26147c478bd9Sstevel@tonic-gate #define	DH_E6(eax)	(eax == 0x20ff2 || eax == 0x20fc2)
26157c478bd9Sstevel@tonic-gate #define	JH_E6(eax)	(eax == 0x20f12 || eax == 0x20f32)
2616ee88d2b9Skchow #define	EX(eax)		(SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \
2617ee88d2b9Skchow 			    SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \
2618ee88d2b9Skchow 			    DH_E6(eax) || JH_E6(eax))
26197c478bd9Sstevel@tonic-gate 
26207c478bd9Sstevel@tonic-gate 	switch (erratum) {
26217c478bd9Sstevel@tonic-gate 	case 1:
2622875b116eSkchow 		return (cpi->cpi_family < 0x10);
26237c478bd9Sstevel@tonic-gate 	case 51:	/* what does the asterisk mean? */
26247c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
26257c478bd9Sstevel@tonic-gate 	case 52:
26267c478bd9Sstevel@tonic-gate 		return (B(eax));
26277c478bd9Sstevel@tonic-gate 	case 57:
2628875b116eSkchow 		return (cpi->cpi_family <= 0x10);
26297c478bd9Sstevel@tonic-gate 	case 58:
26307c478bd9Sstevel@tonic-gate 		return (B(eax));
26317c478bd9Sstevel@tonic-gate 	case 60:
2632875b116eSkchow 		return (cpi->cpi_family <= 0x10);
26337c478bd9Sstevel@tonic-gate 	case 61:
26347c478bd9Sstevel@tonic-gate 	case 62:
26357c478bd9Sstevel@tonic-gate 	case 63:
26367c478bd9Sstevel@tonic-gate 	case 64:
26377c478bd9Sstevel@tonic-gate 	case 65:
26387c478bd9Sstevel@tonic-gate 	case 66:
26397c478bd9Sstevel@tonic-gate 	case 68:
26407c478bd9Sstevel@tonic-gate 	case 69:
26417c478bd9Sstevel@tonic-gate 	case 70:
26427c478bd9Sstevel@tonic-gate 	case 71:
26437c478bd9Sstevel@tonic-gate 		return (B(eax));
26447c478bd9Sstevel@tonic-gate 	case 72:
26457c478bd9Sstevel@tonic-gate 		return (SH_B0(eax));
26467c478bd9Sstevel@tonic-gate 	case 74:
26477c478bd9Sstevel@tonic-gate 		return (B(eax));
26487c478bd9Sstevel@tonic-gate 	case 75:
2649875b116eSkchow 		return (cpi->cpi_family < 0x10);
26507c478bd9Sstevel@tonic-gate 	case 76:
26517c478bd9Sstevel@tonic-gate 		return (B(eax));
26527c478bd9Sstevel@tonic-gate 	case 77:
2653875b116eSkchow 		return (cpi->cpi_family <= 0x10);
26547c478bd9Sstevel@tonic-gate 	case 78:
26557c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
26567c478bd9Sstevel@tonic-gate 	case 79:
26577c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
26587c478bd9Sstevel@tonic-gate 	case 80:
26597c478bd9Sstevel@tonic-gate 	case 81:
26607c478bd9Sstevel@tonic-gate 	case 82:
26617c478bd9Sstevel@tonic-gate 		return (B(eax));
26627c478bd9Sstevel@tonic-gate 	case 83:
26637c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
26647c478bd9Sstevel@tonic-gate 	case 85:
2665875b116eSkchow 		return (cpi->cpi_family < 0x10);
26667c478bd9Sstevel@tonic-gate 	case 86:
26677c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax));
26687c478bd9Sstevel@tonic-gate 	case 88:
26697c478bd9Sstevel@tonic-gate #if !defined(__amd64)
26707c478bd9Sstevel@tonic-gate 		return (0);
26717c478bd9Sstevel@tonic-gate #else
26727c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
26737c478bd9Sstevel@tonic-gate #endif
26747c478bd9Sstevel@tonic-gate 	case 89:
2675875b116eSkchow 		return (cpi->cpi_family < 0x10);
26767c478bd9Sstevel@tonic-gate 	case 90:
26777c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
26787c478bd9Sstevel@tonic-gate 	case 91:
26797c478bd9Sstevel@tonic-gate 	case 92:
26807c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
26817c478bd9Sstevel@tonic-gate 	case 93:
26827c478bd9Sstevel@tonic-gate 		return (SH_C0(eax));
26837c478bd9Sstevel@tonic-gate 	case 94:
26847c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
26857c478bd9Sstevel@tonic-gate 	case 95:
26867c478bd9Sstevel@tonic-gate #if !defined(__amd64)
26877c478bd9Sstevel@tonic-gate 		return (0);
26887c478bd9Sstevel@tonic-gate #else
26897c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
26907c478bd9Sstevel@tonic-gate #endif
26917c478bd9Sstevel@tonic-gate 	case 96:
26927c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
26937c478bd9Sstevel@tonic-gate 	case 97:
26947c478bd9Sstevel@tonic-gate 	case 98:
26957c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax));
26967c478bd9Sstevel@tonic-gate 	case 99:
26977c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
26987c478bd9Sstevel@tonic-gate 	case 100:
26997c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
27007c478bd9Sstevel@tonic-gate 	case 101:
27017c478bd9Sstevel@tonic-gate 	case 103:
27027c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
27037c478bd9Sstevel@tonic-gate 	case 104:
27047c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax) || D0(eax));
27057c478bd9Sstevel@tonic-gate 	case 105:
27067c478bd9Sstevel@tonic-gate 	case 106:
27077c478bd9Sstevel@tonic-gate 	case 107:
27087c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
27097c478bd9Sstevel@tonic-gate 	case 108:
27107c478bd9Sstevel@tonic-gate 		return (DH_CG(eax));
27117c478bd9Sstevel@tonic-gate 	case 109:
27127c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax) || D0(eax));
27137c478bd9Sstevel@tonic-gate 	case 110:
27147c478bd9Sstevel@tonic-gate 		return (D0(eax) || EX(eax));
27157c478bd9Sstevel@tonic-gate 	case 111:
27167c478bd9Sstevel@tonic-gate 		return (CG(eax));
27177c478bd9Sstevel@tonic-gate 	case 112:
27187c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
27197c478bd9Sstevel@tonic-gate 	case 113:
27207c478bd9Sstevel@tonic-gate 		return (eax == 0x20fc0);
27217c478bd9Sstevel@tonic-gate 	case 114:
27227c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax));
27237c478bd9Sstevel@tonic-gate 	case 115:
27247c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax));
27257c478bd9Sstevel@tonic-gate 	case 116:
27267c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax));
27277c478bd9Sstevel@tonic-gate 	case 117:
27287c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
27297c478bd9Sstevel@tonic-gate 	case 118:
27307c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) ||
27317c478bd9Sstevel@tonic-gate 		    JH_E6(eax));
27327c478bd9Sstevel@tonic-gate 	case 121:
27337c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
27347c478bd9Sstevel@tonic-gate 	case 122:
2735875b116eSkchow 		return (cpi->cpi_family < 0x10);
27367c478bd9Sstevel@tonic-gate 	case 123:
27377c478bd9Sstevel@tonic-gate 		return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax));
27382201b277Skucharsk 	case 131:
2739875b116eSkchow 		return (cpi->cpi_family < 0x10);
2740ef50d8c0Sesaxe 	case 6336786:
2741ef50d8c0Sesaxe 		/*
2742ef50d8c0Sesaxe 		 * Test for AdvPowerMgmtInfo.TscPStateInvariant
2743875b116eSkchow 		 * if this is a K8 family or newer processor
2744ef50d8c0Sesaxe 		 */
2745ef50d8c0Sesaxe 		if (CPI_FAMILY(cpi) == 0xf) {
27468949bcd6Sandrei 			struct cpuid_regs regs;
27478949bcd6Sandrei 			regs.cp_eax = 0x80000007;
27488949bcd6Sandrei 			(void) __cpuid_insn(&regs);
27498949bcd6Sandrei 			return (!(regs.cp_edx & 0x100));
2750ef50d8c0Sesaxe 		}
2751ef50d8c0Sesaxe 		return (0);
2752ee88d2b9Skchow 	case 6323525:
2753ee88d2b9Skchow 		return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) |
2754ee88d2b9Skchow 		    (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40);
2755ee88d2b9Skchow 
27567c478bd9Sstevel@tonic-gate 	default:
27577c478bd9Sstevel@tonic-gate 		return (-1);
27587c478bd9Sstevel@tonic-gate 	}
27597c478bd9Sstevel@tonic-gate }
27607c478bd9Sstevel@tonic-gate 
27617c478bd9Sstevel@tonic-gate static const char assoc_str[] = "associativity";
27627c478bd9Sstevel@tonic-gate static const char line_str[] = "line-size";
27637c478bd9Sstevel@tonic-gate static const char size_str[] = "size";
27647c478bd9Sstevel@tonic-gate 
27657c478bd9Sstevel@tonic-gate static void
27667c478bd9Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type,
27677c478bd9Sstevel@tonic-gate     uint32_t val)
27687c478bd9Sstevel@tonic-gate {
27697c478bd9Sstevel@tonic-gate 	char buf[128];
27707c478bd9Sstevel@tonic-gate 
27717c478bd9Sstevel@tonic-gate 	/*
27727c478bd9Sstevel@tonic-gate 	 * ndi_prop_update_int() is used because it is desirable for
27737c478bd9Sstevel@tonic-gate 	 * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set.
27747c478bd9Sstevel@tonic-gate 	 */
27757c478bd9Sstevel@tonic-gate 	if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf))
27767c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val);
27777c478bd9Sstevel@tonic-gate }
27787c478bd9Sstevel@tonic-gate 
27797c478bd9Sstevel@tonic-gate /*
27807c478bd9Sstevel@tonic-gate  * Intel-style cache/tlb description
27817c478bd9Sstevel@tonic-gate  *
27827c478bd9Sstevel@tonic-gate  * Standard cpuid level 2 gives a randomly ordered
27837c478bd9Sstevel@tonic-gate  * selection of tags that index into a table that describes
27847c478bd9Sstevel@tonic-gate  * cache and tlb properties.
27857c478bd9Sstevel@tonic-gate  */
27867c478bd9Sstevel@tonic-gate 
27877c478bd9Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache";
27887c478bd9Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache";
27897c478bd9Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache";
2790ae115bc7Smrj static const char l3_cache_str[] = "l3-cache";
27917c478bd9Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K";
27927c478bd9Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K";
27937c478bd9Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M";
27947c478bd9Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M";
27957c478bd9Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M";
27967c478bd9Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M";
27977c478bd9Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache";
27987c478bd9Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache";
27997c478bd9Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache";
28007c478bd9Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache";
28017c478bd9Sstevel@tonic-gate 
28027c478bd9Sstevel@tonic-gate static const struct cachetab {
28037c478bd9Sstevel@tonic-gate 	uint8_t 	ct_code;
28047c478bd9Sstevel@tonic-gate 	uint8_t		ct_assoc;
28057c478bd9Sstevel@tonic-gate 	uint16_t 	ct_line_size;
28067c478bd9Sstevel@tonic-gate 	size_t		ct_size;
28077c478bd9Sstevel@tonic-gate 	const char	*ct_label;
28087c478bd9Sstevel@tonic-gate } intel_ctab[] = {
28097c478bd9Sstevel@tonic-gate 	/* maintain descending order! */
2810ae115bc7Smrj 	{ 0xb4, 4, 0, 256, dtlb4k_str },
28117c478bd9Sstevel@tonic-gate 	{ 0xb3, 4, 0, 128, dtlb4k_str },
28127c478bd9Sstevel@tonic-gate 	{ 0xb0, 4, 0, 128, itlb4k_str },
28137c478bd9Sstevel@tonic-gate 	{ 0x87, 8, 64, 1024*1024, l2_cache_str},
28147c478bd9Sstevel@tonic-gate 	{ 0x86, 4, 64, 512*1024, l2_cache_str},
28157c478bd9Sstevel@tonic-gate 	{ 0x85, 8, 32, 2*1024*1024, l2_cache_str},
28167c478bd9Sstevel@tonic-gate 	{ 0x84, 8, 32, 1024*1024, l2_cache_str},
28177c478bd9Sstevel@tonic-gate 	{ 0x83, 8, 32, 512*1024, l2_cache_str},
28187c478bd9Sstevel@tonic-gate 	{ 0x82, 8, 32, 256*1024, l2_cache_str},
28197c478bd9Sstevel@tonic-gate 	{ 0x7f, 2, 64, 512*1024, l2_cache_str},
28207c478bd9Sstevel@tonic-gate 	{ 0x7d, 8, 64, 2*1024*1024, sl2_cache_str},
28217c478bd9Sstevel@tonic-gate 	{ 0x7c, 8, 64, 1024*1024, sl2_cache_str},
28227c478bd9Sstevel@tonic-gate 	{ 0x7b, 8, 64, 512*1024, sl2_cache_str},
28237c478bd9Sstevel@tonic-gate 	{ 0x7a, 8, 64, 256*1024, sl2_cache_str},
28247c478bd9Sstevel@tonic-gate 	{ 0x79, 8, 64, 128*1024, sl2_cache_str},
28257c478bd9Sstevel@tonic-gate 	{ 0x78, 8, 64, 1024*1024, l2_cache_str},
2826ae115bc7Smrj 	{ 0x73, 8, 0, 64*1024, itrace_str},
28277c478bd9Sstevel@tonic-gate 	{ 0x72, 8, 0, 32*1024, itrace_str},
28287c478bd9Sstevel@tonic-gate 	{ 0x71, 8, 0, 16*1024, itrace_str},
28297c478bd9Sstevel@tonic-gate 	{ 0x70, 8, 0, 12*1024, itrace_str},
28307c478bd9Sstevel@tonic-gate 	{ 0x68, 4, 64, 32*1024, sl1_dcache_str},
28317c478bd9Sstevel@tonic-gate 	{ 0x67, 4, 64, 16*1024, sl1_dcache_str},
28327c478bd9Sstevel@tonic-gate 	{ 0x66, 4, 64, 8*1024, sl1_dcache_str},
28337c478bd9Sstevel@tonic-gate 	{ 0x60, 8, 64, 16*1024, sl1_dcache_str},
28347c478bd9Sstevel@tonic-gate 	{ 0x5d, 0, 0, 256, dtlb44_str},
28357c478bd9Sstevel@tonic-gate 	{ 0x5c, 0, 0, 128, dtlb44_str},
28367c478bd9Sstevel@tonic-gate 	{ 0x5b, 0, 0, 64, dtlb44_str},
28377c478bd9Sstevel@tonic-gate 	{ 0x52, 0, 0, 256, itlb424_str},
28387c478bd9Sstevel@tonic-gate 	{ 0x51, 0, 0, 128, itlb424_str},
28397c478bd9Sstevel@tonic-gate 	{ 0x50, 0, 0, 64, itlb424_str},
2840ae115bc7Smrj 	{ 0x4d, 16, 64, 16*1024*1024, l3_cache_str},
2841ae115bc7Smrj 	{ 0x4c, 12, 64, 12*1024*1024, l3_cache_str},
2842ae115bc7Smrj 	{ 0x4b, 16, 64, 8*1024*1024, l3_cache_str},
2843ae115bc7Smrj 	{ 0x4a, 12, 64, 6*1024*1024, l3_cache_str},
2844ae115bc7Smrj 	{ 0x49, 16, 64, 4*1024*1024, l3_cache_str},
2845ae115bc7Smrj 	{ 0x47, 8, 64, 8*1024*1024, l3_cache_str},
2846ae115bc7Smrj 	{ 0x46, 4, 64, 4*1024*1024, l3_cache_str},
28477c478bd9Sstevel@tonic-gate 	{ 0x45, 4, 32, 2*1024*1024, l2_cache_str},
28487c478bd9Sstevel@tonic-gate 	{ 0x44, 4, 32, 1024*1024, l2_cache_str},
28497c478bd9Sstevel@tonic-gate 	{ 0x43, 4, 32, 512*1024, l2_cache_str},
28507c478bd9Sstevel@tonic-gate 	{ 0x42, 4, 32, 256*1024, l2_cache_str},
28517c478bd9Sstevel@tonic-gate 	{ 0x41, 4, 32, 128*1024, l2_cache_str},
2852ae115bc7Smrj 	{ 0x3e, 4, 64, 512*1024, sl2_cache_str},
2853ae115bc7Smrj 	{ 0x3d, 6, 64, 384*1024, sl2_cache_str},
28547c478bd9Sstevel@tonic-gate 	{ 0x3c, 4, 64, 256*1024, sl2_cache_str},
28557c478bd9Sstevel@tonic-gate 	{ 0x3b, 2, 64, 128*1024, sl2_cache_str},
2856ae115bc7Smrj 	{ 0x3a, 6, 64, 192*1024, sl2_cache_str},
28577c478bd9Sstevel@tonic-gate 	{ 0x39, 4, 64, 128*1024, sl2_cache_str},
28587c478bd9Sstevel@tonic-gate 	{ 0x30, 8, 64, 32*1024, l1_icache_str},
28597c478bd9Sstevel@tonic-gate 	{ 0x2c, 8, 64, 32*1024, l1_dcache_str},
28607c478bd9Sstevel@tonic-gate 	{ 0x29, 8, 64, 4096*1024, sl3_cache_str},
28617c478bd9Sstevel@tonic-gate 	{ 0x25, 8, 64, 2048*1024, sl3_cache_str},
28627c478bd9Sstevel@tonic-gate 	{ 0x23, 8, 64, 1024*1024, sl3_cache_str},
28637c478bd9Sstevel@tonic-gate 	{ 0x22, 4, 64, 512*1024, sl3_cache_str},
28647c478bd9Sstevel@tonic-gate 	{ 0x0c, 4, 32, 16*1024, l1_dcache_str},
2865ae115bc7Smrj 	{ 0x0b, 4, 0, 4, itlb4M_str},
28667c478bd9Sstevel@tonic-gate 	{ 0x0a, 2, 32, 8*1024, l1_dcache_str},
28677c478bd9Sstevel@tonic-gate 	{ 0x08, 4, 32, 16*1024, l1_icache_str},
28687c478bd9Sstevel@tonic-gate 	{ 0x06, 4, 32, 8*1024, l1_icache_str},
28697c478bd9Sstevel@tonic-gate 	{ 0x04, 4, 0, 8, dtlb4M_str},
28707c478bd9Sstevel@tonic-gate 	{ 0x03, 4, 0, 64, dtlb4k_str},
28717c478bd9Sstevel@tonic-gate 	{ 0x02, 4, 0, 2, itlb4M_str},
28727c478bd9Sstevel@tonic-gate 	{ 0x01, 4, 0, 32, itlb4k_str},
28737c478bd9Sstevel@tonic-gate 	{ 0 }
28747c478bd9Sstevel@tonic-gate };
28757c478bd9Sstevel@tonic-gate 
28767c478bd9Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = {
28777c478bd9Sstevel@tonic-gate 	{ 0x70, 4, 0, 32, "tlb-4K" },
28787c478bd9Sstevel@tonic-gate 	{ 0x80, 4, 16, 16*1024, "l1-cache" },
28797c478bd9Sstevel@tonic-gate 	{ 0 }
28807c478bd9Sstevel@tonic-gate };
28817c478bd9Sstevel@tonic-gate 
28827c478bd9Sstevel@tonic-gate /*
28837c478bd9Sstevel@tonic-gate  * Search a cache table for a matching entry
28847c478bd9Sstevel@tonic-gate  */
28857c478bd9Sstevel@tonic-gate static const struct cachetab *
28867c478bd9Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code)
28877c478bd9Sstevel@tonic-gate {
28887c478bd9Sstevel@tonic-gate 	if (code != 0) {
28897c478bd9Sstevel@tonic-gate 		for (; ct->ct_code != 0; ct++)
28907c478bd9Sstevel@tonic-gate 			if (ct->ct_code <= code)
28917c478bd9Sstevel@tonic-gate 				break;
28927c478bd9Sstevel@tonic-gate 		if (ct->ct_code == code)
28937c478bd9Sstevel@tonic-gate 			return (ct);
28947c478bd9Sstevel@tonic-gate 	}
28957c478bd9Sstevel@tonic-gate 	return (NULL);
28967c478bd9Sstevel@tonic-gate }
28977c478bd9Sstevel@tonic-gate 
28987c478bd9Sstevel@tonic-gate /*
28997dee861bSksadhukh  * Populate cachetab entry with L2 or L3 cache-information using
29007dee861bSksadhukh  * cpuid function 4. This function is called from intel_walk_cacheinfo()
29017dee861bSksadhukh  * when descriptor 0x49 is encountered. It returns 0 if no such cache
29027dee861bSksadhukh  * information is found.
29037dee861bSksadhukh  */
29047dee861bSksadhukh static int
29057dee861bSksadhukh intel_cpuid_4_cache_info(struct cachetab *ct, struct cpuid_info *cpi)
29067dee861bSksadhukh {
29077dee861bSksadhukh 	uint32_t level, i;
29087dee861bSksadhukh 	int ret = 0;
29097dee861bSksadhukh 
29107dee861bSksadhukh 	for (i = 0; i < cpi->cpi_std_4_size; i++) {
29117dee861bSksadhukh 		level = CPI_CACHE_LVL(cpi->cpi_std_4[i]);
29127dee861bSksadhukh 
29137dee861bSksadhukh 		if (level == 2 || level == 3) {
29147dee861bSksadhukh 			ct->ct_assoc = CPI_CACHE_WAYS(cpi->cpi_std_4[i]) + 1;
29157dee861bSksadhukh 			ct->ct_line_size =
29167dee861bSksadhukh 			    CPI_CACHE_COH_LN_SZ(cpi->cpi_std_4[i]) + 1;
29177dee861bSksadhukh 			ct->ct_size = ct->ct_assoc *
29187dee861bSksadhukh 			    (CPI_CACHE_PARTS(cpi->cpi_std_4[i]) + 1) *
29197dee861bSksadhukh 			    ct->ct_line_size *
29207dee861bSksadhukh 			    (cpi->cpi_std_4[i]->cp_ecx + 1);
29217dee861bSksadhukh 
29227dee861bSksadhukh 			if (level == 2) {
29237dee861bSksadhukh 				ct->ct_label = l2_cache_str;
29247dee861bSksadhukh 			} else if (level == 3) {
29257dee861bSksadhukh 				ct->ct_label = l3_cache_str;
29267dee861bSksadhukh 			}
29277dee861bSksadhukh 			ret = 1;
29287dee861bSksadhukh 		}
29297dee861bSksadhukh 	}
29307dee861bSksadhukh 
29317dee861bSksadhukh 	return (ret);
29327dee861bSksadhukh }
29337dee861bSksadhukh 
29347dee861bSksadhukh /*
29357c478bd9Sstevel@tonic-gate  * Walk the cacheinfo descriptor, applying 'func' to every valid element
29367c478bd9Sstevel@tonic-gate  * The walk is terminated if the walker returns non-zero.
29377c478bd9Sstevel@tonic-gate  */
29387c478bd9Sstevel@tonic-gate static void
29397c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi,
29407c478bd9Sstevel@tonic-gate     void *arg, int (*func)(void *, const struct cachetab *))
29417c478bd9Sstevel@tonic-gate {
29427c478bd9Sstevel@tonic-gate 	const struct cachetab *ct;
29437dee861bSksadhukh 	struct cachetab des_49_ct;
29447c478bd9Sstevel@tonic-gate 	uint8_t *dp;
29457c478bd9Sstevel@tonic-gate 	int i;
29467c478bd9Sstevel@tonic-gate 
29477c478bd9Sstevel@tonic-gate 	if ((dp = cpi->cpi_cacheinfo) == NULL)
29487c478bd9Sstevel@tonic-gate 		return;
2949f1d742a9Sksadhukh 	for (i = 0; i < cpi->cpi_ncache; i++, dp++) {
2950f1d742a9Sksadhukh 		/*
2951f1d742a9Sksadhukh 		 * For overloaded descriptor 0x49 we use cpuid function 4
29527dee861bSksadhukh 		 * if supported by the current processor, to create
2953f1d742a9Sksadhukh 		 * cache information.
2954f1d742a9Sksadhukh 		 */
29557dee861bSksadhukh 		if (*dp == 0x49 && cpi->cpi_maxeax >= 0x4 &&
29567dee861bSksadhukh 		    intel_cpuid_4_cache_info(&des_49_ct, cpi) == 1) {
29577dee861bSksadhukh 				ct = &des_49_ct;
29587dee861bSksadhukh 		} else {
29597dee861bSksadhukh 			if ((ct = find_cacheent(intel_ctab, *dp)) == NULL) {
2960f1d742a9Sksadhukh 				continue;
2961f1d742a9Sksadhukh 			}
29627dee861bSksadhukh 		}
2963f1d742a9Sksadhukh 
29647dee861bSksadhukh 		if (func(arg, ct) != 0) {
29657c478bd9Sstevel@tonic-gate 			break;
29667c478bd9Sstevel@tonic-gate 		}
29677c478bd9Sstevel@tonic-gate 	}
2968f1d742a9Sksadhukh }
29697c478bd9Sstevel@tonic-gate 
29707c478bd9Sstevel@tonic-gate /*
29717c478bd9Sstevel@tonic-gate  * (Like the Intel one, except for Cyrix CPUs)
29727c478bd9Sstevel@tonic-gate  */
29737c478bd9Sstevel@tonic-gate static void
29747c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi,
29757c478bd9Sstevel@tonic-gate     void *arg, int (*func)(void *, const struct cachetab *))
29767c478bd9Sstevel@tonic-gate {
29777c478bd9Sstevel@tonic-gate 	const struct cachetab *ct;
29787c478bd9Sstevel@tonic-gate 	uint8_t *dp;
29797c478bd9Sstevel@tonic-gate 	int i;
29807c478bd9Sstevel@tonic-gate 
29817c478bd9Sstevel@tonic-gate 	if ((dp = cpi->cpi_cacheinfo) == NULL)
29827c478bd9Sstevel@tonic-gate 		return;
29837c478bd9Sstevel@tonic-gate 	for (i = 0; i < cpi->cpi_ncache; i++, dp++) {
29847c478bd9Sstevel@tonic-gate 		/*
29857c478bd9Sstevel@tonic-gate 		 * Search Cyrix-specific descriptor table first ..
29867c478bd9Sstevel@tonic-gate 		 */
29877c478bd9Sstevel@tonic-gate 		if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) {
29887c478bd9Sstevel@tonic-gate 			if (func(arg, ct) != 0)
29897c478bd9Sstevel@tonic-gate 				break;
29907c478bd9Sstevel@tonic-gate 			continue;
29917c478bd9Sstevel@tonic-gate 		}
29927c478bd9Sstevel@tonic-gate 		/*
29937c478bd9Sstevel@tonic-gate 		 * .. else fall back to the Intel one
29947c478bd9Sstevel@tonic-gate 		 */
29957c478bd9Sstevel@tonic-gate 		if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) {
29967c478bd9Sstevel@tonic-gate 			if (func(arg, ct) != 0)
29977c478bd9Sstevel@tonic-gate 				break;
29987c478bd9Sstevel@tonic-gate 			continue;
29997c478bd9Sstevel@tonic-gate 		}
30007c478bd9Sstevel@tonic-gate 	}
30017c478bd9Sstevel@tonic-gate }
30027c478bd9Sstevel@tonic-gate 
30037c478bd9Sstevel@tonic-gate /*
30047c478bd9Sstevel@tonic-gate  * A cacheinfo walker that adds associativity, line-size, and size properties
30057c478bd9Sstevel@tonic-gate  * to the devinfo node it is passed as an argument.
30067c478bd9Sstevel@tonic-gate  */
30077c478bd9Sstevel@tonic-gate static int
30087c478bd9Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct)
30097c478bd9Sstevel@tonic-gate {
30107c478bd9Sstevel@tonic-gate 	dev_info_t *devi = arg;
30117c478bd9Sstevel@tonic-gate 
30127c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc);
30137c478bd9Sstevel@tonic-gate 	if (ct->ct_line_size != 0)
30147c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, ct->ct_label, line_str,
30157c478bd9Sstevel@tonic-gate 		    ct->ct_line_size);
30167c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size);
30177c478bd9Sstevel@tonic-gate 	return (0);
30187c478bd9Sstevel@tonic-gate }
30197c478bd9Sstevel@tonic-gate 
3020f1d742a9Sksadhukh 
30217c478bd9Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?";
30227c478bd9Sstevel@tonic-gate 
30237c478bd9Sstevel@tonic-gate /*
30247c478bd9Sstevel@tonic-gate  * AMD style cache/tlb description
30257c478bd9Sstevel@tonic-gate  *
30267c478bd9Sstevel@tonic-gate  * Extended functions 5 and 6 directly describe properties of
30277c478bd9Sstevel@tonic-gate  * tlbs and various cache levels.
30287c478bd9Sstevel@tonic-gate  */
30297c478bd9Sstevel@tonic-gate static void
30307c478bd9Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc)
30317c478bd9Sstevel@tonic-gate {
30327c478bd9Sstevel@tonic-gate 	switch (assoc) {
30337c478bd9Sstevel@tonic-gate 	case 0:	/* reserved; ignore */
30347c478bd9Sstevel@tonic-gate 		break;
30357c478bd9Sstevel@tonic-gate 	default:
30367c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, assoc);
30377c478bd9Sstevel@tonic-gate 		break;
30387c478bd9Sstevel@tonic-gate 	case 0xff:
30397c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, fully_assoc, 1);
30407c478bd9Sstevel@tonic-gate 		break;
30417c478bd9Sstevel@tonic-gate 	}
30427c478bd9Sstevel@tonic-gate }
30437c478bd9Sstevel@tonic-gate 
30447c478bd9Sstevel@tonic-gate static void
30457c478bd9Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size)
30467c478bd9Sstevel@tonic-gate {
30477c478bd9Sstevel@tonic-gate 	if (size == 0)
30487c478bd9Sstevel@tonic-gate 		return;
30497c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size);
30507c478bd9Sstevel@tonic-gate 	add_amd_assoc(devi, label, assoc);
30517c478bd9Sstevel@tonic-gate }
30527c478bd9Sstevel@tonic-gate 
30537c478bd9Sstevel@tonic-gate static void
30547c478bd9Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label,
30557c478bd9Sstevel@tonic-gate     uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size)
30567c478bd9Sstevel@tonic-gate {
30577c478bd9Sstevel@tonic-gate 	if (size == 0 || line_size == 0)
30587c478bd9Sstevel@tonic-gate 		return;
30597c478bd9Sstevel@tonic-gate 	add_amd_assoc(devi, label, assoc);
30607c478bd9Sstevel@tonic-gate 	/*
30617c478bd9Sstevel@tonic-gate 	 * Most AMD parts have a sectored cache. Multiple cache lines are
30627c478bd9Sstevel@tonic-gate 	 * associated with each tag. A sector consists of all cache lines
30637c478bd9Sstevel@tonic-gate 	 * associated with a tag. For example, the AMD K6-III has a sector
30647c478bd9Sstevel@tonic-gate 	 * size of 2 cache lines per tag.
30657c478bd9Sstevel@tonic-gate 	 */
30667c478bd9Sstevel@tonic-gate 	if (lines_per_tag != 0)
30677c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, "lines-per-tag", lines_per_tag);
30687c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, line_str, line_size);
30697c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size * 1024);
30707c478bd9Sstevel@tonic-gate }
30717c478bd9Sstevel@tonic-gate 
30727c478bd9Sstevel@tonic-gate static void
30737c478bd9Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc)
30747c478bd9Sstevel@tonic-gate {
30757c478bd9Sstevel@tonic-gate 	switch (assoc) {
30767c478bd9Sstevel@tonic-gate 	case 0:	/* off */
30777c478bd9Sstevel@tonic-gate 		break;
30787c478bd9Sstevel@tonic-gate 	case 1:
30797c478bd9Sstevel@tonic-gate 	case 2:
30807c478bd9Sstevel@tonic-gate 	case 4:
30817c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, assoc);
30827c478bd9Sstevel@tonic-gate 		break;
30837c478bd9Sstevel@tonic-gate 	case 6:
30847c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, 8);
30857c478bd9Sstevel@tonic-gate 		break;
30867c478bd9Sstevel@tonic-gate 	case 8:
30877c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, 16);
30887c478bd9Sstevel@tonic-gate 		break;
30897c478bd9Sstevel@tonic-gate 	case 0xf:
30907c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, fully_assoc, 1);
30917c478bd9Sstevel@tonic-gate 		break;
30927c478bd9Sstevel@tonic-gate 	default: /* reserved; ignore */
30937c478bd9Sstevel@tonic-gate 		break;
30947c478bd9Sstevel@tonic-gate 	}
30957c478bd9Sstevel@tonic-gate }
30967c478bd9Sstevel@tonic-gate 
30977c478bd9Sstevel@tonic-gate static void
30987c478bd9Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size)
30997c478bd9Sstevel@tonic-gate {
31007c478bd9Sstevel@tonic-gate 	if (size == 0 || assoc == 0)
31017c478bd9Sstevel@tonic-gate 		return;
31027c478bd9Sstevel@tonic-gate 	add_amd_l2_assoc(devi, label, assoc);
31037c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size);
31047c478bd9Sstevel@tonic-gate }
31057c478bd9Sstevel@tonic-gate 
31067c478bd9Sstevel@tonic-gate static void
31077c478bd9Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label,
31087c478bd9Sstevel@tonic-gate     uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size)
31097c478bd9Sstevel@tonic-gate {
31107c478bd9Sstevel@tonic-gate 	if (size == 0 || assoc == 0 || line_size == 0)
31117c478bd9Sstevel@tonic-gate 		return;
31127c478bd9Sstevel@tonic-gate 	add_amd_l2_assoc(devi, label, assoc);
31137c478bd9Sstevel@tonic-gate 	if (lines_per_tag != 0)
31147c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, "lines-per-tag", lines_per_tag);
31157c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, line_str, line_size);
31167c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size * 1024);
31177c478bd9Sstevel@tonic-gate }
31187c478bd9Sstevel@tonic-gate 
31197c478bd9Sstevel@tonic-gate static void
31207c478bd9Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi)
31217c478bd9Sstevel@tonic-gate {
31228949bcd6Sandrei 	struct cpuid_regs *cp;
31237c478bd9Sstevel@tonic-gate 
31247c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000005)
31257c478bd9Sstevel@tonic-gate 		return;
31267c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[5];
31277c478bd9Sstevel@tonic-gate 
31287c478bd9Sstevel@tonic-gate 	/*
31297c478bd9Sstevel@tonic-gate 	 * 4M/2M L1 TLB configuration
31307c478bd9Sstevel@tonic-gate 	 *
31317c478bd9Sstevel@tonic-gate 	 * We report the size for 2M pages because AMD uses two
31327c478bd9Sstevel@tonic-gate 	 * TLB entries for one 4M page.
31337c478bd9Sstevel@tonic-gate 	 */
31347c478bd9Sstevel@tonic-gate 	add_amd_tlb(devi, "dtlb-2M",
31357c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16));
31367c478bd9Sstevel@tonic-gate 	add_amd_tlb(devi, "itlb-2M",
31377c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0));
31387c478bd9Sstevel@tonic-gate 
31397c478bd9Sstevel@tonic-gate 	/*
31407c478bd9Sstevel@tonic-gate 	 * 4K L1 TLB configuration
31417c478bd9Sstevel@tonic-gate 	 */
31427c478bd9Sstevel@tonic-gate 
31437c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
31447c478bd9Sstevel@tonic-gate 		uint_t nentries;
31457c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
31467c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family >= 5) {
31477c478bd9Sstevel@tonic-gate 			/*
31487c478bd9Sstevel@tonic-gate 			 * Crusoe processors have 256 TLB entries, but
31497c478bd9Sstevel@tonic-gate 			 * cpuid data format constrains them to only
31507c478bd9Sstevel@tonic-gate 			 * reporting 255 of them.
31517c478bd9Sstevel@tonic-gate 			 */
31527c478bd9Sstevel@tonic-gate 			if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255)
31537c478bd9Sstevel@tonic-gate 				nentries = 256;
31547c478bd9Sstevel@tonic-gate 			/*
31557c478bd9Sstevel@tonic-gate 			 * Crusoe processors also have a unified TLB
31567c478bd9Sstevel@tonic-gate 			 */
31577c478bd9Sstevel@tonic-gate 			add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24),
31587c478bd9Sstevel@tonic-gate 			    nentries);
31597c478bd9Sstevel@tonic-gate 			break;
31607c478bd9Sstevel@tonic-gate 		}
31617c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
31627c478bd9Sstevel@tonic-gate 	default:
31637c478bd9Sstevel@tonic-gate 		add_amd_tlb(devi, itlb4k_str,
31647c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16));
31657c478bd9Sstevel@tonic-gate 		add_amd_tlb(devi, dtlb4k_str,
31667c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0));
31677c478bd9Sstevel@tonic-gate 		break;
31687c478bd9Sstevel@tonic-gate 	}
31697c478bd9Sstevel@tonic-gate 
31707c478bd9Sstevel@tonic-gate 	/*
31717c478bd9Sstevel@tonic-gate 	 * data L1 cache configuration
31727c478bd9Sstevel@tonic-gate 	 */
31737c478bd9Sstevel@tonic-gate 
31747c478bd9Sstevel@tonic-gate 	add_amd_cache(devi, l1_dcache_str,
31757c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16),
31767c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0));
31777c478bd9Sstevel@tonic-gate 
31787c478bd9Sstevel@tonic-gate 	/*
31797c478bd9Sstevel@tonic-gate 	 * code L1 cache configuration
31807c478bd9Sstevel@tonic-gate 	 */
31817c478bd9Sstevel@tonic-gate 
31827c478bd9Sstevel@tonic-gate 	add_amd_cache(devi, l1_icache_str,
31837c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16),
31847c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0));
31857c478bd9Sstevel@tonic-gate 
31867c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000006)
31877c478bd9Sstevel@tonic-gate 		return;
31887c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[6];
31897c478bd9Sstevel@tonic-gate 
31907c478bd9Sstevel@tonic-gate 	/* Check for a unified L2 TLB for large pages */
31917c478bd9Sstevel@tonic-gate 
31927c478bd9Sstevel@tonic-gate 	if (BITX(cp->cp_eax, 31, 16) == 0)
31937c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-tlb-2M",
31947c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
31957c478bd9Sstevel@tonic-gate 	else {
31967c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-dtlb-2M",
31977c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16));
31987c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-itlb-2M",
31997c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
32007c478bd9Sstevel@tonic-gate 	}
32017c478bd9Sstevel@tonic-gate 
32027c478bd9Sstevel@tonic-gate 	/* Check for a unified L2 TLB for 4K pages */
32037c478bd9Sstevel@tonic-gate 
32047c478bd9Sstevel@tonic-gate 	if (BITX(cp->cp_ebx, 31, 16) == 0) {
32057c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-tlb-4K",
32067c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
32077c478bd9Sstevel@tonic-gate 	} else {
32087c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-dtlb-4K",
32097c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16));
32107c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-itlb-4K",
32117c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
32127c478bd9Sstevel@tonic-gate 	}
32137c478bd9Sstevel@tonic-gate 
32147c478bd9Sstevel@tonic-gate 	add_amd_l2_cache(devi, l2_cache_str,
32157c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12),
32167c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0));
32177c478bd9Sstevel@tonic-gate }
32187c478bd9Sstevel@tonic-gate 
32197c478bd9Sstevel@tonic-gate /*
32207c478bd9Sstevel@tonic-gate  * There are two basic ways that the x86 world describes it cache
32217c478bd9Sstevel@tonic-gate  * and tlb architecture - Intel's way and AMD's way.
32227c478bd9Sstevel@tonic-gate  *
32237c478bd9Sstevel@tonic-gate  * Return which flavor of cache architecture we should use
32247c478bd9Sstevel@tonic-gate  */
32257c478bd9Sstevel@tonic-gate static int
32267c478bd9Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi)
32277c478bd9Sstevel@tonic-gate {
32287c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
32297c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
32307c478bd9Sstevel@tonic-gate 		if (cpi->cpi_maxeax >= 2)
32317c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Intel);
32327c478bd9Sstevel@tonic-gate 		break;
32337c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
32347c478bd9Sstevel@tonic-gate 		/*
32357c478bd9Sstevel@tonic-gate 		 * The K5 model 1 was the first part from AMD that reported
32367c478bd9Sstevel@tonic-gate 		 * cache sizes via extended cpuid functions.
32377c478bd9Sstevel@tonic-gate 		 */
32387c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family > 5 ||
32397c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 5 && cpi->cpi_model >= 1))
32407c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
32417c478bd9Sstevel@tonic-gate 		break;
32427c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
32437c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family >= 5)
32447c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
32457c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
32467c478bd9Sstevel@tonic-gate 	default:
32477c478bd9Sstevel@tonic-gate 		/*
32487c478bd9Sstevel@tonic-gate 		 * If they have extended CPU data for 0x80000005
32497c478bd9Sstevel@tonic-gate 		 * then we assume they have AMD-format cache
32507c478bd9Sstevel@tonic-gate 		 * information.
32517c478bd9Sstevel@tonic-gate 		 *
32527c478bd9Sstevel@tonic-gate 		 * If not, and the vendor happens to be Cyrix,
32537c478bd9Sstevel@tonic-gate 		 * then try our-Cyrix specific handler.
32547c478bd9Sstevel@tonic-gate 		 *
32557c478bd9Sstevel@tonic-gate 		 * If we're not Cyrix, then assume we're using Intel's
32567c478bd9Sstevel@tonic-gate 		 * table-driven format instead.
32577c478bd9Sstevel@tonic-gate 		 */
32587c478bd9Sstevel@tonic-gate 		if (cpi->cpi_xmaxeax >= 0x80000005)
32597c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
32607c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_vendor == X86_VENDOR_Cyrix)
32617c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Cyrix);
32627c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_maxeax >= 2)
32637c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Intel);
32647c478bd9Sstevel@tonic-gate 		break;
32657c478bd9Sstevel@tonic-gate 	}
32667c478bd9Sstevel@tonic-gate 	return (-1);
32677c478bd9Sstevel@tonic-gate }
32687c478bd9Sstevel@tonic-gate 
32697c478bd9Sstevel@tonic-gate /*
32707c478bd9Sstevel@tonic-gate  * create a node for the given cpu under the prom root node.
32717c478bd9Sstevel@tonic-gate  * Also, create a cpu node in the device tree.
32727c478bd9Sstevel@tonic-gate  */
32737c478bd9Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL;
32747c478bd9Sstevel@tonic-gate static kmutex_t cpu_node_lock;
32757c478bd9Sstevel@tonic-gate 
32767c478bd9Sstevel@tonic-gate /*
32777c478bd9Sstevel@tonic-gate  * Called from post_startup() and mp_startup()
32787c478bd9Sstevel@tonic-gate  */
32797c478bd9Sstevel@tonic-gate void
32807c478bd9Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi)
32817c478bd9Sstevel@tonic-gate {
32827c478bd9Sstevel@tonic-gate 	dev_info_t *cpu_devi;
32837c478bd9Sstevel@tonic-gate 	int create;
32847c478bd9Sstevel@tonic-gate 
32857c478bd9Sstevel@tonic-gate 	mutex_enter(&cpu_node_lock);
32867c478bd9Sstevel@tonic-gate 
32877c478bd9Sstevel@tonic-gate 	/*
32887c478bd9Sstevel@tonic-gate 	 * create a nexus node for all cpus identified as 'cpu_id' under
32897c478bd9Sstevel@tonic-gate 	 * the root node.
32907c478bd9Sstevel@tonic-gate 	 */
32917c478bd9Sstevel@tonic-gate 	if (cpu_nex_devi == NULL) {
32927c478bd9Sstevel@tonic-gate 		if (ndi_devi_alloc(ddi_root_node(), "cpus",
3293fa9e4066Sahrens 		    (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) {
32947c478bd9Sstevel@tonic-gate 			mutex_exit(&cpu_node_lock);
32957c478bd9Sstevel@tonic-gate 			return;
32967c478bd9Sstevel@tonic-gate 		}
32977c478bd9Sstevel@tonic-gate 		(void) ndi_devi_online(cpu_nex_devi, 0);
32987c478bd9Sstevel@tonic-gate 	}
32997c478bd9Sstevel@tonic-gate 
33007c478bd9Sstevel@tonic-gate 	/*
33017c478bd9Sstevel@tonic-gate 	 * create a child node for cpu identified as 'cpu_id'
33027c478bd9Sstevel@tonic-gate 	 */
33037c478bd9Sstevel@tonic-gate 	cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID,
33047c478bd9Sstevel@tonic-gate 	    cpu_id);
33057c478bd9Sstevel@tonic-gate 	if (cpu_devi == NULL) {
33067c478bd9Sstevel@tonic-gate 		mutex_exit(&cpu_node_lock);
33077c478bd9Sstevel@tonic-gate 		return;
33087c478bd9Sstevel@tonic-gate 	}
33097c478bd9Sstevel@tonic-gate 
33107c478bd9Sstevel@tonic-gate 	/* device_type */
33117c478bd9Sstevel@tonic-gate 
33127c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
33137c478bd9Sstevel@tonic-gate 	    "device_type", "cpu");
33147c478bd9Sstevel@tonic-gate 
33157c478bd9Sstevel@tonic-gate 	/* reg */
33167c478bd9Sstevel@tonic-gate 
33177c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
33187c478bd9Sstevel@tonic-gate 	    "reg", cpu_id);
33197c478bd9Sstevel@tonic-gate 
33207c478bd9Sstevel@tonic-gate 	/* cpu-mhz, and clock-frequency */
33217c478bd9Sstevel@tonic-gate 
33227c478bd9Sstevel@tonic-gate 	if (cpu_freq > 0) {
33237c478bd9Sstevel@tonic-gate 		long long mul;
33247c478bd9Sstevel@tonic-gate 
33257c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
33267c478bd9Sstevel@tonic-gate 		    "cpu-mhz", cpu_freq);
33277c478bd9Sstevel@tonic-gate 
33287c478bd9Sstevel@tonic-gate 		if ((mul = cpu_freq * 1000000LL) <= INT_MAX)
33297c478bd9Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
33307c478bd9Sstevel@tonic-gate 			    "clock-frequency", (int)mul);
33317c478bd9Sstevel@tonic-gate 	}
33327c478bd9Sstevel@tonic-gate 
33337c478bd9Sstevel@tonic-gate 	(void) ndi_devi_online(cpu_devi, 0);
33347c478bd9Sstevel@tonic-gate 
33357c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0) {
33367c478bd9Sstevel@tonic-gate 		mutex_exit(&cpu_node_lock);
33377c478bd9Sstevel@tonic-gate 		return;
33387c478bd9Sstevel@tonic-gate 	}
33397c478bd9Sstevel@tonic-gate 
33407c478bd9Sstevel@tonic-gate 	/* vendor-id */
33417c478bd9Sstevel@tonic-gate 
33427c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
33437c478bd9Sstevel@tonic-gate 	    "vendor-id", cpi->cpi_vendorstr);
33447c478bd9Sstevel@tonic-gate 
33457c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax == 0) {
33467c478bd9Sstevel@tonic-gate 		mutex_exit(&cpu_node_lock);
33477c478bd9Sstevel@tonic-gate 		return;
33487c478bd9Sstevel@tonic-gate 	}
33497c478bd9Sstevel@tonic-gate 
33507c478bd9Sstevel@tonic-gate 	/*
33517c478bd9Sstevel@tonic-gate 	 * family, model, and step
33527c478bd9Sstevel@tonic-gate 	 */
33537c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
33547c478bd9Sstevel@tonic-gate 	    "family", CPI_FAMILY(cpi));
33557c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
33567c478bd9Sstevel@tonic-gate 	    "cpu-model", CPI_MODEL(cpi));
33577c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
33587c478bd9Sstevel@tonic-gate 	    "stepping-id", CPI_STEP(cpi));
33597c478bd9Sstevel@tonic-gate 
33607c478bd9Sstevel@tonic-gate 	/* type */
33617c478bd9Sstevel@tonic-gate 
33627c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
33637c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
33647c478bd9Sstevel@tonic-gate 		create = 1;
33657c478bd9Sstevel@tonic-gate 		break;
33667c478bd9Sstevel@tonic-gate 	default:
33677c478bd9Sstevel@tonic-gate 		create = 0;
33687c478bd9Sstevel@tonic-gate 		break;
33697c478bd9Sstevel@tonic-gate 	}
33707c478bd9Sstevel@tonic-gate 	if (create)
33717c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
33727c478bd9Sstevel@tonic-gate 		    "type", CPI_TYPE(cpi));
33737c478bd9Sstevel@tonic-gate 
33747c478bd9Sstevel@tonic-gate 	/* ext-family */
33757c478bd9Sstevel@tonic-gate 
33767c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
33777c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
33787c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
33797c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
33807c478bd9Sstevel@tonic-gate 		break;
33817c478bd9Sstevel@tonic-gate 	default:
33827c478bd9Sstevel@tonic-gate 		create = 0;
33837c478bd9Sstevel@tonic-gate 		break;
33847c478bd9Sstevel@tonic-gate 	}
33857c478bd9Sstevel@tonic-gate 	if (create)
33867c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
33877c478bd9Sstevel@tonic-gate 		    "ext-family", CPI_FAMILY_XTD(cpi));
33887c478bd9Sstevel@tonic-gate 
33897c478bd9Sstevel@tonic-gate 	/* ext-model */
33907c478bd9Sstevel@tonic-gate 
33917c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
33927c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
339368c91426Sdmick 		create = CPI_MODEL(cpi) == 0xf;
339468c91426Sdmick 		break;
33957c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
3396ee88d2b9Skchow 		create = CPI_FAMILY(cpi) == 0xf;
33977c478bd9Sstevel@tonic-gate 		break;
33987c478bd9Sstevel@tonic-gate 	default:
33997c478bd9Sstevel@tonic-gate 		create = 0;
34007c478bd9Sstevel@tonic-gate 		break;
34017c478bd9Sstevel@tonic-gate 	}
34027c478bd9Sstevel@tonic-gate 	if (create)
34037c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34047c478bd9Sstevel@tonic-gate 		    "ext-model", CPI_MODEL_XTD(cpi));
34057c478bd9Sstevel@tonic-gate 
34067c478bd9Sstevel@tonic-gate 	/* generation */
34077c478bd9Sstevel@tonic-gate 
34087c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
34097c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
34107c478bd9Sstevel@tonic-gate 		/*
34117c478bd9Sstevel@tonic-gate 		 * AMD K5 model 1 was the first part to support this
34127c478bd9Sstevel@tonic-gate 		 */
34137c478bd9Sstevel@tonic-gate 		create = cpi->cpi_xmaxeax >= 0x80000001;
34147c478bd9Sstevel@tonic-gate 		break;
34157c478bd9Sstevel@tonic-gate 	default:
34167c478bd9Sstevel@tonic-gate 		create = 0;
34177c478bd9Sstevel@tonic-gate 		break;
34187c478bd9Sstevel@tonic-gate 	}
34197c478bd9Sstevel@tonic-gate 	if (create)
34207c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34217c478bd9Sstevel@tonic-gate 		    "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8));
34227c478bd9Sstevel@tonic-gate 
34237c478bd9Sstevel@tonic-gate 	/* brand-id */
34247c478bd9Sstevel@tonic-gate 
34257c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
34267c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
34277c478bd9Sstevel@tonic-gate 		/*
34287c478bd9Sstevel@tonic-gate 		 * brand id first appeared on Pentium III Xeon model 8,
34297c478bd9Sstevel@tonic-gate 		 * and Celeron model 8 processors and Opteron
34307c478bd9Sstevel@tonic-gate 		 */
34317c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family > 6 ||
34327c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 6 && cpi->cpi_model >= 8);
34337c478bd9Sstevel@tonic-gate 		break;
34347c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
34357c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
34367c478bd9Sstevel@tonic-gate 		break;
34377c478bd9Sstevel@tonic-gate 	default:
34387c478bd9Sstevel@tonic-gate 		create = 0;
34397c478bd9Sstevel@tonic-gate 		break;
34407c478bd9Sstevel@tonic-gate 	}
34417c478bd9Sstevel@tonic-gate 	if (create && cpi->cpi_brandid != 0) {
34427c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34437c478bd9Sstevel@tonic-gate 		    "brand-id", cpi->cpi_brandid);
34447c478bd9Sstevel@tonic-gate 	}
34457c478bd9Sstevel@tonic-gate 
34467c478bd9Sstevel@tonic-gate 	/* chunks, and apic-id */
34477c478bd9Sstevel@tonic-gate 
34487c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
34497c478bd9Sstevel@tonic-gate 		/*
34507c478bd9Sstevel@tonic-gate 		 * first available on Pentium IV and Opteron (K8)
34517c478bd9Sstevel@tonic-gate 		 */
34525ff02082Sdmick 	case X86_VENDOR_Intel:
34535ff02082Sdmick 		create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf;
34545ff02082Sdmick 		break;
34555ff02082Sdmick 	case X86_VENDOR_AMD:
34567c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
34577c478bd9Sstevel@tonic-gate 		break;
34587c478bd9Sstevel@tonic-gate 	default:
34597c478bd9Sstevel@tonic-gate 		create = 0;
34607c478bd9Sstevel@tonic-gate 		break;
34617c478bd9Sstevel@tonic-gate 	}
34627c478bd9Sstevel@tonic-gate 	if (create) {
34637c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34647c478bd9Sstevel@tonic-gate 		    "chunks", CPI_CHUNKS(cpi));
34657c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34667c478bd9Sstevel@tonic-gate 		    "apic-id", CPI_APIC_ID(cpi));
34677aec1d6eScindi 		if (cpi->cpi_chipid >= 0) {
34687c478bd9Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34697c478bd9Sstevel@tonic-gate 			    "chip#", cpi->cpi_chipid);
34707aec1d6eScindi 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34717aec1d6eScindi 			    "clog#", cpi->cpi_clogid);
34727aec1d6eScindi 		}
34737c478bd9Sstevel@tonic-gate 	}
34747c478bd9Sstevel@tonic-gate 
34757c478bd9Sstevel@tonic-gate 	/* cpuid-features */
34767c478bd9Sstevel@tonic-gate 
34777c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34787c478bd9Sstevel@tonic-gate 	    "cpuid-features", CPI_FEATURES_EDX(cpi));
34797c478bd9Sstevel@tonic-gate 
34807c478bd9Sstevel@tonic-gate 
34817c478bd9Sstevel@tonic-gate 	/* cpuid-features-ecx */
34827c478bd9Sstevel@tonic-gate 
34837c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
34847c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
34855ff02082Sdmick 		create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf;
34867c478bd9Sstevel@tonic-gate 		break;
34877c478bd9Sstevel@tonic-gate 	default:
34887c478bd9Sstevel@tonic-gate 		create = 0;
34897c478bd9Sstevel@tonic-gate 		break;
34907c478bd9Sstevel@tonic-gate 	}
34917c478bd9Sstevel@tonic-gate 	if (create)
34927c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34937c478bd9Sstevel@tonic-gate 		    "cpuid-features-ecx", CPI_FEATURES_ECX(cpi));
34947c478bd9Sstevel@tonic-gate 
34957c478bd9Sstevel@tonic-gate 	/* ext-cpuid-features */
34967c478bd9Sstevel@tonic-gate 
34977c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
34985ff02082Sdmick 	case X86_VENDOR_Intel:
34997c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
35007c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
35017c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
35027c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
35037c478bd9Sstevel@tonic-gate 		create = cpi->cpi_xmaxeax >= 0x80000001;
35047c478bd9Sstevel@tonic-gate 		break;
35057c478bd9Sstevel@tonic-gate 	default:
35067c478bd9Sstevel@tonic-gate 		create = 0;
35077c478bd9Sstevel@tonic-gate 		break;
35087c478bd9Sstevel@tonic-gate 	}
35095ff02082Sdmick 	if (create) {
35107c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35117c478bd9Sstevel@tonic-gate 		    "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi));
35125ff02082Sdmick 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
35135ff02082Sdmick 		    "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi));
35145ff02082Sdmick 	}
35157c478bd9Sstevel@tonic-gate 
35167c478bd9Sstevel@tonic-gate 	/*
35177c478bd9Sstevel@tonic-gate 	 * Brand String first appeared in Intel Pentium IV, AMD K5
35187c478bd9Sstevel@tonic-gate 	 * model 1, and Cyrix GXm.  On earlier models we try and
35197c478bd9Sstevel@tonic-gate 	 * simulate something similar .. so this string should always
35207c478bd9Sstevel@tonic-gate 	 * same -something- about the processor, however lame.
35217c478bd9Sstevel@tonic-gate 	 */
35227c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
35237c478bd9Sstevel@tonic-gate 	    "brand-string", cpi->cpi_brandstr);
35247c478bd9Sstevel@tonic-gate 
35257c478bd9Sstevel@tonic-gate 	/*
35267c478bd9Sstevel@tonic-gate 	 * Finally, cache and tlb information
35277c478bd9Sstevel@tonic-gate 	 */
35287c478bd9Sstevel@tonic-gate 	switch (x86_which_cacheinfo(cpi)) {
35297c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
35307c478bd9Sstevel@tonic-gate 		intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props);
35317c478bd9Sstevel@tonic-gate 		break;
35327c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
35337c478bd9Sstevel@tonic-gate 		cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props);
35347c478bd9Sstevel@tonic-gate 		break;
35357c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
35367c478bd9Sstevel@tonic-gate 		amd_cache_info(cpi, cpu_devi);
35377c478bd9Sstevel@tonic-gate 		break;
35387c478bd9Sstevel@tonic-gate 	default:
35397c478bd9Sstevel@tonic-gate 		break;
35407c478bd9Sstevel@tonic-gate 	}
35417c478bd9Sstevel@tonic-gate 
35427c478bd9Sstevel@tonic-gate 	mutex_exit(&cpu_node_lock);
35437c478bd9Sstevel@tonic-gate }
35447c478bd9Sstevel@tonic-gate 
35457c478bd9Sstevel@tonic-gate struct l2info {
35467c478bd9Sstevel@tonic-gate 	int *l2i_csz;
35477c478bd9Sstevel@tonic-gate 	int *l2i_lsz;
35487c478bd9Sstevel@tonic-gate 	int *l2i_assoc;
35497c478bd9Sstevel@tonic-gate 	int l2i_ret;
35507c478bd9Sstevel@tonic-gate };
35517c478bd9Sstevel@tonic-gate 
35527c478bd9Sstevel@tonic-gate /*
35537c478bd9Sstevel@tonic-gate  * A cacheinfo walker that fetches the size, line-size and associativity
35547c478bd9Sstevel@tonic-gate  * of the L2 cache
35557c478bd9Sstevel@tonic-gate  */
35567c478bd9Sstevel@tonic-gate static int
35577c478bd9Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct)
35587c478bd9Sstevel@tonic-gate {
35597c478bd9Sstevel@tonic-gate 	struct l2info *l2i = arg;
35607c478bd9Sstevel@tonic-gate 	int *ip;
35617c478bd9Sstevel@tonic-gate 
35627c478bd9Sstevel@tonic-gate 	if (ct->ct_label != l2_cache_str &&
35637c478bd9Sstevel@tonic-gate 	    ct->ct_label != sl2_cache_str)
35647c478bd9Sstevel@tonic-gate 		return (0);	/* not an L2 -- keep walking */
35657c478bd9Sstevel@tonic-gate 
35667c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_csz) != NULL)
35677c478bd9Sstevel@tonic-gate 		*ip = ct->ct_size;
35687c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_lsz) != NULL)
35697c478bd9Sstevel@tonic-gate 		*ip = ct->ct_line_size;
35707c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_assoc) != NULL)
35717c478bd9Sstevel@tonic-gate 		*ip = ct->ct_assoc;
35727c478bd9Sstevel@tonic-gate 	l2i->l2i_ret = ct->ct_size;
35737c478bd9Sstevel@tonic-gate 	return (1);		/* was an L2 -- terminate walk */
35747c478bd9Sstevel@tonic-gate }
35757c478bd9Sstevel@tonic-gate 
3576606303c9Skchow /*
3577606303c9Skchow  * AMD L2/L3 Cache and TLB Associativity Field Definition:
3578606303c9Skchow  *
3579606303c9Skchow  *	Unlike the associativity for the L1 cache and tlb where the 8 bit
3580606303c9Skchow  *	value is the associativity, the associativity for the L2 cache and
3581606303c9Skchow  *	tlb is encoded in the following table. The 4 bit L2 value serves as
3582606303c9Skchow  *	an index into the amd_afd[] array to determine the associativity.
3583606303c9Skchow  *	-1 is undefined. 0 is fully associative.
3584606303c9Skchow  */
3585606303c9Skchow 
3586606303c9Skchow static int amd_afd[] =
3587606303c9Skchow 	{-1, 1, 2, -1, 4, -1, 8, -1, 16, -1, 32, 48, 64, 96, 128, 0};
3588606303c9Skchow 
35897c478bd9Sstevel@tonic-gate static void
35907c478bd9Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i)
35917c478bd9Sstevel@tonic-gate {
35928949bcd6Sandrei 	struct cpuid_regs *cp;
35937c478bd9Sstevel@tonic-gate 	uint_t size, assoc;
3594606303c9Skchow 	int i;
35957c478bd9Sstevel@tonic-gate 	int *ip;
35967c478bd9Sstevel@tonic-gate 
35977c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000006)
35987c478bd9Sstevel@tonic-gate 		return;
35997c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[6];
36007c478bd9Sstevel@tonic-gate 
3601606303c9Skchow 	if ((i = BITX(cp->cp_ecx, 15, 12)) != 0 &&
36027c478bd9Sstevel@tonic-gate 	    (size = BITX(cp->cp_ecx, 31, 16)) != 0) {
36037c478bd9Sstevel@tonic-gate 		uint_t cachesz = size * 1024;
3604606303c9Skchow 		assoc = amd_afd[i];
36057c478bd9Sstevel@tonic-gate 
3606606303c9Skchow 		ASSERT(assoc != -1);
36077c478bd9Sstevel@tonic-gate 
36087c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_csz) != NULL)
36097c478bd9Sstevel@tonic-gate 			*ip = cachesz;
36107c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_lsz) != NULL)
36117c478bd9Sstevel@tonic-gate 			*ip = BITX(cp->cp_ecx, 7, 0);
36127c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_assoc) != NULL)
36137c478bd9Sstevel@tonic-gate 			*ip = assoc;
36147c478bd9Sstevel@tonic-gate 		l2i->l2i_ret = cachesz;
36157c478bd9Sstevel@tonic-gate 	}
36167c478bd9Sstevel@tonic-gate }
36177c478bd9Sstevel@tonic-gate 
36187c478bd9Sstevel@tonic-gate int
36197c478bd9Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc)
36207c478bd9Sstevel@tonic-gate {
36217c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
36227c478bd9Sstevel@tonic-gate 	struct l2info __l2info, *l2i = &__l2info;
36237c478bd9Sstevel@tonic-gate 
36247c478bd9Sstevel@tonic-gate 	l2i->l2i_csz = csz;
36257c478bd9Sstevel@tonic-gate 	l2i->l2i_lsz = lsz;
36267c478bd9Sstevel@tonic-gate 	l2i->l2i_assoc = assoc;
36277c478bd9Sstevel@tonic-gate 	l2i->l2i_ret = -1;
36287c478bd9Sstevel@tonic-gate 
36297c478bd9Sstevel@tonic-gate 	switch (x86_which_cacheinfo(cpi)) {
36307c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
36317c478bd9Sstevel@tonic-gate 		intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo);
36327c478bd9Sstevel@tonic-gate 		break;
36337c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
36347c478bd9Sstevel@tonic-gate 		cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo);
36357c478bd9Sstevel@tonic-gate 		break;
36367c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
36377c478bd9Sstevel@tonic-gate 		amd_l2cacheinfo(cpi, l2i);
36387c478bd9Sstevel@tonic-gate 		break;
36397c478bd9Sstevel@tonic-gate 	default:
36407c478bd9Sstevel@tonic-gate 		break;
36417c478bd9Sstevel@tonic-gate 	}
36427c478bd9Sstevel@tonic-gate 	return (l2i->l2i_ret);
36437c478bd9Sstevel@tonic-gate }
3644f98fbcecSbholler 
3645843e1988Sjohnlev #if !defined(__xpv)
3646843e1988Sjohnlev 
36475b8a6efeSbholler uint32_t *
36485b8a6efeSbholler cpuid_mwait_alloc(cpu_t *cpu)
36495b8a6efeSbholler {
36505b8a6efeSbholler 	uint32_t	*ret;
36515b8a6efeSbholler 	size_t		mwait_size;
36525b8a6efeSbholler 
36535b8a6efeSbholler 	ASSERT(cpuid_checkpass(cpu, 2));
36545b8a6efeSbholler 
36555b8a6efeSbholler 	mwait_size = cpu->cpu_m.mcpu_cpi->cpi_mwait.mon_max;
36565b8a6efeSbholler 	if (mwait_size == 0)
36575b8a6efeSbholler 		return (NULL);
36585b8a6efeSbholler 
36595b8a6efeSbholler 	/*
36605b8a6efeSbholler 	 * kmem_alloc() returns cache line size aligned data for mwait_size
36615b8a6efeSbholler 	 * allocations.  mwait_size is currently cache line sized.  Neither
36625b8a6efeSbholler 	 * of these implementation details are guarantied to be true in the
36635b8a6efeSbholler 	 * future.
36645b8a6efeSbholler 	 *
36655b8a6efeSbholler 	 * First try allocating mwait_size as kmem_alloc() currently returns
36665b8a6efeSbholler 	 * correctly aligned memory.  If kmem_alloc() does not return
36675b8a6efeSbholler 	 * mwait_size aligned memory, then use mwait_size ROUNDUP.
36685b8a6efeSbholler 	 *
36695b8a6efeSbholler 	 * Set cpi_mwait.buf_actual and cpi_mwait.size_actual in case we
36705b8a6efeSbholler 	 * decide to free this memory.
36715b8a6efeSbholler 	 */
36725b8a6efeSbholler 	ret = kmem_zalloc(mwait_size, KM_SLEEP);
36735b8a6efeSbholler 	if (ret == (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size)) {
36745b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret;
36755b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size;
36765b8a6efeSbholler 		*ret = MWAIT_RUNNING;
36775b8a6efeSbholler 		return (ret);
36785b8a6efeSbholler 	} else {
36795b8a6efeSbholler 		kmem_free(ret, mwait_size);
36805b8a6efeSbholler 		ret = kmem_zalloc(mwait_size * 2, KM_SLEEP);
36815b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret;
36825b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size * 2;
36835b8a6efeSbholler 		ret = (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size);
36845b8a6efeSbholler 		*ret = MWAIT_RUNNING;
36855b8a6efeSbholler 		return (ret);
36865b8a6efeSbholler 	}
36875b8a6efeSbholler }
36885b8a6efeSbholler 
36895b8a6efeSbholler void
36905b8a6efeSbholler cpuid_mwait_free(cpu_t *cpu)
3691f98fbcecSbholler {
3692f98fbcecSbholler 	ASSERT(cpuid_checkpass(cpu, 2));
36935b8a6efeSbholler 
36945b8a6efeSbholler 	if (cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual != NULL &&
36955b8a6efeSbholler 	    cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual > 0) {
36965b8a6efeSbholler 		kmem_free(cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual,
36975b8a6efeSbholler 		    cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual);
36985b8a6efeSbholler 	}
36995b8a6efeSbholler 
37005b8a6efeSbholler 	cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = NULL;
37015b8a6efeSbholler 	cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = 0;
3702f98fbcecSbholler }
3703843e1988Sjohnlev 
3704247dbb3dSsudheer void
3705247dbb3dSsudheer patch_tsc_read(int flag)
3706247dbb3dSsudheer {
3707247dbb3dSsudheer 	size_t cnt;
3708247dbb3dSsudheer 	switch (flag) {
3709247dbb3dSsudheer 	case X86_NO_TSC:
3710247dbb3dSsudheer 		cnt = &_no_rdtsc_end - &_no_rdtsc_start;
37112b0bcb26Ssudheer 		(void) memcpy((void *)tsc_read, (void *)&_no_rdtsc_start, cnt);
3712247dbb3dSsudheer 		break;
3713247dbb3dSsudheer 	case X86_HAVE_TSCP:
3714247dbb3dSsudheer 		cnt = &_tscp_end - &_tscp_start;
37152b0bcb26Ssudheer 		(void) memcpy((void *)tsc_read, (void *)&_tscp_start, cnt);
3716247dbb3dSsudheer 		break;
3717247dbb3dSsudheer 	case X86_TSC_MFENCE:
3718247dbb3dSsudheer 		cnt = &_tsc_mfence_end - &_tsc_mfence_start;
37192b0bcb26Ssudheer 		(void) memcpy((void *)tsc_read,
37202b0bcb26Ssudheer 		    (void *)&_tsc_mfence_start, cnt);
3721247dbb3dSsudheer 		break;
3722247dbb3dSsudheer 	default:
3723247dbb3dSsudheer 		break;
3724247dbb3dSsudheer 	}
3725247dbb3dSsudheer }
3726247dbb3dSsudheer 
3727843e1988Sjohnlev #endif	/* !__xpv */
3728