xref: /titanic_52/usr/src/uts/i86pc/os/cpuid.c (revision 247dbb3dce2b3c91028d81f969cfcf2129562c36)
17c478bd9Sstevel@tonic-gate /*
27c478bd9Sstevel@tonic-gate  * CDDL HEADER START
37c478bd9Sstevel@tonic-gate  *
47c478bd9Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
5ee88d2b9Skchow  * Common Development and Distribution License (the "License").
6ee88d2b9Skchow  * You may not use this file except in compliance with the License.
77c478bd9Sstevel@tonic-gate  *
87c478bd9Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
97c478bd9Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
107c478bd9Sstevel@tonic-gate  * See the License for the specific language governing permissions
117c478bd9Sstevel@tonic-gate  * and limitations under the License.
127c478bd9Sstevel@tonic-gate  *
137c478bd9Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
147c478bd9Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
157c478bd9Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
167c478bd9Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
177c478bd9Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
187c478bd9Sstevel@tonic-gate  *
197c478bd9Sstevel@tonic-gate  * CDDL HEADER END
207c478bd9Sstevel@tonic-gate  */
217c478bd9Sstevel@tonic-gate /*
22fb2f18f8Sesaxe  * Copyright 2007 Sun Microsystems, Inc.  All rights reserved.
237c478bd9Sstevel@tonic-gate  * Use is subject to license terms.
247c478bd9Sstevel@tonic-gate  */
257c478bd9Sstevel@tonic-gate 
267c478bd9Sstevel@tonic-gate #pragma ident	"%Z%%M%	%I%	%E% SMI"
277c478bd9Sstevel@tonic-gate 
287c478bd9Sstevel@tonic-gate /*
297c478bd9Sstevel@tonic-gate  * Various routines to handle identification
307c478bd9Sstevel@tonic-gate  * and classification of x86 processors.
317c478bd9Sstevel@tonic-gate  */
327c478bd9Sstevel@tonic-gate 
337c478bd9Sstevel@tonic-gate #include <sys/types.h>
347c478bd9Sstevel@tonic-gate #include <sys/archsystm.h>
357c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h>
367c478bd9Sstevel@tonic-gate #include <sys/kmem.h>
377c478bd9Sstevel@tonic-gate #include <sys/systm.h>
387c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h>
397c478bd9Sstevel@tonic-gate #include <sys/sunddi.h>
407c478bd9Sstevel@tonic-gate #include <sys/sunndi.h>
417c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h>
427c478bd9Sstevel@tonic-gate #include <sys/processor.h>
435b8a6efeSbholler #include <sys/sysmacros.h>
44fb2f18f8Sesaxe #include <sys/pg.h>
457c478bd9Sstevel@tonic-gate #include <sys/fp.h>
467c478bd9Sstevel@tonic-gate #include <sys/controlregs.h>
477c478bd9Sstevel@tonic-gate #include <sys/auxv_386.h>
487c478bd9Sstevel@tonic-gate #include <sys/bitmap.h>
497c478bd9Sstevel@tonic-gate #include <sys/memnode.h>
507c478bd9Sstevel@tonic-gate 
517c478bd9Sstevel@tonic-gate /*
527c478bd9Sstevel@tonic-gate  * Pass 0 of cpuid feature analysis happens in locore. It contains special code
537c478bd9Sstevel@tonic-gate  * to recognize Cyrix processors that are not cpuid-compliant, and to deal with
547c478bd9Sstevel@tonic-gate  * them accordingly. For most modern processors, feature detection occurs here
557c478bd9Sstevel@tonic-gate  * in pass 1.
567c478bd9Sstevel@tonic-gate  *
577c478bd9Sstevel@tonic-gate  * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup()
587c478bd9Sstevel@tonic-gate  * for the boot CPU and does the basic analysis that the early kernel needs.
597c478bd9Sstevel@tonic-gate  * x86_feature is set based on the return value of cpuid_pass1() of the boot
607c478bd9Sstevel@tonic-gate  * CPU.
617c478bd9Sstevel@tonic-gate  *
627c478bd9Sstevel@tonic-gate  * Pass 1 includes:
637c478bd9Sstevel@tonic-gate  *
647c478bd9Sstevel@tonic-gate  *	o Determining vendor/model/family/stepping and setting x86_type and
657c478bd9Sstevel@tonic-gate  *	  x86_vendor accordingly.
667c478bd9Sstevel@tonic-gate  *	o Processing the feature flags returned by the cpuid instruction while
677c478bd9Sstevel@tonic-gate  *	  applying any workarounds or tricks for the specific processor.
687c478bd9Sstevel@tonic-gate  *	o Mapping the feature flags into Solaris feature bits (X86_*).
697c478bd9Sstevel@tonic-gate  *	o Processing extended feature flags if supported by the processor,
707c478bd9Sstevel@tonic-gate  *	  again while applying specific processor knowledge.
717c478bd9Sstevel@tonic-gate  *	o Determining the CMT characteristics of the system.
727c478bd9Sstevel@tonic-gate  *
737c478bd9Sstevel@tonic-gate  * Pass 1 is done on non-boot CPUs during their initialization and the results
747c478bd9Sstevel@tonic-gate  * are used only as a meager attempt at ensuring that all processors within the
757c478bd9Sstevel@tonic-gate  * system support the same features.
767c478bd9Sstevel@tonic-gate  *
777c478bd9Sstevel@tonic-gate  * Pass 2 of cpuid feature analysis happens just at the beginning
787c478bd9Sstevel@tonic-gate  * of startup().  It just copies in and corrects the remainder
797c478bd9Sstevel@tonic-gate  * of the cpuid data we depend on: standard cpuid functions that we didn't
807c478bd9Sstevel@tonic-gate  * need for pass1 feature analysis, and extended cpuid functions beyond the
817c478bd9Sstevel@tonic-gate  * simple feature processing done in pass1.
827c478bd9Sstevel@tonic-gate  *
837c478bd9Sstevel@tonic-gate  * Pass 3 of cpuid analysis is invoked after basic kernel services; in
847c478bd9Sstevel@tonic-gate  * particular kernel memory allocation has been made available. It creates a
857c478bd9Sstevel@tonic-gate  * readable brand string based on the data collected in the first two passes.
867c478bd9Sstevel@tonic-gate  *
877c478bd9Sstevel@tonic-gate  * Pass 4 of cpuid analysis is invoked after post_startup() when all
887c478bd9Sstevel@tonic-gate  * the support infrastructure for various hardware features has been
897c478bd9Sstevel@tonic-gate  * initialized. It determines which processor features will be reported
907c478bd9Sstevel@tonic-gate  * to userland via the aux vector.
917c478bd9Sstevel@tonic-gate  *
927c478bd9Sstevel@tonic-gate  * All passes are executed on all CPUs, but only the boot CPU determines what
937c478bd9Sstevel@tonic-gate  * features the kernel will use.
947c478bd9Sstevel@tonic-gate  *
957c478bd9Sstevel@tonic-gate  * Much of the worst junk in this file is for the support of processors
967c478bd9Sstevel@tonic-gate  * that didn't really implement the cpuid instruction properly.
977c478bd9Sstevel@tonic-gate  *
987c478bd9Sstevel@tonic-gate  * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon,
997c478bd9Sstevel@tonic-gate  * the pass numbers.  Accordingly, changes to the pass code may require changes
1007c478bd9Sstevel@tonic-gate  * to the accessor code.
1017c478bd9Sstevel@tonic-gate  */
1027c478bd9Sstevel@tonic-gate 
1037c478bd9Sstevel@tonic-gate uint_t x86_feature = 0;
1047c478bd9Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone;
1057c478bd9Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER;
1067c478bd9Sstevel@tonic-gate 
1077c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4046376;
1087c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4064495;
1097c478bd9Sstevel@tonic-gate 
1107c478bd9Sstevel@tonic-gate uint_t enable486;
1117c478bd9Sstevel@tonic-gate 
1127c478bd9Sstevel@tonic-gate /*
1137c478bd9Sstevel@tonic-gate  * This set of strings are for processors rumored to support the cpuid
1147c478bd9Sstevel@tonic-gate  * instruction, and is used by locore.s to figure out how to set x86_vendor
1157c478bd9Sstevel@tonic-gate  */
1167c478bd9Sstevel@tonic-gate const char CyrixInstead[] = "CyrixInstead";
1177c478bd9Sstevel@tonic-gate 
1187c478bd9Sstevel@tonic-gate /*
119f98fbcecSbholler  * monitor/mwait info.
1205b8a6efeSbholler  *
1215b8a6efeSbholler  * size_actual and buf_actual are the real address and size allocated to get
1225b8a6efeSbholler  * proper mwait_buf alignement.  buf_actual and size_actual should be passed
1235b8a6efeSbholler  * to kmem_free().  Currently kmem_alloc() and mwait happen to both use
1245b8a6efeSbholler  * processor cache-line alignment, but this is not guarantied in the furture.
125f98fbcecSbholler  */
126f98fbcecSbholler struct mwait_info {
127f98fbcecSbholler 	size_t		mon_min;	/* min size to avoid missed wakeups */
128f98fbcecSbholler 	size_t		mon_max;	/* size to avoid false wakeups */
1295b8a6efeSbholler 	size_t		size_actual;	/* size actually allocated */
1305b8a6efeSbholler 	void		*buf_actual;	/* memory actually allocated */
131f98fbcecSbholler 	uint32_t	support;	/* processor support of monitor/mwait */
132f98fbcecSbholler };
133f98fbcecSbholler 
134f98fbcecSbholler /*
1357c478bd9Sstevel@tonic-gate  * These constants determine how many of the elements of the
1367c478bd9Sstevel@tonic-gate  * cpuid we cache in the cpuid_info data structure; the
1377c478bd9Sstevel@tonic-gate  * remaining elements are accessible via the cpuid instruction.
1387c478bd9Sstevel@tonic-gate  */
1397c478bd9Sstevel@tonic-gate 
1407c478bd9Sstevel@tonic-gate #define	NMAX_CPI_STD	6		/* eax = 0 .. 5 */
1417c478bd9Sstevel@tonic-gate #define	NMAX_CPI_EXTD	9		/* eax = 0x80000000 .. 0x80000008 */
1427c478bd9Sstevel@tonic-gate 
1437c478bd9Sstevel@tonic-gate struct cpuid_info {
1447c478bd9Sstevel@tonic-gate 	uint_t cpi_pass;		/* last pass completed */
1457c478bd9Sstevel@tonic-gate 	/*
1467c478bd9Sstevel@tonic-gate 	 * standard function information
1477c478bd9Sstevel@tonic-gate 	 */
1487c478bd9Sstevel@tonic-gate 	uint_t cpi_maxeax;		/* fn 0: %eax */
1497c478bd9Sstevel@tonic-gate 	char cpi_vendorstr[13];		/* fn 0: %ebx:%ecx:%edx */
1507c478bd9Sstevel@tonic-gate 	uint_t cpi_vendor;		/* enum of cpi_vendorstr */
1517c478bd9Sstevel@tonic-gate 
1527c478bd9Sstevel@tonic-gate 	uint_t cpi_family;		/* fn 1: extended family */
1537c478bd9Sstevel@tonic-gate 	uint_t cpi_model;		/* fn 1: extended model */
1547c478bd9Sstevel@tonic-gate 	uint_t cpi_step;		/* fn 1: stepping */
1557c478bd9Sstevel@tonic-gate 	chipid_t cpi_chipid;		/* fn 1: %ebx: chip # on ht cpus */
1567c478bd9Sstevel@tonic-gate 	uint_t cpi_brandid;		/* fn 1: %ebx: brand ID */
1577c478bd9Sstevel@tonic-gate 	int cpi_clogid;			/* fn 1: %ebx: thread # */
1588949bcd6Sandrei 	uint_t cpi_ncpu_per_chip;	/* fn 1: %ebx: logical cpu count */
1597c478bd9Sstevel@tonic-gate 	uint8_t cpi_cacheinfo[16];	/* fn 2: intel-style cache desc */
1607c478bd9Sstevel@tonic-gate 	uint_t cpi_ncache;		/* fn 2: number of elements */
161d129bde2Sesaxe 	uint_t cpi_ncpu_shr_last_cache;	/* fn 4: %eax: ncpus sharing cache */
162d129bde2Sesaxe 	id_t cpi_last_lvl_cacheid;	/* fn 4: %eax: derived cache id */
163d129bde2Sesaxe 	uint_t cpi_std_4_size;		/* fn 4: number of fn 4 elements */
164d129bde2Sesaxe 	struct cpuid_regs **cpi_std_4;	/* fn 4: %ecx == 0 .. fn4_size */
1658949bcd6Sandrei 	struct cpuid_regs cpi_std[NMAX_CPI_STD];	/* 0 .. 5 */
1667c478bd9Sstevel@tonic-gate 	/*
1677c478bd9Sstevel@tonic-gate 	 * extended function information
1687c478bd9Sstevel@tonic-gate 	 */
1697c478bd9Sstevel@tonic-gate 	uint_t cpi_xmaxeax;		/* fn 0x80000000: %eax */
1707c478bd9Sstevel@tonic-gate 	char cpi_brandstr[49];		/* fn 0x8000000[234] */
1717c478bd9Sstevel@tonic-gate 	uint8_t cpi_pabits;		/* fn 0x80000006: %eax */
1727c478bd9Sstevel@tonic-gate 	uint8_t cpi_vabits;		/* fn 0x80000006: %eax */
1738949bcd6Sandrei 	struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */
1748949bcd6Sandrei 	id_t cpi_coreid;
1758949bcd6Sandrei 	uint_t cpi_ncore_per_chip;	/* AMD: fn 0x80000008: %ecx[7-0] */
1768949bcd6Sandrei 					/* Intel: fn 4: %eax[31-26] */
1777c478bd9Sstevel@tonic-gate 	/*
1787c478bd9Sstevel@tonic-gate 	 * supported feature information
1797c478bd9Sstevel@tonic-gate 	 */
180ae115bc7Smrj 	uint32_t cpi_support[5];
1817c478bd9Sstevel@tonic-gate #define	STD_EDX_FEATURES	0
1827c478bd9Sstevel@tonic-gate #define	AMD_EDX_FEATURES	1
1837c478bd9Sstevel@tonic-gate #define	TM_EDX_FEATURES		2
1847c478bd9Sstevel@tonic-gate #define	STD_ECX_FEATURES	3
185ae115bc7Smrj #define	AMD_ECX_FEATURES	4
1868a40a695Sgavinm 	/*
1878a40a695Sgavinm 	 * Synthesized information, where known.
1888a40a695Sgavinm 	 */
1898a40a695Sgavinm 	uint32_t cpi_chiprev;		/* See X86_CHIPREV_* in x86_archext.h */
1908a40a695Sgavinm 	const char *cpi_chiprevstr;	/* May be NULL if chiprev unknown */
1918a40a695Sgavinm 	uint32_t cpi_socket;		/* Chip package/socket type */
192f98fbcecSbholler 
193f98fbcecSbholler 	struct mwait_info cpi_mwait;	/* fn 5: monitor/mwait info */
1947c478bd9Sstevel@tonic-gate };
1957c478bd9Sstevel@tonic-gate 
1967c478bd9Sstevel@tonic-gate 
1977c478bd9Sstevel@tonic-gate static struct cpuid_info cpuid_info0;
1987c478bd9Sstevel@tonic-gate 
1997c478bd9Sstevel@tonic-gate /*
2007c478bd9Sstevel@tonic-gate  * These bit fields are defined by the Intel Application Note AP-485
2017c478bd9Sstevel@tonic-gate  * "Intel Processor Identification and the CPUID Instruction"
2027c478bd9Sstevel@tonic-gate  */
2037c478bd9Sstevel@tonic-gate #define	CPI_FAMILY_XTD(cpi)	BITX((cpi)->cpi_std[1].cp_eax, 27, 20)
2047c478bd9Sstevel@tonic-gate #define	CPI_MODEL_XTD(cpi)	BITX((cpi)->cpi_std[1].cp_eax, 19, 16)
2057c478bd9Sstevel@tonic-gate #define	CPI_TYPE(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 13, 12)
2067c478bd9Sstevel@tonic-gate #define	CPI_FAMILY(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 11, 8)
2077c478bd9Sstevel@tonic-gate #define	CPI_STEP(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 3, 0)
2087c478bd9Sstevel@tonic-gate #define	CPI_MODEL(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 7, 4)
2097c478bd9Sstevel@tonic-gate 
2107c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_EDX(cpi)		((cpi)->cpi_std[1].cp_edx)
2117c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_ECX(cpi)		((cpi)->cpi_std[1].cp_ecx)
2127c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_XTD_EDX(cpi)	((cpi)->cpi_extd[1].cp_edx)
2137c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_XTD_ECX(cpi)	((cpi)->cpi_extd[1].cp_ecx)
2147c478bd9Sstevel@tonic-gate 
2157c478bd9Sstevel@tonic-gate #define	CPI_BRANDID(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 7, 0)
2167c478bd9Sstevel@tonic-gate #define	CPI_CHUNKS(cpi)		BITX((cpi)->cpi_std[1].cp_ebx, 15, 7)
2177c478bd9Sstevel@tonic-gate #define	CPI_CPU_COUNT(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 23, 16)
2187c478bd9Sstevel@tonic-gate #define	CPI_APIC_ID(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 31, 24)
2197c478bd9Sstevel@tonic-gate 
2207c478bd9Sstevel@tonic-gate #define	CPI_MAXEAX_MAX		0x100		/* sanity control */
2217c478bd9Sstevel@tonic-gate #define	CPI_XMAXEAX_MAX		0x80000100
222d129bde2Sesaxe #define	CPI_FN4_ECX_MAX		0x20		/* sanity: max fn 4 levels */
223d129bde2Sesaxe 
224d129bde2Sesaxe /*
225d129bde2Sesaxe  * Function 4 (Deterministic Cache Parameters) macros
226d129bde2Sesaxe  * Defined by Intel Application Note AP-485
227d129bde2Sesaxe  */
228d129bde2Sesaxe #define	CPI_NUM_CORES(regs)		BITX((regs)->cp_eax, 31, 26)
229d129bde2Sesaxe #define	CPI_NTHR_SHR_CACHE(regs)	BITX((regs)->cp_eax, 25, 14)
230d129bde2Sesaxe #define	CPI_FULL_ASSOC_CACHE(regs)	BITX((regs)->cp_eax, 9, 9)
231d129bde2Sesaxe #define	CPI_SELF_INIT_CACHE(regs)	BITX((regs)->cp_eax, 8, 8)
232d129bde2Sesaxe #define	CPI_CACHE_LVL(regs)		BITX((regs)->cp_eax, 7, 5)
233d129bde2Sesaxe #define	CPI_CACHE_TYPE(regs)		BITX((regs)->cp_eax, 4, 0)
234d129bde2Sesaxe 
235d129bde2Sesaxe #define	CPI_CACHE_WAYS(regs)		BITX((regs)->cp_ebx, 31, 22)
236d129bde2Sesaxe #define	CPI_CACHE_PARTS(regs)		BITX((regs)->cp_ebx, 21, 12)
237d129bde2Sesaxe #define	CPI_CACHE_COH_LN_SZ(regs)	BITX((regs)->cp_ebx, 11, 0)
238d129bde2Sesaxe 
239d129bde2Sesaxe #define	CPI_CACHE_SETS(regs)		BITX((regs)->cp_ecx, 31, 0)
240d129bde2Sesaxe 
241d129bde2Sesaxe #define	CPI_PREFCH_STRIDE(regs)		BITX((regs)->cp_edx, 9, 0)
242d129bde2Sesaxe 
2437c478bd9Sstevel@tonic-gate 
2447c478bd9Sstevel@tonic-gate /*
2455ff02082Sdmick  * A couple of shorthand macros to identify "later" P6-family chips
2465ff02082Sdmick  * like the Pentium M and Core.  First, the "older" P6-based stuff
2475ff02082Sdmick  * (loosely defined as "pre-Pentium-4"):
2485ff02082Sdmick  * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon
2495ff02082Sdmick  */
2505ff02082Sdmick 
2515ff02082Sdmick #define	IS_LEGACY_P6(cpi) (			\
2525ff02082Sdmick 	cpi->cpi_family == 6 && 		\
2535ff02082Sdmick 		(cpi->cpi_model == 1 ||		\
2545ff02082Sdmick 		cpi->cpi_model == 3 ||		\
2555ff02082Sdmick 		cpi->cpi_model == 5 ||		\
2565ff02082Sdmick 		cpi->cpi_model == 6 ||		\
2575ff02082Sdmick 		cpi->cpi_model == 7 ||		\
2585ff02082Sdmick 		cpi->cpi_model == 8 ||		\
2595ff02082Sdmick 		cpi->cpi_model == 0xA ||	\
2605ff02082Sdmick 		cpi->cpi_model == 0xB)		\
2615ff02082Sdmick )
2625ff02082Sdmick 
2635ff02082Sdmick /* A "new F6" is everything with family 6 that's not the above */
2645ff02082Sdmick #define	IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi))
2655ff02082Sdmick 
266bf91205bSksadhukh /* Extended family/model support */
267bf91205bSksadhukh #define	IS_EXTENDED_MODEL_INTEL(cpi) (cpi->cpi_family == 0x6 || \
268bf91205bSksadhukh 	cpi->cpi_family >= 0xf)
269bf91205bSksadhukh 
2705ff02082Sdmick /*
27131725658Sksadhukh  * AMD family 0xf and family 0x10 socket types.
27231725658Sksadhukh  * First index :
27331725658Sksadhukh  *		0 for family 0xf, revs B thru E
27431725658Sksadhukh  *		1 for family 0xf, revs F and G
27531725658Sksadhukh  *		2 for family 0x10, rev B
2768a40a695Sgavinm  * Second index by (model & 0x3)
2778a40a695Sgavinm  */
27831725658Sksadhukh static uint32_t amd_skts[3][4] = {
27920c794b3Sgavinm 	/*
28020c794b3Sgavinm 	 * Family 0xf revisions B through E
28120c794b3Sgavinm 	 */
28220c794b3Sgavinm #define	A_SKTS_0			0
2838a40a695Sgavinm 	{
2848a40a695Sgavinm 		X86_SOCKET_754,		/* 0b00 */
2858a40a695Sgavinm 		X86_SOCKET_940,		/* 0b01 */
2868a40a695Sgavinm 		X86_SOCKET_754,		/* 0b10 */
2878a40a695Sgavinm 		X86_SOCKET_939		/* 0b11 */
2888a40a695Sgavinm 	},
28920c794b3Sgavinm 	/*
29020c794b3Sgavinm 	 * Family 0xf revisions F and G
29120c794b3Sgavinm 	 */
29220c794b3Sgavinm #define	A_SKTS_1			1
2938a40a695Sgavinm 	{
2948a40a695Sgavinm 		X86_SOCKET_S1g1,	/* 0b00 */
2958a40a695Sgavinm 		X86_SOCKET_F1207,	/* 0b01 */
2968a40a695Sgavinm 		X86_SOCKET_UNKNOWN,	/* 0b10 */
2978a40a695Sgavinm 		X86_SOCKET_AM2		/* 0b11 */
29831725658Sksadhukh 	},
29920c794b3Sgavinm 	/*
30020c794b3Sgavinm 	 * Family 0x10 revisions A and B
30120c794b3Sgavinm 	 * It is not clear whether, as new sockets release, that
30220c794b3Sgavinm 	 * model & 0x3 will id socket for this family
30320c794b3Sgavinm 	 */
30420c794b3Sgavinm #define	A_SKTS_2			2
30531725658Sksadhukh 	{
30631725658Sksadhukh 		X86_SOCKET_F1207,	/* 0b00 */
30731725658Sksadhukh 		X86_SOCKET_F1207,	/* 0b01 */
30831725658Sksadhukh 		X86_SOCKET_F1207,	/* 0b10 */
30920c794b3Sgavinm 		X86_SOCKET_F1207,	/* 0b11 */
3108a40a695Sgavinm 	}
3118a40a695Sgavinm };
3128a40a695Sgavinm 
3138a40a695Sgavinm /*
31431725658Sksadhukh  * Table for mapping AMD Family 0xf and AMD Family 0x10 model/stepping
31531725658Sksadhukh  * combination to chip "revision" and socket type.
3168a40a695Sgavinm  *
3178a40a695Sgavinm  * The first member of this array that matches a given family, extended model
3188a40a695Sgavinm  * plus model range, and stepping range will be considered a match.
3198a40a695Sgavinm  */
3208a40a695Sgavinm static const struct amd_rev_mapent {
3218a40a695Sgavinm 	uint_t rm_family;
3228a40a695Sgavinm 	uint_t rm_modello;
3238a40a695Sgavinm 	uint_t rm_modelhi;
3248a40a695Sgavinm 	uint_t rm_steplo;
3258a40a695Sgavinm 	uint_t rm_stephi;
3268a40a695Sgavinm 	uint32_t rm_chiprev;
3278a40a695Sgavinm 	const char *rm_chiprevstr;
3288a40a695Sgavinm 	int rm_sktidx;
3298a40a695Sgavinm } amd_revmap[] = {
3308a40a695Sgavinm 	/*
33120c794b3Sgavinm 	 * =============== AuthenticAMD Family 0xf ===============
33220c794b3Sgavinm 	 */
33320c794b3Sgavinm 
33420c794b3Sgavinm 	/*
3358a40a695Sgavinm 	 * Rev B includes model 0x4 stepping 0 and model 0x5 stepping 0 and 1.
3368a40a695Sgavinm 	 */
33720c794b3Sgavinm 	{ 0xf, 0x04, 0x04, 0x0, 0x0, X86_CHIPREV_AMD_F_REV_B, "B", A_SKTS_0 },
33820c794b3Sgavinm 	{ 0xf, 0x05, 0x05, 0x0, 0x1, X86_CHIPREV_AMD_F_REV_B, "B", A_SKTS_0 },
3398a40a695Sgavinm 	/*
3408a40a695Sgavinm 	 * Rev C0 includes model 0x4 stepping 8 and model 0x5 stepping 8
3418a40a695Sgavinm 	 */
34220c794b3Sgavinm 	{ 0xf, 0x04, 0x05, 0x8, 0x8, X86_CHIPREV_AMD_F_REV_C0, "C0", A_SKTS_0 },
3438a40a695Sgavinm 	/*
3448a40a695Sgavinm 	 * Rev CG is the rest of extended model 0x0 - i.e., everything
3458a40a695Sgavinm 	 * but the rev B and C0 combinations covered above.
3468a40a695Sgavinm 	 */
34720c794b3Sgavinm 	{ 0xf, 0x00, 0x0f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_CG, "CG", A_SKTS_0 },
3488a40a695Sgavinm 	/*
3498a40a695Sgavinm 	 * Rev D has extended model 0x1.
3508a40a695Sgavinm 	 */
35120c794b3Sgavinm 	{ 0xf, 0x10, 0x1f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_D, "D", A_SKTS_0 },
3528a40a695Sgavinm 	/*
3538a40a695Sgavinm 	 * Rev E has extended model 0x2.
3548a40a695Sgavinm 	 * Extended model 0x3 is unused but available to grow into.
3558a40a695Sgavinm 	 */
35620c794b3Sgavinm 	{ 0xf, 0x20, 0x3f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_E, "E", A_SKTS_0 },
3578a40a695Sgavinm 	/*
3588a40a695Sgavinm 	 * Rev F has extended models 0x4 and 0x5.
3598a40a695Sgavinm 	 */
36020c794b3Sgavinm 	{ 0xf, 0x40, 0x5f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_F, "F", A_SKTS_1 },
3618a40a695Sgavinm 	/*
3628a40a695Sgavinm 	 * Rev G has extended model 0x6.
3638a40a695Sgavinm 	 */
36420c794b3Sgavinm 	{ 0xf, 0x60, 0x6f, 0x0, 0xf, X86_CHIPREV_AMD_F_REV_G, "G", A_SKTS_1 },
36520c794b3Sgavinm 
36631725658Sksadhukh 	/*
36720c794b3Sgavinm 	 * =============== AuthenticAMD Family 0x10 ===============
36831725658Sksadhukh 	 */
36920c794b3Sgavinm 
37020c794b3Sgavinm 	/*
37120c794b3Sgavinm 	 * Rev A has model 0 and stepping 0/1/2 for DR-{A0,A1,A2}.
37220c794b3Sgavinm 	 * Give all of model 0 stepping range to rev A.
37320c794b3Sgavinm 	 */
37420c794b3Sgavinm 	{ 0x10, 0x00, 0x00, 0x0, 0x2, X86_CHIPREV_AMD_10_REV_A, "A", A_SKTS_2 },
37520c794b3Sgavinm 
37620c794b3Sgavinm 	/*
37720c794b3Sgavinm 	 * Rev B has model 2 and steppings 0/1/0xa/2 for DR-{B0,B1,BA,B2}.
37820c794b3Sgavinm 	 * Give all of model 2 stepping range to rev B.
37920c794b3Sgavinm 	 */
38020c794b3Sgavinm 	{ 0x10, 0x02, 0x02, 0x0, 0xf, X86_CHIPREV_AMD_10_REV_B, "B", A_SKTS_2 },
3818a40a695Sgavinm };
3828a40a695Sgavinm 
383f98fbcecSbholler /*
384f98fbcecSbholler  * Info for monitor/mwait idle loop.
385f98fbcecSbholler  *
386f98fbcecSbholler  * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's
387f98fbcecSbholler  * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November
388f98fbcecSbholler  * 2006.
389f98fbcecSbholler  * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual
390f98fbcecSbholler  * Documentation Updates" #33633, Rev 2.05, December 2006.
391f98fbcecSbholler  */
392f98fbcecSbholler #define	MWAIT_SUPPORT		(0x00000001)	/* mwait supported */
393f98fbcecSbholler #define	MWAIT_EXTENSIONS	(0x00000002)	/* extenstion supported */
394f98fbcecSbholler #define	MWAIT_ECX_INT_ENABLE	(0x00000004)	/* ecx 1 extension supported */
395f98fbcecSbholler #define	MWAIT_SUPPORTED(cpi)	((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON)
396f98fbcecSbholler #define	MWAIT_INT_ENABLE(cpi)	((cpi)->cpi_std[5].cp_ecx & 0x2)
397f98fbcecSbholler #define	MWAIT_EXTENSION(cpi)	((cpi)->cpi_std[5].cp_ecx & 0x1)
398f98fbcecSbholler #define	MWAIT_SIZE_MIN(cpi)	BITX((cpi)->cpi_std[5].cp_eax, 15, 0)
399f98fbcecSbholler #define	MWAIT_SIZE_MAX(cpi)	BITX((cpi)->cpi_std[5].cp_ebx, 15, 0)
400f98fbcecSbholler /*
401f98fbcecSbholler  * Number of sub-cstates for a given c-state.
402f98fbcecSbholler  */
403f98fbcecSbholler #define	MWAIT_NUM_SUBC_STATES(cpi, c_state)			\
404f98fbcecSbholler 	BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state)
405f98fbcecSbholler 
406f1d742a9Sksadhukh static void intel_cpuid_4_cache_info(void *, struct cpuid_info *);
407f1d742a9Sksadhukh 
4088a40a695Sgavinm static void
4098a40a695Sgavinm synth_amd_info(struct cpuid_info *cpi)
4108a40a695Sgavinm {
4118a40a695Sgavinm 	const struct amd_rev_mapent *rmp;
4128a40a695Sgavinm 	uint_t family, model, step;
4138a40a695Sgavinm 	int i;
4148a40a695Sgavinm 
4158a40a695Sgavinm 	/*
41631725658Sksadhukh 	 * Currently only AMD family 0xf and family 0x10 use these fields.
4178a40a695Sgavinm 	 */
41831725658Sksadhukh 	if (cpi->cpi_family != 0xf && cpi->cpi_family != 0x10)
4198a40a695Sgavinm 		return;
4208a40a695Sgavinm 
4218a40a695Sgavinm 	family = cpi->cpi_family;
4228a40a695Sgavinm 	model = cpi->cpi_model;
4238a40a695Sgavinm 	step = cpi->cpi_step;
4248a40a695Sgavinm 
4258a40a695Sgavinm 	for (i = 0, rmp = amd_revmap; i < sizeof (amd_revmap) / sizeof (*rmp);
4268a40a695Sgavinm 	    i++, rmp++) {
4278a40a695Sgavinm 		if (family == rmp->rm_family &&
4288a40a695Sgavinm 		    model >= rmp->rm_modello && model <= rmp->rm_modelhi &&
4298a40a695Sgavinm 		    step >= rmp->rm_steplo && step <= rmp->rm_stephi) {
4308a40a695Sgavinm 			cpi->cpi_chiprev = rmp->rm_chiprev;
4318a40a695Sgavinm 			cpi->cpi_chiprevstr = rmp->rm_chiprevstr;
4328a40a695Sgavinm 			cpi->cpi_socket = amd_skts[rmp->rm_sktidx][model & 0x3];
4338a40a695Sgavinm 			return;
4348a40a695Sgavinm 		}
4358a40a695Sgavinm 	}
4368a40a695Sgavinm }
4378a40a695Sgavinm 
4388a40a695Sgavinm static void
4398a40a695Sgavinm synth_info(struct cpuid_info *cpi)
4408a40a695Sgavinm {
4418a40a695Sgavinm 	cpi->cpi_chiprev = X86_CHIPREV_UNKNOWN;
4428a40a695Sgavinm 	cpi->cpi_chiprevstr = "Unknown";
4438a40a695Sgavinm 	cpi->cpi_socket = X86_SOCKET_UNKNOWN;
4448a40a695Sgavinm 
4458a40a695Sgavinm 	switch (cpi->cpi_vendor) {
4468a40a695Sgavinm 	case X86_VENDOR_AMD:
4478a40a695Sgavinm 		synth_amd_info(cpi);
4488a40a695Sgavinm 		break;
4498a40a695Sgavinm 
4508a40a695Sgavinm 	default:
4518a40a695Sgavinm 		break;
4528a40a695Sgavinm 
4538a40a695Sgavinm 	}
4548a40a695Sgavinm }
4558a40a695Sgavinm 
4568a40a695Sgavinm /*
457ae115bc7Smrj  * Apply up various platform-dependent restrictions where the
458ae115bc7Smrj  * underlying platform restrictions mean the CPU can be marked
459ae115bc7Smrj  * as less capable than its cpuid instruction would imply.
460ae115bc7Smrj  */
461843e1988Sjohnlev #if defined(__xpv)
462843e1988Sjohnlev static void
463843e1988Sjohnlev platform_cpuid_mangle(uint_t vendor, uint32_t eax, struct cpuid_regs *cp)
464843e1988Sjohnlev {
465843e1988Sjohnlev 	switch (eax) {
466843e1988Sjohnlev 	case 1:
467843e1988Sjohnlev 		cp->cp_edx &=
468843e1988Sjohnlev 		    ~(CPUID_INTC_EDX_PSE |
469843e1988Sjohnlev 		    CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE |
470843e1988Sjohnlev 		    CPUID_INTC_EDX_MCA |	/* XXPV true on dom0? */
471843e1988Sjohnlev 		    CPUID_INTC_EDX_SEP | CPUID_INTC_EDX_MTRR |
472843e1988Sjohnlev 		    CPUID_INTC_EDX_PGE | CPUID_INTC_EDX_PAT |
473843e1988Sjohnlev 		    CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP |
474843e1988Sjohnlev 		    CPUID_INTC_EDX_PSE36 | CPUID_INTC_EDX_HTT);
475843e1988Sjohnlev 		break;
476ae115bc7Smrj 
477843e1988Sjohnlev 	case 0x80000001:
478843e1988Sjohnlev 		cp->cp_edx &=
479843e1988Sjohnlev 		    ~(CPUID_AMD_EDX_PSE |
480843e1988Sjohnlev 		    CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE |
481843e1988Sjohnlev 		    CPUID_AMD_EDX_MTRR | CPUID_AMD_EDX_PGE |
482843e1988Sjohnlev 		    CPUID_AMD_EDX_PAT | CPUID_AMD_EDX_PSE36 |
483843e1988Sjohnlev 		    CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP |
484843e1988Sjohnlev 		    CPUID_AMD_EDX_TSCP);
485843e1988Sjohnlev 		cp->cp_ecx &= ~CPUID_AMD_ECX_CMP_LGCY;
486843e1988Sjohnlev 		break;
487843e1988Sjohnlev 	default:
488843e1988Sjohnlev 		break;
489843e1988Sjohnlev 	}
490843e1988Sjohnlev 
491843e1988Sjohnlev 	switch (vendor) {
492843e1988Sjohnlev 	case X86_VENDOR_Intel:
493843e1988Sjohnlev 		switch (eax) {
494843e1988Sjohnlev 		case 4:
495843e1988Sjohnlev 			/*
496843e1988Sjohnlev 			 * Zero out the (ncores-per-chip - 1) field
497843e1988Sjohnlev 			 */
498843e1988Sjohnlev 			cp->cp_eax &= 0x03fffffff;
499843e1988Sjohnlev 			break;
500843e1988Sjohnlev 		default:
501843e1988Sjohnlev 			break;
502843e1988Sjohnlev 		}
503843e1988Sjohnlev 		break;
504843e1988Sjohnlev 	case X86_VENDOR_AMD:
505843e1988Sjohnlev 		switch (eax) {
506843e1988Sjohnlev 		case 0x80000008:
507843e1988Sjohnlev 			/*
508843e1988Sjohnlev 			 * Zero out the (ncores-per-chip - 1) field
509843e1988Sjohnlev 			 */
510843e1988Sjohnlev 			cp->cp_ecx &= 0xffffff00;
511843e1988Sjohnlev 			break;
512843e1988Sjohnlev 		default:
513843e1988Sjohnlev 			break;
514843e1988Sjohnlev 		}
515843e1988Sjohnlev 		break;
516843e1988Sjohnlev 	default:
517843e1988Sjohnlev 		break;
518843e1988Sjohnlev 	}
519843e1988Sjohnlev }
520843e1988Sjohnlev #else
521ae115bc7Smrj #define	platform_cpuid_mangle(vendor, eax, cp)	/* nothing */
522843e1988Sjohnlev #endif
523ae115bc7Smrj 
524ae115bc7Smrj /*
5257c478bd9Sstevel@tonic-gate  *  Some undocumented ways of patching the results of the cpuid
5267c478bd9Sstevel@tonic-gate  *  instruction to permit running Solaris 10 on future cpus that
5277c478bd9Sstevel@tonic-gate  *  we don't currently support.  Could be set to non-zero values
5287c478bd9Sstevel@tonic-gate  *  via settings in eeprom.
5297c478bd9Sstevel@tonic-gate  */
5307c478bd9Sstevel@tonic-gate 
5317c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include;
5327c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude;
5337c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_include;
5347c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude;
5357c478bd9Sstevel@tonic-gate 
536ae115bc7Smrj void
537ae115bc7Smrj cpuid_alloc_space(cpu_t *cpu)
538ae115bc7Smrj {
539ae115bc7Smrj 	/*
540ae115bc7Smrj 	 * By convention, cpu0 is the boot cpu, which is set up
541ae115bc7Smrj 	 * before memory allocation is available.  All other cpus get
542ae115bc7Smrj 	 * their cpuid_info struct allocated here.
543ae115bc7Smrj 	 */
544ae115bc7Smrj 	ASSERT(cpu->cpu_id != 0);
545ae115bc7Smrj 	cpu->cpu_m.mcpu_cpi =
546ae115bc7Smrj 	    kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP);
547ae115bc7Smrj }
548ae115bc7Smrj 
549ae115bc7Smrj void
550ae115bc7Smrj cpuid_free_space(cpu_t *cpu)
551ae115bc7Smrj {
552d129bde2Sesaxe 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
553d129bde2Sesaxe 	int i;
554d129bde2Sesaxe 
555ae115bc7Smrj 	ASSERT(cpu->cpu_id != 0);
556d129bde2Sesaxe 
557d129bde2Sesaxe 	/*
558d129bde2Sesaxe 	 * Free up any function 4 related dynamic storage
559d129bde2Sesaxe 	 */
560d129bde2Sesaxe 	for (i = 1; i < cpi->cpi_std_4_size; i++)
561d129bde2Sesaxe 		kmem_free(cpi->cpi_std_4[i], sizeof (struct cpuid_regs));
562d129bde2Sesaxe 	if (cpi->cpi_std_4_size > 0)
563d129bde2Sesaxe 		kmem_free(cpi->cpi_std_4,
564d129bde2Sesaxe 		    cpi->cpi_std_4_size * sizeof (struct cpuid_regs *));
565d129bde2Sesaxe 
566ae115bc7Smrj 	kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi));
567ae115bc7Smrj }
568ae115bc7Smrj 
5697c478bd9Sstevel@tonic-gate uint_t
5707c478bd9Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu)
5717c478bd9Sstevel@tonic-gate {
5727c478bd9Sstevel@tonic-gate 	uint32_t mask_ecx, mask_edx;
5737c478bd9Sstevel@tonic-gate 	uint_t feature = X86_CPUID;
5747c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
5758949bcd6Sandrei 	struct cpuid_regs *cp;
5767c478bd9Sstevel@tonic-gate 	int xcpuid;
577843e1988Sjohnlev #if !defined(__xpv)
5785b8a6efeSbholler 	extern int idle_cpu_prefer_mwait;
579843e1988Sjohnlev #endif
580ae115bc7Smrj 
5817c478bd9Sstevel@tonic-gate 	/*
582ae115bc7Smrj 	 * Space statically allocated for cpu0, ensure pointer is set
5837c478bd9Sstevel@tonic-gate 	 */
5847c478bd9Sstevel@tonic-gate 	if (cpu->cpu_id == 0)
585ae115bc7Smrj 		cpu->cpu_m.mcpu_cpi = &cpuid_info0;
586ae115bc7Smrj 	cpi = cpu->cpu_m.mcpu_cpi;
587ae115bc7Smrj 	ASSERT(cpi != NULL);
5887c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_std[0];
5898949bcd6Sandrei 	cp->cp_eax = 0;
5908949bcd6Sandrei 	cpi->cpi_maxeax = __cpuid_insn(cp);
5917c478bd9Sstevel@tonic-gate 	{
5927c478bd9Sstevel@tonic-gate 		uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr;
5937c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_ebx;
5947c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_edx;
5957c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_ecx;
5967c478bd9Sstevel@tonic-gate 		*(char *)&cpi->cpi_vendorstr[12] = '\0';
5977c478bd9Sstevel@tonic-gate 	}
5987c478bd9Sstevel@tonic-gate 
5997c478bd9Sstevel@tonic-gate 	/*
6007c478bd9Sstevel@tonic-gate 	 * Map the vendor string to a type code
6017c478bd9Sstevel@tonic-gate 	 */
6027c478bd9Sstevel@tonic-gate 	if (strcmp(cpi->cpi_vendorstr, "GenuineIntel") == 0)
6037c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_Intel;
6047c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "AuthenticAMD") == 0)
6057c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_AMD;
6067c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "GenuineTMx86") == 0)
6077c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_TM;
6087c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, CyrixInstead) == 0)
6097c478bd9Sstevel@tonic-gate 		/*
6107c478bd9Sstevel@tonic-gate 		 * CyrixInstead is a variable used by the Cyrix detection code
6117c478bd9Sstevel@tonic-gate 		 * in locore.
6127c478bd9Sstevel@tonic-gate 		 */
6137c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_Cyrix;
6147c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "UMC UMC UMC ") == 0)
6157c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_UMC;
6167c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "NexGenDriven") == 0)
6177c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_NexGen;
6187c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "CentaurHauls") == 0)
6197c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_Centaur;
6207c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "RiseRiseRise") == 0)
6217c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_Rise;
6227c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "SiS SiS SiS ") == 0)
6237c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_SiS;
6247c478bd9Sstevel@tonic-gate 	else if (strcmp(cpi->cpi_vendorstr, "Geode by NSC") == 0)
6257c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_NSC;
6267c478bd9Sstevel@tonic-gate 	else
6277c478bd9Sstevel@tonic-gate 		cpi->cpi_vendor = X86_VENDOR_IntelClone;
6287c478bd9Sstevel@tonic-gate 
6297c478bd9Sstevel@tonic-gate 	x86_vendor = cpi->cpi_vendor; /* for compatibility */
6307c478bd9Sstevel@tonic-gate 
6317c478bd9Sstevel@tonic-gate 	/*
6327c478bd9Sstevel@tonic-gate 	 * Limit the range in case of weird hardware
6337c478bd9Sstevel@tonic-gate 	 */
6347c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax > CPI_MAXEAX_MAX)
6357c478bd9Sstevel@tonic-gate 		cpi->cpi_maxeax = CPI_MAXEAX_MAX;
6367c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax < 1)
6377c478bd9Sstevel@tonic-gate 		goto pass1_done;
6387c478bd9Sstevel@tonic-gate 
6397c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_std[1];
6408949bcd6Sandrei 	cp->cp_eax = 1;
6418949bcd6Sandrei 	(void) __cpuid_insn(cp);
6427c478bd9Sstevel@tonic-gate 
6437c478bd9Sstevel@tonic-gate 	/*
6447c478bd9Sstevel@tonic-gate 	 * Extract identifying constants for easy access.
6457c478bd9Sstevel@tonic-gate 	 */
6467c478bd9Sstevel@tonic-gate 	cpi->cpi_model = CPI_MODEL(cpi);
6477c478bd9Sstevel@tonic-gate 	cpi->cpi_family = CPI_FAMILY(cpi);
6487c478bd9Sstevel@tonic-gate 
6495ff02082Sdmick 	if (cpi->cpi_family == 0xf)
6507c478bd9Sstevel@tonic-gate 		cpi->cpi_family += CPI_FAMILY_XTD(cpi);
6515ff02082Sdmick 
65268c91426Sdmick 	/*
653875b116eSkchow 	 * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf.
65468c91426Sdmick 	 * Intel, and presumably everyone else, uses model == 0xf, as
65568c91426Sdmick 	 * one would expect (max value means possible overflow).  Sigh.
65668c91426Sdmick 	 */
65768c91426Sdmick 
65868c91426Sdmick 	switch (cpi->cpi_vendor) {
659bf91205bSksadhukh 	case X86_VENDOR_Intel:
660bf91205bSksadhukh 		if (IS_EXTENDED_MODEL_INTEL(cpi))
661bf91205bSksadhukh 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
662447af253Sksadhukh 		break;
66368c91426Sdmick 	case X86_VENDOR_AMD:
664875b116eSkchow 		if (CPI_FAMILY(cpi) == 0xf)
66568c91426Sdmick 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
66668c91426Sdmick 		break;
66768c91426Sdmick 	default:
6685ff02082Sdmick 		if (cpi->cpi_model == 0xf)
6697c478bd9Sstevel@tonic-gate 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
67068c91426Sdmick 		break;
67168c91426Sdmick 	}
6727c478bd9Sstevel@tonic-gate 
6737c478bd9Sstevel@tonic-gate 	cpi->cpi_step = CPI_STEP(cpi);
6747c478bd9Sstevel@tonic-gate 	cpi->cpi_brandid = CPI_BRANDID(cpi);
6757c478bd9Sstevel@tonic-gate 
6767c478bd9Sstevel@tonic-gate 	/*
6777c478bd9Sstevel@tonic-gate 	 * *default* assumptions:
6787c478bd9Sstevel@tonic-gate 	 * - believe %edx feature word
6797c478bd9Sstevel@tonic-gate 	 * - ignore %ecx feature word
6807c478bd9Sstevel@tonic-gate 	 * - 32-bit virtual and physical addressing
6817c478bd9Sstevel@tonic-gate 	 */
6827c478bd9Sstevel@tonic-gate 	mask_edx = 0xffffffff;
6837c478bd9Sstevel@tonic-gate 	mask_ecx = 0;
6847c478bd9Sstevel@tonic-gate 
6857c478bd9Sstevel@tonic-gate 	cpi->cpi_pabits = cpi->cpi_vabits = 32;
6867c478bd9Sstevel@tonic-gate 
6877c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
6887c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
6897c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5)
6907c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P5;
6915ff02082Sdmick 		else if (IS_LEGACY_P6(cpi)) {
6927c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P6;
6937c478bd9Sstevel@tonic-gate 			pentiumpro_bug4046376 = 1;
6947c478bd9Sstevel@tonic-gate 			pentiumpro_bug4064495 = 1;
6957c478bd9Sstevel@tonic-gate 			/*
6967c478bd9Sstevel@tonic-gate 			 * Clear the SEP bit when it was set erroneously
6977c478bd9Sstevel@tonic-gate 			 */
6987c478bd9Sstevel@tonic-gate 			if (cpi->cpi_model < 3 && cpi->cpi_step < 3)
6997c478bd9Sstevel@tonic-gate 				cp->cp_edx &= ~CPUID_INTC_EDX_SEP;
7005ff02082Sdmick 		} else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) {
7017c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P4;
7027c478bd9Sstevel@tonic-gate 			/*
7037c478bd9Sstevel@tonic-gate 			 * We don't currently depend on any of the %ecx
7047c478bd9Sstevel@tonic-gate 			 * features until Prescott, so we'll only check
7057c478bd9Sstevel@tonic-gate 			 * this from P4 onwards.  We might want to revisit
7067c478bd9Sstevel@tonic-gate 			 * that idea later.
7077c478bd9Sstevel@tonic-gate 			 */
7087c478bd9Sstevel@tonic-gate 			mask_ecx = 0xffffffff;
7097c478bd9Sstevel@tonic-gate 		} else if (cpi->cpi_family > 0xf)
7107c478bd9Sstevel@tonic-gate 			mask_ecx = 0xffffffff;
7117c622d23Sbholler 		/*
7127c622d23Sbholler 		 * We don't support MONITOR/MWAIT if leaf 5 is not available
7137c622d23Sbholler 		 * to obtain the monitor linesize.
7147c622d23Sbholler 		 */
7157c622d23Sbholler 		if (cpi->cpi_maxeax < 5)
7167c622d23Sbholler 			mask_ecx &= ~CPUID_INTC_ECX_MON;
7177c478bd9Sstevel@tonic-gate 		break;
7187c478bd9Sstevel@tonic-gate 	case X86_VENDOR_IntelClone:
7197c478bd9Sstevel@tonic-gate 	default:
7207c478bd9Sstevel@tonic-gate 		break;
7217c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
7227c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108)
7237c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) {
7247c478bd9Sstevel@tonic-gate 			cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0;
7257c478bd9Sstevel@tonic-gate 			cpi->cpi_model = 0xc;
7267c478bd9Sstevel@tonic-gate 		} else
7277c478bd9Sstevel@tonic-gate #endif
7287c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5) {
7297c478bd9Sstevel@tonic-gate 			/*
7307c478bd9Sstevel@tonic-gate 			 * AMD K5 and K6
7317c478bd9Sstevel@tonic-gate 			 *
7327c478bd9Sstevel@tonic-gate 			 * These CPUs have an incomplete implementation
7337c478bd9Sstevel@tonic-gate 			 * of MCA/MCE which we mask away.
7347c478bd9Sstevel@tonic-gate 			 */
7358949bcd6Sandrei 			mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA);
7368949bcd6Sandrei 
7377c478bd9Sstevel@tonic-gate 			/*
7387c478bd9Sstevel@tonic-gate 			 * Model 0 uses the wrong (APIC) bit
7397c478bd9Sstevel@tonic-gate 			 * to indicate PGE.  Fix it here.
7407c478bd9Sstevel@tonic-gate 			 */
7418949bcd6Sandrei 			if (cpi->cpi_model == 0) {
7427c478bd9Sstevel@tonic-gate 				if (cp->cp_edx & 0x200) {
7437c478bd9Sstevel@tonic-gate 					cp->cp_edx &= ~0x200;
7447c478bd9Sstevel@tonic-gate 					cp->cp_edx |= CPUID_INTC_EDX_PGE;
7457c478bd9Sstevel@tonic-gate 				}
7467c478bd9Sstevel@tonic-gate 			}
7478949bcd6Sandrei 
7488949bcd6Sandrei 			/*
7498949bcd6Sandrei 			 * Early models had problems w/ MMX; disable.
7508949bcd6Sandrei 			 */
7518949bcd6Sandrei 			if (cpi->cpi_model < 6)
7528949bcd6Sandrei 				mask_edx &= ~CPUID_INTC_EDX_MMX;
7538949bcd6Sandrei 		}
7548949bcd6Sandrei 
7558949bcd6Sandrei 		/*
7568949bcd6Sandrei 		 * For newer families, SSE3 and CX16, at least, are valid;
7578949bcd6Sandrei 		 * enable all
7588949bcd6Sandrei 		 */
7598949bcd6Sandrei 		if (cpi->cpi_family >= 0xf)
7608949bcd6Sandrei 			mask_ecx = 0xffffffff;
7617c622d23Sbholler 		/*
7627c622d23Sbholler 		 * We don't support MONITOR/MWAIT if leaf 5 is not available
7637c622d23Sbholler 		 * to obtain the monitor linesize.
7647c622d23Sbholler 		 */
7657c622d23Sbholler 		if (cpi->cpi_maxeax < 5)
7667c622d23Sbholler 			mask_ecx &= ~CPUID_INTC_ECX_MON;
7675b8a6efeSbholler 
768843e1988Sjohnlev #if !defined(__xpv)
7695b8a6efeSbholler 		/*
7705b8a6efeSbholler 		 * Do not use MONITOR/MWAIT to halt in the idle loop on any AMD
7715b8a6efeSbholler 		 * processors.  AMD does not intend MWAIT to be used in the cpu
7725b8a6efeSbholler 		 * idle loop on current and future processors.  10h and future
7735b8a6efeSbholler 		 * AMD processors use more power in MWAIT than HLT.
7745b8a6efeSbholler 		 * Pre-family-10h Opterons do not have the MWAIT instruction.
7755b8a6efeSbholler 		 */
7765b8a6efeSbholler 		idle_cpu_prefer_mwait = 0;
777843e1988Sjohnlev #endif
7785b8a6efeSbholler 
7797c478bd9Sstevel@tonic-gate 		break;
7807c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
7817c478bd9Sstevel@tonic-gate 		/*
7827c478bd9Sstevel@tonic-gate 		 * workaround the NT workaround in CMS 4.1
7837c478bd9Sstevel@tonic-gate 		 */
7847c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 4 &&
7857c478bd9Sstevel@tonic-gate 		    (cpi->cpi_step == 2 || cpi->cpi_step == 3))
7867c478bd9Sstevel@tonic-gate 			cp->cp_edx |= CPUID_INTC_EDX_CX8;
7877c478bd9Sstevel@tonic-gate 		break;
7887c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
7897c478bd9Sstevel@tonic-gate 		/*
7907c478bd9Sstevel@tonic-gate 		 * workaround the NT workarounds again
7917c478bd9Sstevel@tonic-gate 		 */
7927c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 6)
7937c478bd9Sstevel@tonic-gate 			cp->cp_edx |= CPUID_INTC_EDX_CX8;
7947c478bd9Sstevel@tonic-gate 		break;
7957c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
7967c478bd9Sstevel@tonic-gate 		/*
7977c478bd9Sstevel@tonic-gate 		 * We rely heavily on the probing in locore
7987c478bd9Sstevel@tonic-gate 		 * to actually figure out what parts, if any,
7997c478bd9Sstevel@tonic-gate 		 * of the Cyrix cpuid instruction to believe.
8007c478bd9Sstevel@tonic-gate 		 */
8017c478bd9Sstevel@tonic-gate 		switch (x86_type) {
8027c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_486:
8037c478bd9Sstevel@tonic-gate 			mask_edx = 0;
8047c478bd9Sstevel@tonic-gate 			break;
8057c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86:
8067c478bd9Sstevel@tonic-gate 			mask_edx = 0;
8077c478bd9Sstevel@tonic-gate 			break;
8087c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86L:
8097c478bd9Sstevel@tonic-gate 			mask_edx =
8107c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
8117c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8;
8127c478bd9Sstevel@tonic-gate 			break;
8137c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86MX:
8147c478bd9Sstevel@tonic-gate 			mask_edx =
8157c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
8167c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
8177c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
8187c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_PGE |
8197c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
8207c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
8217c478bd9Sstevel@tonic-gate 			break;
8227c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_GXm:
8237c478bd9Sstevel@tonic-gate 			mask_edx =
8247c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
8257c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
8267c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
8277c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
8287c478bd9Sstevel@tonic-gate 			break;
8297c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_MediaGX:
8307c478bd9Sstevel@tonic-gate 			break;
8317c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_MII:
8327c478bd9Sstevel@tonic-gate 		case X86_TYPE_VIA_CYRIX_III:
8337c478bd9Sstevel@tonic-gate 			mask_edx =
8347c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
8357c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_TSC |
8367c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
8377c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
8387c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_PGE |
8397c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
8407c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
8417c478bd9Sstevel@tonic-gate 			break;
8427c478bd9Sstevel@tonic-gate 		default:
8437c478bd9Sstevel@tonic-gate 			break;
8447c478bd9Sstevel@tonic-gate 		}
8457c478bd9Sstevel@tonic-gate 		break;
8467c478bd9Sstevel@tonic-gate 	}
8477c478bd9Sstevel@tonic-gate 
848843e1988Sjohnlev #if defined(__xpv)
849843e1988Sjohnlev 	/*
850843e1988Sjohnlev 	 * Do not support MONITOR/MWAIT under a hypervisor
851843e1988Sjohnlev 	 */
852843e1988Sjohnlev 	mask_ecx &= ~CPUID_INTC_ECX_MON;
853843e1988Sjohnlev #endif	/* __xpv */
854843e1988Sjohnlev 
8557c478bd9Sstevel@tonic-gate 	/*
8567c478bd9Sstevel@tonic-gate 	 * Now we've figured out the masks that determine
8577c478bd9Sstevel@tonic-gate 	 * which bits we choose to believe, apply the masks
8587c478bd9Sstevel@tonic-gate 	 * to the feature words, then map the kernel's view
8597c478bd9Sstevel@tonic-gate 	 * of these feature words into its feature word.
8607c478bd9Sstevel@tonic-gate 	 */
8617c478bd9Sstevel@tonic-gate 	cp->cp_edx &= mask_edx;
8627c478bd9Sstevel@tonic-gate 	cp->cp_ecx &= mask_ecx;
8637c478bd9Sstevel@tonic-gate 
8647c478bd9Sstevel@tonic-gate 	/*
865ae115bc7Smrj 	 * apply any platform restrictions (we don't call this
866ae115bc7Smrj 	 * immediately after __cpuid_insn here, because we need the
867ae115bc7Smrj 	 * workarounds applied above first)
8687c478bd9Sstevel@tonic-gate 	 */
869ae115bc7Smrj 	platform_cpuid_mangle(cpi->cpi_vendor, 1, cp);
8707c478bd9Sstevel@tonic-gate 
871ae115bc7Smrj 	/*
872ae115bc7Smrj 	 * fold in overrides from the "eeprom" mechanism
873ae115bc7Smrj 	 */
8747c478bd9Sstevel@tonic-gate 	cp->cp_edx |= cpuid_feature_edx_include;
8757c478bd9Sstevel@tonic-gate 	cp->cp_edx &= ~cpuid_feature_edx_exclude;
8767c478bd9Sstevel@tonic-gate 
8777c478bd9Sstevel@tonic-gate 	cp->cp_ecx |= cpuid_feature_ecx_include;
8787c478bd9Sstevel@tonic-gate 	cp->cp_ecx &= ~cpuid_feature_ecx_exclude;
8797c478bd9Sstevel@tonic-gate 
8807c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PSE)
8817c478bd9Sstevel@tonic-gate 		feature |= X86_LARGEPAGE;
8827c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_TSC)
8837c478bd9Sstevel@tonic-gate 		feature |= X86_TSC;
8847c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MSR)
8857c478bd9Sstevel@tonic-gate 		feature |= X86_MSR;
8867c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MTRR)
8877c478bd9Sstevel@tonic-gate 		feature |= X86_MTRR;
8887c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PGE)
8897c478bd9Sstevel@tonic-gate 		feature |= X86_PGE;
8907c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_CMOV)
8917c478bd9Sstevel@tonic-gate 		feature |= X86_CMOV;
8927c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MMX)
8937c478bd9Sstevel@tonic-gate 		feature |= X86_MMX;
8947c478bd9Sstevel@tonic-gate 	if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 &&
8957c478bd9Sstevel@tonic-gate 	    (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0)
8967c478bd9Sstevel@tonic-gate 		feature |= X86_MCA;
8977c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PAE)
8987c478bd9Sstevel@tonic-gate 		feature |= X86_PAE;
8997c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_CX8)
9007c478bd9Sstevel@tonic-gate 		feature |= X86_CX8;
9017c478bd9Sstevel@tonic-gate 	if (cp->cp_ecx & CPUID_INTC_ECX_CX16)
9027c478bd9Sstevel@tonic-gate 		feature |= X86_CX16;
9037c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PAT)
9047c478bd9Sstevel@tonic-gate 		feature |= X86_PAT;
9057c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_SEP)
9067c478bd9Sstevel@tonic-gate 		feature |= X86_SEP;
9077c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_FXSR) {
9087c478bd9Sstevel@tonic-gate 		/*
9097c478bd9Sstevel@tonic-gate 		 * In our implementation, fxsave/fxrstor
9107c478bd9Sstevel@tonic-gate 		 * are prerequisites before we'll even
9117c478bd9Sstevel@tonic-gate 		 * try and do SSE things.
9127c478bd9Sstevel@tonic-gate 		 */
9137c478bd9Sstevel@tonic-gate 		if (cp->cp_edx & CPUID_INTC_EDX_SSE)
9147c478bd9Sstevel@tonic-gate 			feature |= X86_SSE;
9157c478bd9Sstevel@tonic-gate 		if (cp->cp_edx & CPUID_INTC_EDX_SSE2)
9167c478bd9Sstevel@tonic-gate 			feature |= X86_SSE2;
9177c478bd9Sstevel@tonic-gate 		if (cp->cp_ecx & CPUID_INTC_ECX_SSE3)
9187c478bd9Sstevel@tonic-gate 			feature |= X86_SSE3;
919d0f8ff6eSkk208521 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
920d0f8ff6eSkk208521 			if (cp->cp_ecx & CPUID_INTC_ECX_SSSE3)
921d0f8ff6eSkk208521 				feature |= X86_SSSE3;
922d0f8ff6eSkk208521 			if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_1)
923d0f8ff6eSkk208521 				feature |= X86_SSE4_1;
924d0f8ff6eSkk208521 			if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_2)
925d0f8ff6eSkk208521 				feature |= X86_SSE4_2;
926d0f8ff6eSkk208521 		}
9277c478bd9Sstevel@tonic-gate 	}
9287c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_DE)
929ae115bc7Smrj 		feature |= X86_DE;
930f98fbcecSbholler 	if (cp->cp_ecx & CPUID_INTC_ECX_MON) {
931f98fbcecSbholler 		cpi->cpi_mwait.support |= MWAIT_SUPPORT;
932f98fbcecSbholler 		feature |= X86_MWAIT;
933f98fbcecSbholler 	}
9347c478bd9Sstevel@tonic-gate 
9357c478bd9Sstevel@tonic-gate 	if (feature & X86_PAE)
9367c478bd9Sstevel@tonic-gate 		cpi->cpi_pabits = 36;
9377c478bd9Sstevel@tonic-gate 
9387c478bd9Sstevel@tonic-gate 	/*
9397c478bd9Sstevel@tonic-gate 	 * Hyperthreading configuration is slightly tricky on Intel
9407c478bd9Sstevel@tonic-gate 	 * and pure clones, and even trickier on AMD.
9417c478bd9Sstevel@tonic-gate 	 *
9427c478bd9Sstevel@tonic-gate 	 * (AMD chose to set the HTT bit on their CMP processors,
9437c478bd9Sstevel@tonic-gate 	 * even though they're not actually hyperthreaded.  Thus it
9447c478bd9Sstevel@tonic-gate 	 * takes a bit more work to figure out what's really going
945ae115bc7Smrj 	 * on ... see the handling of the CMP_LGCY bit below)
9467c478bd9Sstevel@tonic-gate 	 */
9477c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_HTT) {
9487c478bd9Sstevel@tonic-gate 		cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi);
9497c478bd9Sstevel@tonic-gate 		if (cpi->cpi_ncpu_per_chip > 1)
9507c478bd9Sstevel@tonic-gate 			feature |= X86_HTT;
9518949bcd6Sandrei 	} else {
9528949bcd6Sandrei 		cpi->cpi_ncpu_per_chip = 1;
9537c478bd9Sstevel@tonic-gate 	}
9547c478bd9Sstevel@tonic-gate 
9557c478bd9Sstevel@tonic-gate 	/*
9567c478bd9Sstevel@tonic-gate 	 * Work on the "extended" feature information, doing
9577c478bd9Sstevel@tonic-gate 	 * some basic initialization for cpuid_pass2()
9587c478bd9Sstevel@tonic-gate 	 */
9597c478bd9Sstevel@tonic-gate 	xcpuid = 0;
9607c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
9617c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
9625ff02082Sdmick 		if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf)
9637c478bd9Sstevel@tonic-gate 			xcpuid++;
9647c478bd9Sstevel@tonic-gate 		break;
9657c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
9667c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family > 5 ||
9677c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 5 && cpi->cpi_model >= 1))
9687c478bd9Sstevel@tonic-gate 			xcpuid++;
9697c478bd9Sstevel@tonic-gate 		break;
9707c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
9717c478bd9Sstevel@tonic-gate 		/*
9727c478bd9Sstevel@tonic-gate 		 * Only these Cyrix CPUs are -known- to support
9737c478bd9Sstevel@tonic-gate 		 * extended cpuid operations.
9747c478bd9Sstevel@tonic-gate 		 */
9757c478bd9Sstevel@tonic-gate 		if (x86_type == X86_TYPE_VIA_CYRIX_III ||
9767c478bd9Sstevel@tonic-gate 		    x86_type == X86_TYPE_CYRIX_GXm)
9777c478bd9Sstevel@tonic-gate 			xcpuid++;
9787c478bd9Sstevel@tonic-gate 		break;
9797c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
9807c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
9817c478bd9Sstevel@tonic-gate 	default:
9827c478bd9Sstevel@tonic-gate 		xcpuid++;
9837c478bd9Sstevel@tonic-gate 		break;
9847c478bd9Sstevel@tonic-gate 	}
9857c478bd9Sstevel@tonic-gate 
9867c478bd9Sstevel@tonic-gate 	if (xcpuid) {
9877c478bd9Sstevel@tonic-gate 		cp = &cpi->cpi_extd[0];
9888949bcd6Sandrei 		cp->cp_eax = 0x80000000;
9898949bcd6Sandrei 		cpi->cpi_xmaxeax = __cpuid_insn(cp);
9907c478bd9Sstevel@tonic-gate 	}
9917c478bd9Sstevel@tonic-gate 
9927c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax & 0x80000000) {
9937c478bd9Sstevel@tonic-gate 
9947c478bd9Sstevel@tonic-gate 		if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX)
9957c478bd9Sstevel@tonic-gate 			cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX;
9967c478bd9Sstevel@tonic-gate 
9977c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_vendor) {
9987c478bd9Sstevel@tonic-gate 		case X86_VENDOR_Intel:
9997c478bd9Sstevel@tonic-gate 		case X86_VENDOR_AMD:
10007c478bd9Sstevel@tonic-gate 			if (cpi->cpi_xmaxeax < 0x80000001)
10017c478bd9Sstevel@tonic-gate 				break;
10027c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_extd[1];
10038949bcd6Sandrei 			cp->cp_eax = 0x80000001;
10048949bcd6Sandrei 			(void) __cpuid_insn(cp);
1005ae115bc7Smrj 
10067c478bd9Sstevel@tonic-gate 			if (cpi->cpi_vendor == X86_VENDOR_AMD &&
10077c478bd9Sstevel@tonic-gate 			    cpi->cpi_family == 5 &&
10087c478bd9Sstevel@tonic-gate 			    cpi->cpi_model == 6 &&
10097c478bd9Sstevel@tonic-gate 			    cpi->cpi_step == 6) {
10107c478bd9Sstevel@tonic-gate 				/*
10117c478bd9Sstevel@tonic-gate 				 * K6 model 6 uses bit 10 to indicate SYSC
10127c478bd9Sstevel@tonic-gate 				 * Later models use bit 11. Fix it here.
10137c478bd9Sstevel@tonic-gate 				 */
10147c478bd9Sstevel@tonic-gate 				if (cp->cp_edx & 0x400) {
10157c478bd9Sstevel@tonic-gate 					cp->cp_edx &= ~0x400;
10167c478bd9Sstevel@tonic-gate 					cp->cp_edx |= CPUID_AMD_EDX_SYSC;
10177c478bd9Sstevel@tonic-gate 				}
10187c478bd9Sstevel@tonic-gate 			}
10197c478bd9Sstevel@tonic-gate 
1020ae115bc7Smrj 			platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp);
1021ae115bc7Smrj 
10227c478bd9Sstevel@tonic-gate 			/*
10237c478bd9Sstevel@tonic-gate 			 * Compute the additions to the kernel's feature word.
10247c478bd9Sstevel@tonic-gate 			 */
10257c478bd9Sstevel@tonic-gate 			if (cp->cp_edx & CPUID_AMD_EDX_NX)
10267c478bd9Sstevel@tonic-gate 				feature |= X86_NX;
10277c478bd9Sstevel@tonic-gate 
1028f8801251Skk208521 			if ((cpi->cpi_vendor == X86_VENDOR_AMD) &&
1029f8801251Skk208521 			    (cpi->cpi_std[1].cp_edx & CPUID_INTC_EDX_FXSR) &&
1030f8801251Skk208521 			    (cp->cp_ecx & CPUID_AMD_ECX_SSE4A))
1031f8801251Skk208521 				feature |= X86_SSE4A;
1032f8801251Skk208521 
10337c478bd9Sstevel@tonic-gate 			/*
1034ae115bc7Smrj 			 * If both the HTT and CMP_LGCY bits are set,
10358949bcd6Sandrei 			 * then we're not actually HyperThreaded.  Read
10368949bcd6Sandrei 			 * "AMD CPUID Specification" for more details.
10377c478bd9Sstevel@tonic-gate 			 */
10387c478bd9Sstevel@tonic-gate 			if (cpi->cpi_vendor == X86_VENDOR_AMD &&
10398949bcd6Sandrei 			    (feature & X86_HTT) &&
1040ae115bc7Smrj 			    (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) {
10417c478bd9Sstevel@tonic-gate 				feature &= ~X86_HTT;
10428949bcd6Sandrei 				feature |= X86_CMP;
10438949bcd6Sandrei 			}
1044ae115bc7Smrj #if defined(__amd64)
10457c478bd9Sstevel@tonic-gate 			/*
10467c478bd9Sstevel@tonic-gate 			 * It's really tricky to support syscall/sysret in
10477c478bd9Sstevel@tonic-gate 			 * the i386 kernel; we rely on sysenter/sysexit
10487c478bd9Sstevel@tonic-gate 			 * instead.  In the amd64 kernel, things are -way-
10497c478bd9Sstevel@tonic-gate 			 * better.
10507c478bd9Sstevel@tonic-gate 			 */
10517c478bd9Sstevel@tonic-gate 			if (cp->cp_edx & CPUID_AMD_EDX_SYSC)
10527c478bd9Sstevel@tonic-gate 				feature |= X86_ASYSC;
10537c478bd9Sstevel@tonic-gate 
10547c478bd9Sstevel@tonic-gate 			/*
10557c478bd9Sstevel@tonic-gate 			 * While we're thinking about system calls, note
10567c478bd9Sstevel@tonic-gate 			 * that AMD processors don't support sysenter
10577c478bd9Sstevel@tonic-gate 			 * in long mode at all, so don't try to program them.
10587c478bd9Sstevel@tonic-gate 			 */
10597c478bd9Sstevel@tonic-gate 			if (x86_vendor == X86_VENDOR_AMD)
10607c478bd9Sstevel@tonic-gate 				feature &= ~X86_SEP;
10617c478bd9Sstevel@tonic-gate #endif
1062*247dbb3dSsudheer 			if (x86_vendor == X86_VENDOR_AMD &&
1063*247dbb3dSsudheer 			    cp->cp_edx & CPUID_AMD_EDX_TSCP)
1064ae115bc7Smrj 				feature |= X86_TSCP;
10657c478bd9Sstevel@tonic-gate 			break;
10667c478bd9Sstevel@tonic-gate 		default:
10677c478bd9Sstevel@tonic-gate 			break;
10687c478bd9Sstevel@tonic-gate 		}
10697c478bd9Sstevel@tonic-gate 
10708949bcd6Sandrei 		/*
10718949bcd6Sandrei 		 * Get CPUID data about processor cores and hyperthreads.
10728949bcd6Sandrei 		 */
10737c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_vendor) {
10747c478bd9Sstevel@tonic-gate 		case X86_VENDOR_Intel:
10758949bcd6Sandrei 			if (cpi->cpi_maxeax >= 4) {
10768949bcd6Sandrei 				cp = &cpi->cpi_std[4];
10778949bcd6Sandrei 				cp->cp_eax = 4;
10788949bcd6Sandrei 				cp->cp_ecx = 0;
10798949bcd6Sandrei 				(void) __cpuid_insn(cp);
1080ae115bc7Smrj 				platform_cpuid_mangle(cpi->cpi_vendor, 4, cp);
10818949bcd6Sandrei 			}
10828949bcd6Sandrei 			/*FALLTHROUGH*/
10837c478bd9Sstevel@tonic-gate 		case X86_VENDOR_AMD:
10847c478bd9Sstevel@tonic-gate 			if (cpi->cpi_xmaxeax < 0x80000008)
10857c478bd9Sstevel@tonic-gate 				break;
10867c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_extd[8];
10878949bcd6Sandrei 			cp->cp_eax = 0x80000008;
10888949bcd6Sandrei 			(void) __cpuid_insn(cp);
1089ae115bc7Smrj 			platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp);
1090ae115bc7Smrj 
10917c478bd9Sstevel@tonic-gate 			/*
10927c478bd9Sstevel@tonic-gate 			 * Virtual and physical address limits from
10937c478bd9Sstevel@tonic-gate 			 * cpuid override previously guessed values.
10947c478bd9Sstevel@tonic-gate 			 */
10957c478bd9Sstevel@tonic-gate 			cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0);
10967c478bd9Sstevel@tonic-gate 			cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8);
10977c478bd9Sstevel@tonic-gate 			break;
10987c478bd9Sstevel@tonic-gate 		default:
10997c478bd9Sstevel@tonic-gate 			break;
11007c478bd9Sstevel@tonic-gate 		}
11018949bcd6Sandrei 
1102d129bde2Sesaxe 		/*
1103d129bde2Sesaxe 		 * Derive the number of cores per chip
1104d129bde2Sesaxe 		 */
11058949bcd6Sandrei 		switch (cpi->cpi_vendor) {
11068949bcd6Sandrei 		case X86_VENDOR_Intel:
11078949bcd6Sandrei 			if (cpi->cpi_maxeax < 4) {
11088949bcd6Sandrei 				cpi->cpi_ncore_per_chip = 1;
11098949bcd6Sandrei 				break;
11108949bcd6Sandrei 			} else {
11118949bcd6Sandrei 				cpi->cpi_ncore_per_chip =
11128949bcd6Sandrei 				    BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1;
11138949bcd6Sandrei 			}
11148949bcd6Sandrei 			break;
11158949bcd6Sandrei 		case X86_VENDOR_AMD:
11168949bcd6Sandrei 			if (cpi->cpi_xmaxeax < 0x80000008) {
11178949bcd6Sandrei 				cpi->cpi_ncore_per_chip = 1;
11188949bcd6Sandrei 				break;
11198949bcd6Sandrei 			} else {
11208949bcd6Sandrei 				cpi->cpi_ncore_per_chip =
11218949bcd6Sandrei 				    BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1;
11228949bcd6Sandrei 			}
11238949bcd6Sandrei 			break;
11248949bcd6Sandrei 		default:
11258949bcd6Sandrei 			cpi->cpi_ncore_per_chip = 1;
11268949bcd6Sandrei 			break;
11277c478bd9Sstevel@tonic-gate 		}
1128fa2e767eSgavinm 	} else {
1129fa2e767eSgavinm 		cpi->cpi_ncore_per_chip = 1;
11308949bcd6Sandrei 	}
11318949bcd6Sandrei 
11328949bcd6Sandrei 	/*
11338949bcd6Sandrei 	 * If more than one core, then this processor is CMP.
11348949bcd6Sandrei 	 */
11358949bcd6Sandrei 	if (cpi->cpi_ncore_per_chip > 1)
11368949bcd6Sandrei 		feature |= X86_CMP;
1137ae115bc7Smrj 
11388949bcd6Sandrei 	/*
11398949bcd6Sandrei 	 * If the number of cores is the same as the number
11408949bcd6Sandrei 	 * of CPUs, then we cannot have HyperThreading.
11418949bcd6Sandrei 	 */
11428949bcd6Sandrei 	if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip)
11438949bcd6Sandrei 		feature &= ~X86_HTT;
11448949bcd6Sandrei 
11457c478bd9Sstevel@tonic-gate 	if ((feature & (X86_HTT | X86_CMP)) == 0) {
11468949bcd6Sandrei 		/*
11478949bcd6Sandrei 		 * Single-core single-threaded processors.
11488949bcd6Sandrei 		 */
11497c478bd9Sstevel@tonic-gate 		cpi->cpi_chipid = -1;
11507c478bd9Sstevel@tonic-gate 		cpi->cpi_clogid = 0;
11518949bcd6Sandrei 		cpi->cpi_coreid = cpu->cpu_id;
11527c478bd9Sstevel@tonic-gate 	} else if (cpi->cpi_ncpu_per_chip > 1) {
11538949bcd6Sandrei 		uint_t i;
11548949bcd6Sandrei 		uint_t chipid_shift = 0;
11558949bcd6Sandrei 		uint_t coreid_shift = 0;
11568949bcd6Sandrei 		uint_t apic_id = CPI_APIC_ID(cpi);
11577c478bd9Sstevel@tonic-gate 
11588949bcd6Sandrei 		for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1)
11598949bcd6Sandrei 			chipid_shift++;
11608949bcd6Sandrei 		cpi->cpi_chipid = apic_id >> chipid_shift;
11618949bcd6Sandrei 		cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1);
11628949bcd6Sandrei 
11638949bcd6Sandrei 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
11648949bcd6Sandrei 			if (feature & X86_CMP) {
11658949bcd6Sandrei 				/*
11668949bcd6Sandrei 				 * Multi-core (and possibly multi-threaded)
11678949bcd6Sandrei 				 * processors.
11688949bcd6Sandrei 				 */
11698949bcd6Sandrei 				uint_t ncpu_per_core;
11708949bcd6Sandrei 				if (cpi->cpi_ncore_per_chip == 1)
11718949bcd6Sandrei 					ncpu_per_core = cpi->cpi_ncpu_per_chip;
11728949bcd6Sandrei 				else if (cpi->cpi_ncore_per_chip > 1)
11738949bcd6Sandrei 					ncpu_per_core = cpi->cpi_ncpu_per_chip /
11748949bcd6Sandrei 					    cpi->cpi_ncore_per_chip;
11758949bcd6Sandrei 				/*
11768949bcd6Sandrei 				 * 8bit APIC IDs on dual core Pentiums
11778949bcd6Sandrei 				 * look like this:
11788949bcd6Sandrei 				 *
11798949bcd6Sandrei 				 * +-----------------------+------+------+
11808949bcd6Sandrei 				 * | Physical Package ID   |  MC  |  HT  |
11818949bcd6Sandrei 				 * +-----------------------+------+------+
11828949bcd6Sandrei 				 * <------- chipid -------->
11838949bcd6Sandrei 				 * <------- coreid --------------->
11848949bcd6Sandrei 				 *			   <--- clogid -->
11858949bcd6Sandrei 				 *
11868949bcd6Sandrei 				 * Where the number of bits necessary to
11878949bcd6Sandrei 				 * represent MC and HT fields together equals
11888949bcd6Sandrei 				 * to the minimum number of bits necessary to
11898949bcd6Sandrei 				 * store the value of cpi->cpi_ncpu_per_chip.
11908949bcd6Sandrei 				 * Of those bits, the MC part uses the number
11918949bcd6Sandrei 				 * of bits necessary to store the value of
11928949bcd6Sandrei 				 * cpi->cpi_ncore_per_chip.
11938949bcd6Sandrei 				 */
11948949bcd6Sandrei 				for (i = 1; i < ncpu_per_core; i <<= 1)
11958949bcd6Sandrei 					coreid_shift++;
11963090b9a9Sandrei 				cpi->cpi_coreid = apic_id >> coreid_shift;
11978949bcd6Sandrei 			} else if (feature & X86_HTT) {
11988949bcd6Sandrei 				/*
11998949bcd6Sandrei 				 * Single-core multi-threaded processors.
12008949bcd6Sandrei 				 */
12018949bcd6Sandrei 				cpi->cpi_coreid = cpi->cpi_chipid;
12028949bcd6Sandrei 			}
12038949bcd6Sandrei 		} else if (cpi->cpi_vendor == X86_VENDOR_AMD) {
12048949bcd6Sandrei 			/*
12058949bcd6Sandrei 			 * AMD currently only has dual-core processors with
12068949bcd6Sandrei 			 * single-threaded cores.  If they ever release
12078949bcd6Sandrei 			 * multi-threaded processors, then this code
12088949bcd6Sandrei 			 * will have to be updated.
12098949bcd6Sandrei 			 */
12108949bcd6Sandrei 			cpi->cpi_coreid = cpu->cpu_id;
12118949bcd6Sandrei 		} else {
12128949bcd6Sandrei 			/*
12138949bcd6Sandrei 			 * All other processors are currently
12148949bcd6Sandrei 			 * assumed to have single cores.
12158949bcd6Sandrei 			 */
12168949bcd6Sandrei 			cpi->cpi_coreid = cpi->cpi_chipid;
12178949bcd6Sandrei 		}
12187c478bd9Sstevel@tonic-gate 	}
12197c478bd9Sstevel@tonic-gate 
12208a40a695Sgavinm 	/*
12218a40a695Sgavinm 	 * Synthesize chip "revision" and socket type
12228a40a695Sgavinm 	 */
12238a40a695Sgavinm 	synth_info(cpi);
12248a40a695Sgavinm 
12257c478bd9Sstevel@tonic-gate pass1_done:
12267c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 1;
12277c478bd9Sstevel@tonic-gate 	return (feature);
12287c478bd9Sstevel@tonic-gate }
12297c478bd9Sstevel@tonic-gate 
12307c478bd9Sstevel@tonic-gate /*
12317c478bd9Sstevel@tonic-gate  * Make copies of the cpuid table entries we depend on, in
12327c478bd9Sstevel@tonic-gate  * part for ease of parsing now, in part so that we have only
12337c478bd9Sstevel@tonic-gate  * one place to correct any of it, in part for ease of
12347c478bd9Sstevel@tonic-gate  * later export to userland, and in part so we can look at
12357c478bd9Sstevel@tonic-gate  * this stuff in a crash dump.
12367c478bd9Sstevel@tonic-gate  */
12377c478bd9Sstevel@tonic-gate 
12387c478bd9Sstevel@tonic-gate /*ARGSUSED*/
12397c478bd9Sstevel@tonic-gate void
12407c478bd9Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu)
12417c478bd9Sstevel@tonic-gate {
12427c478bd9Sstevel@tonic-gate 	uint_t n, nmax;
12437c478bd9Sstevel@tonic-gate 	int i;
12448949bcd6Sandrei 	struct cpuid_regs *cp;
12457c478bd9Sstevel@tonic-gate 	uint8_t *dp;
12467c478bd9Sstevel@tonic-gate 	uint32_t *iptr;
12477c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
12487c478bd9Sstevel@tonic-gate 
12497c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 1);
12507c478bd9Sstevel@tonic-gate 
12517c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax < 1)
12527c478bd9Sstevel@tonic-gate 		goto pass2_done;
12537c478bd9Sstevel@tonic-gate 
12547c478bd9Sstevel@tonic-gate 	if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD)
12557c478bd9Sstevel@tonic-gate 		nmax = NMAX_CPI_STD;
12567c478bd9Sstevel@tonic-gate 	/*
12577c478bd9Sstevel@tonic-gate 	 * (We already handled n == 0 and n == 1 in pass 1)
12587c478bd9Sstevel@tonic-gate 	 */
12597c478bd9Sstevel@tonic-gate 	for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) {
12608949bcd6Sandrei 		cp->cp_eax = n;
1261d129bde2Sesaxe 
1262d129bde2Sesaxe 		/*
1263d129bde2Sesaxe 		 * CPUID function 4 expects %ecx to be initialized
1264d129bde2Sesaxe 		 * with an index which indicates which cache to return
1265d129bde2Sesaxe 		 * information about. The OS is expected to call function 4
1266d129bde2Sesaxe 		 * with %ecx set to 0, 1, 2, ... until it returns with
1267d129bde2Sesaxe 		 * EAX[4:0] set to 0, which indicates there are no more
1268d129bde2Sesaxe 		 * caches.
1269d129bde2Sesaxe 		 *
1270d129bde2Sesaxe 		 * Here, populate cpi_std[4] with the information returned by
1271d129bde2Sesaxe 		 * function 4 when %ecx == 0, and do the rest in cpuid_pass3()
1272d129bde2Sesaxe 		 * when dynamic memory allocation becomes available.
1273d129bde2Sesaxe 		 *
1274d129bde2Sesaxe 		 * Note: we need to explicitly initialize %ecx here, since
1275d129bde2Sesaxe 		 * function 4 may have been previously invoked.
1276d129bde2Sesaxe 		 */
1277d129bde2Sesaxe 		if (n == 4)
1278d129bde2Sesaxe 			cp->cp_ecx = 0;
1279d129bde2Sesaxe 
12808949bcd6Sandrei 		(void) __cpuid_insn(cp);
1281ae115bc7Smrj 		platform_cpuid_mangle(cpi->cpi_vendor, n, cp);
12827c478bd9Sstevel@tonic-gate 		switch (n) {
12837c478bd9Sstevel@tonic-gate 		case 2:
12847c478bd9Sstevel@tonic-gate 			/*
12857c478bd9Sstevel@tonic-gate 			 * "the lower 8 bits of the %eax register
12867c478bd9Sstevel@tonic-gate 			 * contain a value that identifies the number
12877c478bd9Sstevel@tonic-gate 			 * of times the cpuid [instruction] has to be
12887c478bd9Sstevel@tonic-gate 			 * executed to obtain a complete image of the
12897c478bd9Sstevel@tonic-gate 			 * processor's caching systems."
12907c478bd9Sstevel@tonic-gate 			 *
12917c478bd9Sstevel@tonic-gate 			 * How *do* they make this stuff up?
12927c478bd9Sstevel@tonic-gate 			 */
12937c478bd9Sstevel@tonic-gate 			cpi->cpi_ncache = sizeof (*cp) *
12947c478bd9Sstevel@tonic-gate 			    BITX(cp->cp_eax, 7, 0);
12957c478bd9Sstevel@tonic-gate 			if (cpi->cpi_ncache == 0)
12967c478bd9Sstevel@tonic-gate 				break;
12977c478bd9Sstevel@tonic-gate 			cpi->cpi_ncache--;	/* skip count byte */
12987c478bd9Sstevel@tonic-gate 
12997c478bd9Sstevel@tonic-gate 			/*
13007c478bd9Sstevel@tonic-gate 			 * Well, for now, rather than attempt to implement
13017c478bd9Sstevel@tonic-gate 			 * this slightly dubious algorithm, we just look
13027c478bd9Sstevel@tonic-gate 			 * at the first 15 ..
13037c478bd9Sstevel@tonic-gate 			 */
13047c478bd9Sstevel@tonic-gate 			if (cpi->cpi_ncache > (sizeof (*cp) - 1))
13057c478bd9Sstevel@tonic-gate 				cpi->cpi_ncache = sizeof (*cp) - 1;
13067c478bd9Sstevel@tonic-gate 
13077c478bd9Sstevel@tonic-gate 			dp = cpi->cpi_cacheinfo;
13087c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_eax, 31, 31) == 0) {
13097c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_eax;
13107c478bd9Sstevel@tonic-gate 				for (i = 1; i < 3; i++)
13117c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
13127c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
13137c478bd9Sstevel@tonic-gate 			}
13147c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_ebx, 31, 31) == 0) {
13157c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_ebx;
13167c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
13177c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
13187c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
13197c478bd9Sstevel@tonic-gate 			}
13207c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_ecx, 31, 31) == 0) {
13217c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_ecx;
13227c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
13237c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
13247c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
13257c478bd9Sstevel@tonic-gate 			}
13267c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_edx, 31, 31) == 0) {
13277c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_edx;
13287c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
13297c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
13307c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
13317c478bd9Sstevel@tonic-gate 			}
13327c478bd9Sstevel@tonic-gate 			break;
1333f98fbcecSbholler 
13347c478bd9Sstevel@tonic-gate 		case 3:	/* Processor serial number, if PSN supported */
1335f98fbcecSbholler 			break;
1336f98fbcecSbholler 
13377c478bd9Sstevel@tonic-gate 		case 4:	/* Deterministic cache parameters */
1338f98fbcecSbholler 			break;
1339f98fbcecSbholler 
13407c478bd9Sstevel@tonic-gate 		case 5:	/* Monitor/Mwait parameters */
13415b8a6efeSbholler 		{
13425b8a6efeSbholler 			size_t mwait_size;
1343f98fbcecSbholler 
1344f98fbcecSbholler 			/*
1345f98fbcecSbholler 			 * check cpi_mwait.support which was set in cpuid_pass1
1346f98fbcecSbholler 			 */
1347f98fbcecSbholler 			if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT))
1348f98fbcecSbholler 				break;
1349f98fbcecSbholler 
13505b8a6efeSbholler 			/*
13515b8a6efeSbholler 			 * Protect ourself from insane mwait line size.
13525b8a6efeSbholler 			 * Workaround for incomplete hardware emulator(s).
13535b8a6efeSbholler 			 */
13545b8a6efeSbholler 			mwait_size = (size_t)MWAIT_SIZE_MAX(cpi);
13555b8a6efeSbholler 			if (mwait_size < sizeof (uint32_t) ||
13565b8a6efeSbholler 			    !ISP2(mwait_size)) {
13575b8a6efeSbholler #if DEBUG
13585b8a6efeSbholler 				cmn_err(CE_NOTE, "Cannot handle cpu %d mwait "
13595b8a6efeSbholler 				    "size %ld",
13605b8a6efeSbholler 				    cpu->cpu_id, (long)mwait_size);
13615b8a6efeSbholler #endif
13625b8a6efeSbholler 				break;
13635b8a6efeSbholler 			}
13645b8a6efeSbholler 
1365f98fbcecSbholler 			cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi);
13665b8a6efeSbholler 			cpi->cpi_mwait.mon_max = mwait_size;
1367f98fbcecSbholler 			if (MWAIT_EXTENSION(cpi)) {
1368f98fbcecSbholler 				cpi->cpi_mwait.support |= MWAIT_EXTENSIONS;
1369f98fbcecSbholler 				if (MWAIT_INT_ENABLE(cpi))
1370f98fbcecSbholler 					cpi->cpi_mwait.support |=
1371f98fbcecSbholler 					    MWAIT_ECX_INT_ENABLE;
1372f98fbcecSbholler 			}
1373f98fbcecSbholler 			break;
13745b8a6efeSbholler 		}
13757c478bd9Sstevel@tonic-gate 		default:
13767c478bd9Sstevel@tonic-gate 			break;
13777c478bd9Sstevel@tonic-gate 		}
13787c478bd9Sstevel@tonic-gate 	}
13797c478bd9Sstevel@tonic-gate 
13807c478bd9Sstevel@tonic-gate 	if ((cpi->cpi_xmaxeax & 0x80000000) == 0)
13817c478bd9Sstevel@tonic-gate 		goto pass2_done;
13827c478bd9Sstevel@tonic-gate 
13837c478bd9Sstevel@tonic-gate 	if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD)
13847c478bd9Sstevel@tonic-gate 		nmax = NMAX_CPI_EXTD;
13857c478bd9Sstevel@tonic-gate 	/*
13867c478bd9Sstevel@tonic-gate 	 * Copy the extended properties, fixing them as we go.
13877c478bd9Sstevel@tonic-gate 	 * (We already handled n == 0 and n == 1 in pass 1)
13887c478bd9Sstevel@tonic-gate 	 */
13897c478bd9Sstevel@tonic-gate 	iptr = (void *)cpi->cpi_brandstr;
13907c478bd9Sstevel@tonic-gate 	for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) {
13918949bcd6Sandrei 		cp->cp_eax = 0x80000000 + n;
13928949bcd6Sandrei 		(void) __cpuid_insn(cp);
1393ae115bc7Smrj 		platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp);
13947c478bd9Sstevel@tonic-gate 		switch (n) {
13957c478bd9Sstevel@tonic-gate 		case 2:
13967c478bd9Sstevel@tonic-gate 		case 3:
13977c478bd9Sstevel@tonic-gate 		case 4:
13987c478bd9Sstevel@tonic-gate 			/*
13997c478bd9Sstevel@tonic-gate 			 * Extract the brand string
14007c478bd9Sstevel@tonic-gate 			 */
14017c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_eax;
14027c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_ebx;
14037c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_ecx;
14047c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_edx;
14057c478bd9Sstevel@tonic-gate 			break;
14067c478bd9Sstevel@tonic-gate 		case 5:
14077c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_vendor) {
14087c478bd9Sstevel@tonic-gate 			case X86_VENDOR_AMD:
14097c478bd9Sstevel@tonic-gate 				/*
14107c478bd9Sstevel@tonic-gate 				 * The Athlon and Duron were the first
14117c478bd9Sstevel@tonic-gate 				 * parts to report the sizes of the
14127c478bd9Sstevel@tonic-gate 				 * TLB for large pages. Before then,
14137c478bd9Sstevel@tonic-gate 				 * we don't trust the data.
14147c478bd9Sstevel@tonic-gate 				 */
14157c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family < 6 ||
14167c478bd9Sstevel@tonic-gate 				    (cpi->cpi_family == 6 &&
14177c478bd9Sstevel@tonic-gate 				    cpi->cpi_model < 1))
14187c478bd9Sstevel@tonic-gate 					cp->cp_eax = 0;
14197c478bd9Sstevel@tonic-gate 				break;
14207c478bd9Sstevel@tonic-gate 			default:
14217c478bd9Sstevel@tonic-gate 				break;
14227c478bd9Sstevel@tonic-gate 			}
14237c478bd9Sstevel@tonic-gate 			break;
14247c478bd9Sstevel@tonic-gate 		case 6:
14257c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_vendor) {
14267c478bd9Sstevel@tonic-gate 			case X86_VENDOR_AMD:
14277c478bd9Sstevel@tonic-gate 				/*
14287c478bd9Sstevel@tonic-gate 				 * The Athlon and Duron were the first
14297c478bd9Sstevel@tonic-gate 				 * AMD parts with L2 TLB's.
14307c478bd9Sstevel@tonic-gate 				 * Before then, don't trust the data.
14317c478bd9Sstevel@tonic-gate 				 */
14327c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family < 6 ||
14337c478bd9Sstevel@tonic-gate 				    cpi->cpi_family == 6 &&
14347c478bd9Sstevel@tonic-gate 				    cpi->cpi_model < 1)
14357c478bd9Sstevel@tonic-gate 					cp->cp_eax = cp->cp_ebx = 0;
14367c478bd9Sstevel@tonic-gate 				/*
14377c478bd9Sstevel@tonic-gate 				 * AMD Duron rev A0 reports L2
14387c478bd9Sstevel@tonic-gate 				 * cache size incorrectly as 1K
14397c478bd9Sstevel@tonic-gate 				 * when it is really 64K
14407c478bd9Sstevel@tonic-gate 				 */
14417c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family == 6 &&
14427c478bd9Sstevel@tonic-gate 				    cpi->cpi_model == 3 &&
14437c478bd9Sstevel@tonic-gate 				    cpi->cpi_step == 0) {
14447c478bd9Sstevel@tonic-gate 					cp->cp_ecx &= 0xffff;
14457c478bd9Sstevel@tonic-gate 					cp->cp_ecx |= 0x400000;
14467c478bd9Sstevel@tonic-gate 				}
14477c478bd9Sstevel@tonic-gate 				break;
14487c478bd9Sstevel@tonic-gate 			case X86_VENDOR_Cyrix:	/* VIA C3 */
14497c478bd9Sstevel@tonic-gate 				/*
14507c478bd9Sstevel@tonic-gate 				 * VIA C3 processors are a bit messed
14517c478bd9Sstevel@tonic-gate 				 * up w.r.t. encoding cache sizes in %ecx
14527c478bd9Sstevel@tonic-gate 				 */
14537c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family != 6)
14547c478bd9Sstevel@tonic-gate 					break;
14557c478bd9Sstevel@tonic-gate 				/*
14567c478bd9Sstevel@tonic-gate 				 * model 7 and 8 were incorrectly encoded
14577c478bd9Sstevel@tonic-gate 				 *
14587c478bd9Sstevel@tonic-gate 				 * xxx is model 8 really broken?
14597c478bd9Sstevel@tonic-gate 				 */
14607c478bd9Sstevel@tonic-gate 				if (cpi->cpi_model == 7 ||
14617c478bd9Sstevel@tonic-gate 				    cpi->cpi_model == 8)
14627c478bd9Sstevel@tonic-gate 					cp->cp_ecx =
14637c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 31, 24) << 16 |
14647c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 23, 16) << 12 |
14657c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 15, 8) << 8 |
14667c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 7, 0);
14677c478bd9Sstevel@tonic-gate 				/*
14687c478bd9Sstevel@tonic-gate 				 * model 9 stepping 1 has wrong associativity
14697c478bd9Sstevel@tonic-gate 				 */
14707c478bd9Sstevel@tonic-gate 				if (cpi->cpi_model == 9 && cpi->cpi_step == 1)
14717c478bd9Sstevel@tonic-gate 					cp->cp_ecx |= 8 << 12;
14727c478bd9Sstevel@tonic-gate 				break;
14737c478bd9Sstevel@tonic-gate 			case X86_VENDOR_Intel:
14747c478bd9Sstevel@tonic-gate 				/*
14757c478bd9Sstevel@tonic-gate 				 * Extended L2 Cache features function.
14767c478bd9Sstevel@tonic-gate 				 * First appeared on Prescott.
14777c478bd9Sstevel@tonic-gate 				 */
14787c478bd9Sstevel@tonic-gate 			default:
14797c478bd9Sstevel@tonic-gate 				break;
14807c478bd9Sstevel@tonic-gate 			}
14817c478bd9Sstevel@tonic-gate 			break;
14827c478bd9Sstevel@tonic-gate 		default:
14837c478bd9Sstevel@tonic-gate 			break;
14847c478bd9Sstevel@tonic-gate 		}
14857c478bd9Sstevel@tonic-gate 	}
14867c478bd9Sstevel@tonic-gate 
14877c478bd9Sstevel@tonic-gate pass2_done:
14887c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 2;
14897c478bd9Sstevel@tonic-gate }
14907c478bd9Sstevel@tonic-gate 
14917c478bd9Sstevel@tonic-gate static const char *
14927c478bd9Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi)
14937c478bd9Sstevel@tonic-gate {
14947c478bd9Sstevel@tonic-gate 	int i;
14957c478bd9Sstevel@tonic-gate 
14967c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
14977c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5)
14987c478bd9Sstevel@tonic-gate 		return ("i486");
14997c478bd9Sstevel@tonic-gate 
15007c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_family) {
15017c478bd9Sstevel@tonic-gate 	case 5:
15027c478bd9Sstevel@tonic-gate 		return ("Intel Pentium(r)");
15037c478bd9Sstevel@tonic-gate 	case 6:
15047c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
15057c478bd9Sstevel@tonic-gate 			uint_t celeron, xeon;
15068949bcd6Sandrei 			const struct cpuid_regs *cp;
15077c478bd9Sstevel@tonic-gate 		case 0:
15087c478bd9Sstevel@tonic-gate 		case 1:
15097c478bd9Sstevel@tonic-gate 		case 2:
15107c478bd9Sstevel@tonic-gate 			return ("Intel Pentium(r) Pro");
15117c478bd9Sstevel@tonic-gate 		case 3:
15127c478bd9Sstevel@tonic-gate 		case 4:
15137c478bd9Sstevel@tonic-gate 			return ("Intel Pentium(r) II");
15147c478bd9Sstevel@tonic-gate 		case 6:
15157c478bd9Sstevel@tonic-gate 			return ("Intel Celeron(r)");
15167c478bd9Sstevel@tonic-gate 		case 5:
15177c478bd9Sstevel@tonic-gate 		case 7:
15187c478bd9Sstevel@tonic-gate 			celeron = xeon = 0;
15197c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_std[2];	/* cache info */
15207c478bd9Sstevel@tonic-gate 
15217c478bd9Sstevel@tonic-gate 			for (i = 1; i < 3; i++) {
15227c478bd9Sstevel@tonic-gate 				uint_t tmp;
15237c478bd9Sstevel@tonic-gate 
15247c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_eax >> (8 * i)) & 0xff;
15257c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
15267c478bd9Sstevel@tonic-gate 					celeron++;
15277c478bd9Sstevel@tonic-gate 				if (tmp >= 0x44 && tmp <= 0x45)
15287c478bd9Sstevel@tonic-gate 					xeon++;
15297c478bd9Sstevel@tonic-gate 			}
15307c478bd9Sstevel@tonic-gate 
15317c478bd9Sstevel@tonic-gate 			for (i = 0; i < 2; i++) {
15327c478bd9Sstevel@tonic-gate 				uint_t tmp;
15337c478bd9Sstevel@tonic-gate 
15347c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_ebx >> (8 * i)) & 0xff;
15357c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
15367c478bd9Sstevel@tonic-gate 					celeron++;
15377c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
15387c478bd9Sstevel@tonic-gate 					xeon++;
15397c478bd9Sstevel@tonic-gate 			}
15407c478bd9Sstevel@tonic-gate 
15417c478bd9Sstevel@tonic-gate 			for (i = 0; i < 4; i++) {
15427c478bd9Sstevel@tonic-gate 				uint_t tmp;
15437c478bd9Sstevel@tonic-gate 
15447c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_ecx >> (8 * i)) & 0xff;
15457c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
15467c478bd9Sstevel@tonic-gate 					celeron++;
15477c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
15487c478bd9Sstevel@tonic-gate 					xeon++;
15497c478bd9Sstevel@tonic-gate 			}
15507c478bd9Sstevel@tonic-gate 
15517c478bd9Sstevel@tonic-gate 			for (i = 0; i < 4; i++) {
15527c478bd9Sstevel@tonic-gate 				uint_t tmp;
15537c478bd9Sstevel@tonic-gate 
15547c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_edx >> (8 * i)) & 0xff;
15557c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
15567c478bd9Sstevel@tonic-gate 					celeron++;
15577c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
15587c478bd9Sstevel@tonic-gate 					xeon++;
15597c478bd9Sstevel@tonic-gate 			}
15607c478bd9Sstevel@tonic-gate 
15617c478bd9Sstevel@tonic-gate 			if (celeron)
15627c478bd9Sstevel@tonic-gate 				return ("Intel Celeron(r)");
15637c478bd9Sstevel@tonic-gate 			if (xeon)
15647c478bd9Sstevel@tonic-gate 				return (cpi->cpi_model == 5 ?
15657c478bd9Sstevel@tonic-gate 				    "Intel Pentium(r) II Xeon(tm)" :
15667c478bd9Sstevel@tonic-gate 				    "Intel Pentium(r) III Xeon(tm)");
15677c478bd9Sstevel@tonic-gate 			return (cpi->cpi_model == 5 ?
15687c478bd9Sstevel@tonic-gate 			    "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" :
15697c478bd9Sstevel@tonic-gate 			    "Intel Pentium(r) III or Pentium(r) III Xeon(tm)");
15707c478bd9Sstevel@tonic-gate 		default:
15717c478bd9Sstevel@tonic-gate 			break;
15727c478bd9Sstevel@tonic-gate 		}
15737c478bd9Sstevel@tonic-gate 	default:
15747c478bd9Sstevel@tonic-gate 		break;
15757c478bd9Sstevel@tonic-gate 	}
15767c478bd9Sstevel@tonic-gate 
15775ff02082Sdmick 	/* BrandID is present if the field is nonzero */
15785ff02082Sdmick 	if (cpi->cpi_brandid != 0) {
15797c478bd9Sstevel@tonic-gate 		static const struct {
15807c478bd9Sstevel@tonic-gate 			uint_t bt_bid;
15817c478bd9Sstevel@tonic-gate 			const char *bt_str;
15827c478bd9Sstevel@tonic-gate 		} brand_tbl[] = {
15837c478bd9Sstevel@tonic-gate 			{ 0x1,	"Intel(r) Celeron(r)" },
15847c478bd9Sstevel@tonic-gate 			{ 0x2,	"Intel(r) Pentium(r) III" },
15857c478bd9Sstevel@tonic-gate 			{ 0x3,	"Intel(r) Pentium(r) III Xeon(tm)" },
15867c478bd9Sstevel@tonic-gate 			{ 0x4,	"Intel(r) Pentium(r) III" },
15877c478bd9Sstevel@tonic-gate 			{ 0x6,	"Mobile Intel(r) Pentium(r) III" },
15887c478bd9Sstevel@tonic-gate 			{ 0x7,	"Mobile Intel(r) Celeron(r)" },
15897c478bd9Sstevel@tonic-gate 			{ 0x8,	"Intel(r) Pentium(r) 4" },
15907c478bd9Sstevel@tonic-gate 			{ 0x9,	"Intel(r) Pentium(r) 4" },
15917c478bd9Sstevel@tonic-gate 			{ 0xa,	"Intel(r) Celeron(r)" },
15927c478bd9Sstevel@tonic-gate 			{ 0xb,	"Intel(r) Xeon(tm)" },
15937c478bd9Sstevel@tonic-gate 			{ 0xc,	"Intel(r) Xeon(tm) MP" },
15947c478bd9Sstevel@tonic-gate 			{ 0xe,	"Mobile Intel(r) Pentium(r) 4" },
15955ff02082Sdmick 			{ 0xf,	"Mobile Intel(r) Celeron(r)" },
15965ff02082Sdmick 			{ 0x11, "Mobile Genuine Intel(r)" },
15975ff02082Sdmick 			{ 0x12, "Intel(r) Celeron(r) M" },
15985ff02082Sdmick 			{ 0x13, "Mobile Intel(r) Celeron(r)" },
15995ff02082Sdmick 			{ 0x14, "Intel(r) Celeron(r)" },
16005ff02082Sdmick 			{ 0x15, "Mobile Genuine Intel(r)" },
16015ff02082Sdmick 			{ 0x16,	"Intel(r) Pentium(r) M" },
16025ff02082Sdmick 			{ 0x17, "Mobile Intel(r) Celeron(r)" }
16037c478bd9Sstevel@tonic-gate 		};
16047c478bd9Sstevel@tonic-gate 		uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]);
16057c478bd9Sstevel@tonic-gate 		uint_t sgn;
16067c478bd9Sstevel@tonic-gate 
16077c478bd9Sstevel@tonic-gate 		sgn = (cpi->cpi_family << 8) |
16087c478bd9Sstevel@tonic-gate 		    (cpi->cpi_model << 4) | cpi->cpi_step;
16097c478bd9Sstevel@tonic-gate 
16107c478bd9Sstevel@tonic-gate 		for (i = 0; i < btblmax; i++)
16117c478bd9Sstevel@tonic-gate 			if (brand_tbl[i].bt_bid == cpi->cpi_brandid)
16127c478bd9Sstevel@tonic-gate 				break;
16137c478bd9Sstevel@tonic-gate 		if (i < btblmax) {
16147c478bd9Sstevel@tonic-gate 			if (sgn == 0x6b1 && cpi->cpi_brandid == 3)
16157c478bd9Sstevel@tonic-gate 				return ("Intel(r) Celeron(r)");
16167c478bd9Sstevel@tonic-gate 			if (sgn < 0xf13 && cpi->cpi_brandid == 0xb)
16177c478bd9Sstevel@tonic-gate 				return ("Intel(r) Xeon(tm) MP");
16187c478bd9Sstevel@tonic-gate 			if (sgn < 0xf13 && cpi->cpi_brandid == 0xe)
16197c478bd9Sstevel@tonic-gate 				return ("Intel(r) Xeon(tm)");
16207c478bd9Sstevel@tonic-gate 			return (brand_tbl[i].bt_str);
16217c478bd9Sstevel@tonic-gate 		}
16227c478bd9Sstevel@tonic-gate 	}
16237c478bd9Sstevel@tonic-gate 
16247c478bd9Sstevel@tonic-gate 	return (NULL);
16257c478bd9Sstevel@tonic-gate }
16267c478bd9Sstevel@tonic-gate 
16277c478bd9Sstevel@tonic-gate static const char *
16287c478bd9Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi)
16297c478bd9Sstevel@tonic-gate {
16307c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
16317c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5)
16327c478bd9Sstevel@tonic-gate 		return ("i486 compatible");
16337c478bd9Sstevel@tonic-gate 
16347c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_family) {
16357c478bd9Sstevel@tonic-gate 	case 5:
16367c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
16377c478bd9Sstevel@tonic-gate 		case 0:
16387c478bd9Sstevel@tonic-gate 		case 1:
16397c478bd9Sstevel@tonic-gate 		case 2:
16407c478bd9Sstevel@tonic-gate 		case 3:
16417c478bd9Sstevel@tonic-gate 		case 4:
16427c478bd9Sstevel@tonic-gate 		case 5:
16437c478bd9Sstevel@tonic-gate 			return ("AMD-K5(r)");
16447c478bd9Sstevel@tonic-gate 		case 6:
16457c478bd9Sstevel@tonic-gate 		case 7:
16467c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)");
16477c478bd9Sstevel@tonic-gate 		case 8:
16487c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)-2");
16497c478bd9Sstevel@tonic-gate 		case 9:
16507c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)-III");
16517c478bd9Sstevel@tonic-gate 		default:
16527c478bd9Sstevel@tonic-gate 			return ("AMD (family 5)");
16537c478bd9Sstevel@tonic-gate 		}
16547c478bd9Sstevel@tonic-gate 	case 6:
16557c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
16567c478bd9Sstevel@tonic-gate 		case 1:
16577c478bd9Sstevel@tonic-gate 			return ("AMD-K7(tm)");
16587c478bd9Sstevel@tonic-gate 		case 0:
16597c478bd9Sstevel@tonic-gate 		case 2:
16607c478bd9Sstevel@tonic-gate 		case 4:
16617c478bd9Sstevel@tonic-gate 			return ("AMD Athlon(tm)");
16627c478bd9Sstevel@tonic-gate 		case 3:
16637c478bd9Sstevel@tonic-gate 		case 7:
16647c478bd9Sstevel@tonic-gate 			return ("AMD Duron(tm)");
16657c478bd9Sstevel@tonic-gate 		case 6:
16667c478bd9Sstevel@tonic-gate 		case 8:
16677c478bd9Sstevel@tonic-gate 		case 10:
16687c478bd9Sstevel@tonic-gate 			/*
16697c478bd9Sstevel@tonic-gate 			 * Use the L2 cache size to distinguish
16707c478bd9Sstevel@tonic-gate 			 */
16717c478bd9Sstevel@tonic-gate 			return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ?
16727c478bd9Sstevel@tonic-gate 			    "AMD Athlon(tm)" : "AMD Duron(tm)");
16737c478bd9Sstevel@tonic-gate 		default:
16747c478bd9Sstevel@tonic-gate 			return ("AMD (family 6)");
16757c478bd9Sstevel@tonic-gate 		}
16767c478bd9Sstevel@tonic-gate 	default:
16777c478bd9Sstevel@tonic-gate 		break;
16787c478bd9Sstevel@tonic-gate 	}
16797c478bd9Sstevel@tonic-gate 
16807c478bd9Sstevel@tonic-gate 	if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 &&
16817c478bd9Sstevel@tonic-gate 	    cpi->cpi_brandid != 0) {
16827c478bd9Sstevel@tonic-gate 		switch (BITX(cpi->cpi_brandid, 7, 5)) {
16837c478bd9Sstevel@tonic-gate 		case 3:
16847c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) UP 1xx");
16857c478bd9Sstevel@tonic-gate 		case 4:
16867c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) DP 2xx");
16877c478bd9Sstevel@tonic-gate 		case 5:
16887c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) MP 8xx");
16897c478bd9Sstevel@tonic-gate 		default:
16907c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm)");
16917c478bd9Sstevel@tonic-gate 		}
16927c478bd9Sstevel@tonic-gate 	}
16937c478bd9Sstevel@tonic-gate 
16947c478bd9Sstevel@tonic-gate 	return (NULL);
16957c478bd9Sstevel@tonic-gate }
16967c478bd9Sstevel@tonic-gate 
16977c478bd9Sstevel@tonic-gate static const char *
16987c478bd9Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type)
16997c478bd9Sstevel@tonic-gate {
17007c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
17017c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 ||
17027c478bd9Sstevel@tonic-gate 	    type == X86_TYPE_CYRIX_486)
17037c478bd9Sstevel@tonic-gate 		return ("i486 compatible");
17047c478bd9Sstevel@tonic-gate 
17057c478bd9Sstevel@tonic-gate 	switch (type) {
17067c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86:
17077c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86");
17087c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86L:
17097c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86L");
17107c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86MX:
17117c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86MX");
17127c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_GXm:
17137c478bd9Sstevel@tonic-gate 		return ("Cyrix GXm");
17147c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_MediaGX:
17157c478bd9Sstevel@tonic-gate 		return ("Cyrix MediaGX");
17167c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_MII:
17177c478bd9Sstevel@tonic-gate 		return ("Cyrix M2");
17187c478bd9Sstevel@tonic-gate 	case X86_TYPE_VIA_CYRIX_III:
17197c478bd9Sstevel@tonic-gate 		return ("VIA Cyrix M3");
17207c478bd9Sstevel@tonic-gate 	default:
17217c478bd9Sstevel@tonic-gate 		/*
17227c478bd9Sstevel@tonic-gate 		 * Have another wild guess ..
17237c478bd9Sstevel@tonic-gate 		 */
17247c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 4 && cpi->cpi_model == 9)
17257c478bd9Sstevel@tonic-gate 			return ("Cyrix 5x86");
17267c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_family == 5) {
17277c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
17287c478bd9Sstevel@tonic-gate 			case 2:
17297c478bd9Sstevel@tonic-gate 				return ("Cyrix 6x86");	/* Cyrix M1 */
17307c478bd9Sstevel@tonic-gate 			case 4:
17317c478bd9Sstevel@tonic-gate 				return ("Cyrix MediaGX");
17327c478bd9Sstevel@tonic-gate 			default:
17337c478bd9Sstevel@tonic-gate 				break;
17347c478bd9Sstevel@tonic-gate 			}
17357c478bd9Sstevel@tonic-gate 		} else if (cpi->cpi_family == 6) {
17367c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
17377c478bd9Sstevel@tonic-gate 			case 0:
17387c478bd9Sstevel@tonic-gate 				return ("Cyrix 6x86MX"); /* Cyrix M2? */
17397c478bd9Sstevel@tonic-gate 			case 5:
17407c478bd9Sstevel@tonic-gate 			case 6:
17417c478bd9Sstevel@tonic-gate 			case 7:
17427c478bd9Sstevel@tonic-gate 			case 8:
17437c478bd9Sstevel@tonic-gate 			case 9:
17447c478bd9Sstevel@tonic-gate 				return ("VIA C3");
17457c478bd9Sstevel@tonic-gate 			default:
17467c478bd9Sstevel@tonic-gate 				break;
17477c478bd9Sstevel@tonic-gate 			}
17487c478bd9Sstevel@tonic-gate 		}
17497c478bd9Sstevel@tonic-gate 		break;
17507c478bd9Sstevel@tonic-gate 	}
17517c478bd9Sstevel@tonic-gate 	return (NULL);
17527c478bd9Sstevel@tonic-gate }
17537c478bd9Sstevel@tonic-gate 
17547c478bd9Sstevel@tonic-gate /*
17557c478bd9Sstevel@tonic-gate  * This only gets called in the case that the CPU extended
17567c478bd9Sstevel@tonic-gate  * feature brand string (0x80000002, 0x80000003, 0x80000004)
17577c478bd9Sstevel@tonic-gate  * aren't available, or contain null bytes for some reason.
17587c478bd9Sstevel@tonic-gate  */
17597c478bd9Sstevel@tonic-gate static void
17607c478bd9Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi)
17617c478bd9Sstevel@tonic-gate {
17627c478bd9Sstevel@tonic-gate 	const char *brand = NULL;
17637c478bd9Sstevel@tonic-gate 
17647c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
17657c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
17667c478bd9Sstevel@tonic-gate 		brand = intel_cpubrand(cpi);
17677c478bd9Sstevel@tonic-gate 		break;
17687c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
17697c478bd9Sstevel@tonic-gate 		brand = amd_cpubrand(cpi);
17707c478bd9Sstevel@tonic-gate 		break;
17717c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
17727c478bd9Sstevel@tonic-gate 		brand = cyrix_cpubrand(cpi, x86_type);
17737c478bd9Sstevel@tonic-gate 		break;
17747c478bd9Sstevel@tonic-gate 	case X86_VENDOR_NexGen:
17757c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 0)
17767c478bd9Sstevel@tonic-gate 			brand = "NexGen Nx586";
17777c478bd9Sstevel@tonic-gate 		break;
17787c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
17797c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5)
17807c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
17817c478bd9Sstevel@tonic-gate 			case 4:
17827c478bd9Sstevel@tonic-gate 				brand = "Centaur C6";
17837c478bd9Sstevel@tonic-gate 				break;
17847c478bd9Sstevel@tonic-gate 			case 8:
17857c478bd9Sstevel@tonic-gate 				brand = "Centaur C2";
17867c478bd9Sstevel@tonic-gate 				break;
17877c478bd9Sstevel@tonic-gate 			case 9:
17887c478bd9Sstevel@tonic-gate 				brand = "Centaur C3";
17897c478bd9Sstevel@tonic-gate 				break;
17907c478bd9Sstevel@tonic-gate 			default:
17917c478bd9Sstevel@tonic-gate 				break;
17927c478bd9Sstevel@tonic-gate 			}
17937c478bd9Sstevel@tonic-gate 		break;
17947c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Rise:
17957c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 &&
17967c478bd9Sstevel@tonic-gate 		    (cpi->cpi_model == 0 || cpi->cpi_model == 2))
17977c478bd9Sstevel@tonic-gate 			brand = "Rise mP6";
17987c478bd9Sstevel@tonic-gate 		break;
17997c478bd9Sstevel@tonic-gate 	case X86_VENDOR_SiS:
18007c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 0)
18017c478bd9Sstevel@tonic-gate 			brand = "SiS 55x";
18027c478bd9Sstevel@tonic-gate 		break;
18037c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
18047c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 4)
18057c478bd9Sstevel@tonic-gate 			brand = "Transmeta Crusoe TM3x00 or TM5x00";
18067c478bd9Sstevel@tonic-gate 		break;
18077c478bd9Sstevel@tonic-gate 	case X86_VENDOR_NSC:
18087c478bd9Sstevel@tonic-gate 	case X86_VENDOR_UMC:
18097c478bd9Sstevel@tonic-gate 	default:
18107c478bd9Sstevel@tonic-gate 		break;
18117c478bd9Sstevel@tonic-gate 	}
18127c478bd9Sstevel@tonic-gate 	if (brand) {
18137c478bd9Sstevel@tonic-gate 		(void) strcpy((char *)cpi->cpi_brandstr, brand);
18147c478bd9Sstevel@tonic-gate 		return;
18157c478bd9Sstevel@tonic-gate 	}
18167c478bd9Sstevel@tonic-gate 
18177c478bd9Sstevel@tonic-gate 	/*
18187c478bd9Sstevel@tonic-gate 	 * If all else fails ...
18197c478bd9Sstevel@tonic-gate 	 */
18207c478bd9Sstevel@tonic-gate 	(void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr),
18217c478bd9Sstevel@tonic-gate 	    "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family,
18227c478bd9Sstevel@tonic-gate 	    cpi->cpi_model, cpi->cpi_step);
18237c478bd9Sstevel@tonic-gate }
18247c478bd9Sstevel@tonic-gate 
18257c478bd9Sstevel@tonic-gate /*
18267c478bd9Sstevel@tonic-gate  * This routine is called just after kernel memory allocation
18277c478bd9Sstevel@tonic-gate  * becomes available on cpu0, and as part of mp_startup() on
18287c478bd9Sstevel@tonic-gate  * the other cpus.
18297c478bd9Sstevel@tonic-gate  *
1830d129bde2Sesaxe  * Fixup the brand string, and collect any information from cpuid
1831d129bde2Sesaxe  * that requires dynamicically allocated storage to represent.
18327c478bd9Sstevel@tonic-gate  */
18337c478bd9Sstevel@tonic-gate /*ARGSUSED*/
18347c478bd9Sstevel@tonic-gate void
18357c478bd9Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu)
18367c478bd9Sstevel@tonic-gate {
1837d129bde2Sesaxe 	int	i, max, shft, level, size;
1838d129bde2Sesaxe 	struct cpuid_regs regs;
1839d129bde2Sesaxe 	struct cpuid_regs *cp;
18407c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
18417c478bd9Sstevel@tonic-gate 
18427c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 2);
18437c478bd9Sstevel@tonic-gate 
1844d129bde2Sesaxe 	/*
1845d129bde2Sesaxe 	 * Function 4: Deterministic cache parameters
1846d129bde2Sesaxe 	 *
1847d129bde2Sesaxe 	 * Take this opportunity to detect the number of threads
1848d129bde2Sesaxe 	 * sharing the last level cache, and construct a corresponding
1849d129bde2Sesaxe 	 * cache id. The respective cpuid_info members are initialized
1850d129bde2Sesaxe 	 * to the default case of "no last level cache sharing".
1851d129bde2Sesaxe 	 */
1852d129bde2Sesaxe 	cpi->cpi_ncpu_shr_last_cache = 1;
1853d129bde2Sesaxe 	cpi->cpi_last_lvl_cacheid = cpu->cpu_id;
1854d129bde2Sesaxe 
1855d129bde2Sesaxe 	if (cpi->cpi_maxeax >= 4 && cpi->cpi_vendor == X86_VENDOR_Intel) {
1856d129bde2Sesaxe 
1857d129bde2Sesaxe 		/*
1858d129bde2Sesaxe 		 * Find the # of elements (size) returned by fn 4, and along
1859d129bde2Sesaxe 		 * the way detect last level cache sharing details.
1860d129bde2Sesaxe 		 */
1861d129bde2Sesaxe 		bzero(&regs, sizeof (regs));
1862d129bde2Sesaxe 		cp = &regs;
1863d129bde2Sesaxe 		for (i = 0, max = 0; i < CPI_FN4_ECX_MAX; i++) {
1864d129bde2Sesaxe 			cp->cp_eax = 4;
1865d129bde2Sesaxe 			cp->cp_ecx = i;
1866d129bde2Sesaxe 
1867d129bde2Sesaxe 			(void) __cpuid_insn(cp);
1868d129bde2Sesaxe 
1869d129bde2Sesaxe 			if (CPI_CACHE_TYPE(cp) == 0)
1870d129bde2Sesaxe 				break;
1871d129bde2Sesaxe 			level = CPI_CACHE_LVL(cp);
1872d129bde2Sesaxe 			if (level > max) {
1873d129bde2Sesaxe 				max = level;
1874d129bde2Sesaxe 				cpi->cpi_ncpu_shr_last_cache =
1875d129bde2Sesaxe 				    CPI_NTHR_SHR_CACHE(cp) + 1;
1876d129bde2Sesaxe 			}
1877d129bde2Sesaxe 		}
1878d129bde2Sesaxe 		cpi->cpi_std_4_size = size = i;
1879d129bde2Sesaxe 
1880d129bde2Sesaxe 		/*
1881d129bde2Sesaxe 		 * Allocate the cpi_std_4 array. The first element
1882d129bde2Sesaxe 		 * references the regs for fn 4, %ecx == 0, which
1883d129bde2Sesaxe 		 * cpuid_pass2() stashed in cpi->cpi_std[4].
1884d129bde2Sesaxe 		 */
1885d129bde2Sesaxe 		if (size > 0) {
1886d129bde2Sesaxe 			cpi->cpi_std_4 =
1887d129bde2Sesaxe 			    kmem_alloc(size * sizeof (cp), KM_SLEEP);
1888d129bde2Sesaxe 			cpi->cpi_std_4[0] = &cpi->cpi_std[4];
1889d129bde2Sesaxe 
1890d129bde2Sesaxe 			/*
1891d129bde2Sesaxe 			 * Allocate storage to hold the additional regs
1892d129bde2Sesaxe 			 * for function 4, %ecx == 1 .. cpi_std_4_size.
1893d129bde2Sesaxe 			 *
1894d129bde2Sesaxe 			 * The regs for fn 4, %ecx == 0 has already
1895d129bde2Sesaxe 			 * been allocated as indicated above.
1896d129bde2Sesaxe 			 */
1897d129bde2Sesaxe 			for (i = 1; i < size; i++) {
1898d129bde2Sesaxe 				cp = cpi->cpi_std_4[i] =
1899d129bde2Sesaxe 				    kmem_zalloc(sizeof (regs), KM_SLEEP);
1900d129bde2Sesaxe 				cp->cp_eax = 4;
1901d129bde2Sesaxe 				cp->cp_ecx = i;
1902d129bde2Sesaxe 
1903d129bde2Sesaxe 				(void) __cpuid_insn(cp);
1904d129bde2Sesaxe 			}
1905d129bde2Sesaxe 		}
1906d129bde2Sesaxe 		/*
1907d129bde2Sesaxe 		 * Determine the number of bits needed to represent
1908d129bde2Sesaxe 		 * the number of CPUs sharing the last level cache.
1909d129bde2Sesaxe 		 *
1910d129bde2Sesaxe 		 * Shift off that number of bits from the APIC id to
1911d129bde2Sesaxe 		 * derive the cache id.
1912d129bde2Sesaxe 		 */
1913d129bde2Sesaxe 		shft = 0;
1914d129bde2Sesaxe 		for (i = 1; i < cpi->cpi_ncpu_shr_last_cache; i <<= 1)
1915d129bde2Sesaxe 			shft++;
1916d129bde2Sesaxe 		cpi->cpi_last_lvl_cacheid = CPI_APIC_ID(cpi) >> shft;
1917d129bde2Sesaxe 	}
1918d129bde2Sesaxe 
1919d129bde2Sesaxe 	/*
1920d129bde2Sesaxe 	 * Now fixup the brand string
1921d129bde2Sesaxe 	 */
19227c478bd9Sstevel@tonic-gate 	if ((cpi->cpi_xmaxeax & 0x80000000) == 0) {
19237c478bd9Sstevel@tonic-gate 		fabricate_brandstr(cpi);
1924d129bde2Sesaxe 	} else {
19257c478bd9Sstevel@tonic-gate 
19267c478bd9Sstevel@tonic-gate 		/*
19277c478bd9Sstevel@tonic-gate 		 * If we successfully extracted a brand string from the cpuid
19287c478bd9Sstevel@tonic-gate 		 * instruction, clean it up by removing leading spaces and
19297c478bd9Sstevel@tonic-gate 		 * similar junk.
19307c478bd9Sstevel@tonic-gate 		 */
19317c478bd9Sstevel@tonic-gate 		if (cpi->cpi_brandstr[0]) {
19327c478bd9Sstevel@tonic-gate 			size_t maxlen = sizeof (cpi->cpi_brandstr);
19337c478bd9Sstevel@tonic-gate 			char *src, *dst;
19347c478bd9Sstevel@tonic-gate 
19357c478bd9Sstevel@tonic-gate 			dst = src = (char *)cpi->cpi_brandstr;
19367c478bd9Sstevel@tonic-gate 			src[maxlen - 1] = '\0';
19377c478bd9Sstevel@tonic-gate 			/*
19387c478bd9Sstevel@tonic-gate 			 * strip leading spaces
19397c478bd9Sstevel@tonic-gate 			 */
19407c478bd9Sstevel@tonic-gate 			while (*src == ' ')
19417c478bd9Sstevel@tonic-gate 				src++;
19427c478bd9Sstevel@tonic-gate 			/*
19437c478bd9Sstevel@tonic-gate 			 * Remove any 'Genuine' or "Authentic" prefixes
19447c478bd9Sstevel@tonic-gate 			 */
19457c478bd9Sstevel@tonic-gate 			if (strncmp(src, "Genuine ", 8) == 0)
19467c478bd9Sstevel@tonic-gate 				src += 8;
19477c478bd9Sstevel@tonic-gate 			if (strncmp(src, "Authentic ", 10) == 0)
19487c478bd9Sstevel@tonic-gate 				src += 10;
19497c478bd9Sstevel@tonic-gate 
19507c478bd9Sstevel@tonic-gate 			/*
19517c478bd9Sstevel@tonic-gate 			 * Now do an in-place copy.
19527c478bd9Sstevel@tonic-gate 			 * Map (R) to (r) and (TM) to (tm).
19537c478bd9Sstevel@tonic-gate 			 * The era of teletypes is long gone, and there's
19547c478bd9Sstevel@tonic-gate 			 * -really- no need to shout.
19557c478bd9Sstevel@tonic-gate 			 */
19567c478bd9Sstevel@tonic-gate 			while (*src != '\0') {
19577c478bd9Sstevel@tonic-gate 				if (src[0] == '(') {
19587c478bd9Sstevel@tonic-gate 					if (strncmp(src + 1, "R)", 2) == 0) {
19597c478bd9Sstevel@tonic-gate 						(void) strncpy(dst, "(r)", 3);
19607c478bd9Sstevel@tonic-gate 						src += 3;
19617c478bd9Sstevel@tonic-gate 						dst += 3;
19627c478bd9Sstevel@tonic-gate 						continue;
19637c478bd9Sstevel@tonic-gate 					}
19647c478bd9Sstevel@tonic-gate 					if (strncmp(src + 1, "TM)", 3) == 0) {
19657c478bd9Sstevel@tonic-gate 						(void) strncpy(dst, "(tm)", 4);
19667c478bd9Sstevel@tonic-gate 						src += 4;
19677c478bd9Sstevel@tonic-gate 						dst += 4;
19687c478bd9Sstevel@tonic-gate 						continue;
19697c478bd9Sstevel@tonic-gate 					}
19707c478bd9Sstevel@tonic-gate 				}
19717c478bd9Sstevel@tonic-gate 				*dst++ = *src++;
19727c478bd9Sstevel@tonic-gate 			}
19737c478bd9Sstevel@tonic-gate 			*dst = '\0';
19747c478bd9Sstevel@tonic-gate 
19757c478bd9Sstevel@tonic-gate 			/*
19767c478bd9Sstevel@tonic-gate 			 * Finally, remove any trailing spaces
19777c478bd9Sstevel@tonic-gate 			 */
19787c478bd9Sstevel@tonic-gate 			while (--dst > cpi->cpi_brandstr)
19797c478bd9Sstevel@tonic-gate 				if (*dst == ' ')
19807c478bd9Sstevel@tonic-gate 					*dst = '\0';
19817c478bd9Sstevel@tonic-gate 				else
19827c478bd9Sstevel@tonic-gate 					break;
19837c478bd9Sstevel@tonic-gate 		} else
19847c478bd9Sstevel@tonic-gate 			fabricate_brandstr(cpi);
1985d129bde2Sesaxe 	}
19867c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 3;
19877c478bd9Sstevel@tonic-gate }
19887c478bd9Sstevel@tonic-gate 
19897c478bd9Sstevel@tonic-gate /*
19907c478bd9Sstevel@tonic-gate  * This routine is called out of bind_hwcap() much later in the life
19917c478bd9Sstevel@tonic-gate  * of the kernel (post_startup()).  The job of this routine is to resolve
19927c478bd9Sstevel@tonic-gate  * the hardware feature support and kernel support for those features into
19937c478bd9Sstevel@tonic-gate  * what we're actually going to tell applications via the aux vector.
19947c478bd9Sstevel@tonic-gate  */
19957c478bd9Sstevel@tonic-gate uint_t
19967c478bd9Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu)
19977c478bd9Sstevel@tonic-gate {
19987c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
19997c478bd9Sstevel@tonic-gate 	uint_t hwcap_flags = 0;
20007c478bd9Sstevel@tonic-gate 
20017c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
20027c478bd9Sstevel@tonic-gate 		cpu = CPU;
20037c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
20047c478bd9Sstevel@tonic-gate 
20057c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 3);
20067c478bd9Sstevel@tonic-gate 
20077c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax >= 1) {
20087c478bd9Sstevel@tonic-gate 		uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES];
20097c478bd9Sstevel@tonic-gate 		uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES];
20107c478bd9Sstevel@tonic-gate 
20117c478bd9Sstevel@tonic-gate 		*edx = CPI_FEATURES_EDX(cpi);
20127c478bd9Sstevel@tonic-gate 		*ecx = CPI_FEATURES_ECX(cpi);
20137c478bd9Sstevel@tonic-gate 
20147c478bd9Sstevel@tonic-gate 		/*
20157c478bd9Sstevel@tonic-gate 		 * [these require explicit kernel support]
20167c478bd9Sstevel@tonic-gate 		 */
20177c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SEP) == 0)
20187c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_SEP;
20197c478bd9Sstevel@tonic-gate 
20207c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SSE) == 0)
20217c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE);
20227c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SSE2) == 0)
20237c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_SSE2;
20247c478bd9Sstevel@tonic-gate 
20257c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_HTT) == 0)
20267c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_HTT;
20277c478bd9Sstevel@tonic-gate 
20287c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SSE3) == 0)
20297c478bd9Sstevel@tonic-gate 			*ecx &= ~CPUID_INTC_ECX_SSE3;
20307c478bd9Sstevel@tonic-gate 
2031d0f8ff6eSkk208521 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
2032d0f8ff6eSkk208521 			if ((x86_feature & X86_SSSE3) == 0)
2033d0f8ff6eSkk208521 				*ecx &= ~CPUID_INTC_ECX_SSSE3;
2034d0f8ff6eSkk208521 			if ((x86_feature & X86_SSE4_1) == 0)
2035d0f8ff6eSkk208521 				*ecx &= ~CPUID_INTC_ECX_SSE4_1;
2036d0f8ff6eSkk208521 			if ((x86_feature & X86_SSE4_2) == 0)
2037d0f8ff6eSkk208521 				*ecx &= ~CPUID_INTC_ECX_SSE4_2;
2038d0f8ff6eSkk208521 		}
2039d0f8ff6eSkk208521 
20407c478bd9Sstevel@tonic-gate 		/*
20417c478bd9Sstevel@tonic-gate 		 * [no explicit support required beyond x87 fp context]
20427c478bd9Sstevel@tonic-gate 		 */
20437c478bd9Sstevel@tonic-gate 		if (!fpu_exists)
20447c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX);
20457c478bd9Sstevel@tonic-gate 
20467c478bd9Sstevel@tonic-gate 		/*
20477c478bd9Sstevel@tonic-gate 		 * Now map the supported feature vector to things that we
20487c478bd9Sstevel@tonic-gate 		 * think userland will care about.
20497c478bd9Sstevel@tonic-gate 		 */
20507c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SEP)
20517c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SEP;
20527c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SSE)
20537c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_FXSR | AV_386_SSE;
20547c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SSE2)
20557c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SSE2;
20567c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_SSE3)
20577c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SSE3;
2058d0f8ff6eSkk208521 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
2059d0f8ff6eSkk208521 			if (*ecx & CPUID_INTC_ECX_SSSE3)
2060d0f8ff6eSkk208521 				hwcap_flags |= AV_386_SSSE3;
2061d0f8ff6eSkk208521 			if (*ecx & CPUID_INTC_ECX_SSE4_1)
2062d0f8ff6eSkk208521 				hwcap_flags |= AV_386_SSE4_1;
2063d0f8ff6eSkk208521 			if (*ecx & CPUID_INTC_ECX_SSE4_2)
2064d0f8ff6eSkk208521 				hwcap_flags |= AV_386_SSE4_2;
2065d0f8ff6eSkk208521 		}
2066f8801251Skk208521 		if (*ecx & CPUID_INTC_ECX_POPCNT)
2067f8801251Skk208521 			hwcap_flags |= AV_386_POPCNT;
20687c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_FPU)
20697c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_FPU;
20707c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_MMX)
20717c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_MMX;
20727c478bd9Sstevel@tonic-gate 
20737c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_TSC)
20747c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_TSC;
20757c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_CX8)
20767c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CX8;
20777c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_CMOV)
20787c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CMOV;
20797c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_MON)
20807c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_MON;
20817c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_CX16)
20827c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CX16;
20837c478bd9Sstevel@tonic-gate 	}
20847c478bd9Sstevel@tonic-gate 
20858949bcd6Sandrei 	if (x86_feature & X86_HTT)
20867c478bd9Sstevel@tonic-gate 		hwcap_flags |= AV_386_PAUSE;
20877c478bd9Sstevel@tonic-gate 
20887c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000001)
20897c478bd9Sstevel@tonic-gate 		goto pass4_done;
20907c478bd9Sstevel@tonic-gate 
20917c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
20928949bcd6Sandrei 		struct cpuid_regs cp;
2093ae115bc7Smrj 		uint32_t *edx, *ecx;
20947c478bd9Sstevel@tonic-gate 
2095ae115bc7Smrj 	case X86_VENDOR_Intel:
2096ae115bc7Smrj 		/*
2097ae115bc7Smrj 		 * Seems like Intel duplicated what we necessary
2098ae115bc7Smrj 		 * here to make the initial crop of 64-bit OS's work.
2099ae115bc7Smrj 		 * Hopefully, those are the only "extended" bits
2100ae115bc7Smrj 		 * they'll add.
2101ae115bc7Smrj 		 */
2102ae115bc7Smrj 		/*FALLTHROUGH*/
2103ae115bc7Smrj 
21047c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
21057c478bd9Sstevel@tonic-gate 		edx = &cpi->cpi_support[AMD_EDX_FEATURES];
2106ae115bc7Smrj 		ecx = &cpi->cpi_support[AMD_ECX_FEATURES];
21077c478bd9Sstevel@tonic-gate 
21087c478bd9Sstevel@tonic-gate 		*edx = CPI_FEATURES_XTD_EDX(cpi);
2109ae115bc7Smrj 		*ecx = CPI_FEATURES_XTD_ECX(cpi);
2110ae115bc7Smrj 
2111ae115bc7Smrj 		/*
2112ae115bc7Smrj 		 * [these features require explicit kernel support]
2113ae115bc7Smrj 		 */
2114ae115bc7Smrj 		switch (cpi->cpi_vendor) {
2115ae115bc7Smrj 		case X86_VENDOR_Intel:
2116ae115bc7Smrj 			break;
2117ae115bc7Smrj 
2118ae115bc7Smrj 		case X86_VENDOR_AMD:
2119ae115bc7Smrj 			if ((x86_feature & X86_TSCP) == 0)
2120ae115bc7Smrj 				*edx &= ~CPUID_AMD_EDX_TSCP;
2121f8801251Skk208521 			if ((x86_feature & X86_SSE4A) == 0)
2122f8801251Skk208521 				*ecx &= ~CPUID_AMD_ECX_SSE4A;
2123ae115bc7Smrj 			break;
2124ae115bc7Smrj 
2125ae115bc7Smrj 		default:
2126ae115bc7Smrj 			break;
2127ae115bc7Smrj 		}
21287c478bd9Sstevel@tonic-gate 
21297c478bd9Sstevel@tonic-gate 		/*
21307c478bd9Sstevel@tonic-gate 		 * [no explicit support required beyond
21317c478bd9Sstevel@tonic-gate 		 * x87 fp context and exception handlers]
21327c478bd9Sstevel@tonic-gate 		 */
21337c478bd9Sstevel@tonic-gate 		if (!fpu_exists)
21347c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_AMD_EDX_MMXamd |
21357c478bd9Sstevel@tonic-gate 			    CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx);
21367c478bd9Sstevel@tonic-gate 
21377c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_NX) == 0)
21387c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_AMD_EDX_NX;
2139ae115bc7Smrj #if !defined(__amd64)
21407c478bd9Sstevel@tonic-gate 		*edx &= ~CPUID_AMD_EDX_LM;
21417c478bd9Sstevel@tonic-gate #endif
21427c478bd9Sstevel@tonic-gate 		/*
21437c478bd9Sstevel@tonic-gate 		 * Now map the supported feature vector to
21447c478bd9Sstevel@tonic-gate 		 * things that we think userland will care about.
21457c478bd9Sstevel@tonic-gate 		 */
2146ae115bc7Smrj #if defined(__amd64)
21477c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_SYSC)
21487c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_SYSC;
2149ae115bc7Smrj #endif
21507c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_MMXamd)
21517c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_MMX;
21527c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_3DNow)
21537c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_3DNow;
21547c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_3DNowx)
21557c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_3DNowx;
2156ae115bc7Smrj 
2157ae115bc7Smrj 		switch (cpi->cpi_vendor) {
2158ae115bc7Smrj 		case X86_VENDOR_AMD:
2159ae115bc7Smrj 			if (*edx & CPUID_AMD_EDX_TSCP)
2160ae115bc7Smrj 				hwcap_flags |= AV_386_TSCP;
2161ae115bc7Smrj 			if (*ecx & CPUID_AMD_ECX_AHF64)
2162ae115bc7Smrj 				hwcap_flags |= AV_386_AHF;
2163f8801251Skk208521 			if (*ecx & CPUID_AMD_ECX_SSE4A)
2164f8801251Skk208521 				hwcap_flags |= AV_386_AMD_SSE4A;
2165f8801251Skk208521 			if (*ecx & CPUID_AMD_ECX_LZCNT)
2166f8801251Skk208521 				hwcap_flags |= AV_386_AMD_LZCNT;
2167ae115bc7Smrj 			break;
2168ae115bc7Smrj 
2169ae115bc7Smrj 		case X86_VENDOR_Intel:
2170ae115bc7Smrj 			/*
2171ae115bc7Smrj 			 * Aarrgh.
2172ae115bc7Smrj 			 * Intel uses a different bit in the same word.
2173ae115bc7Smrj 			 */
2174ae115bc7Smrj 			if (*ecx & CPUID_INTC_ECX_AHF64)
2175ae115bc7Smrj 				hwcap_flags |= AV_386_AHF;
2176ae115bc7Smrj 			break;
2177ae115bc7Smrj 
2178ae115bc7Smrj 		default:
2179ae115bc7Smrj 			break;
2180ae115bc7Smrj 		}
21817c478bd9Sstevel@tonic-gate 		break;
21827c478bd9Sstevel@tonic-gate 
21837c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
21848949bcd6Sandrei 		cp.cp_eax = 0x80860001;
21858949bcd6Sandrei 		(void) __cpuid_insn(&cp);
21868949bcd6Sandrei 		cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx;
21877c478bd9Sstevel@tonic-gate 		break;
21887c478bd9Sstevel@tonic-gate 
21897c478bd9Sstevel@tonic-gate 	default:
21907c478bd9Sstevel@tonic-gate 		break;
21917c478bd9Sstevel@tonic-gate 	}
21927c478bd9Sstevel@tonic-gate 
21937c478bd9Sstevel@tonic-gate pass4_done:
21947c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 4;
21957c478bd9Sstevel@tonic-gate 	return (hwcap_flags);
21967c478bd9Sstevel@tonic-gate }
21977c478bd9Sstevel@tonic-gate 
21987c478bd9Sstevel@tonic-gate 
21997c478bd9Sstevel@tonic-gate /*
22007c478bd9Sstevel@tonic-gate  * Simulate the cpuid instruction using the data we previously
22017c478bd9Sstevel@tonic-gate  * captured about this CPU.  We try our best to return the truth
22027c478bd9Sstevel@tonic-gate  * about the hardware, independently of kernel support.
22037c478bd9Sstevel@tonic-gate  */
22047c478bd9Sstevel@tonic-gate uint32_t
22058949bcd6Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp)
22067c478bd9Sstevel@tonic-gate {
22077c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
22088949bcd6Sandrei 	struct cpuid_regs *xcp;
22097c478bd9Sstevel@tonic-gate 
22107c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
22117c478bd9Sstevel@tonic-gate 		cpu = CPU;
22127c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
22137c478bd9Sstevel@tonic-gate 
22147c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 3));
22157c478bd9Sstevel@tonic-gate 
22167c478bd9Sstevel@tonic-gate 	/*
22177c478bd9Sstevel@tonic-gate 	 * CPUID data is cached in two separate places: cpi_std for standard
22187c478bd9Sstevel@tonic-gate 	 * CPUID functions, and cpi_extd for extended CPUID functions.
22197c478bd9Sstevel@tonic-gate 	 */
22208949bcd6Sandrei 	if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD)
22218949bcd6Sandrei 		xcp = &cpi->cpi_std[cp->cp_eax];
22228949bcd6Sandrei 	else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax &&
22238949bcd6Sandrei 	    cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD)
22248949bcd6Sandrei 		xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000];
22257c478bd9Sstevel@tonic-gate 	else
22267c478bd9Sstevel@tonic-gate 		/*
22277c478bd9Sstevel@tonic-gate 		 * The caller is asking for data from an input parameter which
22287c478bd9Sstevel@tonic-gate 		 * the kernel has not cached.  In this case we go fetch from
22297c478bd9Sstevel@tonic-gate 		 * the hardware and return the data directly to the user.
22307c478bd9Sstevel@tonic-gate 		 */
22318949bcd6Sandrei 		return (__cpuid_insn(cp));
22328949bcd6Sandrei 
22338949bcd6Sandrei 	cp->cp_eax = xcp->cp_eax;
22348949bcd6Sandrei 	cp->cp_ebx = xcp->cp_ebx;
22358949bcd6Sandrei 	cp->cp_ecx = xcp->cp_ecx;
22368949bcd6Sandrei 	cp->cp_edx = xcp->cp_edx;
22377c478bd9Sstevel@tonic-gate 	return (cp->cp_eax);
22387c478bd9Sstevel@tonic-gate }
22397c478bd9Sstevel@tonic-gate 
22407c478bd9Sstevel@tonic-gate int
22417c478bd9Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass)
22427c478bd9Sstevel@tonic-gate {
22437c478bd9Sstevel@tonic-gate 	return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL &&
22447c478bd9Sstevel@tonic-gate 	    cpu->cpu_m.mcpu_cpi->cpi_pass >= pass);
22457c478bd9Sstevel@tonic-gate }
22467c478bd9Sstevel@tonic-gate 
22477c478bd9Sstevel@tonic-gate int
22487c478bd9Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n)
22497c478bd9Sstevel@tonic-gate {
22507c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 3));
22517c478bd9Sstevel@tonic-gate 
22527c478bd9Sstevel@tonic-gate 	return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr));
22537c478bd9Sstevel@tonic-gate }
22547c478bd9Sstevel@tonic-gate 
22557c478bd9Sstevel@tonic-gate int
22568949bcd6Sandrei cpuid_is_cmt(cpu_t *cpu)
22577c478bd9Sstevel@tonic-gate {
22587c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
22597c478bd9Sstevel@tonic-gate 		cpu = CPU;
22607c478bd9Sstevel@tonic-gate 
22617c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
22627c478bd9Sstevel@tonic-gate 
22637c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0);
22647c478bd9Sstevel@tonic-gate }
22657c478bd9Sstevel@tonic-gate 
22667c478bd9Sstevel@tonic-gate /*
22677c478bd9Sstevel@tonic-gate  * AMD and Intel both implement the 64-bit variant of the syscall
22687c478bd9Sstevel@tonic-gate  * instruction (syscallq), so if there's -any- support for syscall,
22697c478bd9Sstevel@tonic-gate  * cpuid currently says "yes, we support this".
22707c478bd9Sstevel@tonic-gate  *
22717c478bd9Sstevel@tonic-gate  * However, Intel decided to -not- implement the 32-bit variant of the
22727c478bd9Sstevel@tonic-gate  * syscall instruction, so we provide a predicate to allow our caller
22737c478bd9Sstevel@tonic-gate  * to test that subtlety here.
2274843e1988Sjohnlev  *
2275843e1988Sjohnlev  * XXPV	Currently, 32-bit syscall instructions don't work via the hypervisor,
2276843e1988Sjohnlev  *	even in the case where the hardware would in fact support it.
22777c478bd9Sstevel@tonic-gate  */
22787c478bd9Sstevel@tonic-gate /*ARGSUSED*/
22797c478bd9Sstevel@tonic-gate int
22807c478bd9Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu)
22817c478bd9Sstevel@tonic-gate {
22827c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1));
22837c478bd9Sstevel@tonic-gate 
2284843e1988Sjohnlev #if !defined(__xpv)
2285ae115bc7Smrj 	if (cpu == NULL)
2286ae115bc7Smrj 		cpu = CPU;
2287ae115bc7Smrj 
2288ae115bc7Smrj 	/*CSTYLED*/
2289ae115bc7Smrj 	{
2290ae115bc7Smrj 		struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
2291ae115bc7Smrj 
2292ae115bc7Smrj 		if (cpi->cpi_vendor == X86_VENDOR_AMD &&
2293ae115bc7Smrj 		    cpi->cpi_xmaxeax >= 0x80000001 &&
2294ae115bc7Smrj 		    (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC))
2295ae115bc7Smrj 			return (1);
2296ae115bc7Smrj 	}
2297843e1988Sjohnlev #endif
22987c478bd9Sstevel@tonic-gate 	return (0);
22997c478bd9Sstevel@tonic-gate }
23007c478bd9Sstevel@tonic-gate 
23017c478bd9Sstevel@tonic-gate int
23027c478bd9Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n)
23037c478bd9Sstevel@tonic-gate {
23047c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
23057c478bd9Sstevel@tonic-gate 
23067c478bd9Sstevel@tonic-gate 	static const char fmt[] =
2307ecfa43a5Sdmick 	    "x86 (%s %X family %d model %d step %d clock %d MHz)";
23087c478bd9Sstevel@tonic-gate 	static const char fmt_ht[] =
2309ecfa43a5Sdmick 	    "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)";
23107c478bd9Sstevel@tonic-gate 
23117c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23127c478bd9Sstevel@tonic-gate 
23138949bcd6Sandrei 	if (cpuid_is_cmt(cpu))
23147c478bd9Sstevel@tonic-gate 		return (snprintf(s, n, fmt_ht, cpi->cpi_chipid,
2315ecfa43a5Sdmick 		    cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax,
2316ecfa43a5Sdmick 		    cpi->cpi_family, cpi->cpi_model,
23177c478bd9Sstevel@tonic-gate 		    cpi->cpi_step, cpu->cpu_type_info.pi_clock));
23187c478bd9Sstevel@tonic-gate 	return (snprintf(s, n, fmt,
2319ecfa43a5Sdmick 	    cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax,
2320ecfa43a5Sdmick 	    cpi->cpi_family, cpi->cpi_model,
23217c478bd9Sstevel@tonic-gate 	    cpi->cpi_step, cpu->cpu_type_info.pi_clock));
23227c478bd9Sstevel@tonic-gate }
23237c478bd9Sstevel@tonic-gate 
23247c478bd9Sstevel@tonic-gate const char *
23257c478bd9Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu)
23267c478bd9Sstevel@tonic-gate {
23277c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23287c478bd9Sstevel@tonic-gate 	return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr);
23297c478bd9Sstevel@tonic-gate }
23307c478bd9Sstevel@tonic-gate 
23317c478bd9Sstevel@tonic-gate uint_t
23327c478bd9Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu)
23337c478bd9Sstevel@tonic-gate {
23347c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23357c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_vendor);
23367c478bd9Sstevel@tonic-gate }
23377c478bd9Sstevel@tonic-gate 
23387c478bd9Sstevel@tonic-gate uint_t
23397c478bd9Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu)
23407c478bd9Sstevel@tonic-gate {
23417c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23427c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_family);
23437c478bd9Sstevel@tonic-gate }
23447c478bd9Sstevel@tonic-gate 
23457c478bd9Sstevel@tonic-gate uint_t
23467c478bd9Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu)
23477c478bd9Sstevel@tonic-gate {
23487c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23497c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_model);
23507c478bd9Sstevel@tonic-gate }
23517c478bd9Sstevel@tonic-gate 
23527c478bd9Sstevel@tonic-gate uint_t
23537c478bd9Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu)
23547c478bd9Sstevel@tonic-gate {
23557c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23567c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip);
23577c478bd9Sstevel@tonic-gate }
23587c478bd9Sstevel@tonic-gate 
23597c478bd9Sstevel@tonic-gate uint_t
23608949bcd6Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu)
23618949bcd6Sandrei {
23628949bcd6Sandrei 	ASSERT(cpuid_checkpass(cpu, 1));
23638949bcd6Sandrei 	return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip);
23648949bcd6Sandrei }
23658949bcd6Sandrei 
23668949bcd6Sandrei uint_t
2367d129bde2Sesaxe cpuid_get_ncpu_sharing_last_cache(cpu_t *cpu)
2368d129bde2Sesaxe {
2369d129bde2Sesaxe 	ASSERT(cpuid_checkpass(cpu, 2));
2370d129bde2Sesaxe 	return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_shr_last_cache);
2371d129bde2Sesaxe }
2372d129bde2Sesaxe 
2373d129bde2Sesaxe id_t
2374d129bde2Sesaxe cpuid_get_last_lvl_cacheid(cpu_t *cpu)
2375d129bde2Sesaxe {
2376d129bde2Sesaxe 	ASSERT(cpuid_checkpass(cpu, 2));
2377d129bde2Sesaxe 	return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid);
2378d129bde2Sesaxe }
2379d129bde2Sesaxe 
2380d129bde2Sesaxe uint_t
23817c478bd9Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu)
23827c478bd9Sstevel@tonic-gate {
23837c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
23847c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_step);
23857c478bd9Sstevel@tonic-gate }
23867c478bd9Sstevel@tonic-gate 
23872449e17fSsherrym uint_t
23882449e17fSsherrym cpuid_getsig(struct cpu *cpu)
23892449e17fSsherrym {
23902449e17fSsherrym 	ASSERT(cpuid_checkpass(cpu, 1));
23912449e17fSsherrym 	return (cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_eax);
23922449e17fSsherrym }
23932449e17fSsherrym 
23948a40a695Sgavinm uint32_t
23958a40a695Sgavinm cpuid_getchiprev(struct cpu *cpu)
23968a40a695Sgavinm {
23978a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
23988a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_chiprev);
23998a40a695Sgavinm }
24008a40a695Sgavinm 
24018a40a695Sgavinm const char *
24028a40a695Sgavinm cpuid_getchiprevstr(struct cpu *cpu)
24038a40a695Sgavinm {
24048a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
24058a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr);
24068a40a695Sgavinm }
24078a40a695Sgavinm 
24088a40a695Sgavinm uint32_t
24098a40a695Sgavinm cpuid_getsockettype(struct cpu *cpu)
24108a40a695Sgavinm {
24118a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
24128a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_socket);
24138a40a695Sgavinm }
24148a40a695Sgavinm 
2415fb2f18f8Sesaxe int
2416fb2f18f8Sesaxe cpuid_get_chipid(cpu_t *cpu)
24177c478bd9Sstevel@tonic-gate {
24187c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24197c478bd9Sstevel@tonic-gate 
24208949bcd6Sandrei 	if (cpuid_is_cmt(cpu))
24217c478bd9Sstevel@tonic-gate 		return (cpu->cpu_m.mcpu_cpi->cpi_chipid);
24227c478bd9Sstevel@tonic-gate 	return (cpu->cpu_id);
24237c478bd9Sstevel@tonic-gate }
24247c478bd9Sstevel@tonic-gate 
24258949bcd6Sandrei id_t
2426fb2f18f8Sesaxe cpuid_get_coreid(cpu_t *cpu)
24278949bcd6Sandrei {
24288949bcd6Sandrei 	ASSERT(cpuid_checkpass(cpu, 1));
24298949bcd6Sandrei 	return (cpu->cpu_m.mcpu_cpi->cpi_coreid);
24308949bcd6Sandrei }
24318949bcd6Sandrei 
24327c478bd9Sstevel@tonic-gate int
2433fb2f18f8Sesaxe cpuid_get_clogid(cpu_t *cpu)
24347c478bd9Sstevel@tonic-gate {
24357c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24367c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_clogid);
24377c478bd9Sstevel@tonic-gate }
24387c478bd9Sstevel@tonic-gate 
24397c478bd9Sstevel@tonic-gate void
24407c478bd9Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits)
24417c478bd9Sstevel@tonic-gate {
24427c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
24437c478bd9Sstevel@tonic-gate 
24447c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
24457c478bd9Sstevel@tonic-gate 		cpu = CPU;
24467c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
24477c478bd9Sstevel@tonic-gate 
24487c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24497c478bd9Sstevel@tonic-gate 
24507c478bd9Sstevel@tonic-gate 	if (pabits)
24517c478bd9Sstevel@tonic-gate 		*pabits = cpi->cpi_pabits;
24527c478bd9Sstevel@tonic-gate 	if (vabits)
24537c478bd9Sstevel@tonic-gate 		*vabits = cpi->cpi_vabits;
24547c478bd9Sstevel@tonic-gate }
24557c478bd9Sstevel@tonic-gate 
24567c478bd9Sstevel@tonic-gate /*
24577c478bd9Sstevel@tonic-gate  * Returns the number of data TLB entries for a corresponding
24587c478bd9Sstevel@tonic-gate  * pagesize.  If it can't be computed, or isn't known, the
24597c478bd9Sstevel@tonic-gate  * routine returns zero.  If you ask about an architecturally
24607c478bd9Sstevel@tonic-gate  * impossible pagesize, the routine will panic (so that the
24617c478bd9Sstevel@tonic-gate  * hat implementor knows that things are inconsistent.)
24627c478bd9Sstevel@tonic-gate  */
24637c478bd9Sstevel@tonic-gate uint_t
24647c478bd9Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize)
24657c478bd9Sstevel@tonic-gate {
24667c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
24677c478bd9Sstevel@tonic-gate 	uint_t dtlb_nent = 0;
24687c478bd9Sstevel@tonic-gate 
24697c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
24707c478bd9Sstevel@tonic-gate 		cpu = CPU;
24717c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
24727c478bd9Sstevel@tonic-gate 
24737c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24747c478bd9Sstevel@tonic-gate 
24757c478bd9Sstevel@tonic-gate 	/*
24767c478bd9Sstevel@tonic-gate 	 * Check the L2 TLB info
24777c478bd9Sstevel@tonic-gate 	 */
24787c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax >= 0x80000006) {
24798949bcd6Sandrei 		struct cpuid_regs *cp = &cpi->cpi_extd[6];
24807c478bd9Sstevel@tonic-gate 
24817c478bd9Sstevel@tonic-gate 		switch (pagesize) {
24827c478bd9Sstevel@tonic-gate 
24837c478bd9Sstevel@tonic-gate 		case 4 * 1024:
24847c478bd9Sstevel@tonic-gate 			/*
24857c478bd9Sstevel@tonic-gate 			 * All zero in the top 16 bits of the register
24867c478bd9Sstevel@tonic-gate 			 * indicates a unified TLB. Size is in low 16 bits.
24877c478bd9Sstevel@tonic-gate 			 */
24887c478bd9Sstevel@tonic-gate 			if ((cp->cp_ebx & 0xffff0000) == 0)
24897c478bd9Sstevel@tonic-gate 				dtlb_nent = cp->cp_ebx & 0x0000ffff;
24907c478bd9Sstevel@tonic-gate 			else
24917c478bd9Sstevel@tonic-gate 				dtlb_nent = BITX(cp->cp_ebx, 27, 16);
24927c478bd9Sstevel@tonic-gate 			break;
24937c478bd9Sstevel@tonic-gate 
24947c478bd9Sstevel@tonic-gate 		case 2 * 1024 * 1024:
24957c478bd9Sstevel@tonic-gate 			if ((cp->cp_eax & 0xffff0000) == 0)
24967c478bd9Sstevel@tonic-gate 				dtlb_nent = cp->cp_eax & 0x0000ffff;
24977c478bd9Sstevel@tonic-gate 			else
24987c478bd9Sstevel@tonic-gate 				dtlb_nent = BITX(cp->cp_eax, 27, 16);
24997c478bd9Sstevel@tonic-gate 			break;
25007c478bd9Sstevel@tonic-gate 
25017c478bd9Sstevel@tonic-gate 		default:
25027c478bd9Sstevel@tonic-gate 			panic("unknown L2 pagesize");
25037c478bd9Sstevel@tonic-gate 			/*NOTREACHED*/
25047c478bd9Sstevel@tonic-gate 		}
25057c478bd9Sstevel@tonic-gate 	}
25067c478bd9Sstevel@tonic-gate 
25077c478bd9Sstevel@tonic-gate 	if (dtlb_nent != 0)
25087c478bd9Sstevel@tonic-gate 		return (dtlb_nent);
25097c478bd9Sstevel@tonic-gate 
25107c478bd9Sstevel@tonic-gate 	/*
25117c478bd9Sstevel@tonic-gate 	 * No L2 TLB support for this size, try L1.
25127c478bd9Sstevel@tonic-gate 	 */
25137c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax >= 0x80000005) {
25148949bcd6Sandrei 		struct cpuid_regs *cp = &cpi->cpi_extd[5];
25157c478bd9Sstevel@tonic-gate 
25167c478bd9Sstevel@tonic-gate 		switch (pagesize) {
25177c478bd9Sstevel@tonic-gate 		case 4 * 1024:
25187c478bd9Sstevel@tonic-gate 			dtlb_nent = BITX(cp->cp_ebx, 23, 16);
25197c478bd9Sstevel@tonic-gate 			break;
25207c478bd9Sstevel@tonic-gate 		case 2 * 1024 * 1024:
25217c478bd9Sstevel@tonic-gate 			dtlb_nent = BITX(cp->cp_eax, 23, 16);
25227c478bd9Sstevel@tonic-gate 			break;
25237c478bd9Sstevel@tonic-gate 		default:
25247c478bd9Sstevel@tonic-gate 			panic("unknown L1 d-TLB pagesize");
25257c478bd9Sstevel@tonic-gate 			/*NOTREACHED*/
25267c478bd9Sstevel@tonic-gate 		}
25277c478bd9Sstevel@tonic-gate 	}
25287c478bd9Sstevel@tonic-gate 
25297c478bd9Sstevel@tonic-gate 	return (dtlb_nent);
25307c478bd9Sstevel@tonic-gate }
25317c478bd9Sstevel@tonic-gate 
25327c478bd9Sstevel@tonic-gate /*
25337c478bd9Sstevel@tonic-gate  * Return 0 if the erratum is not present or not applicable, positive
25347c478bd9Sstevel@tonic-gate  * if it is, and negative if the status of the erratum is unknown.
25357c478bd9Sstevel@tonic-gate  *
25367c478bd9Sstevel@tonic-gate  * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm)
25372201b277Skucharsk  * Processors" #25759, Rev 3.57, August 2005
25387c478bd9Sstevel@tonic-gate  */
25397c478bd9Sstevel@tonic-gate int
25407c478bd9Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum)
25417c478bd9Sstevel@tonic-gate {
25427c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
25438949bcd6Sandrei 	uint_t eax;
25447c478bd9Sstevel@tonic-gate 
2545ea99987eSsethg 	/*
2546ea99987eSsethg 	 * Bail out if this CPU isn't an AMD CPU, or if it's
2547ea99987eSsethg 	 * a legacy (32-bit) AMD CPU.
2548ea99987eSsethg 	 */
2549ea99987eSsethg 	if (cpi->cpi_vendor != X86_VENDOR_AMD ||
2550875b116eSkchow 	    cpi->cpi_family == 4 || cpi->cpi_family == 5 ||
2551875b116eSkchow 	    cpi->cpi_family == 6)
25528a40a695Sgavinm 
25537c478bd9Sstevel@tonic-gate 		return (0);
25547c478bd9Sstevel@tonic-gate 
25557c478bd9Sstevel@tonic-gate 	eax = cpi->cpi_std[1].cp_eax;
25567c478bd9Sstevel@tonic-gate 
25577c478bd9Sstevel@tonic-gate #define	SH_B0(eax)	(eax == 0xf40 || eax == 0xf50)
25587c478bd9Sstevel@tonic-gate #define	SH_B3(eax) 	(eax == 0xf51)
2559ee88d2b9Skchow #define	B(eax)		(SH_B0(eax) || SH_B3(eax))
25607c478bd9Sstevel@tonic-gate 
25617c478bd9Sstevel@tonic-gate #define	SH_C0(eax)	(eax == 0xf48 || eax == 0xf58)
25627c478bd9Sstevel@tonic-gate 
25637c478bd9Sstevel@tonic-gate #define	SH_CG(eax)	(eax == 0xf4a || eax == 0xf5a || eax == 0xf7a)
25647c478bd9Sstevel@tonic-gate #define	DH_CG(eax)	(eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0)
25657c478bd9Sstevel@tonic-gate #define	CH_CG(eax)	(eax == 0xf82 || eax == 0xfb2)
2566ee88d2b9Skchow #define	CG(eax)		(SH_CG(eax) || DH_CG(eax) || CH_CG(eax))
25677c478bd9Sstevel@tonic-gate 
25687c478bd9Sstevel@tonic-gate #define	SH_D0(eax)	(eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70)
25697c478bd9Sstevel@tonic-gate #define	DH_D0(eax)	(eax == 0x10fc0 || eax == 0x10ff0)
25707c478bd9Sstevel@tonic-gate #define	CH_D0(eax)	(eax == 0x10f80 || eax == 0x10fb0)
2571ee88d2b9Skchow #define	D0(eax)		(SH_D0(eax) || DH_D0(eax) || CH_D0(eax))
25727c478bd9Sstevel@tonic-gate 
25737c478bd9Sstevel@tonic-gate #define	SH_E0(eax)	(eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70)
25747c478bd9Sstevel@tonic-gate #define	JH_E1(eax)	(eax == 0x20f10)	/* JH8_E0 had 0x20f30 */
25757c478bd9Sstevel@tonic-gate #define	DH_E3(eax)	(eax == 0x20fc0 || eax == 0x20ff0)
25767c478bd9Sstevel@tonic-gate #define	SH_E4(eax)	(eax == 0x20f51 || eax == 0x20f71)
25777c478bd9Sstevel@tonic-gate #define	BH_E4(eax)	(eax == 0x20fb1)
25787c478bd9Sstevel@tonic-gate #define	SH_E5(eax)	(eax == 0x20f42)
25797c478bd9Sstevel@tonic-gate #define	DH_E6(eax)	(eax == 0x20ff2 || eax == 0x20fc2)
25807c478bd9Sstevel@tonic-gate #define	JH_E6(eax)	(eax == 0x20f12 || eax == 0x20f32)
2581ee88d2b9Skchow #define	EX(eax)		(SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \
2582ee88d2b9Skchow 			    SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \
2583ee88d2b9Skchow 			    DH_E6(eax) || JH_E6(eax))
25847c478bd9Sstevel@tonic-gate 
25857c478bd9Sstevel@tonic-gate 	switch (erratum) {
25867c478bd9Sstevel@tonic-gate 	case 1:
2587875b116eSkchow 		return (cpi->cpi_family < 0x10);
25887c478bd9Sstevel@tonic-gate 	case 51:	/* what does the asterisk mean? */
25897c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
25907c478bd9Sstevel@tonic-gate 	case 52:
25917c478bd9Sstevel@tonic-gate 		return (B(eax));
25927c478bd9Sstevel@tonic-gate 	case 57:
2593875b116eSkchow 		return (cpi->cpi_family <= 0x10);
25947c478bd9Sstevel@tonic-gate 	case 58:
25957c478bd9Sstevel@tonic-gate 		return (B(eax));
25967c478bd9Sstevel@tonic-gate 	case 60:
2597875b116eSkchow 		return (cpi->cpi_family <= 0x10);
25987c478bd9Sstevel@tonic-gate 	case 61:
25997c478bd9Sstevel@tonic-gate 	case 62:
26007c478bd9Sstevel@tonic-gate 	case 63:
26017c478bd9Sstevel@tonic-gate 	case 64:
26027c478bd9Sstevel@tonic-gate 	case 65:
26037c478bd9Sstevel@tonic-gate 	case 66:
26047c478bd9Sstevel@tonic-gate 	case 68:
26057c478bd9Sstevel@tonic-gate 	case 69:
26067c478bd9Sstevel@tonic-gate 	case 70:
26077c478bd9Sstevel@tonic-gate 	case 71:
26087c478bd9Sstevel@tonic-gate 		return (B(eax));
26097c478bd9Sstevel@tonic-gate 	case 72:
26107c478bd9Sstevel@tonic-gate 		return (SH_B0(eax));
26117c478bd9Sstevel@tonic-gate 	case 74:
26127c478bd9Sstevel@tonic-gate 		return (B(eax));
26137c478bd9Sstevel@tonic-gate 	case 75:
2614875b116eSkchow 		return (cpi->cpi_family < 0x10);
26157c478bd9Sstevel@tonic-gate 	case 76:
26167c478bd9Sstevel@tonic-gate 		return (B(eax));
26177c478bd9Sstevel@tonic-gate 	case 77:
2618875b116eSkchow 		return (cpi->cpi_family <= 0x10);
26197c478bd9Sstevel@tonic-gate 	case 78:
26207c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
26217c478bd9Sstevel@tonic-gate 	case 79:
26227c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
26237c478bd9Sstevel@tonic-gate 	case 80:
26247c478bd9Sstevel@tonic-gate 	case 81:
26257c478bd9Sstevel@tonic-gate 	case 82:
26267c478bd9Sstevel@tonic-gate 		return (B(eax));
26277c478bd9Sstevel@tonic-gate 	case 83:
26287c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
26297c478bd9Sstevel@tonic-gate 	case 85:
2630875b116eSkchow 		return (cpi->cpi_family < 0x10);
26317c478bd9Sstevel@tonic-gate 	case 86:
26327c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax));
26337c478bd9Sstevel@tonic-gate 	case 88:
26347c478bd9Sstevel@tonic-gate #if !defined(__amd64)
26357c478bd9Sstevel@tonic-gate 		return (0);
26367c478bd9Sstevel@tonic-gate #else
26377c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
26387c478bd9Sstevel@tonic-gate #endif
26397c478bd9Sstevel@tonic-gate 	case 89:
2640875b116eSkchow 		return (cpi->cpi_family < 0x10);
26417c478bd9Sstevel@tonic-gate 	case 90:
26427c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
26437c478bd9Sstevel@tonic-gate 	case 91:
26447c478bd9Sstevel@tonic-gate 	case 92:
26457c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
26467c478bd9Sstevel@tonic-gate 	case 93:
26477c478bd9Sstevel@tonic-gate 		return (SH_C0(eax));
26487c478bd9Sstevel@tonic-gate 	case 94:
26497c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
26507c478bd9Sstevel@tonic-gate 	case 95:
26517c478bd9Sstevel@tonic-gate #if !defined(__amd64)
26527c478bd9Sstevel@tonic-gate 		return (0);
26537c478bd9Sstevel@tonic-gate #else
26547c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
26557c478bd9Sstevel@tonic-gate #endif
26567c478bd9Sstevel@tonic-gate 	case 96:
26577c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
26587c478bd9Sstevel@tonic-gate 	case 97:
26597c478bd9Sstevel@tonic-gate 	case 98:
26607c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax));
26617c478bd9Sstevel@tonic-gate 	case 99:
26627c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
26637c478bd9Sstevel@tonic-gate 	case 100:
26647c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
26657c478bd9Sstevel@tonic-gate 	case 101:
26667c478bd9Sstevel@tonic-gate 	case 103:
26677c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
26687c478bd9Sstevel@tonic-gate 	case 104:
26697c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax) || D0(eax));
26707c478bd9Sstevel@tonic-gate 	case 105:
26717c478bd9Sstevel@tonic-gate 	case 106:
26727c478bd9Sstevel@tonic-gate 	case 107:
26737c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
26747c478bd9Sstevel@tonic-gate 	case 108:
26757c478bd9Sstevel@tonic-gate 		return (DH_CG(eax));
26767c478bd9Sstevel@tonic-gate 	case 109:
26777c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax) || D0(eax));
26787c478bd9Sstevel@tonic-gate 	case 110:
26797c478bd9Sstevel@tonic-gate 		return (D0(eax) || EX(eax));
26807c478bd9Sstevel@tonic-gate 	case 111:
26817c478bd9Sstevel@tonic-gate 		return (CG(eax));
26827c478bd9Sstevel@tonic-gate 	case 112:
26837c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
26847c478bd9Sstevel@tonic-gate 	case 113:
26857c478bd9Sstevel@tonic-gate 		return (eax == 0x20fc0);
26867c478bd9Sstevel@tonic-gate 	case 114:
26877c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax));
26887c478bd9Sstevel@tonic-gate 	case 115:
26897c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax));
26907c478bd9Sstevel@tonic-gate 	case 116:
26917c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax));
26927c478bd9Sstevel@tonic-gate 	case 117:
26937c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
26947c478bd9Sstevel@tonic-gate 	case 118:
26957c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) ||
26967c478bd9Sstevel@tonic-gate 		    JH_E6(eax));
26977c478bd9Sstevel@tonic-gate 	case 121:
26987c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
26997c478bd9Sstevel@tonic-gate 	case 122:
2700875b116eSkchow 		return (cpi->cpi_family < 0x10);
27017c478bd9Sstevel@tonic-gate 	case 123:
27027c478bd9Sstevel@tonic-gate 		return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax));
27032201b277Skucharsk 	case 131:
2704875b116eSkchow 		return (cpi->cpi_family < 0x10);
2705ef50d8c0Sesaxe 	case 6336786:
2706ef50d8c0Sesaxe 		/*
2707ef50d8c0Sesaxe 		 * Test for AdvPowerMgmtInfo.TscPStateInvariant
2708875b116eSkchow 		 * if this is a K8 family or newer processor
2709ef50d8c0Sesaxe 		 */
2710ef50d8c0Sesaxe 		if (CPI_FAMILY(cpi) == 0xf) {
27118949bcd6Sandrei 			struct cpuid_regs regs;
27128949bcd6Sandrei 			regs.cp_eax = 0x80000007;
27138949bcd6Sandrei 			(void) __cpuid_insn(&regs);
27148949bcd6Sandrei 			return (!(regs.cp_edx & 0x100));
2715ef50d8c0Sesaxe 		}
2716ef50d8c0Sesaxe 		return (0);
2717ee88d2b9Skchow 	case 6323525:
2718ee88d2b9Skchow 		return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) |
2719ee88d2b9Skchow 		    (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40);
2720ee88d2b9Skchow 
27217c478bd9Sstevel@tonic-gate 	default:
27227c478bd9Sstevel@tonic-gate 		return (-1);
27237c478bd9Sstevel@tonic-gate 	}
27247c478bd9Sstevel@tonic-gate }
27257c478bd9Sstevel@tonic-gate 
27267c478bd9Sstevel@tonic-gate static const char assoc_str[] = "associativity";
27277c478bd9Sstevel@tonic-gate static const char line_str[] = "line-size";
27287c478bd9Sstevel@tonic-gate static const char size_str[] = "size";
27297c478bd9Sstevel@tonic-gate 
27307c478bd9Sstevel@tonic-gate static void
27317c478bd9Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type,
27327c478bd9Sstevel@tonic-gate     uint32_t val)
27337c478bd9Sstevel@tonic-gate {
27347c478bd9Sstevel@tonic-gate 	char buf[128];
27357c478bd9Sstevel@tonic-gate 
27367c478bd9Sstevel@tonic-gate 	/*
27377c478bd9Sstevel@tonic-gate 	 * ndi_prop_update_int() is used because it is desirable for
27387c478bd9Sstevel@tonic-gate 	 * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set.
27397c478bd9Sstevel@tonic-gate 	 */
27407c478bd9Sstevel@tonic-gate 	if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf))
27417c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val);
27427c478bd9Sstevel@tonic-gate }
27437c478bd9Sstevel@tonic-gate 
27447c478bd9Sstevel@tonic-gate /*
27457c478bd9Sstevel@tonic-gate  * Intel-style cache/tlb description
27467c478bd9Sstevel@tonic-gate  *
27477c478bd9Sstevel@tonic-gate  * Standard cpuid level 2 gives a randomly ordered
27487c478bd9Sstevel@tonic-gate  * selection of tags that index into a table that describes
27497c478bd9Sstevel@tonic-gate  * cache and tlb properties.
27507c478bd9Sstevel@tonic-gate  */
27517c478bd9Sstevel@tonic-gate 
27527c478bd9Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache";
27537c478bd9Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache";
27547c478bd9Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache";
2755ae115bc7Smrj static const char l3_cache_str[] = "l3-cache";
27567c478bd9Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K";
27577c478bd9Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K";
27587c478bd9Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M";
27597c478bd9Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M";
27607c478bd9Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M";
27617c478bd9Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M";
27627c478bd9Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache";
27637c478bd9Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache";
27647c478bd9Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache";
27657c478bd9Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache";
27667c478bd9Sstevel@tonic-gate 
27677c478bd9Sstevel@tonic-gate static const struct cachetab {
27687c478bd9Sstevel@tonic-gate 	uint8_t 	ct_code;
27697c478bd9Sstevel@tonic-gate 	uint8_t		ct_assoc;
27707c478bd9Sstevel@tonic-gate 	uint16_t 	ct_line_size;
27717c478bd9Sstevel@tonic-gate 	size_t		ct_size;
27727c478bd9Sstevel@tonic-gate 	const char	*ct_label;
27737c478bd9Sstevel@tonic-gate } intel_ctab[] = {
27747c478bd9Sstevel@tonic-gate 	/* maintain descending order! */
2775ae115bc7Smrj 	{ 0xb4, 4, 0, 256, dtlb4k_str },
27767c478bd9Sstevel@tonic-gate 	{ 0xb3, 4, 0, 128, dtlb4k_str },
27777c478bd9Sstevel@tonic-gate 	{ 0xb0, 4, 0, 128, itlb4k_str },
27787c478bd9Sstevel@tonic-gate 	{ 0x87, 8, 64, 1024*1024, l2_cache_str},
27797c478bd9Sstevel@tonic-gate 	{ 0x86, 4, 64, 512*1024, l2_cache_str},
27807c478bd9Sstevel@tonic-gate 	{ 0x85, 8, 32, 2*1024*1024, l2_cache_str},
27817c478bd9Sstevel@tonic-gate 	{ 0x84, 8, 32, 1024*1024, l2_cache_str},
27827c478bd9Sstevel@tonic-gate 	{ 0x83, 8, 32, 512*1024, l2_cache_str},
27837c478bd9Sstevel@tonic-gate 	{ 0x82, 8, 32, 256*1024, l2_cache_str},
27847c478bd9Sstevel@tonic-gate 	{ 0x7f, 2, 64, 512*1024, l2_cache_str},
27857c478bd9Sstevel@tonic-gate 	{ 0x7d, 8, 64, 2*1024*1024, sl2_cache_str},
27867c478bd9Sstevel@tonic-gate 	{ 0x7c, 8, 64, 1024*1024, sl2_cache_str},
27877c478bd9Sstevel@tonic-gate 	{ 0x7b, 8, 64, 512*1024, sl2_cache_str},
27887c478bd9Sstevel@tonic-gate 	{ 0x7a, 8, 64, 256*1024, sl2_cache_str},
27897c478bd9Sstevel@tonic-gate 	{ 0x79, 8, 64, 128*1024, sl2_cache_str},
27907c478bd9Sstevel@tonic-gate 	{ 0x78, 8, 64, 1024*1024, l2_cache_str},
2791ae115bc7Smrj 	{ 0x73, 8, 0, 64*1024, itrace_str},
27927c478bd9Sstevel@tonic-gate 	{ 0x72, 8, 0, 32*1024, itrace_str},
27937c478bd9Sstevel@tonic-gate 	{ 0x71, 8, 0, 16*1024, itrace_str},
27947c478bd9Sstevel@tonic-gate 	{ 0x70, 8, 0, 12*1024, itrace_str},
27957c478bd9Sstevel@tonic-gate 	{ 0x68, 4, 64, 32*1024, sl1_dcache_str},
27967c478bd9Sstevel@tonic-gate 	{ 0x67, 4, 64, 16*1024, sl1_dcache_str},
27977c478bd9Sstevel@tonic-gate 	{ 0x66, 4, 64, 8*1024, sl1_dcache_str},
27987c478bd9Sstevel@tonic-gate 	{ 0x60, 8, 64, 16*1024, sl1_dcache_str},
27997c478bd9Sstevel@tonic-gate 	{ 0x5d, 0, 0, 256, dtlb44_str},
28007c478bd9Sstevel@tonic-gate 	{ 0x5c, 0, 0, 128, dtlb44_str},
28017c478bd9Sstevel@tonic-gate 	{ 0x5b, 0, 0, 64, dtlb44_str},
28027c478bd9Sstevel@tonic-gate 	{ 0x52, 0, 0, 256, itlb424_str},
28037c478bd9Sstevel@tonic-gate 	{ 0x51, 0, 0, 128, itlb424_str},
28047c478bd9Sstevel@tonic-gate 	{ 0x50, 0, 0, 64, itlb424_str},
2805ae115bc7Smrj 	{ 0x4d, 16, 64, 16*1024*1024, l3_cache_str},
2806ae115bc7Smrj 	{ 0x4c, 12, 64, 12*1024*1024, l3_cache_str},
2807ae115bc7Smrj 	{ 0x4b, 16, 64, 8*1024*1024, l3_cache_str},
2808ae115bc7Smrj 	{ 0x4a, 12, 64, 6*1024*1024, l3_cache_str},
2809ae115bc7Smrj 	{ 0x49, 16, 64, 4*1024*1024, l3_cache_str},
2810ae115bc7Smrj 	{ 0x47, 8, 64, 8*1024*1024, l3_cache_str},
2811ae115bc7Smrj 	{ 0x46, 4, 64, 4*1024*1024, l3_cache_str},
28127c478bd9Sstevel@tonic-gate 	{ 0x45, 4, 32, 2*1024*1024, l2_cache_str},
28137c478bd9Sstevel@tonic-gate 	{ 0x44, 4, 32, 1024*1024, l2_cache_str},
28147c478bd9Sstevel@tonic-gate 	{ 0x43, 4, 32, 512*1024, l2_cache_str},
28157c478bd9Sstevel@tonic-gate 	{ 0x42, 4, 32, 256*1024, l2_cache_str},
28167c478bd9Sstevel@tonic-gate 	{ 0x41, 4, 32, 128*1024, l2_cache_str},
2817ae115bc7Smrj 	{ 0x3e, 4, 64, 512*1024, sl2_cache_str},
2818ae115bc7Smrj 	{ 0x3d, 6, 64, 384*1024, sl2_cache_str},
28197c478bd9Sstevel@tonic-gate 	{ 0x3c, 4, 64, 256*1024, sl2_cache_str},
28207c478bd9Sstevel@tonic-gate 	{ 0x3b, 2, 64, 128*1024, sl2_cache_str},
2821ae115bc7Smrj 	{ 0x3a, 6, 64, 192*1024, sl2_cache_str},
28227c478bd9Sstevel@tonic-gate 	{ 0x39, 4, 64, 128*1024, sl2_cache_str},
28237c478bd9Sstevel@tonic-gate 	{ 0x30, 8, 64, 32*1024, l1_icache_str},
28247c478bd9Sstevel@tonic-gate 	{ 0x2c, 8, 64, 32*1024, l1_dcache_str},
28257c478bd9Sstevel@tonic-gate 	{ 0x29, 8, 64, 4096*1024, sl3_cache_str},
28267c478bd9Sstevel@tonic-gate 	{ 0x25, 8, 64, 2048*1024, sl3_cache_str},
28277c478bd9Sstevel@tonic-gate 	{ 0x23, 8, 64, 1024*1024, sl3_cache_str},
28287c478bd9Sstevel@tonic-gate 	{ 0x22, 4, 64, 512*1024, sl3_cache_str},
28297c478bd9Sstevel@tonic-gate 	{ 0x0c, 4, 32, 16*1024, l1_dcache_str},
2830ae115bc7Smrj 	{ 0x0b, 4, 0, 4, itlb4M_str},
28317c478bd9Sstevel@tonic-gate 	{ 0x0a, 2, 32, 8*1024, l1_dcache_str},
28327c478bd9Sstevel@tonic-gate 	{ 0x08, 4, 32, 16*1024, l1_icache_str},
28337c478bd9Sstevel@tonic-gate 	{ 0x06, 4, 32, 8*1024, l1_icache_str},
28347c478bd9Sstevel@tonic-gate 	{ 0x04, 4, 0, 8, dtlb4M_str},
28357c478bd9Sstevel@tonic-gate 	{ 0x03, 4, 0, 64, dtlb4k_str},
28367c478bd9Sstevel@tonic-gate 	{ 0x02, 4, 0, 2, itlb4M_str},
28377c478bd9Sstevel@tonic-gate 	{ 0x01, 4, 0, 32, itlb4k_str},
28387c478bd9Sstevel@tonic-gate 	{ 0 }
28397c478bd9Sstevel@tonic-gate };
28407c478bd9Sstevel@tonic-gate 
28417c478bd9Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = {
28427c478bd9Sstevel@tonic-gate 	{ 0x70, 4, 0, 32, "tlb-4K" },
28437c478bd9Sstevel@tonic-gate 	{ 0x80, 4, 16, 16*1024, "l1-cache" },
28447c478bd9Sstevel@tonic-gate 	{ 0 }
28457c478bd9Sstevel@tonic-gate };
28467c478bd9Sstevel@tonic-gate 
28477c478bd9Sstevel@tonic-gate /*
28487c478bd9Sstevel@tonic-gate  * Search a cache table for a matching entry
28497c478bd9Sstevel@tonic-gate  */
28507c478bd9Sstevel@tonic-gate static const struct cachetab *
28517c478bd9Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code)
28527c478bd9Sstevel@tonic-gate {
28537c478bd9Sstevel@tonic-gate 	if (code != 0) {
28547c478bd9Sstevel@tonic-gate 		for (; ct->ct_code != 0; ct++)
28557c478bd9Sstevel@tonic-gate 			if (ct->ct_code <= code)
28567c478bd9Sstevel@tonic-gate 				break;
28577c478bd9Sstevel@tonic-gate 		if (ct->ct_code == code)
28587c478bd9Sstevel@tonic-gate 			return (ct);
28597c478bd9Sstevel@tonic-gate 	}
28607c478bd9Sstevel@tonic-gate 	return (NULL);
28617c478bd9Sstevel@tonic-gate }
28627c478bd9Sstevel@tonic-gate 
28637c478bd9Sstevel@tonic-gate /*
28647c478bd9Sstevel@tonic-gate  * Walk the cacheinfo descriptor, applying 'func' to every valid element
28657c478bd9Sstevel@tonic-gate  * The walk is terminated if the walker returns non-zero.
28667c478bd9Sstevel@tonic-gate  */
28677c478bd9Sstevel@tonic-gate static void
28687c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi,
28697c478bd9Sstevel@tonic-gate     void *arg, int (*func)(void *, const struct cachetab *))
28707c478bd9Sstevel@tonic-gate {
28717c478bd9Sstevel@tonic-gate 	const struct cachetab *ct;
28727c478bd9Sstevel@tonic-gate 	uint8_t *dp;
28737c478bd9Sstevel@tonic-gate 	int i;
28747c478bd9Sstevel@tonic-gate 
28757c478bd9Sstevel@tonic-gate 	if ((dp = cpi->cpi_cacheinfo) == NULL)
28767c478bd9Sstevel@tonic-gate 		return;
2877f1d742a9Sksadhukh 	for (i = 0; i < cpi->cpi_ncache; i++, dp++) {
2878f1d742a9Sksadhukh 		/*
2879f1d742a9Sksadhukh 		 * For overloaded descriptor 0x49 we use cpuid function 4
2880f1d742a9Sksadhukh 		 * if supported by the current processor, to update
2881f1d742a9Sksadhukh 		 * cache information.
2882f1d742a9Sksadhukh 		 */
2883f1d742a9Sksadhukh 		if (*dp == 0x49 && cpi->cpi_maxeax >= 0x4) {
2884f1d742a9Sksadhukh 			intel_cpuid_4_cache_info(arg, cpi);
2885f1d742a9Sksadhukh 			continue;
2886f1d742a9Sksadhukh 		}
2887f1d742a9Sksadhukh 
28887c478bd9Sstevel@tonic-gate 		if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) {
28897c478bd9Sstevel@tonic-gate 			if (func(arg, ct) != 0)
28907c478bd9Sstevel@tonic-gate 				break;
28917c478bd9Sstevel@tonic-gate 		}
28927c478bd9Sstevel@tonic-gate 	}
2893f1d742a9Sksadhukh }
28947c478bd9Sstevel@tonic-gate 
28957c478bd9Sstevel@tonic-gate /*
28967c478bd9Sstevel@tonic-gate  * (Like the Intel one, except for Cyrix CPUs)
28977c478bd9Sstevel@tonic-gate  */
28987c478bd9Sstevel@tonic-gate static void
28997c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi,
29007c478bd9Sstevel@tonic-gate     void *arg, int (*func)(void *, const struct cachetab *))
29017c478bd9Sstevel@tonic-gate {
29027c478bd9Sstevel@tonic-gate 	const struct cachetab *ct;
29037c478bd9Sstevel@tonic-gate 	uint8_t *dp;
29047c478bd9Sstevel@tonic-gate 	int i;
29057c478bd9Sstevel@tonic-gate 
29067c478bd9Sstevel@tonic-gate 	if ((dp = cpi->cpi_cacheinfo) == NULL)
29077c478bd9Sstevel@tonic-gate 		return;
29087c478bd9Sstevel@tonic-gate 	for (i = 0; i < cpi->cpi_ncache; i++, dp++) {
29097c478bd9Sstevel@tonic-gate 		/*
29107c478bd9Sstevel@tonic-gate 		 * Search Cyrix-specific descriptor table first ..
29117c478bd9Sstevel@tonic-gate 		 */
29127c478bd9Sstevel@tonic-gate 		if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) {
29137c478bd9Sstevel@tonic-gate 			if (func(arg, ct) != 0)
29147c478bd9Sstevel@tonic-gate 				break;
29157c478bd9Sstevel@tonic-gate 			continue;
29167c478bd9Sstevel@tonic-gate 		}
29177c478bd9Sstevel@tonic-gate 		/*
29187c478bd9Sstevel@tonic-gate 		 * .. else fall back to the Intel one
29197c478bd9Sstevel@tonic-gate 		 */
29207c478bd9Sstevel@tonic-gate 		if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) {
29217c478bd9Sstevel@tonic-gate 			if (func(arg, ct) != 0)
29227c478bd9Sstevel@tonic-gate 				break;
29237c478bd9Sstevel@tonic-gate 			continue;
29247c478bd9Sstevel@tonic-gate 		}
29257c478bd9Sstevel@tonic-gate 	}
29267c478bd9Sstevel@tonic-gate }
29277c478bd9Sstevel@tonic-gate 
29287c478bd9Sstevel@tonic-gate /*
29297c478bd9Sstevel@tonic-gate  * A cacheinfo walker that adds associativity, line-size, and size properties
29307c478bd9Sstevel@tonic-gate  * to the devinfo node it is passed as an argument.
29317c478bd9Sstevel@tonic-gate  */
29327c478bd9Sstevel@tonic-gate static int
29337c478bd9Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct)
29347c478bd9Sstevel@tonic-gate {
29357c478bd9Sstevel@tonic-gate 	dev_info_t *devi = arg;
29367c478bd9Sstevel@tonic-gate 
29377c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc);
29387c478bd9Sstevel@tonic-gate 	if (ct->ct_line_size != 0)
29397c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, ct->ct_label, line_str,
29407c478bd9Sstevel@tonic-gate 		    ct->ct_line_size);
29417c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size);
29427c478bd9Sstevel@tonic-gate 	return (0);
29437c478bd9Sstevel@tonic-gate }
29447c478bd9Sstevel@tonic-gate 
2945f1d742a9Sksadhukh /*
2946f1d742a9Sksadhukh  * Add L2 or L3 cache-information using cpuid function 4. This
2947f1d742a9Sksadhukh  * function is called from intel_walk_cacheinfo() when descriptor
2948f1d742a9Sksadhukh  * 0x49 is encountered.
2949f1d742a9Sksadhukh  */
2950f1d742a9Sksadhukh static void
2951f1d742a9Sksadhukh intel_cpuid_4_cache_info(void *arg, struct cpuid_info *cpi)
2952f1d742a9Sksadhukh {
2953f1d742a9Sksadhukh 	uint32_t level, i;
2954f1d742a9Sksadhukh 
2955f1d742a9Sksadhukh 	struct cachetab ct;
2956f1d742a9Sksadhukh 
2957f1d742a9Sksadhukh 	for (i = 0; i < cpi->cpi_std_4_size; i++) {
2958f1d742a9Sksadhukh 		level = CPI_CACHE_LVL(cpi->cpi_std_4[i]);
2959f1d742a9Sksadhukh 
2960f1d742a9Sksadhukh 		if (level == 2 || level == 3) {
2961f1d742a9Sksadhukh 			ct.ct_assoc = CPI_CACHE_WAYS(cpi->cpi_std_4[i]) + 1;
2962f1d742a9Sksadhukh 			ct.ct_line_size =
2963f1d742a9Sksadhukh 			    CPI_CACHE_COH_LN_SZ(cpi->cpi_std_4[i]) + 1;
2964f1d742a9Sksadhukh 			ct.ct_size = ct.ct_assoc *
2965f1d742a9Sksadhukh 			    (CPI_CACHE_PARTS(cpi->cpi_std_4[i]) + 1) *
2966f1d742a9Sksadhukh 			    ct.ct_line_size *
2967f1d742a9Sksadhukh 			    (cpi->cpi_std_4[i]->cp_ecx + 1);
2968f1d742a9Sksadhukh 
2969f1d742a9Sksadhukh 			if (level == 2) {
2970f1d742a9Sksadhukh 				ct.ct_label = l2_cache_str;
2971f1d742a9Sksadhukh 			} else if (level == 3) {
2972f1d742a9Sksadhukh 				ct.ct_label = l3_cache_str;
2973f1d742a9Sksadhukh 			}
2974f1d742a9Sksadhukh 
2975f1d742a9Sksadhukh 			(void) add_cacheent_props(arg,
2976f1d742a9Sksadhukh 			    (const struct cachetab *) (&ct));
2977f1d742a9Sksadhukh 		}
2978f1d742a9Sksadhukh 	}
2979f1d742a9Sksadhukh }
2980f1d742a9Sksadhukh 
29817c478bd9Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?";
29827c478bd9Sstevel@tonic-gate 
29837c478bd9Sstevel@tonic-gate /*
29847c478bd9Sstevel@tonic-gate  * AMD style cache/tlb description
29857c478bd9Sstevel@tonic-gate  *
29867c478bd9Sstevel@tonic-gate  * Extended functions 5 and 6 directly describe properties of
29877c478bd9Sstevel@tonic-gate  * tlbs and various cache levels.
29887c478bd9Sstevel@tonic-gate  */
29897c478bd9Sstevel@tonic-gate static void
29907c478bd9Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc)
29917c478bd9Sstevel@tonic-gate {
29927c478bd9Sstevel@tonic-gate 	switch (assoc) {
29937c478bd9Sstevel@tonic-gate 	case 0:	/* reserved; ignore */
29947c478bd9Sstevel@tonic-gate 		break;
29957c478bd9Sstevel@tonic-gate 	default:
29967c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, assoc);
29977c478bd9Sstevel@tonic-gate 		break;
29987c478bd9Sstevel@tonic-gate 	case 0xff:
29997c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, fully_assoc, 1);
30007c478bd9Sstevel@tonic-gate 		break;
30017c478bd9Sstevel@tonic-gate 	}
30027c478bd9Sstevel@tonic-gate }
30037c478bd9Sstevel@tonic-gate 
30047c478bd9Sstevel@tonic-gate static void
30057c478bd9Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size)
30067c478bd9Sstevel@tonic-gate {
30077c478bd9Sstevel@tonic-gate 	if (size == 0)
30087c478bd9Sstevel@tonic-gate 		return;
30097c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size);
30107c478bd9Sstevel@tonic-gate 	add_amd_assoc(devi, label, assoc);
30117c478bd9Sstevel@tonic-gate }
30127c478bd9Sstevel@tonic-gate 
30137c478bd9Sstevel@tonic-gate static void
30147c478bd9Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label,
30157c478bd9Sstevel@tonic-gate     uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size)
30167c478bd9Sstevel@tonic-gate {
30177c478bd9Sstevel@tonic-gate 	if (size == 0 || line_size == 0)
30187c478bd9Sstevel@tonic-gate 		return;
30197c478bd9Sstevel@tonic-gate 	add_amd_assoc(devi, label, assoc);
30207c478bd9Sstevel@tonic-gate 	/*
30217c478bd9Sstevel@tonic-gate 	 * Most AMD parts have a sectored cache. Multiple cache lines are
30227c478bd9Sstevel@tonic-gate 	 * associated with each tag. A sector consists of all cache lines
30237c478bd9Sstevel@tonic-gate 	 * associated with a tag. For example, the AMD K6-III has a sector
30247c478bd9Sstevel@tonic-gate 	 * size of 2 cache lines per tag.
30257c478bd9Sstevel@tonic-gate 	 */
30267c478bd9Sstevel@tonic-gate 	if (lines_per_tag != 0)
30277c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, "lines-per-tag", lines_per_tag);
30287c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, line_str, line_size);
30297c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size * 1024);
30307c478bd9Sstevel@tonic-gate }
30317c478bd9Sstevel@tonic-gate 
30327c478bd9Sstevel@tonic-gate static void
30337c478bd9Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc)
30347c478bd9Sstevel@tonic-gate {
30357c478bd9Sstevel@tonic-gate 	switch (assoc) {
30367c478bd9Sstevel@tonic-gate 	case 0:	/* off */
30377c478bd9Sstevel@tonic-gate 		break;
30387c478bd9Sstevel@tonic-gate 	case 1:
30397c478bd9Sstevel@tonic-gate 	case 2:
30407c478bd9Sstevel@tonic-gate 	case 4:
30417c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, assoc);
30427c478bd9Sstevel@tonic-gate 		break;
30437c478bd9Sstevel@tonic-gate 	case 6:
30447c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, 8);
30457c478bd9Sstevel@tonic-gate 		break;
30467c478bd9Sstevel@tonic-gate 	case 8:
30477c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, 16);
30487c478bd9Sstevel@tonic-gate 		break;
30497c478bd9Sstevel@tonic-gate 	case 0xf:
30507c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, fully_assoc, 1);
30517c478bd9Sstevel@tonic-gate 		break;
30527c478bd9Sstevel@tonic-gate 	default: /* reserved; ignore */
30537c478bd9Sstevel@tonic-gate 		break;
30547c478bd9Sstevel@tonic-gate 	}
30557c478bd9Sstevel@tonic-gate }
30567c478bd9Sstevel@tonic-gate 
30577c478bd9Sstevel@tonic-gate static void
30587c478bd9Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size)
30597c478bd9Sstevel@tonic-gate {
30607c478bd9Sstevel@tonic-gate 	if (size == 0 || assoc == 0)
30617c478bd9Sstevel@tonic-gate 		return;
30627c478bd9Sstevel@tonic-gate 	add_amd_l2_assoc(devi, label, assoc);
30637c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size);
30647c478bd9Sstevel@tonic-gate }
30657c478bd9Sstevel@tonic-gate 
30667c478bd9Sstevel@tonic-gate static void
30677c478bd9Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label,
30687c478bd9Sstevel@tonic-gate     uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size)
30697c478bd9Sstevel@tonic-gate {
30707c478bd9Sstevel@tonic-gate 	if (size == 0 || assoc == 0 || line_size == 0)
30717c478bd9Sstevel@tonic-gate 		return;
30727c478bd9Sstevel@tonic-gate 	add_amd_l2_assoc(devi, label, assoc);
30737c478bd9Sstevel@tonic-gate 	if (lines_per_tag != 0)
30747c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, "lines-per-tag", lines_per_tag);
30757c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, line_str, line_size);
30767c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size * 1024);
30777c478bd9Sstevel@tonic-gate }
30787c478bd9Sstevel@tonic-gate 
30797c478bd9Sstevel@tonic-gate static void
30807c478bd9Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi)
30817c478bd9Sstevel@tonic-gate {
30828949bcd6Sandrei 	struct cpuid_regs *cp;
30837c478bd9Sstevel@tonic-gate 
30847c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000005)
30857c478bd9Sstevel@tonic-gate 		return;
30867c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[5];
30877c478bd9Sstevel@tonic-gate 
30887c478bd9Sstevel@tonic-gate 	/*
30897c478bd9Sstevel@tonic-gate 	 * 4M/2M L1 TLB configuration
30907c478bd9Sstevel@tonic-gate 	 *
30917c478bd9Sstevel@tonic-gate 	 * We report the size for 2M pages because AMD uses two
30927c478bd9Sstevel@tonic-gate 	 * TLB entries for one 4M page.
30937c478bd9Sstevel@tonic-gate 	 */
30947c478bd9Sstevel@tonic-gate 	add_amd_tlb(devi, "dtlb-2M",
30957c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16));
30967c478bd9Sstevel@tonic-gate 	add_amd_tlb(devi, "itlb-2M",
30977c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0));
30987c478bd9Sstevel@tonic-gate 
30997c478bd9Sstevel@tonic-gate 	/*
31007c478bd9Sstevel@tonic-gate 	 * 4K L1 TLB configuration
31017c478bd9Sstevel@tonic-gate 	 */
31027c478bd9Sstevel@tonic-gate 
31037c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
31047c478bd9Sstevel@tonic-gate 		uint_t nentries;
31057c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
31067c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family >= 5) {
31077c478bd9Sstevel@tonic-gate 			/*
31087c478bd9Sstevel@tonic-gate 			 * Crusoe processors have 256 TLB entries, but
31097c478bd9Sstevel@tonic-gate 			 * cpuid data format constrains them to only
31107c478bd9Sstevel@tonic-gate 			 * reporting 255 of them.
31117c478bd9Sstevel@tonic-gate 			 */
31127c478bd9Sstevel@tonic-gate 			if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255)
31137c478bd9Sstevel@tonic-gate 				nentries = 256;
31147c478bd9Sstevel@tonic-gate 			/*
31157c478bd9Sstevel@tonic-gate 			 * Crusoe processors also have a unified TLB
31167c478bd9Sstevel@tonic-gate 			 */
31177c478bd9Sstevel@tonic-gate 			add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24),
31187c478bd9Sstevel@tonic-gate 			    nentries);
31197c478bd9Sstevel@tonic-gate 			break;
31207c478bd9Sstevel@tonic-gate 		}
31217c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
31227c478bd9Sstevel@tonic-gate 	default:
31237c478bd9Sstevel@tonic-gate 		add_amd_tlb(devi, itlb4k_str,
31247c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16));
31257c478bd9Sstevel@tonic-gate 		add_amd_tlb(devi, dtlb4k_str,
31267c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0));
31277c478bd9Sstevel@tonic-gate 		break;
31287c478bd9Sstevel@tonic-gate 	}
31297c478bd9Sstevel@tonic-gate 
31307c478bd9Sstevel@tonic-gate 	/*
31317c478bd9Sstevel@tonic-gate 	 * data L1 cache configuration
31327c478bd9Sstevel@tonic-gate 	 */
31337c478bd9Sstevel@tonic-gate 
31347c478bd9Sstevel@tonic-gate 	add_amd_cache(devi, l1_dcache_str,
31357c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16),
31367c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0));
31377c478bd9Sstevel@tonic-gate 
31387c478bd9Sstevel@tonic-gate 	/*
31397c478bd9Sstevel@tonic-gate 	 * code L1 cache configuration
31407c478bd9Sstevel@tonic-gate 	 */
31417c478bd9Sstevel@tonic-gate 
31427c478bd9Sstevel@tonic-gate 	add_amd_cache(devi, l1_icache_str,
31437c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16),
31447c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0));
31457c478bd9Sstevel@tonic-gate 
31467c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000006)
31477c478bd9Sstevel@tonic-gate 		return;
31487c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[6];
31497c478bd9Sstevel@tonic-gate 
31507c478bd9Sstevel@tonic-gate 	/* Check for a unified L2 TLB for large pages */
31517c478bd9Sstevel@tonic-gate 
31527c478bd9Sstevel@tonic-gate 	if (BITX(cp->cp_eax, 31, 16) == 0)
31537c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-tlb-2M",
31547c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
31557c478bd9Sstevel@tonic-gate 	else {
31567c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-dtlb-2M",
31577c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16));
31587c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-itlb-2M",
31597c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
31607c478bd9Sstevel@tonic-gate 	}
31617c478bd9Sstevel@tonic-gate 
31627c478bd9Sstevel@tonic-gate 	/* Check for a unified L2 TLB for 4K pages */
31637c478bd9Sstevel@tonic-gate 
31647c478bd9Sstevel@tonic-gate 	if (BITX(cp->cp_ebx, 31, 16) == 0) {
31657c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-tlb-4K",
31667c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
31677c478bd9Sstevel@tonic-gate 	} else {
31687c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-dtlb-4K",
31697c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16));
31707c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-itlb-4K",
31717c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
31727c478bd9Sstevel@tonic-gate 	}
31737c478bd9Sstevel@tonic-gate 
31747c478bd9Sstevel@tonic-gate 	add_amd_l2_cache(devi, l2_cache_str,
31757c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12),
31767c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0));
31777c478bd9Sstevel@tonic-gate }
31787c478bd9Sstevel@tonic-gate 
31797c478bd9Sstevel@tonic-gate /*
31807c478bd9Sstevel@tonic-gate  * There are two basic ways that the x86 world describes it cache
31817c478bd9Sstevel@tonic-gate  * and tlb architecture - Intel's way and AMD's way.
31827c478bd9Sstevel@tonic-gate  *
31837c478bd9Sstevel@tonic-gate  * Return which flavor of cache architecture we should use
31847c478bd9Sstevel@tonic-gate  */
31857c478bd9Sstevel@tonic-gate static int
31867c478bd9Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi)
31877c478bd9Sstevel@tonic-gate {
31887c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
31897c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
31907c478bd9Sstevel@tonic-gate 		if (cpi->cpi_maxeax >= 2)
31917c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Intel);
31927c478bd9Sstevel@tonic-gate 		break;
31937c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
31947c478bd9Sstevel@tonic-gate 		/*
31957c478bd9Sstevel@tonic-gate 		 * The K5 model 1 was the first part from AMD that reported
31967c478bd9Sstevel@tonic-gate 		 * cache sizes via extended cpuid functions.
31977c478bd9Sstevel@tonic-gate 		 */
31987c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family > 5 ||
31997c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 5 && cpi->cpi_model >= 1))
32007c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
32017c478bd9Sstevel@tonic-gate 		break;
32027c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
32037c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family >= 5)
32047c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
32057c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
32067c478bd9Sstevel@tonic-gate 	default:
32077c478bd9Sstevel@tonic-gate 		/*
32087c478bd9Sstevel@tonic-gate 		 * If they have extended CPU data for 0x80000005
32097c478bd9Sstevel@tonic-gate 		 * then we assume they have AMD-format cache
32107c478bd9Sstevel@tonic-gate 		 * information.
32117c478bd9Sstevel@tonic-gate 		 *
32127c478bd9Sstevel@tonic-gate 		 * If not, and the vendor happens to be Cyrix,
32137c478bd9Sstevel@tonic-gate 		 * then try our-Cyrix specific handler.
32147c478bd9Sstevel@tonic-gate 		 *
32157c478bd9Sstevel@tonic-gate 		 * If we're not Cyrix, then assume we're using Intel's
32167c478bd9Sstevel@tonic-gate 		 * table-driven format instead.
32177c478bd9Sstevel@tonic-gate 		 */
32187c478bd9Sstevel@tonic-gate 		if (cpi->cpi_xmaxeax >= 0x80000005)
32197c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
32207c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_vendor == X86_VENDOR_Cyrix)
32217c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Cyrix);
32227c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_maxeax >= 2)
32237c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Intel);
32247c478bd9Sstevel@tonic-gate 		break;
32257c478bd9Sstevel@tonic-gate 	}
32267c478bd9Sstevel@tonic-gate 	return (-1);
32277c478bd9Sstevel@tonic-gate }
32287c478bd9Sstevel@tonic-gate 
32297c478bd9Sstevel@tonic-gate /*
32307c478bd9Sstevel@tonic-gate  * create a node for the given cpu under the prom root node.
32317c478bd9Sstevel@tonic-gate  * Also, create a cpu node in the device tree.
32327c478bd9Sstevel@tonic-gate  */
32337c478bd9Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL;
32347c478bd9Sstevel@tonic-gate static kmutex_t cpu_node_lock;
32357c478bd9Sstevel@tonic-gate 
32367c478bd9Sstevel@tonic-gate /*
32377c478bd9Sstevel@tonic-gate  * Called from post_startup() and mp_startup()
32387c478bd9Sstevel@tonic-gate  */
32397c478bd9Sstevel@tonic-gate void
32407c478bd9Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi)
32417c478bd9Sstevel@tonic-gate {
32427c478bd9Sstevel@tonic-gate 	dev_info_t *cpu_devi;
32437c478bd9Sstevel@tonic-gate 	int create;
32447c478bd9Sstevel@tonic-gate 
32457c478bd9Sstevel@tonic-gate 	mutex_enter(&cpu_node_lock);
32467c478bd9Sstevel@tonic-gate 
32477c478bd9Sstevel@tonic-gate 	/*
32487c478bd9Sstevel@tonic-gate 	 * create a nexus node for all cpus identified as 'cpu_id' under
32497c478bd9Sstevel@tonic-gate 	 * the root node.
32507c478bd9Sstevel@tonic-gate 	 */
32517c478bd9Sstevel@tonic-gate 	if (cpu_nex_devi == NULL) {
32527c478bd9Sstevel@tonic-gate 		if (ndi_devi_alloc(ddi_root_node(), "cpus",
3253fa9e4066Sahrens 		    (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) {
32547c478bd9Sstevel@tonic-gate 			mutex_exit(&cpu_node_lock);
32557c478bd9Sstevel@tonic-gate 			return;
32567c478bd9Sstevel@tonic-gate 		}
32577c478bd9Sstevel@tonic-gate 		(void) ndi_devi_online(cpu_nex_devi, 0);
32587c478bd9Sstevel@tonic-gate 	}
32597c478bd9Sstevel@tonic-gate 
32607c478bd9Sstevel@tonic-gate 	/*
32617c478bd9Sstevel@tonic-gate 	 * create a child node for cpu identified as 'cpu_id'
32627c478bd9Sstevel@tonic-gate 	 */
32637c478bd9Sstevel@tonic-gate 	cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID,
32647c478bd9Sstevel@tonic-gate 	    cpu_id);
32657c478bd9Sstevel@tonic-gate 	if (cpu_devi == NULL) {
32667c478bd9Sstevel@tonic-gate 		mutex_exit(&cpu_node_lock);
32677c478bd9Sstevel@tonic-gate 		return;
32687c478bd9Sstevel@tonic-gate 	}
32697c478bd9Sstevel@tonic-gate 
32707c478bd9Sstevel@tonic-gate 	/* device_type */
32717c478bd9Sstevel@tonic-gate 
32727c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
32737c478bd9Sstevel@tonic-gate 	    "device_type", "cpu");
32747c478bd9Sstevel@tonic-gate 
32757c478bd9Sstevel@tonic-gate 	/* reg */
32767c478bd9Sstevel@tonic-gate 
32777c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
32787c478bd9Sstevel@tonic-gate 	    "reg", cpu_id);
32797c478bd9Sstevel@tonic-gate 
32807c478bd9Sstevel@tonic-gate 	/* cpu-mhz, and clock-frequency */
32817c478bd9Sstevel@tonic-gate 
32827c478bd9Sstevel@tonic-gate 	if (cpu_freq > 0) {
32837c478bd9Sstevel@tonic-gate 		long long mul;
32847c478bd9Sstevel@tonic-gate 
32857c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
32867c478bd9Sstevel@tonic-gate 		    "cpu-mhz", cpu_freq);
32877c478bd9Sstevel@tonic-gate 
32887c478bd9Sstevel@tonic-gate 		if ((mul = cpu_freq * 1000000LL) <= INT_MAX)
32897c478bd9Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
32907c478bd9Sstevel@tonic-gate 			    "clock-frequency", (int)mul);
32917c478bd9Sstevel@tonic-gate 	}
32927c478bd9Sstevel@tonic-gate 
32937c478bd9Sstevel@tonic-gate 	(void) ndi_devi_online(cpu_devi, 0);
32947c478bd9Sstevel@tonic-gate 
32957c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0) {
32967c478bd9Sstevel@tonic-gate 		mutex_exit(&cpu_node_lock);
32977c478bd9Sstevel@tonic-gate 		return;
32987c478bd9Sstevel@tonic-gate 	}
32997c478bd9Sstevel@tonic-gate 
33007c478bd9Sstevel@tonic-gate 	/* vendor-id */
33017c478bd9Sstevel@tonic-gate 
33027c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
33037c478bd9Sstevel@tonic-gate 	    "vendor-id", cpi->cpi_vendorstr);
33047c478bd9Sstevel@tonic-gate 
33057c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax == 0) {
33067c478bd9Sstevel@tonic-gate 		mutex_exit(&cpu_node_lock);
33077c478bd9Sstevel@tonic-gate 		return;
33087c478bd9Sstevel@tonic-gate 	}
33097c478bd9Sstevel@tonic-gate 
33107c478bd9Sstevel@tonic-gate 	/*
33117c478bd9Sstevel@tonic-gate 	 * family, model, and step
33127c478bd9Sstevel@tonic-gate 	 */
33137c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
33147c478bd9Sstevel@tonic-gate 	    "family", CPI_FAMILY(cpi));
33157c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
33167c478bd9Sstevel@tonic-gate 	    "cpu-model", CPI_MODEL(cpi));
33177c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
33187c478bd9Sstevel@tonic-gate 	    "stepping-id", CPI_STEP(cpi));
33197c478bd9Sstevel@tonic-gate 
33207c478bd9Sstevel@tonic-gate 	/* type */
33217c478bd9Sstevel@tonic-gate 
33227c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
33237c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
33247c478bd9Sstevel@tonic-gate 		create = 1;
33257c478bd9Sstevel@tonic-gate 		break;
33267c478bd9Sstevel@tonic-gate 	default:
33277c478bd9Sstevel@tonic-gate 		create = 0;
33287c478bd9Sstevel@tonic-gate 		break;
33297c478bd9Sstevel@tonic-gate 	}
33307c478bd9Sstevel@tonic-gate 	if (create)
33317c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
33327c478bd9Sstevel@tonic-gate 		    "type", CPI_TYPE(cpi));
33337c478bd9Sstevel@tonic-gate 
33347c478bd9Sstevel@tonic-gate 	/* ext-family */
33357c478bd9Sstevel@tonic-gate 
33367c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
33377c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
33387c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
33397c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
33407c478bd9Sstevel@tonic-gate 		break;
33417c478bd9Sstevel@tonic-gate 	default:
33427c478bd9Sstevel@tonic-gate 		create = 0;
33437c478bd9Sstevel@tonic-gate 		break;
33447c478bd9Sstevel@tonic-gate 	}
33457c478bd9Sstevel@tonic-gate 	if (create)
33467c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
33477c478bd9Sstevel@tonic-gate 		    "ext-family", CPI_FAMILY_XTD(cpi));
33487c478bd9Sstevel@tonic-gate 
33497c478bd9Sstevel@tonic-gate 	/* ext-model */
33507c478bd9Sstevel@tonic-gate 
33517c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
33527c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
335368c91426Sdmick 		create = CPI_MODEL(cpi) == 0xf;
335468c91426Sdmick 		break;
33557c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
3356ee88d2b9Skchow 		create = CPI_FAMILY(cpi) == 0xf;
33577c478bd9Sstevel@tonic-gate 		break;
33587c478bd9Sstevel@tonic-gate 	default:
33597c478bd9Sstevel@tonic-gate 		create = 0;
33607c478bd9Sstevel@tonic-gate 		break;
33617c478bd9Sstevel@tonic-gate 	}
33627c478bd9Sstevel@tonic-gate 	if (create)
33637c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
33647c478bd9Sstevel@tonic-gate 		    "ext-model", CPI_MODEL_XTD(cpi));
33657c478bd9Sstevel@tonic-gate 
33667c478bd9Sstevel@tonic-gate 	/* generation */
33677c478bd9Sstevel@tonic-gate 
33687c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
33697c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
33707c478bd9Sstevel@tonic-gate 		/*
33717c478bd9Sstevel@tonic-gate 		 * AMD K5 model 1 was the first part to support this
33727c478bd9Sstevel@tonic-gate 		 */
33737c478bd9Sstevel@tonic-gate 		create = cpi->cpi_xmaxeax >= 0x80000001;
33747c478bd9Sstevel@tonic-gate 		break;
33757c478bd9Sstevel@tonic-gate 	default:
33767c478bd9Sstevel@tonic-gate 		create = 0;
33777c478bd9Sstevel@tonic-gate 		break;
33787c478bd9Sstevel@tonic-gate 	}
33797c478bd9Sstevel@tonic-gate 	if (create)
33807c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
33817c478bd9Sstevel@tonic-gate 		    "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8));
33827c478bd9Sstevel@tonic-gate 
33837c478bd9Sstevel@tonic-gate 	/* brand-id */
33847c478bd9Sstevel@tonic-gate 
33857c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
33867c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
33877c478bd9Sstevel@tonic-gate 		/*
33887c478bd9Sstevel@tonic-gate 		 * brand id first appeared on Pentium III Xeon model 8,
33897c478bd9Sstevel@tonic-gate 		 * and Celeron model 8 processors and Opteron
33907c478bd9Sstevel@tonic-gate 		 */
33917c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family > 6 ||
33927c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 6 && cpi->cpi_model >= 8);
33937c478bd9Sstevel@tonic-gate 		break;
33947c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
33957c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
33967c478bd9Sstevel@tonic-gate 		break;
33977c478bd9Sstevel@tonic-gate 	default:
33987c478bd9Sstevel@tonic-gate 		create = 0;
33997c478bd9Sstevel@tonic-gate 		break;
34007c478bd9Sstevel@tonic-gate 	}
34017c478bd9Sstevel@tonic-gate 	if (create && cpi->cpi_brandid != 0) {
34027c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34037c478bd9Sstevel@tonic-gate 		    "brand-id", cpi->cpi_brandid);
34047c478bd9Sstevel@tonic-gate 	}
34057c478bd9Sstevel@tonic-gate 
34067c478bd9Sstevel@tonic-gate 	/* chunks, and apic-id */
34077c478bd9Sstevel@tonic-gate 
34087c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
34097c478bd9Sstevel@tonic-gate 		/*
34107c478bd9Sstevel@tonic-gate 		 * first available on Pentium IV and Opteron (K8)
34117c478bd9Sstevel@tonic-gate 		 */
34125ff02082Sdmick 	case X86_VENDOR_Intel:
34135ff02082Sdmick 		create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf;
34145ff02082Sdmick 		break;
34155ff02082Sdmick 	case X86_VENDOR_AMD:
34167c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
34177c478bd9Sstevel@tonic-gate 		break;
34187c478bd9Sstevel@tonic-gate 	default:
34197c478bd9Sstevel@tonic-gate 		create = 0;
34207c478bd9Sstevel@tonic-gate 		break;
34217c478bd9Sstevel@tonic-gate 	}
34227c478bd9Sstevel@tonic-gate 	if (create) {
34237c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34247c478bd9Sstevel@tonic-gate 		    "chunks", CPI_CHUNKS(cpi));
34257c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34267c478bd9Sstevel@tonic-gate 		    "apic-id", CPI_APIC_ID(cpi));
34277aec1d6eScindi 		if (cpi->cpi_chipid >= 0) {
34287c478bd9Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34297c478bd9Sstevel@tonic-gate 			    "chip#", cpi->cpi_chipid);
34307aec1d6eScindi 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34317aec1d6eScindi 			    "clog#", cpi->cpi_clogid);
34327aec1d6eScindi 		}
34337c478bd9Sstevel@tonic-gate 	}
34347c478bd9Sstevel@tonic-gate 
34357c478bd9Sstevel@tonic-gate 	/* cpuid-features */
34367c478bd9Sstevel@tonic-gate 
34377c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34387c478bd9Sstevel@tonic-gate 	    "cpuid-features", CPI_FEATURES_EDX(cpi));
34397c478bd9Sstevel@tonic-gate 
34407c478bd9Sstevel@tonic-gate 
34417c478bd9Sstevel@tonic-gate 	/* cpuid-features-ecx */
34427c478bd9Sstevel@tonic-gate 
34437c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
34447c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
34455ff02082Sdmick 		create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf;
34467c478bd9Sstevel@tonic-gate 		break;
34477c478bd9Sstevel@tonic-gate 	default:
34487c478bd9Sstevel@tonic-gate 		create = 0;
34497c478bd9Sstevel@tonic-gate 		break;
34507c478bd9Sstevel@tonic-gate 	}
34517c478bd9Sstevel@tonic-gate 	if (create)
34527c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34537c478bd9Sstevel@tonic-gate 		    "cpuid-features-ecx", CPI_FEATURES_ECX(cpi));
34547c478bd9Sstevel@tonic-gate 
34557c478bd9Sstevel@tonic-gate 	/* ext-cpuid-features */
34567c478bd9Sstevel@tonic-gate 
34577c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
34585ff02082Sdmick 	case X86_VENDOR_Intel:
34597c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
34607c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
34617c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
34627c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
34637c478bd9Sstevel@tonic-gate 		create = cpi->cpi_xmaxeax >= 0x80000001;
34647c478bd9Sstevel@tonic-gate 		break;
34657c478bd9Sstevel@tonic-gate 	default:
34667c478bd9Sstevel@tonic-gate 		create = 0;
34677c478bd9Sstevel@tonic-gate 		break;
34687c478bd9Sstevel@tonic-gate 	}
34695ff02082Sdmick 	if (create) {
34707c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34717c478bd9Sstevel@tonic-gate 		    "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi));
34725ff02082Sdmick 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
34735ff02082Sdmick 		    "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi));
34745ff02082Sdmick 	}
34757c478bd9Sstevel@tonic-gate 
34767c478bd9Sstevel@tonic-gate 	/*
34777c478bd9Sstevel@tonic-gate 	 * Brand String first appeared in Intel Pentium IV, AMD K5
34787c478bd9Sstevel@tonic-gate 	 * model 1, and Cyrix GXm.  On earlier models we try and
34797c478bd9Sstevel@tonic-gate 	 * simulate something similar .. so this string should always
34807c478bd9Sstevel@tonic-gate 	 * same -something- about the processor, however lame.
34817c478bd9Sstevel@tonic-gate 	 */
34827c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
34837c478bd9Sstevel@tonic-gate 	    "brand-string", cpi->cpi_brandstr);
34847c478bd9Sstevel@tonic-gate 
34857c478bd9Sstevel@tonic-gate 	/*
34867c478bd9Sstevel@tonic-gate 	 * Finally, cache and tlb information
34877c478bd9Sstevel@tonic-gate 	 */
34887c478bd9Sstevel@tonic-gate 	switch (x86_which_cacheinfo(cpi)) {
34897c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
34907c478bd9Sstevel@tonic-gate 		intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props);
34917c478bd9Sstevel@tonic-gate 		break;
34927c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
34937c478bd9Sstevel@tonic-gate 		cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props);
34947c478bd9Sstevel@tonic-gate 		break;
34957c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
34967c478bd9Sstevel@tonic-gate 		amd_cache_info(cpi, cpu_devi);
34977c478bd9Sstevel@tonic-gate 		break;
34987c478bd9Sstevel@tonic-gate 	default:
34997c478bd9Sstevel@tonic-gate 		break;
35007c478bd9Sstevel@tonic-gate 	}
35017c478bd9Sstevel@tonic-gate 
35027c478bd9Sstevel@tonic-gate 	mutex_exit(&cpu_node_lock);
35037c478bd9Sstevel@tonic-gate }
35047c478bd9Sstevel@tonic-gate 
35057c478bd9Sstevel@tonic-gate struct l2info {
35067c478bd9Sstevel@tonic-gate 	int *l2i_csz;
35077c478bd9Sstevel@tonic-gate 	int *l2i_lsz;
35087c478bd9Sstevel@tonic-gate 	int *l2i_assoc;
35097c478bd9Sstevel@tonic-gate 	int l2i_ret;
35107c478bd9Sstevel@tonic-gate };
35117c478bd9Sstevel@tonic-gate 
35127c478bd9Sstevel@tonic-gate /*
35137c478bd9Sstevel@tonic-gate  * A cacheinfo walker that fetches the size, line-size and associativity
35147c478bd9Sstevel@tonic-gate  * of the L2 cache
35157c478bd9Sstevel@tonic-gate  */
35167c478bd9Sstevel@tonic-gate static int
35177c478bd9Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct)
35187c478bd9Sstevel@tonic-gate {
35197c478bd9Sstevel@tonic-gate 	struct l2info *l2i = arg;
35207c478bd9Sstevel@tonic-gate 	int *ip;
35217c478bd9Sstevel@tonic-gate 
35227c478bd9Sstevel@tonic-gate 	if (ct->ct_label != l2_cache_str &&
35237c478bd9Sstevel@tonic-gate 	    ct->ct_label != sl2_cache_str)
35247c478bd9Sstevel@tonic-gate 		return (0);	/* not an L2 -- keep walking */
35257c478bd9Sstevel@tonic-gate 
35267c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_csz) != NULL)
35277c478bd9Sstevel@tonic-gate 		*ip = ct->ct_size;
35287c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_lsz) != NULL)
35297c478bd9Sstevel@tonic-gate 		*ip = ct->ct_line_size;
35307c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_assoc) != NULL)
35317c478bd9Sstevel@tonic-gate 		*ip = ct->ct_assoc;
35327c478bd9Sstevel@tonic-gate 	l2i->l2i_ret = ct->ct_size;
35337c478bd9Sstevel@tonic-gate 	return (1);		/* was an L2 -- terminate walk */
35347c478bd9Sstevel@tonic-gate }
35357c478bd9Sstevel@tonic-gate 
3536606303c9Skchow /*
3537606303c9Skchow  * AMD L2/L3 Cache and TLB Associativity Field Definition:
3538606303c9Skchow  *
3539606303c9Skchow  *	Unlike the associativity for the L1 cache and tlb where the 8 bit
3540606303c9Skchow  *	value is the associativity, the associativity for the L2 cache and
3541606303c9Skchow  *	tlb is encoded in the following table. The 4 bit L2 value serves as
3542606303c9Skchow  *	an index into the amd_afd[] array to determine the associativity.
3543606303c9Skchow  *	-1 is undefined. 0 is fully associative.
3544606303c9Skchow  */
3545606303c9Skchow 
3546606303c9Skchow static int amd_afd[] =
3547606303c9Skchow 	{-1, 1, 2, -1, 4, -1, 8, -1, 16, -1, 32, 48, 64, 96, 128, 0};
3548606303c9Skchow 
35497c478bd9Sstevel@tonic-gate static void
35507c478bd9Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i)
35517c478bd9Sstevel@tonic-gate {
35528949bcd6Sandrei 	struct cpuid_regs *cp;
35537c478bd9Sstevel@tonic-gate 	uint_t size, assoc;
3554606303c9Skchow 	int i;
35557c478bd9Sstevel@tonic-gate 	int *ip;
35567c478bd9Sstevel@tonic-gate 
35577c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000006)
35587c478bd9Sstevel@tonic-gate 		return;
35597c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[6];
35607c478bd9Sstevel@tonic-gate 
3561606303c9Skchow 	if ((i = BITX(cp->cp_ecx, 15, 12)) != 0 &&
35627c478bd9Sstevel@tonic-gate 	    (size = BITX(cp->cp_ecx, 31, 16)) != 0) {
35637c478bd9Sstevel@tonic-gate 		uint_t cachesz = size * 1024;
3564606303c9Skchow 		assoc = amd_afd[i];
35657c478bd9Sstevel@tonic-gate 
3566606303c9Skchow 		ASSERT(assoc != -1);
35677c478bd9Sstevel@tonic-gate 
35687c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_csz) != NULL)
35697c478bd9Sstevel@tonic-gate 			*ip = cachesz;
35707c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_lsz) != NULL)
35717c478bd9Sstevel@tonic-gate 			*ip = BITX(cp->cp_ecx, 7, 0);
35727c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_assoc) != NULL)
35737c478bd9Sstevel@tonic-gate 			*ip = assoc;
35747c478bd9Sstevel@tonic-gate 		l2i->l2i_ret = cachesz;
35757c478bd9Sstevel@tonic-gate 	}
35767c478bd9Sstevel@tonic-gate }
35777c478bd9Sstevel@tonic-gate 
35787c478bd9Sstevel@tonic-gate int
35797c478bd9Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc)
35807c478bd9Sstevel@tonic-gate {
35817c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
35827c478bd9Sstevel@tonic-gate 	struct l2info __l2info, *l2i = &__l2info;
35837c478bd9Sstevel@tonic-gate 
35847c478bd9Sstevel@tonic-gate 	l2i->l2i_csz = csz;
35857c478bd9Sstevel@tonic-gate 	l2i->l2i_lsz = lsz;
35867c478bd9Sstevel@tonic-gate 	l2i->l2i_assoc = assoc;
35877c478bd9Sstevel@tonic-gate 	l2i->l2i_ret = -1;
35887c478bd9Sstevel@tonic-gate 
35897c478bd9Sstevel@tonic-gate 	switch (x86_which_cacheinfo(cpi)) {
35907c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
35917c478bd9Sstevel@tonic-gate 		intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo);
35927c478bd9Sstevel@tonic-gate 		break;
35937c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
35947c478bd9Sstevel@tonic-gate 		cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo);
35957c478bd9Sstevel@tonic-gate 		break;
35967c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
35977c478bd9Sstevel@tonic-gate 		amd_l2cacheinfo(cpi, l2i);
35987c478bd9Sstevel@tonic-gate 		break;
35997c478bd9Sstevel@tonic-gate 	default:
36007c478bd9Sstevel@tonic-gate 		break;
36017c478bd9Sstevel@tonic-gate 	}
36027c478bd9Sstevel@tonic-gate 	return (l2i->l2i_ret);
36037c478bd9Sstevel@tonic-gate }
3604f98fbcecSbholler 
3605843e1988Sjohnlev #if !defined(__xpv)
3606843e1988Sjohnlev 
36075b8a6efeSbholler uint32_t *
36085b8a6efeSbholler cpuid_mwait_alloc(cpu_t *cpu)
36095b8a6efeSbholler {
36105b8a6efeSbholler 	uint32_t	*ret;
36115b8a6efeSbholler 	size_t		mwait_size;
36125b8a6efeSbholler 
36135b8a6efeSbholler 	ASSERT(cpuid_checkpass(cpu, 2));
36145b8a6efeSbholler 
36155b8a6efeSbholler 	mwait_size = cpu->cpu_m.mcpu_cpi->cpi_mwait.mon_max;
36165b8a6efeSbholler 	if (mwait_size == 0)
36175b8a6efeSbholler 		return (NULL);
36185b8a6efeSbholler 
36195b8a6efeSbholler 	/*
36205b8a6efeSbholler 	 * kmem_alloc() returns cache line size aligned data for mwait_size
36215b8a6efeSbholler 	 * allocations.  mwait_size is currently cache line sized.  Neither
36225b8a6efeSbholler 	 * of these implementation details are guarantied to be true in the
36235b8a6efeSbholler 	 * future.
36245b8a6efeSbholler 	 *
36255b8a6efeSbholler 	 * First try allocating mwait_size as kmem_alloc() currently returns
36265b8a6efeSbholler 	 * correctly aligned memory.  If kmem_alloc() does not return
36275b8a6efeSbholler 	 * mwait_size aligned memory, then use mwait_size ROUNDUP.
36285b8a6efeSbholler 	 *
36295b8a6efeSbholler 	 * Set cpi_mwait.buf_actual and cpi_mwait.size_actual in case we
36305b8a6efeSbholler 	 * decide to free this memory.
36315b8a6efeSbholler 	 */
36325b8a6efeSbholler 	ret = kmem_zalloc(mwait_size, KM_SLEEP);
36335b8a6efeSbholler 	if (ret == (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size)) {
36345b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret;
36355b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size;
36365b8a6efeSbholler 		*ret = MWAIT_RUNNING;
36375b8a6efeSbholler 		return (ret);
36385b8a6efeSbholler 	} else {
36395b8a6efeSbholler 		kmem_free(ret, mwait_size);
36405b8a6efeSbholler 		ret = kmem_zalloc(mwait_size * 2, KM_SLEEP);
36415b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret;
36425b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size * 2;
36435b8a6efeSbholler 		ret = (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size);
36445b8a6efeSbholler 		*ret = MWAIT_RUNNING;
36455b8a6efeSbholler 		return (ret);
36465b8a6efeSbholler 	}
36475b8a6efeSbholler }
36485b8a6efeSbholler 
36495b8a6efeSbholler void
36505b8a6efeSbholler cpuid_mwait_free(cpu_t *cpu)
3651f98fbcecSbholler {
3652f98fbcecSbholler 	ASSERT(cpuid_checkpass(cpu, 2));
36535b8a6efeSbholler 
36545b8a6efeSbholler 	if (cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual != NULL &&
36555b8a6efeSbholler 	    cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual > 0) {
36565b8a6efeSbholler 		kmem_free(cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual,
36575b8a6efeSbholler 		    cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual);
36585b8a6efeSbholler 	}
36595b8a6efeSbholler 
36605b8a6efeSbholler 	cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = NULL;
36615b8a6efeSbholler 	cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = 0;
3662f98fbcecSbholler }
3663843e1988Sjohnlev 
3664*247dbb3dSsudheer void
3665*247dbb3dSsudheer patch_tsc_read(int flag)
3666*247dbb3dSsudheer {
3667*247dbb3dSsudheer 	size_t cnt;
3668*247dbb3dSsudheer 
3669*247dbb3dSsudheer 	switch (flag) {
3670*247dbb3dSsudheer 	case X86_NO_TSC:
3671*247dbb3dSsudheer 		cnt = &_no_rdtsc_end - &_no_rdtsc_start;
3672*247dbb3dSsudheer 		memcpy((void *)tsc_read, (void *)&_no_rdtsc_start, cnt);
3673*247dbb3dSsudheer 		break;
3674*247dbb3dSsudheer 	case X86_HAVE_TSCP:
3675*247dbb3dSsudheer 		cnt = &_tscp_end - &_tscp_start;
3676*247dbb3dSsudheer 		memcpy((void *)tsc_read, (void *)&_tscp_start, cnt);
3677*247dbb3dSsudheer 		break;
3678*247dbb3dSsudheer 	case X86_TSC_MFENCE:
3679*247dbb3dSsudheer 		cnt = &_tsc_mfence_end - &_tsc_mfence_start;
3680*247dbb3dSsudheer 		memcpy((void *)tsc_read, (void *)&_tsc_mfence_start, cnt);
3681*247dbb3dSsudheer 		break;
3682*247dbb3dSsudheer 	default:
3683*247dbb3dSsudheer 		break;
3684*247dbb3dSsudheer 	}
3685*247dbb3dSsudheer }
3686*247dbb3dSsudheer 
3687843e1988Sjohnlev #endif	/* !__xpv */
3688