17c478bd9Sstevel@tonic-gate /* 27c478bd9Sstevel@tonic-gate * CDDL HEADER START 37c478bd9Sstevel@tonic-gate * 47c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 5ee88d2b9Skchow * Common Development and Distribution License (the "License"). 6ee88d2b9Skchow * You may not use this file except in compliance with the License. 77c478bd9Sstevel@tonic-gate * 87c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 97c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 107c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 117c478bd9Sstevel@tonic-gate * and limitations under the License. 127c478bd9Sstevel@tonic-gate * 137c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 147c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 157c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 167c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 177c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 187c478bd9Sstevel@tonic-gate * 197c478bd9Sstevel@tonic-gate * CDDL HEADER END 207c478bd9Sstevel@tonic-gate */ 217c478bd9Sstevel@tonic-gate /* 22*0e751525SEric Saxe * Copyright 2009 Sun Microsystems, Inc. All rights reserved. 237c478bd9Sstevel@tonic-gate * Use is subject to license terms. 247c478bd9Sstevel@tonic-gate */ 257c478bd9Sstevel@tonic-gate 267c478bd9Sstevel@tonic-gate /* 277c478bd9Sstevel@tonic-gate * Various routines to handle identification 287c478bd9Sstevel@tonic-gate * and classification of x86 processors. 297c478bd9Sstevel@tonic-gate */ 307c478bd9Sstevel@tonic-gate 317c478bd9Sstevel@tonic-gate #include <sys/types.h> 327c478bd9Sstevel@tonic-gate #include <sys/archsystm.h> 337c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h> 347c478bd9Sstevel@tonic-gate #include <sys/kmem.h> 357c478bd9Sstevel@tonic-gate #include <sys/systm.h> 367c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h> 377c478bd9Sstevel@tonic-gate #include <sys/sunddi.h> 387c478bd9Sstevel@tonic-gate #include <sys/sunndi.h> 397c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h> 407c478bd9Sstevel@tonic-gate #include <sys/processor.h> 415b8a6efeSbholler #include <sys/sysmacros.h> 42fb2f18f8Sesaxe #include <sys/pg.h> 437c478bd9Sstevel@tonic-gate #include <sys/fp.h> 447c478bd9Sstevel@tonic-gate #include <sys/controlregs.h> 457c478bd9Sstevel@tonic-gate #include <sys/auxv_386.h> 467c478bd9Sstevel@tonic-gate #include <sys/bitmap.h> 477c478bd9Sstevel@tonic-gate #include <sys/memnode.h> 487c478bd9Sstevel@tonic-gate 49e4b86885SCheng Sean Ye #ifdef __xpv 50e4b86885SCheng Sean Ye #include <sys/hypervisor.h> 51e4b86885SCheng Sean Ye #endif 52e4b86885SCheng Sean Ye 537c478bd9Sstevel@tonic-gate /* 547c478bd9Sstevel@tonic-gate * Pass 0 of cpuid feature analysis happens in locore. It contains special code 557c478bd9Sstevel@tonic-gate * to recognize Cyrix processors that are not cpuid-compliant, and to deal with 567c478bd9Sstevel@tonic-gate * them accordingly. For most modern processors, feature detection occurs here 577c478bd9Sstevel@tonic-gate * in pass 1. 587c478bd9Sstevel@tonic-gate * 597c478bd9Sstevel@tonic-gate * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup() 607c478bd9Sstevel@tonic-gate * for the boot CPU and does the basic analysis that the early kernel needs. 617c478bd9Sstevel@tonic-gate * x86_feature is set based on the return value of cpuid_pass1() of the boot 627c478bd9Sstevel@tonic-gate * CPU. 637c478bd9Sstevel@tonic-gate * 647c478bd9Sstevel@tonic-gate * Pass 1 includes: 657c478bd9Sstevel@tonic-gate * 667c478bd9Sstevel@tonic-gate * o Determining vendor/model/family/stepping and setting x86_type and 677c478bd9Sstevel@tonic-gate * x86_vendor accordingly. 687c478bd9Sstevel@tonic-gate * o Processing the feature flags returned by the cpuid instruction while 697c478bd9Sstevel@tonic-gate * applying any workarounds or tricks for the specific processor. 707c478bd9Sstevel@tonic-gate * o Mapping the feature flags into Solaris feature bits (X86_*). 717c478bd9Sstevel@tonic-gate * o Processing extended feature flags if supported by the processor, 727c478bd9Sstevel@tonic-gate * again while applying specific processor knowledge. 737c478bd9Sstevel@tonic-gate * o Determining the CMT characteristics of the system. 747c478bd9Sstevel@tonic-gate * 757c478bd9Sstevel@tonic-gate * Pass 1 is done on non-boot CPUs during their initialization and the results 767c478bd9Sstevel@tonic-gate * are used only as a meager attempt at ensuring that all processors within the 777c478bd9Sstevel@tonic-gate * system support the same features. 787c478bd9Sstevel@tonic-gate * 797c478bd9Sstevel@tonic-gate * Pass 2 of cpuid feature analysis happens just at the beginning 807c478bd9Sstevel@tonic-gate * of startup(). It just copies in and corrects the remainder 817c478bd9Sstevel@tonic-gate * of the cpuid data we depend on: standard cpuid functions that we didn't 827c478bd9Sstevel@tonic-gate * need for pass1 feature analysis, and extended cpuid functions beyond the 837c478bd9Sstevel@tonic-gate * simple feature processing done in pass1. 847c478bd9Sstevel@tonic-gate * 857c478bd9Sstevel@tonic-gate * Pass 3 of cpuid analysis is invoked after basic kernel services; in 867c478bd9Sstevel@tonic-gate * particular kernel memory allocation has been made available. It creates a 877c478bd9Sstevel@tonic-gate * readable brand string based on the data collected in the first two passes. 887c478bd9Sstevel@tonic-gate * 897c478bd9Sstevel@tonic-gate * Pass 4 of cpuid analysis is invoked after post_startup() when all 907c478bd9Sstevel@tonic-gate * the support infrastructure for various hardware features has been 917c478bd9Sstevel@tonic-gate * initialized. It determines which processor features will be reported 927c478bd9Sstevel@tonic-gate * to userland via the aux vector. 937c478bd9Sstevel@tonic-gate * 947c478bd9Sstevel@tonic-gate * All passes are executed on all CPUs, but only the boot CPU determines what 957c478bd9Sstevel@tonic-gate * features the kernel will use. 967c478bd9Sstevel@tonic-gate * 977c478bd9Sstevel@tonic-gate * Much of the worst junk in this file is for the support of processors 987c478bd9Sstevel@tonic-gate * that didn't really implement the cpuid instruction properly. 997c478bd9Sstevel@tonic-gate * 1007c478bd9Sstevel@tonic-gate * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon, 1017c478bd9Sstevel@tonic-gate * the pass numbers. Accordingly, changes to the pass code may require changes 1027c478bd9Sstevel@tonic-gate * to the accessor code. 1037c478bd9Sstevel@tonic-gate */ 1047c478bd9Sstevel@tonic-gate 1057c478bd9Sstevel@tonic-gate uint_t x86_feature = 0; 1067c478bd9Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone; 1077c478bd9Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER; 10886c1f4dcSVikram Hegde uint_t x86_clflush_size = 0; 1097c478bd9Sstevel@tonic-gate 1107c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4046376; 1117c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4064495; 1127c478bd9Sstevel@tonic-gate 1137c478bd9Sstevel@tonic-gate uint_t enable486; 1147c478bd9Sstevel@tonic-gate 1157c478bd9Sstevel@tonic-gate /* 116f98fbcecSbholler * monitor/mwait info. 1175b8a6efeSbholler * 1185b8a6efeSbholler * size_actual and buf_actual are the real address and size allocated to get 1195b8a6efeSbholler * proper mwait_buf alignement. buf_actual and size_actual should be passed 1205b8a6efeSbholler * to kmem_free(). Currently kmem_alloc() and mwait happen to both use 1215b8a6efeSbholler * processor cache-line alignment, but this is not guarantied in the furture. 122f98fbcecSbholler */ 123f98fbcecSbholler struct mwait_info { 124f98fbcecSbholler size_t mon_min; /* min size to avoid missed wakeups */ 125f98fbcecSbholler size_t mon_max; /* size to avoid false wakeups */ 1265b8a6efeSbholler size_t size_actual; /* size actually allocated */ 1275b8a6efeSbholler void *buf_actual; /* memory actually allocated */ 128f98fbcecSbholler uint32_t support; /* processor support of monitor/mwait */ 129f98fbcecSbholler }; 130f98fbcecSbholler 131f98fbcecSbholler /* 1327c478bd9Sstevel@tonic-gate * These constants determine how many of the elements of the 1337c478bd9Sstevel@tonic-gate * cpuid we cache in the cpuid_info data structure; the 1347c478bd9Sstevel@tonic-gate * remaining elements are accessible via the cpuid instruction. 1357c478bd9Sstevel@tonic-gate */ 1367c478bd9Sstevel@tonic-gate 1377c478bd9Sstevel@tonic-gate #define NMAX_CPI_STD 6 /* eax = 0 .. 5 */ 1387c478bd9Sstevel@tonic-gate #define NMAX_CPI_EXTD 9 /* eax = 0x80000000 .. 0x80000008 */ 1397c478bd9Sstevel@tonic-gate 1407c478bd9Sstevel@tonic-gate struct cpuid_info { 1417c478bd9Sstevel@tonic-gate uint_t cpi_pass; /* last pass completed */ 1427c478bd9Sstevel@tonic-gate /* 1437c478bd9Sstevel@tonic-gate * standard function information 1447c478bd9Sstevel@tonic-gate */ 1457c478bd9Sstevel@tonic-gate uint_t cpi_maxeax; /* fn 0: %eax */ 1467c478bd9Sstevel@tonic-gate char cpi_vendorstr[13]; /* fn 0: %ebx:%ecx:%edx */ 1477c478bd9Sstevel@tonic-gate uint_t cpi_vendor; /* enum of cpi_vendorstr */ 1487c478bd9Sstevel@tonic-gate 1497c478bd9Sstevel@tonic-gate uint_t cpi_family; /* fn 1: extended family */ 1507c478bd9Sstevel@tonic-gate uint_t cpi_model; /* fn 1: extended model */ 1517c478bd9Sstevel@tonic-gate uint_t cpi_step; /* fn 1: stepping */ 1527c478bd9Sstevel@tonic-gate chipid_t cpi_chipid; /* fn 1: %ebx: chip # on ht cpus */ 1537c478bd9Sstevel@tonic-gate uint_t cpi_brandid; /* fn 1: %ebx: brand ID */ 1547c478bd9Sstevel@tonic-gate int cpi_clogid; /* fn 1: %ebx: thread # */ 1558949bcd6Sandrei uint_t cpi_ncpu_per_chip; /* fn 1: %ebx: logical cpu count */ 1567c478bd9Sstevel@tonic-gate uint8_t cpi_cacheinfo[16]; /* fn 2: intel-style cache desc */ 1577c478bd9Sstevel@tonic-gate uint_t cpi_ncache; /* fn 2: number of elements */ 158d129bde2Sesaxe uint_t cpi_ncpu_shr_last_cache; /* fn 4: %eax: ncpus sharing cache */ 159d129bde2Sesaxe id_t cpi_last_lvl_cacheid; /* fn 4: %eax: derived cache id */ 160d129bde2Sesaxe uint_t cpi_std_4_size; /* fn 4: number of fn 4 elements */ 161d129bde2Sesaxe struct cpuid_regs **cpi_std_4; /* fn 4: %ecx == 0 .. fn4_size */ 1628949bcd6Sandrei struct cpuid_regs cpi_std[NMAX_CPI_STD]; /* 0 .. 5 */ 1637c478bd9Sstevel@tonic-gate /* 1647c478bd9Sstevel@tonic-gate * extended function information 1657c478bd9Sstevel@tonic-gate */ 1667c478bd9Sstevel@tonic-gate uint_t cpi_xmaxeax; /* fn 0x80000000: %eax */ 1677c478bd9Sstevel@tonic-gate char cpi_brandstr[49]; /* fn 0x8000000[234] */ 1687c478bd9Sstevel@tonic-gate uint8_t cpi_pabits; /* fn 0x80000006: %eax */ 1697c478bd9Sstevel@tonic-gate uint8_t cpi_vabits; /* fn 0x80000006: %eax */ 1708949bcd6Sandrei struct cpuid_regs cpi_extd[NMAX_CPI_EXTD]; /* 0x8000000[0-8] */ 17110569901Sgavinm id_t cpi_coreid; /* same coreid => strands share core */ 17210569901Sgavinm int cpi_pkgcoreid; /* core number within single package */ 1738949bcd6Sandrei uint_t cpi_ncore_per_chip; /* AMD: fn 0x80000008: %ecx[7-0] */ 1748949bcd6Sandrei /* Intel: fn 4: %eax[31-26] */ 1757c478bd9Sstevel@tonic-gate /* 1767c478bd9Sstevel@tonic-gate * supported feature information 1777c478bd9Sstevel@tonic-gate */ 178ae115bc7Smrj uint32_t cpi_support[5]; 1797c478bd9Sstevel@tonic-gate #define STD_EDX_FEATURES 0 1807c478bd9Sstevel@tonic-gate #define AMD_EDX_FEATURES 1 1817c478bd9Sstevel@tonic-gate #define TM_EDX_FEATURES 2 1827c478bd9Sstevel@tonic-gate #define STD_ECX_FEATURES 3 183ae115bc7Smrj #define AMD_ECX_FEATURES 4 1848a40a695Sgavinm /* 1858a40a695Sgavinm * Synthesized information, where known. 1868a40a695Sgavinm */ 1878a40a695Sgavinm uint32_t cpi_chiprev; /* See X86_CHIPREV_* in x86_archext.h */ 1888a40a695Sgavinm const char *cpi_chiprevstr; /* May be NULL if chiprev unknown */ 1898a40a695Sgavinm uint32_t cpi_socket; /* Chip package/socket type */ 190f98fbcecSbholler 191f98fbcecSbholler struct mwait_info cpi_mwait; /* fn 5: monitor/mwait info */ 192b6917abeSmishra uint32_t cpi_apicid; 1937c478bd9Sstevel@tonic-gate }; 1947c478bd9Sstevel@tonic-gate 1957c478bd9Sstevel@tonic-gate 1967c478bd9Sstevel@tonic-gate static struct cpuid_info cpuid_info0; 1977c478bd9Sstevel@tonic-gate 1987c478bd9Sstevel@tonic-gate /* 1997c478bd9Sstevel@tonic-gate * These bit fields are defined by the Intel Application Note AP-485 2007c478bd9Sstevel@tonic-gate * "Intel Processor Identification and the CPUID Instruction" 2017c478bd9Sstevel@tonic-gate */ 2027c478bd9Sstevel@tonic-gate #define CPI_FAMILY_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 27, 20) 2037c478bd9Sstevel@tonic-gate #define CPI_MODEL_XTD(cpi) BITX((cpi)->cpi_std[1].cp_eax, 19, 16) 2047c478bd9Sstevel@tonic-gate #define CPI_TYPE(cpi) BITX((cpi)->cpi_std[1].cp_eax, 13, 12) 2057c478bd9Sstevel@tonic-gate #define CPI_FAMILY(cpi) BITX((cpi)->cpi_std[1].cp_eax, 11, 8) 2067c478bd9Sstevel@tonic-gate #define CPI_STEP(cpi) BITX((cpi)->cpi_std[1].cp_eax, 3, 0) 2077c478bd9Sstevel@tonic-gate #define CPI_MODEL(cpi) BITX((cpi)->cpi_std[1].cp_eax, 7, 4) 2087c478bd9Sstevel@tonic-gate 2097c478bd9Sstevel@tonic-gate #define CPI_FEATURES_EDX(cpi) ((cpi)->cpi_std[1].cp_edx) 2107c478bd9Sstevel@tonic-gate #define CPI_FEATURES_ECX(cpi) ((cpi)->cpi_std[1].cp_ecx) 2117c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_EDX(cpi) ((cpi)->cpi_extd[1].cp_edx) 2127c478bd9Sstevel@tonic-gate #define CPI_FEATURES_XTD_ECX(cpi) ((cpi)->cpi_extd[1].cp_ecx) 2137c478bd9Sstevel@tonic-gate 2147c478bd9Sstevel@tonic-gate #define CPI_BRANDID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 7, 0) 2157c478bd9Sstevel@tonic-gate #define CPI_CHUNKS(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 15, 7) 2167c478bd9Sstevel@tonic-gate #define CPI_CPU_COUNT(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 23, 16) 2177c478bd9Sstevel@tonic-gate #define CPI_APIC_ID(cpi) BITX((cpi)->cpi_std[1].cp_ebx, 31, 24) 2187c478bd9Sstevel@tonic-gate 2197c478bd9Sstevel@tonic-gate #define CPI_MAXEAX_MAX 0x100 /* sanity control */ 2207c478bd9Sstevel@tonic-gate #define CPI_XMAXEAX_MAX 0x80000100 221d129bde2Sesaxe #define CPI_FN4_ECX_MAX 0x20 /* sanity: max fn 4 levels */ 222b6917abeSmishra #define CPI_FNB_ECX_MAX 0x20 /* sanity: max fn B levels */ 223d129bde2Sesaxe 224d129bde2Sesaxe /* 225d129bde2Sesaxe * Function 4 (Deterministic Cache Parameters) macros 226d129bde2Sesaxe * Defined by Intel Application Note AP-485 227d129bde2Sesaxe */ 228d129bde2Sesaxe #define CPI_NUM_CORES(regs) BITX((regs)->cp_eax, 31, 26) 229d129bde2Sesaxe #define CPI_NTHR_SHR_CACHE(regs) BITX((regs)->cp_eax, 25, 14) 230d129bde2Sesaxe #define CPI_FULL_ASSOC_CACHE(regs) BITX((regs)->cp_eax, 9, 9) 231d129bde2Sesaxe #define CPI_SELF_INIT_CACHE(regs) BITX((regs)->cp_eax, 8, 8) 232d129bde2Sesaxe #define CPI_CACHE_LVL(regs) BITX((regs)->cp_eax, 7, 5) 233d129bde2Sesaxe #define CPI_CACHE_TYPE(regs) BITX((regs)->cp_eax, 4, 0) 234b6917abeSmishra #define CPI_CPU_LEVEL_TYPE(regs) BITX((regs)->cp_ecx, 15, 8) 235d129bde2Sesaxe 236d129bde2Sesaxe #define CPI_CACHE_WAYS(regs) BITX((regs)->cp_ebx, 31, 22) 237d129bde2Sesaxe #define CPI_CACHE_PARTS(regs) BITX((regs)->cp_ebx, 21, 12) 238d129bde2Sesaxe #define CPI_CACHE_COH_LN_SZ(regs) BITX((regs)->cp_ebx, 11, 0) 239d129bde2Sesaxe 240d129bde2Sesaxe #define CPI_CACHE_SETS(regs) BITX((regs)->cp_ecx, 31, 0) 241d129bde2Sesaxe 242d129bde2Sesaxe #define CPI_PREFCH_STRIDE(regs) BITX((regs)->cp_edx, 9, 0) 243d129bde2Sesaxe 2447c478bd9Sstevel@tonic-gate 2457c478bd9Sstevel@tonic-gate /* 2465ff02082Sdmick * A couple of shorthand macros to identify "later" P6-family chips 2475ff02082Sdmick * like the Pentium M and Core. First, the "older" P6-based stuff 2485ff02082Sdmick * (loosely defined as "pre-Pentium-4"): 2495ff02082Sdmick * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon 2505ff02082Sdmick */ 2515ff02082Sdmick 2525ff02082Sdmick #define IS_LEGACY_P6(cpi) ( \ 2535ff02082Sdmick cpi->cpi_family == 6 && \ 2545ff02082Sdmick (cpi->cpi_model == 1 || \ 2555ff02082Sdmick cpi->cpi_model == 3 || \ 2565ff02082Sdmick cpi->cpi_model == 5 || \ 2575ff02082Sdmick cpi->cpi_model == 6 || \ 2585ff02082Sdmick cpi->cpi_model == 7 || \ 2595ff02082Sdmick cpi->cpi_model == 8 || \ 2605ff02082Sdmick cpi->cpi_model == 0xA || \ 2615ff02082Sdmick cpi->cpi_model == 0xB) \ 2625ff02082Sdmick ) 2635ff02082Sdmick 2645ff02082Sdmick /* A "new F6" is everything with family 6 that's not the above */ 2655ff02082Sdmick #define IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi)) 2665ff02082Sdmick 267bf91205bSksadhukh /* Extended family/model support */ 268bf91205bSksadhukh #define IS_EXTENDED_MODEL_INTEL(cpi) (cpi->cpi_family == 0x6 || \ 269bf91205bSksadhukh cpi->cpi_family >= 0xf) 270bf91205bSksadhukh 2715ff02082Sdmick /* 272f98fbcecSbholler * Info for monitor/mwait idle loop. 273f98fbcecSbholler * 274f98fbcecSbholler * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's 275f98fbcecSbholler * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November 276f98fbcecSbholler * 2006. 277f98fbcecSbholler * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual 278f98fbcecSbholler * Documentation Updates" #33633, Rev 2.05, December 2006. 279f98fbcecSbholler */ 280f98fbcecSbholler #define MWAIT_SUPPORT (0x00000001) /* mwait supported */ 281f98fbcecSbholler #define MWAIT_EXTENSIONS (0x00000002) /* extenstion supported */ 282f98fbcecSbholler #define MWAIT_ECX_INT_ENABLE (0x00000004) /* ecx 1 extension supported */ 283f98fbcecSbholler #define MWAIT_SUPPORTED(cpi) ((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON) 284f98fbcecSbholler #define MWAIT_INT_ENABLE(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x2) 285f98fbcecSbholler #define MWAIT_EXTENSION(cpi) ((cpi)->cpi_std[5].cp_ecx & 0x1) 286f98fbcecSbholler #define MWAIT_SIZE_MIN(cpi) BITX((cpi)->cpi_std[5].cp_eax, 15, 0) 287f98fbcecSbholler #define MWAIT_SIZE_MAX(cpi) BITX((cpi)->cpi_std[5].cp_ebx, 15, 0) 288f98fbcecSbholler /* 289f98fbcecSbholler * Number of sub-cstates for a given c-state. 290f98fbcecSbholler */ 291f98fbcecSbholler #define MWAIT_NUM_SUBC_STATES(cpi, c_state) \ 292f98fbcecSbholler BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state) 293f98fbcecSbholler 2948a40a695Sgavinm /* 295e4b86885SCheng Sean Ye * Functions we consune from cpuid_subr.c; don't publish these in a header 296e4b86885SCheng Sean Ye * file to try and keep people using the expected cpuid_* interfaces. 2978a40a695Sgavinm */ 298e4b86885SCheng Sean Ye extern uint32_t _cpuid_skt(uint_t, uint_t, uint_t, uint_t); 299e4b86885SCheng Sean Ye extern uint32_t _cpuid_chiprev(uint_t, uint_t, uint_t, uint_t); 300e4b86885SCheng Sean Ye extern const char *_cpuid_chiprevstr(uint_t, uint_t, uint_t, uint_t); 301e4b86885SCheng Sean Ye extern uint_t _cpuid_vendorstr_to_vendorcode(char *); 3028a40a695Sgavinm 3038a40a695Sgavinm /* 304ae115bc7Smrj * Apply up various platform-dependent restrictions where the 305ae115bc7Smrj * underlying platform restrictions mean the CPU can be marked 306ae115bc7Smrj * as less capable than its cpuid instruction would imply. 307ae115bc7Smrj */ 308843e1988Sjohnlev #if defined(__xpv) 309843e1988Sjohnlev static void 310843e1988Sjohnlev platform_cpuid_mangle(uint_t vendor, uint32_t eax, struct cpuid_regs *cp) 311843e1988Sjohnlev { 312843e1988Sjohnlev switch (eax) { 313e4b86885SCheng Sean Ye case 1: { 314e4b86885SCheng Sean Ye uint32_t mcamask = DOMAIN_IS_INITDOMAIN(xen_info) ? 315e4b86885SCheng Sean Ye 0 : CPUID_INTC_EDX_MCA; 316843e1988Sjohnlev cp->cp_edx &= 317e4b86885SCheng Sean Ye ~(mcamask | 318e4b86885SCheng Sean Ye CPUID_INTC_EDX_PSE | 319843e1988Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 320843e1988Sjohnlev CPUID_INTC_EDX_SEP | CPUID_INTC_EDX_MTRR | 321843e1988Sjohnlev CPUID_INTC_EDX_PGE | CPUID_INTC_EDX_PAT | 322843e1988Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 323843e1988Sjohnlev CPUID_INTC_EDX_PSE36 | CPUID_INTC_EDX_HTT); 324843e1988Sjohnlev break; 325e4b86885SCheng Sean Ye } 326ae115bc7Smrj 327843e1988Sjohnlev case 0x80000001: 328843e1988Sjohnlev cp->cp_edx &= 329843e1988Sjohnlev ~(CPUID_AMD_EDX_PSE | 330843e1988Sjohnlev CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE | 331843e1988Sjohnlev CPUID_AMD_EDX_MTRR | CPUID_AMD_EDX_PGE | 332843e1988Sjohnlev CPUID_AMD_EDX_PAT | CPUID_AMD_EDX_PSE36 | 333843e1988Sjohnlev CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP | 334843e1988Sjohnlev CPUID_AMD_EDX_TSCP); 335843e1988Sjohnlev cp->cp_ecx &= ~CPUID_AMD_ECX_CMP_LGCY; 336843e1988Sjohnlev break; 337843e1988Sjohnlev default: 338843e1988Sjohnlev break; 339843e1988Sjohnlev } 340843e1988Sjohnlev 341843e1988Sjohnlev switch (vendor) { 342843e1988Sjohnlev case X86_VENDOR_Intel: 343843e1988Sjohnlev switch (eax) { 344843e1988Sjohnlev case 4: 345843e1988Sjohnlev /* 346843e1988Sjohnlev * Zero out the (ncores-per-chip - 1) field 347843e1988Sjohnlev */ 348843e1988Sjohnlev cp->cp_eax &= 0x03fffffff; 349843e1988Sjohnlev break; 350843e1988Sjohnlev default: 351843e1988Sjohnlev break; 352843e1988Sjohnlev } 353843e1988Sjohnlev break; 354843e1988Sjohnlev case X86_VENDOR_AMD: 355843e1988Sjohnlev switch (eax) { 356843e1988Sjohnlev case 0x80000008: 357843e1988Sjohnlev /* 358843e1988Sjohnlev * Zero out the (ncores-per-chip - 1) field 359843e1988Sjohnlev */ 360843e1988Sjohnlev cp->cp_ecx &= 0xffffff00; 361843e1988Sjohnlev break; 362843e1988Sjohnlev default: 363843e1988Sjohnlev break; 364843e1988Sjohnlev } 365843e1988Sjohnlev break; 366843e1988Sjohnlev default: 367843e1988Sjohnlev break; 368843e1988Sjohnlev } 369843e1988Sjohnlev } 370843e1988Sjohnlev #else 371ae115bc7Smrj #define platform_cpuid_mangle(vendor, eax, cp) /* nothing */ 372843e1988Sjohnlev #endif 373ae115bc7Smrj 374ae115bc7Smrj /* 3757c478bd9Sstevel@tonic-gate * Some undocumented ways of patching the results of the cpuid 3767c478bd9Sstevel@tonic-gate * instruction to permit running Solaris 10 on future cpus that 3777c478bd9Sstevel@tonic-gate * we don't currently support. Could be set to non-zero values 3787c478bd9Sstevel@tonic-gate * via settings in eeprom. 3797c478bd9Sstevel@tonic-gate */ 3807c478bd9Sstevel@tonic-gate 3817c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include; 3827c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude; 3837c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_include; 3847c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude; 3857c478bd9Sstevel@tonic-gate 386ae115bc7Smrj void 387ae115bc7Smrj cpuid_alloc_space(cpu_t *cpu) 388ae115bc7Smrj { 389ae115bc7Smrj /* 390ae115bc7Smrj * By convention, cpu0 is the boot cpu, which is set up 391ae115bc7Smrj * before memory allocation is available. All other cpus get 392ae115bc7Smrj * their cpuid_info struct allocated here. 393ae115bc7Smrj */ 394ae115bc7Smrj ASSERT(cpu->cpu_id != 0); 395ae115bc7Smrj cpu->cpu_m.mcpu_cpi = 396ae115bc7Smrj kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP); 397ae115bc7Smrj } 398ae115bc7Smrj 399ae115bc7Smrj void 400ae115bc7Smrj cpuid_free_space(cpu_t *cpu) 401ae115bc7Smrj { 402d129bde2Sesaxe struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 403d129bde2Sesaxe int i; 404d129bde2Sesaxe 405ae115bc7Smrj ASSERT(cpu->cpu_id != 0); 406d129bde2Sesaxe 407d129bde2Sesaxe /* 408d129bde2Sesaxe * Free up any function 4 related dynamic storage 409d129bde2Sesaxe */ 410d129bde2Sesaxe for (i = 1; i < cpi->cpi_std_4_size; i++) 411d129bde2Sesaxe kmem_free(cpi->cpi_std_4[i], sizeof (struct cpuid_regs)); 412d129bde2Sesaxe if (cpi->cpi_std_4_size > 0) 413d129bde2Sesaxe kmem_free(cpi->cpi_std_4, 414d129bde2Sesaxe cpi->cpi_std_4_size * sizeof (struct cpuid_regs *)); 415d129bde2Sesaxe 416ae115bc7Smrj kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi)); 417ae115bc7Smrj } 418ae115bc7Smrj 419551bc2a6Smrj #if !defined(__xpv) 420551bc2a6Smrj 421551bc2a6Smrj static void 422551bc2a6Smrj check_for_hvm() 423551bc2a6Smrj { 424551bc2a6Smrj struct cpuid_regs cp; 425551bc2a6Smrj char *xen_str; 426551bc2a6Smrj uint32_t xen_signature[4]; 427551bc2a6Smrj extern int xpv_is_hvm; 428551bc2a6Smrj 429551bc2a6Smrj /* 430551bc2a6Smrj * In a fully virtualized domain, Xen's pseudo-cpuid function 431551bc2a6Smrj * 0x40000000 returns a string representing the Xen signature in 432551bc2a6Smrj * %ebx, %ecx, and %edx. %eax contains the maximum supported cpuid 433551bc2a6Smrj * function. 434551bc2a6Smrj */ 435551bc2a6Smrj cp.cp_eax = 0x40000000; 436551bc2a6Smrj (void) __cpuid_insn(&cp); 437551bc2a6Smrj xen_signature[0] = cp.cp_ebx; 438551bc2a6Smrj xen_signature[1] = cp.cp_ecx; 439551bc2a6Smrj xen_signature[2] = cp.cp_edx; 440551bc2a6Smrj xen_signature[3] = 0; 441551bc2a6Smrj xen_str = (char *)xen_signature; 442551bc2a6Smrj if (strcmp("XenVMMXenVMM", xen_str) == 0 && cp.cp_eax <= 0x40000002) 443551bc2a6Smrj xpv_is_hvm = 1; 444551bc2a6Smrj } 445551bc2a6Smrj #endif /* __xpv */ 446551bc2a6Smrj 4477c478bd9Sstevel@tonic-gate uint_t 4487c478bd9Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu) 4497c478bd9Sstevel@tonic-gate { 4507c478bd9Sstevel@tonic-gate uint32_t mask_ecx, mask_edx; 4517c478bd9Sstevel@tonic-gate uint_t feature = X86_CPUID; 4527c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 4538949bcd6Sandrei struct cpuid_regs *cp; 4547c478bd9Sstevel@tonic-gate int xcpuid; 455843e1988Sjohnlev #if !defined(__xpv) 4565b8a6efeSbholler extern int idle_cpu_prefer_mwait; 457843e1988Sjohnlev #endif 458ae115bc7Smrj 4597c478bd9Sstevel@tonic-gate /* 460ae115bc7Smrj * Space statically allocated for cpu0, ensure pointer is set 4617c478bd9Sstevel@tonic-gate */ 4627c478bd9Sstevel@tonic-gate if (cpu->cpu_id == 0) 463ae115bc7Smrj cpu->cpu_m.mcpu_cpi = &cpuid_info0; 464ae115bc7Smrj cpi = cpu->cpu_m.mcpu_cpi; 465ae115bc7Smrj ASSERT(cpi != NULL); 4667c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[0]; 4678949bcd6Sandrei cp->cp_eax = 0; 4688949bcd6Sandrei cpi->cpi_maxeax = __cpuid_insn(cp); 4697c478bd9Sstevel@tonic-gate { 4707c478bd9Sstevel@tonic-gate uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr; 4717c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 4727c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 4737c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 4747c478bd9Sstevel@tonic-gate *(char *)&cpi->cpi_vendorstr[12] = '\0'; 4757c478bd9Sstevel@tonic-gate } 4767c478bd9Sstevel@tonic-gate 477e4b86885SCheng Sean Ye cpi->cpi_vendor = _cpuid_vendorstr_to_vendorcode(cpi->cpi_vendorstr); 4787c478bd9Sstevel@tonic-gate x86_vendor = cpi->cpi_vendor; /* for compatibility */ 4797c478bd9Sstevel@tonic-gate 4807c478bd9Sstevel@tonic-gate /* 4817c478bd9Sstevel@tonic-gate * Limit the range in case of weird hardware 4827c478bd9Sstevel@tonic-gate */ 4837c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax > CPI_MAXEAX_MAX) 4847c478bd9Sstevel@tonic-gate cpi->cpi_maxeax = CPI_MAXEAX_MAX; 4857c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 4867c478bd9Sstevel@tonic-gate goto pass1_done; 4877c478bd9Sstevel@tonic-gate 4887c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[1]; 4898949bcd6Sandrei cp->cp_eax = 1; 4908949bcd6Sandrei (void) __cpuid_insn(cp); 4917c478bd9Sstevel@tonic-gate 4927c478bd9Sstevel@tonic-gate /* 4937c478bd9Sstevel@tonic-gate * Extract identifying constants for easy access. 4947c478bd9Sstevel@tonic-gate */ 4957c478bd9Sstevel@tonic-gate cpi->cpi_model = CPI_MODEL(cpi); 4967c478bd9Sstevel@tonic-gate cpi->cpi_family = CPI_FAMILY(cpi); 4977c478bd9Sstevel@tonic-gate 4985ff02082Sdmick if (cpi->cpi_family == 0xf) 4997c478bd9Sstevel@tonic-gate cpi->cpi_family += CPI_FAMILY_XTD(cpi); 5005ff02082Sdmick 50168c91426Sdmick /* 502875b116eSkchow * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf. 50368c91426Sdmick * Intel, and presumably everyone else, uses model == 0xf, as 50468c91426Sdmick * one would expect (max value means possible overflow). Sigh. 50568c91426Sdmick */ 50668c91426Sdmick 50768c91426Sdmick switch (cpi->cpi_vendor) { 508bf91205bSksadhukh case X86_VENDOR_Intel: 509bf91205bSksadhukh if (IS_EXTENDED_MODEL_INTEL(cpi)) 510bf91205bSksadhukh cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 511447af253Sksadhukh break; 51268c91426Sdmick case X86_VENDOR_AMD: 513875b116eSkchow if (CPI_FAMILY(cpi) == 0xf) 51468c91426Sdmick cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 51568c91426Sdmick break; 51668c91426Sdmick default: 5175ff02082Sdmick if (cpi->cpi_model == 0xf) 5187c478bd9Sstevel@tonic-gate cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4; 51968c91426Sdmick break; 52068c91426Sdmick } 5217c478bd9Sstevel@tonic-gate 5227c478bd9Sstevel@tonic-gate cpi->cpi_step = CPI_STEP(cpi); 5237c478bd9Sstevel@tonic-gate cpi->cpi_brandid = CPI_BRANDID(cpi); 5247c478bd9Sstevel@tonic-gate 5257c478bd9Sstevel@tonic-gate /* 5267c478bd9Sstevel@tonic-gate * *default* assumptions: 5277c478bd9Sstevel@tonic-gate * - believe %edx feature word 5287c478bd9Sstevel@tonic-gate * - ignore %ecx feature word 5297c478bd9Sstevel@tonic-gate * - 32-bit virtual and physical addressing 5307c478bd9Sstevel@tonic-gate */ 5317c478bd9Sstevel@tonic-gate mask_edx = 0xffffffff; 5327c478bd9Sstevel@tonic-gate mask_ecx = 0; 5337c478bd9Sstevel@tonic-gate 5347c478bd9Sstevel@tonic-gate cpi->cpi_pabits = cpi->cpi_vabits = 32; 5357c478bd9Sstevel@tonic-gate 5367c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 5377c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 5387c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 5397c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P5; 5405ff02082Sdmick else if (IS_LEGACY_P6(cpi)) { 5417c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P6; 5427c478bd9Sstevel@tonic-gate pentiumpro_bug4046376 = 1; 5437c478bd9Sstevel@tonic-gate pentiumpro_bug4064495 = 1; 5447c478bd9Sstevel@tonic-gate /* 5457c478bd9Sstevel@tonic-gate * Clear the SEP bit when it was set erroneously 5467c478bd9Sstevel@tonic-gate */ 5477c478bd9Sstevel@tonic-gate if (cpi->cpi_model < 3 && cpi->cpi_step < 3) 5487c478bd9Sstevel@tonic-gate cp->cp_edx &= ~CPUID_INTC_EDX_SEP; 5495ff02082Sdmick } else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) { 5507c478bd9Sstevel@tonic-gate x86_type = X86_TYPE_P4; 5517c478bd9Sstevel@tonic-gate /* 5527c478bd9Sstevel@tonic-gate * We don't currently depend on any of the %ecx 5537c478bd9Sstevel@tonic-gate * features until Prescott, so we'll only check 5547c478bd9Sstevel@tonic-gate * this from P4 onwards. We might want to revisit 5557c478bd9Sstevel@tonic-gate * that idea later. 5567c478bd9Sstevel@tonic-gate */ 5577c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 5587c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family > 0xf) 5597c478bd9Sstevel@tonic-gate mask_ecx = 0xffffffff; 5607c622d23Sbholler /* 5617c622d23Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 5627c622d23Sbholler * to obtain the monitor linesize. 5637c622d23Sbholler */ 5647c622d23Sbholler if (cpi->cpi_maxeax < 5) 5657c622d23Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 5667c478bd9Sstevel@tonic-gate break; 5677c478bd9Sstevel@tonic-gate case X86_VENDOR_IntelClone: 5687c478bd9Sstevel@tonic-gate default: 5697c478bd9Sstevel@tonic-gate break; 5707c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 5717c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108) 5727c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) { 5737c478bd9Sstevel@tonic-gate cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0; 5747c478bd9Sstevel@tonic-gate cpi->cpi_model = 0xc; 5757c478bd9Sstevel@tonic-gate } else 5767c478bd9Sstevel@tonic-gate #endif 5777c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) { 5787c478bd9Sstevel@tonic-gate /* 5797c478bd9Sstevel@tonic-gate * AMD K5 and K6 5807c478bd9Sstevel@tonic-gate * 5817c478bd9Sstevel@tonic-gate * These CPUs have an incomplete implementation 5827c478bd9Sstevel@tonic-gate * of MCA/MCE which we mask away. 5837c478bd9Sstevel@tonic-gate */ 5848949bcd6Sandrei mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA); 5858949bcd6Sandrei 5867c478bd9Sstevel@tonic-gate /* 5877c478bd9Sstevel@tonic-gate * Model 0 uses the wrong (APIC) bit 5887c478bd9Sstevel@tonic-gate * to indicate PGE. Fix it here. 5897c478bd9Sstevel@tonic-gate */ 5908949bcd6Sandrei if (cpi->cpi_model == 0) { 5917c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x200) { 5927c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x200; 5937c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_PGE; 5947c478bd9Sstevel@tonic-gate } 5957c478bd9Sstevel@tonic-gate } 5968949bcd6Sandrei 5978949bcd6Sandrei /* 5988949bcd6Sandrei * Early models had problems w/ MMX; disable. 5998949bcd6Sandrei */ 6008949bcd6Sandrei if (cpi->cpi_model < 6) 6018949bcd6Sandrei mask_edx &= ~CPUID_INTC_EDX_MMX; 6028949bcd6Sandrei } 6038949bcd6Sandrei 6048949bcd6Sandrei /* 6058949bcd6Sandrei * For newer families, SSE3 and CX16, at least, are valid; 6068949bcd6Sandrei * enable all 6078949bcd6Sandrei */ 6088949bcd6Sandrei if (cpi->cpi_family >= 0xf) 6098949bcd6Sandrei mask_ecx = 0xffffffff; 6107c622d23Sbholler /* 6117c622d23Sbholler * We don't support MONITOR/MWAIT if leaf 5 is not available 6127c622d23Sbholler * to obtain the monitor linesize. 6137c622d23Sbholler */ 6147c622d23Sbholler if (cpi->cpi_maxeax < 5) 6157c622d23Sbholler mask_ecx &= ~CPUID_INTC_ECX_MON; 6165b8a6efeSbholler 617843e1988Sjohnlev #if !defined(__xpv) 6185b8a6efeSbholler /* 6195b8a6efeSbholler * Do not use MONITOR/MWAIT to halt in the idle loop on any AMD 6205b8a6efeSbholler * processors. AMD does not intend MWAIT to be used in the cpu 6215b8a6efeSbholler * idle loop on current and future processors. 10h and future 6225b8a6efeSbholler * AMD processors use more power in MWAIT than HLT. 6235b8a6efeSbholler * Pre-family-10h Opterons do not have the MWAIT instruction. 6245b8a6efeSbholler */ 6255b8a6efeSbholler idle_cpu_prefer_mwait = 0; 626843e1988Sjohnlev #endif 6275b8a6efeSbholler 6287c478bd9Sstevel@tonic-gate break; 6297c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 6307c478bd9Sstevel@tonic-gate /* 6317c478bd9Sstevel@tonic-gate * workaround the NT workaround in CMS 4.1 6327c478bd9Sstevel@tonic-gate */ 6337c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4 && 6347c478bd9Sstevel@tonic-gate (cpi->cpi_step == 2 || cpi->cpi_step == 3)) 6357c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6367c478bd9Sstevel@tonic-gate break; 6377c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 6387c478bd9Sstevel@tonic-gate /* 6397c478bd9Sstevel@tonic-gate * workaround the NT workarounds again 6407c478bd9Sstevel@tonic-gate */ 6417c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6) 6427c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_INTC_EDX_CX8; 6437c478bd9Sstevel@tonic-gate break; 6447c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 6457c478bd9Sstevel@tonic-gate /* 6467c478bd9Sstevel@tonic-gate * We rely heavily on the probing in locore 6477c478bd9Sstevel@tonic-gate * to actually figure out what parts, if any, 6487c478bd9Sstevel@tonic-gate * of the Cyrix cpuid instruction to believe. 6497c478bd9Sstevel@tonic-gate */ 6507c478bd9Sstevel@tonic-gate switch (x86_type) { 6517c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_486: 6527c478bd9Sstevel@tonic-gate mask_edx = 0; 6537c478bd9Sstevel@tonic-gate break; 6547c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 6557c478bd9Sstevel@tonic-gate mask_edx = 0; 6567c478bd9Sstevel@tonic-gate break; 6577c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 6587c478bd9Sstevel@tonic-gate mask_edx = 6597c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 6607c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8; 6617c478bd9Sstevel@tonic-gate break; 6627c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 6637c478bd9Sstevel@tonic-gate mask_edx = 6647c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 6657c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 6667c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 6677c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 6687c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 6697c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 6707c478bd9Sstevel@tonic-gate break; 6717c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 6727c478bd9Sstevel@tonic-gate mask_edx = 6737c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 6747c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 6757c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 6767c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 6777c478bd9Sstevel@tonic-gate break; 6787c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 6797c478bd9Sstevel@tonic-gate break; 6807c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 6817c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 6827c478bd9Sstevel@tonic-gate mask_edx = 6837c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_DE | 6847c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_TSC | 6857c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MSR | 6867c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CX8 | 6877c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_PGE | 6887c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_CMOV | 6897c478bd9Sstevel@tonic-gate CPUID_INTC_EDX_MMX; 6907c478bd9Sstevel@tonic-gate break; 6917c478bd9Sstevel@tonic-gate default: 6927c478bd9Sstevel@tonic-gate break; 6937c478bd9Sstevel@tonic-gate } 6947c478bd9Sstevel@tonic-gate break; 6957c478bd9Sstevel@tonic-gate } 6967c478bd9Sstevel@tonic-gate 697843e1988Sjohnlev #if defined(__xpv) 698843e1988Sjohnlev /* 699843e1988Sjohnlev * Do not support MONITOR/MWAIT under a hypervisor 700843e1988Sjohnlev */ 701843e1988Sjohnlev mask_ecx &= ~CPUID_INTC_ECX_MON; 702843e1988Sjohnlev #endif /* __xpv */ 703843e1988Sjohnlev 7047c478bd9Sstevel@tonic-gate /* 7057c478bd9Sstevel@tonic-gate * Now we've figured out the masks that determine 7067c478bd9Sstevel@tonic-gate * which bits we choose to believe, apply the masks 7077c478bd9Sstevel@tonic-gate * to the feature words, then map the kernel's view 7087c478bd9Sstevel@tonic-gate * of these feature words into its feature word. 7097c478bd9Sstevel@tonic-gate */ 7107c478bd9Sstevel@tonic-gate cp->cp_edx &= mask_edx; 7117c478bd9Sstevel@tonic-gate cp->cp_ecx &= mask_ecx; 7127c478bd9Sstevel@tonic-gate 7137c478bd9Sstevel@tonic-gate /* 714ae115bc7Smrj * apply any platform restrictions (we don't call this 715ae115bc7Smrj * immediately after __cpuid_insn here, because we need the 716ae115bc7Smrj * workarounds applied above first) 7177c478bd9Sstevel@tonic-gate */ 718ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 1, cp); 7197c478bd9Sstevel@tonic-gate 720ae115bc7Smrj /* 721ae115bc7Smrj * fold in overrides from the "eeprom" mechanism 722ae115bc7Smrj */ 7237c478bd9Sstevel@tonic-gate cp->cp_edx |= cpuid_feature_edx_include; 7247c478bd9Sstevel@tonic-gate cp->cp_edx &= ~cpuid_feature_edx_exclude; 7257c478bd9Sstevel@tonic-gate 7267c478bd9Sstevel@tonic-gate cp->cp_ecx |= cpuid_feature_ecx_include; 7277c478bd9Sstevel@tonic-gate cp->cp_ecx &= ~cpuid_feature_ecx_exclude; 7287c478bd9Sstevel@tonic-gate 7297c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PSE) 7307c478bd9Sstevel@tonic-gate feature |= X86_LARGEPAGE; 7317c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_TSC) 7327c478bd9Sstevel@tonic-gate feature |= X86_TSC; 7337c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MSR) 7347c478bd9Sstevel@tonic-gate feature |= X86_MSR; 7357c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MTRR) 7367c478bd9Sstevel@tonic-gate feature |= X86_MTRR; 7377c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PGE) 7387c478bd9Sstevel@tonic-gate feature |= X86_PGE; 7397c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CMOV) 7407c478bd9Sstevel@tonic-gate feature |= X86_CMOV; 7417c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_MMX) 7427c478bd9Sstevel@tonic-gate feature |= X86_MMX; 7437c478bd9Sstevel@tonic-gate if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 && 7447c478bd9Sstevel@tonic-gate (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0) 7457c478bd9Sstevel@tonic-gate feature |= X86_MCA; 7467c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAE) 7477c478bd9Sstevel@tonic-gate feature |= X86_PAE; 7487c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_CX8) 7497c478bd9Sstevel@tonic-gate feature |= X86_CX8; 7507c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_CX16) 7517c478bd9Sstevel@tonic-gate feature |= X86_CX16; 7527c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_PAT) 7537c478bd9Sstevel@tonic-gate feature |= X86_PAT; 7547c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SEP) 7557c478bd9Sstevel@tonic-gate feature |= X86_SEP; 7567c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_FXSR) { 7577c478bd9Sstevel@tonic-gate /* 7587c478bd9Sstevel@tonic-gate * In our implementation, fxsave/fxrstor 7597c478bd9Sstevel@tonic-gate * are prerequisites before we'll even 7607c478bd9Sstevel@tonic-gate * try and do SSE things. 7617c478bd9Sstevel@tonic-gate */ 7627c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE) 7637c478bd9Sstevel@tonic-gate feature |= X86_SSE; 7647c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_SSE2) 7657c478bd9Sstevel@tonic-gate feature |= X86_SSE2; 7667c478bd9Sstevel@tonic-gate if (cp->cp_ecx & CPUID_INTC_ECX_SSE3) 7677c478bd9Sstevel@tonic-gate feature |= X86_SSE3; 768d0f8ff6eSkk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 769d0f8ff6eSkk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSSE3) 770d0f8ff6eSkk208521 feature |= X86_SSSE3; 771d0f8ff6eSkk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_1) 772d0f8ff6eSkk208521 feature |= X86_SSE4_1; 773d0f8ff6eSkk208521 if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_2) 774d0f8ff6eSkk208521 feature |= X86_SSE4_2; 775d0f8ff6eSkk208521 } 7767c478bd9Sstevel@tonic-gate } 7777c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_DE) 778ae115bc7Smrj feature |= X86_DE; 7791d1a3942SBill Holler #if !defined(__xpv) 780f98fbcecSbholler if (cp->cp_ecx & CPUID_INTC_ECX_MON) { 7811d1a3942SBill Holler 7821d1a3942SBill Holler /* 7831d1a3942SBill Holler * We require the CLFLUSH instruction for erratum workaround 7841d1a3942SBill Holler * to use MONITOR/MWAIT. 7851d1a3942SBill Holler */ 7861d1a3942SBill Holler if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) { 787f98fbcecSbholler cpi->cpi_mwait.support |= MWAIT_SUPPORT; 788f98fbcecSbholler feature |= X86_MWAIT; 7891d1a3942SBill Holler } else { 7901d1a3942SBill Holler extern int idle_cpu_assert_cflush_monitor; 7911d1a3942SBill Holler 7921d1a3942SBill Holler /* 7931d1a3942SBill Holler * All processors we are aware of which have 7941d1a3942SBill Holler * MONITOR/MWAIT also have CLFLUSH. 7951d1a3942SBill Holler */ 7961d1a3942SBill Holler if (idle_cpu_assert_cflush_monitor) { 7971d1a3942SBill Holler ASSERT((cp->cp_ecx & CPUID_INTC_ECX_MON) && 7981d1a3942SBill Holler (cp->cp_edx & CPUID_INTC_EDX_CLFSH)); 799f98fbcecSbholler } 8001d1a3942SBill Holler } 8011d1a3942SBill Holler } 8021d1a3942SBill Holler #endif /* __xpv */ 8037c478bd9Sstevel@tonic-gate 80486c1f4dcSVikram Hegde /* 80586c1f4dcSVikram Hegde * Only need it first time, rest of the cpus would follow suite. 80686c1f4dcSVikram Hegde * we only capture this for the bootcpu. 80786c1f4dcSVikram Hegde */ 80886c1f4dcSVikram Hegde if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) { 80986c1f4dcSVikram Hegde feature |= X86_CLFSH; 81086c1f4dcSVikram Hegde x86_clflush_size = (BITX(cp->cp_ebx, 15, 8) * 8); 81186c1f4dcSVikram Hegde } 81286c1f4dcSVikram Hegde 8137c478bd9Sstevel@tonic-gate if (feature & X86_PAE) 8147c478bd9Sstevel@tonic-gate cpi->cpi_pabits = 36; 8157c478bd9Sstevel@tonic-gate 8167c478bd9Sstevel@tonic-gate /* 8177c478bd9Sstevel@tonic-gate * Hyperthreading configuration is slightly tricky on Intel 8187c478bd9Sstevel@tonic-gate * and pure clones, and even trickier on AMD. 8197c478bd9Sstevel@tonic-gate * 8207c478bd9Sstevel@tonic-gate * (AMD chose to set the HTT bit on their CMP processors, 8217c478bd9Sstevel@tonic-gate * even though they're not actually hyperthreaded. Thus it 8227c478bd9Sstevel@tonic-gate * takes a bit more work to figure out what's really going 823ae115bc7Smrj * on ... see the handling of the CMP_LGCY bit below) 8247c478bd9Sstevel@tonic-gate */ 8257c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_INTC_EDX_HTT) { 8267c478bd9Sstevel@tonic-gate cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi); 8277c478bd9Sstevel@tonic-gate if (cpi->cpi_ncpu_per_chip > 1) 8287c478bd9Sstevel@tonic-gate feature |= X86_HTT; 8298949bcd6Sandrei } else { 8308949bcd6Sandrei cpi->cpi_ncpu_per_chip = 1; 8317c478bd9Sstevel@tonic-gate } 8327c478bd9Sstevel@tonic-gate 8337c478bd9Sstevel@tonic-gate /* 8347c478bd9Sstevel@tonic-gate * Work on the "extended" feature information, doing 8357c478bd9Sstevel@tonic-gate * some basic initialization for cpuid_pass2() 8367c478bd9Sstevel@tonic-gate */ 8377c478bd9Sstevel@tonic-gate xcpuid = 0; 8387c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 8397c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 8405ff02082Sdmick if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf) 8417c478bd9Sstevel@tonic-gate xcpuid++; 8427c478bd9Sstevel@tonic-gate break; 8437c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 8447c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 8457c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 8467c478bd9Sstevel@tonic-gate xcpuid++; 8477c478bd9Sstevel@tonic-gate break; 8487c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 8497c478bd9Sstevel@tonic-gate /* 8507c478bd9Sstevel@tonic-gate * Only these Cyrix CPUs are -known- to support 8517c478bd9Sstevel@tonic-gate * extended cpuid operations. 8527c478bd9Sstevel@tonic-gate */ 8537c478bd9Sstevel@tonic-gate if (x86_type == X86_TYPE_VIA_CYRIX_III || 8547c478bd9Sstevel@tonic-gate x86_type == X86_TYPE_CYRIX_GXm) 8557c478bd9Sstevel@tonic-gate xcpuid++; 8567c478bd9Sstevel@tonic-gate break; 8577c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 8587c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 8597c478bd9Sstevel@tonic-gate default: 8607c478bd9Sstevel@tonic-gate xcpuid++; 8617c478bd9Sstevel@tonic-gate break; 8627c478bd9Sstevel@tonic-gate } 8637c478bd9Sstevel@tonic-gate 8647c478bd9Sstevel@tonic-gate if (xcpuid) { 8657c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[0]; 8668949bcd6Sandrei cp->cp_eax = 0x80000000; 8678949bcd6Sandrei cpi->cpi_xmaxeax = __cpuid_insn(cp); 8687c478bd9Sstevel@tonic-gate } 8697c478bd9Sstevel@tonic-gate 8707c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax & 0x80000000) { 8717c478bd9Sstevel@tonic-gate 8727c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX) 8737c478bd9Sstevel@tonic-gate cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX; 8747c478bd9Sstevel@tonic-gate 8757c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 8767c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 8777c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 8787c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 8797c478bd9Sstevel@tonic-gate break; 8807c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[1]; 8818949bcd6Sandrei cp->cp_eax = 0x80000001; 8828949bcd6Sandrei (void) __cpuid_insn(cp); 883ae115bc7Smrj 8847c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 8857c478bd9Sstevel@tonic-gate cpi->cpi_family == 5 && 8867c478bd9Sstevel@tonic-gate cpi->cpi_model == 6 && 8877c478bd9Sstevel@tonic-gate cpi->cpi_step == 6) { 8887c478bd9Sstevel@tonic-gate /* 8897c478bd9Sstevel@tonic-gate * K6 model 6 uses bit 10 to indicate SYSC 8907c478bd9Sstevel@tonic-gate * Later models use bit 11. Fix it here. 8917c478bd9Sstevel@tonic-gate */ 8927c478bd9Sstevel@tonic-gate if (cp->cp_edx & 0x400) { 8937c478bd9Sstevel@tonic-gate cp->cp_edx &= ~0x400; 8947c478bd9Sstevel@tonic-gate cp->cp_edx |= CPUID_AMD_EDX_SYSC; 8957c478bd9Sstevel@tonic-gate } 8967c478bd9Sstevel@tonic-gate } 8977c478bd9Sstevel@tonic-gate 898ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp); 899ae115bc7Smrj 9007c478bd9Sstevel@tonic-gate /* 9017c478bd9Sstevel@tonic-gate * Compute the additions to the kernel's feature word. 9027c478bd9Sstevel@tonic-gate */ 9037c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_NX) 9047c478bd9Sstevel@tonic-gate feature |= X86_NX; 9057c478bd9Sstevel@tonic-gate 90619397407SSherry Moore /* 90719397407SSherry Moore * Regardless whether or not we boot 64-bit, 90819397407SSherry Moore * we should have a way to identify whether 90919397407SSherry Moore * the CPU is capable of running 64-bit. 91019397407SSherry Moore */ 91119397407SSherry Moore if (cp->cp_edx & CPUID_AMD_EDX_LM) 91219397407SSherry Moore feature |= X86_64; 91319397407SSherry Moore 91402bc52beSkchow #if defined(__amd64) 91502bc52beSkchow /* 1 GB large page - enable only for 64 bit kernel */ 91602bc52beSkchow if (cp->cp_edx & CPUID_AMD_EDX_1GPG) 91702bc52beSkchow feature |= X86_1GPG; 91802bc52beSkchow #endif 91902bc52beSkchow 920f8801251Skk208521 if ((cpi->cpi_vendor == X86_VENDOR_AMD) && 921f8801251Skk208521 (cpi->cpi_std[1].cp_edx & CPUID_INTC_EDX_FXSR) && 922f8801251Skk208521 (cp->cp_ecx & CPUID_AMD_ECX_SSE4A)) 923f8801251Skk208521 feature |= X86_SSE4A; 924f8801251Skk208521 9257c478bd9Sstevel@tonic-gate /* 926ae115bc7Smrj * If both the HTT and CMP_LGCY bits are set, 9278949bcd6Sandrei * then we're not actually HyperThreaded. Read 9288949bcd6Sandrei * "AMD CPUID Specification" for more details. 9297c478bd9Sstevel@tonic-gate */ 9307c478bd9Sstevel@tonic-gate if (cpi->cpi_vendor == X86_VENDOR_AMD && 9318949bcd6Sandrei (feature & X86_HTT) && 932ae115bc7Smrj (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) { 9337c478bd9Sstevel@tonic-gate feature &= ~X86_HTT; 9348949bcd6Sandrei feature |= X86_CMP; 9358949bcd6Sandrei } 936ae115bc7Smrj #if defined(__amd64) 9377c478bd9Sstevel@tonic-gate /* 9387c478bd9Sstevel@tonic-gate * It's really tricky to support syscall/sysret in 9397c478bd9Sstevel@tonic-gate * the i386 kernel; we rely on sysenter/sysexit 9407c478bd9Sstevel@tonic-gate * instead. In the amd64 kernel, things are -way- 9417c478bd9Sstevel@tonic-gate * better. 9427c478bd9Sstevel@tonic-gate */ 9437c478bd9Sstevel@tonic-gate if (cp->cp_edx & CPUID_AMD_EDX_SYSC) 9447c478bd9Sstevel@tonic-gate feature |= X86_ASYSC; 9457c478bd9Sstevel@tonic-gate 9467c478bd9Sstevel@tonic-gate /* 9477c478bd9Sstevel@tonic-gate * While we're thinking about system calls, note 9487c478bd9Sstevel@tonic-gate * that AMD processors don't support sysenter 9497c478bd9Sstevel@tonic-gate * in long mode at all, so don't try to program them. 9507c478bd9Sstevel@tonic-gate */ 9517c478bd9Sstevel@tonic-gate if (x86_vendor == X86_VENDOR_AMD) 9527c478bd9Sstevel@tonic-gate feature &= ~X86_SEP; 9537c478bd9Sstevel@tonic-gate #endif 954d36ea5d8Ssudheer if (cp->cp_edx & CPUID_AMD_EDX_TSCP) 955ae115bc7Smrj feature |= X86_TSCP; 9567c478bd9Sstevel@tonic-gate break; 9577c478bd9Sstevel@tonic-gate default: 9587c478bd9Sstevel@tonic-gate break; 9597c478bd9Sstevel@tonic-gate } 9607c478bd9Sstevel@tonic-gate 9618949bcd6Sandrei /* 9628949bcd6Sandrei * Get CPUID data about processor cores and hyperthreads. 9638949bcd6Sandrei */ 9647c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 9657c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 9668949bcd6Sandrei if (cpi->cpi_maxeax >= 4) { 9678949bcd6Sandrei cp = &cpi->cpi_std[4]; 9688949bcd6Sandrei cp->cp_eax = 4; 9698949bcd6Sandrei cp->cp_ecx = 0; 9708949bcd6Sandrei (void) __cpuid_insn(cp); 971ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 4, cp); 9728949bcd6Sandrei } 9738949bcd6Sandrei /*FALLTHROUGH*/ 9747c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 9757c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000008) 9767c478bd9Sstevel@tonic-gate break; 9777c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[8]; 9788949bcd6Sandrei cp->cp_eax = 0x80000008; 9798949bcd6Sandrei (void) __cpuid_insn(cp); 980ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp); 981ae115bc7Smrj 9827c478bd9Sstevel@tonic-gate /* 9837c478bd9Sstevel@tonic-gate * Virtual and physical address limits from 9847c478bd9Sstevel@tonic-gate * cpuid override previously guessed values. 9857c478bd9Sstevel@tonic-gate */ 9867c478bd9Sstevel@tonic-gate cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0); 9877c478bd9Sstevel@tonic-gate cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8); 9887c478bd9Sstevel@tonic-gate break; 9897c478bd9Sstevel@tonic-gate default: 9907c478bd9Sstevel@tonic-gate break; 9917c478bd9Sstevel@tonic-gate } 9928949bcd6Sandrei 993d129bde2Sesaxe /* 994d129bde2Sesaxe * Derive the number of cores per chip 995d129bde2Sesaxe */ 9968949bcd6Sandrei switch (cpi->cpi_vendor) { 9978949bcd6Sandrei case X86_VENDOR_Intel: 9988949bcd6Sandrei if (cpi->cpi_maxeax < 4) { 9998949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 10008949bcd6Sandrei break; 10018949bcd6Sandrei } else { 10028949bcd6Sandrei cpi->cpi_ncore_per_chip = 10038949bcd6Sandrei BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1; 10048949bcd6Sandrei } 10058949bcd6Sandrei break; 10068949bcd6Sandrei case X86_VENDOR_AMD: 10078949bcd6Sandrei if (cpi->cpi_xmaxeax < 0x80000008) { 10088949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 10098949bcd6Sandrei break; 10108949bcd6Sandrei } else { 101110569901Sgavinm /* 101210569901Sgavinm * On family 0xf cpuid fn 2 ECX[7:0] "NC" is 101310569901Sgavinm * 1 less than the number of physical cores on 101410569901Sgavinm * the chip. In family 0x10 this value can 101510569901Sgavinm * be affected by "downcoring" - it reflects 101610569901Sgavinm * 1 less than the number of cores actually 101710569901Sgavinm * enabled on this node. 101810569901Sgavinm */ 10198949bcd6Sandrei cpi->cpi_ncore_per_chip = 10208949bcd6Sandrei BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1; 10218949bcd6Sandrei } 10228949bcd6Sandrei break; 10238949bcd6Sandrei default: 10248949bcd6Sandrei cpi->cpi_ncore_per_chip = 1; 10258949bcd6Sandrei break; 10267c478bd9Sstevel@tonic-gate } 1027*0e751525SEric Saxe 1028*0e751525SEric Saxe /* 1029*0e751525SEric Saxe * Get CPUID data about TSC Invariance in Deep C-State. 1030*0e751525SEric Saxe */ 1031*0e751525SEric Saxe switch (cpi->cpi_vendor) { 1032*0e751525SEric Saxe case X86_VENDOR_Intel: 1033*0e751525SEric Saxe if (cpi->cpi_maxeax >= 7) { 1034*0e751525SEric Saxe cp = &cpi->cpi_extd[7]; 1035*0e751525SEric Saxe cp->cp_eax = 0x80000007; 1036*0e751525SEric Saxe cp->cp_ecx = 0; 1037*0e751525SEric Saxe (void) __cpuid_insn(cp); 1038*0e751525SEric Saxe } 1039*0e751525SEric Saxe break; 1040*0e751525SEric Saxe default: 1041*0e751525SEric Saxe break; 1042*0e751525SEric Saxe } 1043fa2e767eSgavinm } else { 1044fa2e767eSgavinm cpi->cpi_ncore_per_chip = 1; 10458949bcd6Sandrei } 10468949bcd6Sandrei 10478949bcd6Sandrei /* 10488949bcd6Sandrei * If more than one core, then this processor is CMP. 10498949bcd6Sandrei */ 10508949bcd6Sandrei if (cpi->cpi_ncore_per_chip > 1) 10518949bcd6Sandrei feature |= X86_CMP; 1052ae115bc7Smrj 10538949bcd6Sandrei /* 10548949bcd6Sandrei * If the number of cores is the same as the number 10558949bcd6Sandrei * of CPUs, then we cannot have HyperThreading. 10568949bcd6Sandrei */ 10578949bcd6Sandrei if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip) 10588949bcd6Sandrei feature &= ~X86_HTT; 10598949bcd6Sandrei 10607c478bd9Sstevel@tonic-gate if ((feature & (X86_HTT | X86_CMP)) == 0) { 10618949bcd6Sandrei /* 10628949bcd6Sandrei * Single-core single-threaded processors. 10638949bcd6Sandrei */ 10647c478bd9Sstevel@tonic-gate cpi->cpi_chipid = -1; 10657c478bd9Sstevel@tonic-gate cpi->cpi_clogid = 0; 10668949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 106710569901Sgavinm cpi->cpi_pkgcoreid = 0; 10687c478bd9Sstevel@tonic-gate } else if (cpi->cpi_ncpu_per_chip > 1) { 10698949bcd6Sandrei uint_t i; 10708949bcd6Sandrei uint_t chipid_shift = 0; 10718949bcd6Sandrei uint_t coreid_shift = 0; 10728949bcd6Sandrei uint_t apic_id = CPI_APIC_ID(cpi); 10737c478bd9Sstevel@tonic-gate 10748949bcd6Sandrei for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1) 10758949bcd6Sandrei chipid_shift++; 10768949bcd6Sandrei cpi->cpi_chipid = apic_id >> chipid_shift; 10778949bcd6Sandrei cpi->cpi_clogid = apic_id & ((1 << chipid_shift) - 1); 10788949bcd6Sandrei 10798949bcd6Sandrei if (cpi->cpi_vendor == X86_VENDOR_Intel) { 10808949bcd6Sandrei if (feature & X86_CMP) { 10818949bcd6Sandrei /* 10828949bcd6Sandrei * Multi-core (and possibly multi-threaded) 10838949bcd6Sandrei * processors. 10848949bcd6Sandrei */ 10858949bcd6Sandrei uint_t ncpu_per_core; 10868949bcd6Sandrei if (cpi->cpi_ncore_per_chip == 1) 10878949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip; 10888949bcd6Sandrei else if (cpi->cpi_ncore_per_chip > 1) 10898949bcd6Sandrei ncpu_per_core = cpi->cpi_ncpu_per_chip / 10908949bcd6Sandrei cpi->cpi_ncore_per_chip; 10918949bcd6Sandrei /* 10928949bcd6Sandrei * 8bit APIC IDs on dual core Pentiums 10938949bcd6Sandrei * look like this: 10948949bcd6Sandrei * 10958949bcd6Sandrei * +-----------------------+------+------+ 10968949bcd6Sandrei * | Physical Package ID | MC | HT | 10978949bcd6Sandrei * +-----------------------+------+------+ 10988949bcd6Sandrei * <------- chipid --------> 10998949bcd6Sandrei * <------- coreid ---------------> 11008949bcd6Sandrei * <--- clogid --> 110110569901Sgavinm * <------> 110210569901Sgavinm * pkgcoreid 11038949bcd6Sandrei * 11048949bcd6Sandrei * Where the number of bits necessary to 11058949bcd6Sandrei * represent MC and HT fields together equals 11068949bcd6Sandrei * to the minimum number of bits necessary to 11078949bcd6Sandrei * store the value of cpi->cpi_ncpu_per_chip. 11088949bcd6Sandrei * Of those bits, the MC part uses the number 11098949bcd6Sandrei * of bits necessary to store the value of 11108949bcd6Sandrei * cpi->cpi_ncore_per_chip. 11118949bcd6Sandrei */ 11128949bcd6Sandrei for (i = 1; i < ncpu_per_core; i <<= 1) 11138949bcd6Sandrei coreid_shift++; 11143090b9a9Sandrei cpi->cpi_coreid = apic_id >> coreid_shift; 111510569901Sgavinm cpi->cpi_pkgcoreid = cpi->cpi_clogid >> 111610569901Sgavinm coreid_shift; 11178949bcd6Sandrei } else if (feature & X86_HTT) { 11188949bcd6Sandrei /* 11198949bcd6Sandrei * Single-core multi-threaded processors. 11208949bcd6Sandrei */ 11218949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 112210569901Sgavinm cpi->cpi_pkgcoreid = 0; 11238949bcd6Sandrei } 11248949bcd6Sandrei } else if (cpi->cpi_vendor == X86_VENDOR_AMD) { 11258949bcd6Sandrei /* 112610569901Sgavinm * AMD CMP chips currently have a single thread per 112710569901Sgavinm * core, with 2 cores on family 0xf and 2, 3 or 4 112810569901Sgavinm * cores on family 0x10. 112910569901Sgavinm * 113010569901Sgavinm * Since no two cpus share a core we must assign a 113110569901Sgavinm * distinct coreid per cpu, and we do this by using 113210569901Sgavinm * the cpu_id. This scheme does not, however, 113310569901Sgavinm * guarantee that sibling cores of a chip will have 113410569901Sgavinm * sequential coreids starting at a multiple of the 113510569901Sgavinm * number of cores per chip - that is usually the 113610569901Sgavinm * case, but if the ACPI MADT table is presented 113710569901Sgavinm * in a different order then we need to perform a 113810569901Sgavinm * few more gymnastics for the pkgcoreid. 113910569901Sgavinm * 114010569901Sgavinm * In family 0xf CMPs there are 2 cores on all nodes 114110569901Sgavinm * present - no mixing of single and dual core parts. 114210569901Sgavinm * 114310569901Sgavinm * In family 0x10 CMPs cpuid fn 2 ECX[15:12] 114410569901Sgavinm * "ApicIdCoreIdSize[3:0]" tells us how 114510569901Sgavinm * many least-significant bits in the ApicId 114610569901Sgavinm * are used to represent the core number 114710569901Sgavinm * within the node. Cores are always 114810569901Sgavinm * numbered sequentially from 0 regardless 114910569901Sgavinm * of how many or which are disabled, and 115010569901Sgavinm * there seems to be no way to discover the 115110569901Sgavinm * real core id when some are disabled. 11528949bcd6Sandrei */ 11538949bcd6Sandrei cpi->cpi_coreid = cpu->cpu_id; 115410569901Sgavinm 115510569901Sgavinm if (cpi->cpi_family == 0x10 && 115610569901Sgavinm cpi->cpi_xmaxeax >= 0x80000008) { 115710569901Sgavinm int coreidsz = 115810569901Sgavinm BITX((cpi)->cpi_extd[8].cp_ecx, 15, 12); 115910569901Sgavinm 116010569901Sgavinm cpi->cpi_pkgcoreid = 116110569901Sgavinm apic_id & ((1 << coreidsz) - 1); 116210569901Sgavinm } else { 116310569901Sgavinm cpi->cpi_pkgcoreid = cpi->cpi_clogid; 116410569901Sgavinm } 11658949bcd6Sandrei } else { 11668949bcd6Sandrei /* 11678949bcd6Sandrei * All other processors are currently 11688949bcd6Sandrei * assumed to have single cores. 11698949bcd6Sandrei */ 11708949bcd6Sandrei cpi->cpi_coreid = cpi->cpi_chipid; 117110569901Sgavinm cpi->cpi_pkgcoreid = 0; 11728949bcd6Sandrei } 11737c478bd9Sstevel@tonic-gate } 11747c478bd9Sstevel@tonic-gate 1175b6917abeSmishra cpi->cpi_apicid = CPI_APIC_ID(cpi); 1176b6917abeSmishra 11778a40a695Sgavinm /* 11788a40a695Sgavinm * Synthesize chip "revision" and socket type 11798a40a695Sgavinm */ 1180e4b86885SCheng Sean Ye cpi->cpi_chiprev = _cpuid_chiprev(cpi->cpi_vendor, cpi->cpi_family, 1181e4b86885SCheng Sean Ye cpi->cpi_model, cpi->cpi_step); 1182e4b86885SCheng Sean Ye cpi->cpi_chiprevstr = _cpuid_chiprevstr(cpi->cpi_vendor, 1183e4b86885SCheng Sean Ye cpi->cpi_family, cpi->cpi_model, cpi->cpi_step); 1184e4b86885SCheng Sean Ye cpi->cpi_socket = _cpuid_skt(cpi->cpi_vendor, cpi->cpi_family, 1185e4b86885SCheng Sean Ye cpi->cpi_model, cpi->cpi_step); 11868a40a695Sgavinm 11877c478bd9Sstevel@tonic-gate pass1_done: 1188551bc2a6Smrj #if !defined(__xpv) 1189551bc2a6Smrj check_for_hvm(); 1190551bc2a6Smrj #endif 11917c478bd9Sstevel@tonic-gate cpi->cpi_pass = 1; 11927c478bd9Sstevel@tonic-gate return (feature); 11937c478bd9Sstevel@tonic-gate } 11947c478bd9Sstevel@tonic-gate 11957c478bd9Sstevel@tonic-gate /* 11967c478bd9Sstevel@tonic-gate * Make copies of the cpuid table entries we depend on, in 11977c478bd9Sstevel@tonic-gate * part for ease of parsing now, in part so that we have only 11987c478bd9Sstevel@tonic-gate * one place to correct any of it, in part for ease of 11997c478bd9Sstevel@tonic-gate * later export to userland, and in part so we can look at 12007c478bd9Sstevel@tonic-gate * this stuff in a crash dump. 12017c478bd9Sstevel@tonic-gate */ 12027c478bd9Sstevel@tonic-gate 12037c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 12047c478bd9Sstevel@tonic-gate void 12057c478bd9Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu) 12067c478bd9Sstevel@tonic-gate { 12077c478bd9Sstevel@tonic-gate uint_t n, nmax; 12087c478bd9Sstevel@tonic-gate int i; 12098949bcd6Sandrei struct cpuid_regs *cp; 12107c478bd9Sstevel@tonic-gate uint8_t *dp; 12117c478bd9Sstevel@tonic-gate uint32_t *iptr; 12127c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 12137c478bd9Sstevel@tonic-gate 12147c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 1); 12157c478bd9Sstevel@tonic-gate 12167c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax < 1) 12177c478bd9Sstevel@tonic-gate goto pass2_done; 12187c478bd9Sstevel@tonic-gate 12197c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD) 12207c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_STD; 12217c478bd9Sstevel@tonic-gate /* 12227c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 12237c478bd9Sstevel@tonic-gate */ 12247c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) { 12258949bcd6Sandrei cp->cp_eax = n; 1226d129bde2Sesaxe 1227d129bde2Sesaxe /* 1228d129bde2Sesaxe * CPUID function 4 expects %ecx to be initialized 1229d129bde2Sesaxe * with an index which indicates which cache to return 1230d129bde2Sesaxe * information about. The OS is expected to call function 4 1231d129bde2Sesaxe * with %ecx set to 0, 1, 2, ... until it returns with 1232d129bde2Sesaxe * EAX[4:0] set to 0, which indicates there are no more 1233d129bde2Sesaxe * caches. 1234d129bde2Sesaxe * 1235d129bde2Sesaxe * Here, populate cpi_std[4] with the information returned by 1236d129bde2Sesaxe * function 4 when %ecx == 0, and do the rest in cpuid_pass3() 1237d129bde2Sesaxe * when dynamic memory allocation becomes available. 1238d129bde2Sesaxe * 1239d129bde2Sesaxe * Note: we need to explicitly initialize %ecx here, since 1240d129bde2Sesaxe * function 4 may have been previously invoked. 1241d129bde2Sesaxe */ 1242d129bde2Sesaxe if (n == 4) 1243d129bde2Sesaxe cp->cp_ecx = 0; 1244d129bde2Sesaxe 12458949bcd6Sandrei (void) __cpuid_insn(cp); 1246ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, n, cp); 12477c478bd9Sstevel@tonic-gate switch (n) { 12487c478bd9Sstevel@tonic-gate case 2: 12497c478bd9Sstevel@tonic-gate /* 12507c478bd9Sstevel@tonic-gate * "the lower 8 bits of the %eax register 12517c478bd9Sstevel@tonic-gate * contain a value that identifies the number 12527c478bd9Sstevel@tonic-gate * of times the cpuid [instruction] has to be 12537c478bd9Sstevel@tonic-gate * executed to obtain a complete image of the 12547c478bd9Sstevel@tonic-gate * processor's caching systems." 12557c478bd9Sstevel@tonic-gate * 12567c478bd9Sstevel@tonic-gate * How *do* they make this stuff up? 12577c478bd9Sstevel@tonic-gate */ 12587c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) * 12597c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 7, 0); 12607c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache == 0) 12617c478bd9Sstevel@tonic-gate break; 12627c478bd9Sstevel@tonic-gate cpi->cpi_ncache--; /* skip count byte */ 12637c478bd9Sstevel@tonic-gate 12647c478bd9Sstevel@tonic-gate /* 12657c478bd9Sstevel@tonic-gate * Well, for now, rather than attempt to implement 12667c478bd9Sstevel@tonic-gate * this slightly dubious algorithm, we just look 12677c478bd9Sstevel@tonic-gate * at the first 15 .. 12687c478bd9Sstevel@tonic-gate */ 12697c478bd9Sstevel@tonic-gate if (cpi->cpi_ncache > (sizeof (*cp) - 1)) 12707c478bd9Sstevel@tonic-gate cpi->cpi_ncache = sizeof (*cp) - 1; 12717c478bd9Sstevel@tonic-gate 12727c478bd9Sstevel@tonic-gate dp = cpi->cpi_cacheinfo; 12737c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 31) == 0) { 12747c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_eax; 127563d3f7dfSkk208521 for (i = 1; i < 4; i++) 12767c478bd9Sstevel@tonic-gate if (p[i] != 0) 12777c478bd9Sstevel@tonic-gate *dp++ = p[i]; 12787c478bd9Sstevel@tonic-gate } 12797c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 31) == 0) { 12807c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ebx; 12817c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 12827c478bd9Sstevel@tonic-gate if (p[i] != 0) 12837c478bd9Sstevel@tonic-gate *dp++ = p[i]; 12847c478bd9Sstevel@tonic-gate } 12857c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ecx, 31, 31) == 0) { 12867c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_ecx; 12877c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 12887c478bd9Sstevel@tonic-gate if (p[i] != 0) 12897c478bd9Sstevel@tonic-gate *dp++ = p[i]; 12907c478bd9Sstevel@tonic-gate } 12917c478bd9Sstevel@tonic-gate if (BITX(cp->cp_edx, 31, 31) == 0) { 12927c478bd9Sstevel@tonic-gate uint8_t *p = (void *)&cp->cp_edx; 12937c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) 12947c478bd9Sstevel@tonic-gate if (p[i] != 0) 12957c478bd9Sstevel@tonic-gate *dp++ = p[i]; 12967c478bd9Sstevel@tonic-gate } 12977c478bd9Sstevel@tonic-gate break; 1298f98fbcecSbholler 12997c478bd9Sstevel@tonic-gate case 3: /* Processor serial number, if PSN supported */ 1300f98fbcecSbholler break; 1301f98fbcecSbholler 13027c478bd9Sstevel@tonic-gate case 4: /* Deterministic cache parameters */ 1303f98fbcecSbholler break; 1304f98fbcecSbholler 13057c478bd9Sstevel@tonic-gate case 5: /* Monitor/Mwait parameters */ 13065b8a6efeSbholler { 13075b8a6efeSbholler size_t mwait_size; 1308f98fbcecSbholler 1309f98fbcecSbholler /* 1310f98fbcecSbholler * check cpi_mwait.support which was set in cpuid_pass1 1311f98fbcecSbholler */ 1312f98fbcecSbholler if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT)) 1313f98fbcecSbholler break; 1314f98fbcecSbholler 13155b8a6efeSbholler /* 13165b8a6efeSbholler * Protect ourself from insane mwait line size. 13175b8a6efeSbholler * Workaround for incomplete hardware emulator(s). 13185b8a6efeSbholler */ 13195b8a6efeSbholler mwait_size = (size_t)MWAIT_SIZE_MAX(cpi); 13205b8a6efeSbholler if (mwait_size < sizeof (uint32_t) || 13215b8a6efeSbholler !ISP2(mwait_size)) { 13225b8a6efeSbholler #if DEBUG 13235b8a6efeSbholler cmn_err(CE_NOTE, "Cannot handle cpu %d mwait " 13245d8efbbcSSaurabh Misra "size %ld", cpu->cpu_id, (long)mwait_size); 13255b8a6efeSbholler #endif 13265b8a6efeSbholler break; 13275b8a6efeSbholler } 13285b8a6efeSbholler 1329f98fbcecSbholler cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi); 13305b8a6efeSbholler cpi->cpi_mwait.mon_max = mwait_size; 1331f98fbcecSbholler if (MWAIT_EXTENSION(cpi)) { 1332f98fbcecSbholler cpi->cpi_mwait.support |= MWAIT_EXTENSIONS; 1333f98fbcecSbholler if (MWAIT_INT_ENABLE(cpi)) 1334f98fbcecSbholler cpi->cpi_mwait.support |= 1335f98fbcecSbholler MWAIT_ECX_INT_ENABLE; 1336f98fbcecSbholler } 1337f98fbcecSbholler break; 13385b8a6efeSbholler } 13397c478bd9Sstevel@tonic-gate default: 13407c478bd9Sstevel@tonic-gate break; 13417c478bd9Sstevel@tonic-gate } 13427c478bd9Sstevel@tonic-gate } 13437c478bd9Sstevel@tonic-gate 1344b6917abeSmishra if (cpi->cpi_maxeax >= 0xB && cpi->cpi_vendor == X86_VENDOR_Intel) { 13455d8efbbcSSaurabh Misra struct cpuid_regs regs; 13465d8efbbcSSaurabh Misra 13475d8efbbcSSaurabh Misra cp = ®s; 1348b6917abeSmishra cp->cp_eax = 0xB; 13495d8efbbcSSaurabh Misra cp->cp_edx = cp->cp_ebx = cp->cp_ecx = 0; 1350b6917abeSmishra 1351b6917abeSmishra (void) __cpuid_insn(cp); 1352b6917abeSmishra 1353b6917abeSmishra /* 1354b6917abeSmishra * Check CPUID.EAX=0BH, ECX=0H:EBX is non-zero, which 1355b6917abeSmishra * indicates that the extended topology enumeration leaf is 1356b6917abeSmishra * available. 1357b6917abeSmishra */ 1358b6917abeSmishra if (cp->cp_ebx) { 1359b6917abeSmishra uint32_t x2apic_id; 1360b6917abeSmishra uint_t coreid_shift = 0; 1361b6917abeSmishra uint_t ncpu_per_core = 1; 1362b6917abeSmishra uint_t chipid_shift = 0; 1363b6917abeSmishra uint_t ncpu_per_chip = 1; 1364b6917abeSmishra uint_t i; 1365b6917abeSmishra uint_t level; 1366b6917abeSmishra 1367b6917abeSmishra for (i = 0; i < CPI_FNB_ECX_MAX; i++) { 1368b6917abeSmishra cp->cp_eax = 0xB; 1369b6917abeSmishra cp->cp_ecx = i; 1370b6917abeSmishra 1371b6917abeSmishra (void) __cpuid_insn(cp); 1372b6917abeSmishra level = CPI_CPU_LEVEL_TYPE(cp); 1373b6917abeSmishra 1374b6917abeSmishra if (level == 1) { 1375b6917abeSmishra x2apic_id = cp->cp_edx; 1376b6917abeSmishra coreid_shift = BITX(cp->cp_eax, 4, 0); 1377b6917abeSmishra ncpu_per_core = BITX(cp->cp_ebx, 15, 0); 1378b6917abeSmishra } else if (level == 2) { 1379b6917abeSmishra x2apic_id = cp->cp_edx; 1380b6917abeSmishra chipid_shift = BITX(cp->cp_eax, 4, 0); 1381b6917abeSmishra ncpu_per_chip = BITX(cp->cp_ebx, 15, 0); 1382b6917abeSmishra } 1383b6917abeSmishra } 1384b6917abeSmishra 1385b6917abeSmishra cpi->cpi_apicid = x2apic_id; 1386b6917abeSmishra cpi->cpi_ncpu_per_chip = ncpu_per_chip; 1387b6917abeSmishra cpi->cpi_ncore_per_chip = ncpu_per_chip / 1388b6917abeSmishra ncpu_per_core; 1389b6917abeSmishra cpi->cpi_chipid = x2apic_id >> chipid_shift; 1390b6917abeSmishra cpi->cpi_clogid = x2apic_id & ((1 << chipid_shift) - 1); 1391b6917abeSmishra cpi->cpi_coreid = x2apic_id >> coreid_shift; 1392b6917abeSmishra cpi->cpi_pkgcoreid = cpi->cpi_clogid >> coreid_shift; 1393b6917abeSmishra } 13945d8efbbcSSaurabh Misra 13955d8efbbcSSaurabh Misra /* Make cp NULL so that we don't stumble on others */ 13965d8efbbcSSaurabh Misra cp = NULL; 1397b6917abeSmishra } 1398b6917abeSmishra 13997c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) 14007c478bd9Sstevel@tonic-gate goto pass2_done; 14017c478bd9Sstevel@tonic-gate 14027c478bd9Sstevel@tonic-gate if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD) 14037c478bd9Sstevel@tonic-gate nmax = NMAX_CPI_EXTD; 14047c478bd9Sstevel@tonic-gate /* 14057c478bd9Sstevel@tonic-gate * Copy the extended properties, fixing them as we go. 14067c478bd9Sstevel@tonic-gate * (We already handled n == 0 and n == 1 in pass 1) 14077c478bd9Sstevel@tonic-gate */ 14087c478bd9Sstevel@tonic-gate iptr = (void *)cpi->cpi_brandstr; 14097c478bd9Sstevel@tonic-gate for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) { 14108949bcd6Sandrei cp->cp_eax = 0x80000000 + n; 14118949bcd6Sandrei (void) __cpuid_insn(cp); 1412ae115bc7Smrj platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp); 14137c478bd9Sstevel@tonic-gate switch (n) { 14147c478bd9Sstevel@tonic-gate case 2: 14157c478bd9Sstevel@tonic-gate case 3: 14167c478bd9Sstevel@tonic-gate case 4: 14177c478bd9Sstevel@tonic-gate /* 14187c478bd9Sstevel@tonic-gate * Extract the brand string 14197c478bd9Sstevel@tonic-gate */ 14207c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_eax; 14217c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ebx; 14227c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_ecx; 14237c478bd9Sstevel@tonic-gate *iptr++ = cp->cp_edx; 14247c478bd9Sstevel@tonic-gate break; 14257c478bd9Sstevel@tonic-gate case 5: 14267c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14277c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 14287c478bd9Sstevel@tonic-gate /* 14297c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 14307c478bd9Sstevel@tonic-gate * parts to report the sizes of the 14317c478bd9Sstevel@tonic-gate * TLB for large pages. Before then, 14327c478bd9Sstevel@tonic-gate * we don't trust the data. 14337c478bd9Sstevel@tonic-gate */ 14347c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 14357c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && 14367c478bd9Sstevel@tonic-gate cpi->cpi_model < 1)) 14377c478bd9Sstevel@tonic-gate cp->cp_eax = 0; 14387c478bd9Sstevel@tonic-gate break; 14397c478bd9Sstevel@tonic-gate default: 14407c478bd9Sstevel@tonic-gate break; 14417c478bd9Sstevel@tonic-gate } 14427c478bd9Sstevel@tonic-gate break; 14437c478bd9Sstevel@tonic-gate case 6: 14447c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 14457c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 14467c478bd9Sstevel@tonic-gate /* 14477c478bd9Sstevel@tonic-gate * The Athlon and Duron were the first 14487c478bd9Sstevel@tonic-gate * AMD parts with L2 TLB's. 14497c478bd9Sstevel@tonic-gate * Before then, don't trust the data. 14507c478bd9Sstevel@tonic-gate */ 14517c478bd9Sstevel@tonic-gate if (cpi->cpi_family < 6 || 14527c478bd9Sstevel@tonic-gate cpi->cpi_family == 6 && 14537c478bd9Sstevel@tonic-gate cpi->cpi_model < 1) 14547c478bd9Sstevel@tonic-gate cp->cp_eax = cp->cp_ebx = 0; 14557c478bd9Sstevel@tonic-gate /* 14567c478bd9Sstevel@tonic-gate * AMD Duron rev A0 reports L2 14577c478bd9Sstevel@tonic-gate * cache size incorrectly as 1K 14587c478bd9Sstevel@tonic-gate * when it is really 64K 14597c478bd9Sstevel@tonic-gate */ 14607c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 6 && 14617c478bd9Sstevel@tonic-gate cpi->cpi_model == 3 && 14627c478bd9Sstevel@tonic-gate cpi->cpi_step == 0) { 14637c478bd9Sstevel@tonic-gate cp->cp_ecx &= 0xffff; 14647c478bd9Sstevel@tonic-gate cp->cp_ecx |= 0x400000; 14657c478bd9Sstevel@tonic-gate } 14667c478bd9Sstevel@tonic-gate break; 14677c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: /* VIA C3 */ 14687c478bd9Sstevel@tonic-gate /* 14697c478bd9Sstevel@tonic-gate * VIA C3 processors are a bit messed 14707c478bd9Sstevel@tonic-gate * up w.r.t. encoding cache sizes in %ecx 14717c478bd9Sstevel@tonic-gate */ 14727c478bd9Sstevel@tonic-gate if (cpi->cpi_family != 6) 14737c478bd9Sstevel@tonic-gate break; 14747c478bd9Sstevel@tonic-gate /* 14757c478bd9Sstevel@tonic-gate * model 7 and 8 were incorrectly encoded 14767c478bd9Sstevel@tonic-gate * 14777c478bd9Sstevel@tonic-gate * xxx is model 8 really broken? 14787c478bd9Sstevel@tonic-gate */ 14797c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 7 || 14807c478bd9Sstevel@tonic-gate cpi->cpi_model == 8) 14817c478bd9Sstevel@tonic-gate cp->cp_ecx = 14827c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24) << 16 | 14837c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 23, 16) << 12 | 14847c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8) << 8 | 14857c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 7, 0); 14867c478bd9Sstevel@tonic-gate /* 14877c478bd9Sstevel@tonic-gate * model 9 stepping 1 has wrong associativity 14887c478bd9Sstevel@tonic-gate */ 14897c478bd9Sstevel@tonic-gate if (cpi->cpi_model == 9 && cpi->cpi_step == 1) 14907c478bd9Sstevel@tonic-gate cp->cp_ecx |= 8 << 12; 14917c478bd9Sstevel@tonic-gate break; 14927c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 14937c478bd9Sstevel@tonic-gate /* 14947c478bd9Sstevel@tonic-gate * Extended L2 Cache features function. 14957c478bd9Sstevel@tonic-gate * First appeared on Prescott. 14967c478bd9Sstevel@tonic-gate */ 14977c478bd9Sstevel@tonic-gate default: 14987c478bd9Sstevel@tonic-gate break; 14997c478bd9Sstevel@tonic-gate } 15007c478bd9Sstevel@tonic-gate break; 15017c478bd9Sstevel@tonic-gate default: 15027c478bd9Sstevel@tonic-gate break; 15037c478bd9Sstevel@tonic-gate } 15047c478bd9Sstevel@tonic-gate } 15057c478bd9Sstevel@tonic-gate 15067c478bd9Sstevel@tonic-gate pass2_done: 15077c478bd9Sstevel@tonic-gate cpi->cpi_pass = 2; 15087c478bd9Sstevel@tonic-gate } 15097c478bd9Sstevel@tonic-gate 15107c478bd9Sstevel@tonic-gate static const char * 15117c478bd9Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi) 15127c478bd9Sstevel@tonic-gate { 15137c478bd9Sstevel@tonic-gate int i; 15147c478bd9Sstevel@tonic-gate 15157c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 15167c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 15177c478bd9Sstevel@tonic-gate return ("i486"); 15187c478bd9Sstevel@tonic-gate 15197c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 15207c478bd9Sstevel@tonic-gate case 5: 15217c478bd9Sstevel@tonic-gate return ("Intel Pentium(r)"); 15227c478bd9Sstevel@tonic-gate case 6: 15237c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 15247c478bd9Sstevel@tonic-gate uint_t celeron, xeon; 15258949bcd6Sandrei const struct cpuid_regs *cp; 15267c478bd9Sstevel@tonic-gate case 0: 15277c478bd9Sstevel@tonic-gate case 1: 15287c478bd9Sstevel@tonic-gate case 2: 15297c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) Pro"); 15307c478bd9Sstevel@tonic-gate case 3: 15317c478bd9Sstevel@tonic-gate case 4: 15327c478bd9Sstevel@tonic-gate return ("Intel Pentium(r) II"); 15337c478bd9Sstevel@tonic-gate case 6: 15347c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 15357c478bd9Sstevel@tonic-gate case 5: 15367c478bd9Sstevel@tonic-gate case 7: 15377c478bd9Sstevel@tonic-gate celeron = xeon = 0; 15387c478bd9Sstevel@tonic-gate cp = &cpi->cpi_std[2]; /* cache info */ 15397c478bd9Sstevel@tonic-gate 154063d3f7dfSkk208521 for (i = 1; i < 4; i++) { 15417c478bd9Sstevel@tonic-gate uint_t tmp; 15427c478bd9Sstevel@tonic-gate 15437c478bd9Sstevel@tonic-gate tmp = (cp->cp_eax >> (8 * i)) & 0xff; 15447c478bd9Sstevel@tonic-gate if (tmp == 0x40) 15457c478bd9Sstevel@tonic-gate celeron++; 15467c478bd9Sstevel@tonic-gate if (tmp >= 0x44 && tmp <= 0x45) 15477c478bd9Sstevel@tonic-gate xeon++; 15487c478bd9Sstevel@tonic-gate } 15497c478bd9Sstevel@tonic-gate 15507c478bd9Sstevel@tonic-gate for (i = 0; i < 2; i++) { 15517c478bd9Sstevel@tonic-gate uint_t tmp; 15527c478bd9Sstevel@tonic-gate 15537c478bd9Sstevel@tonic-gate tmp = (cp->cp_ebx >> (8 * i)) & 0xff; 15547c478bd9Sstevel@tonic-gate if (tmp == 0x40) 15557c478bd9Sstevel@tonic-gate celeron++; 15567c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 15577c478bd9Sstevel@tonic-gate xeon++; 15587c478bd9Sstevel@tonic-gate } 15597c478bd9Sstevel@tonic-gate 15607c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 15617c478bd9Sstevel@tonic-gate uint_t tmp; 15627c478bd9Sstevel@tonic-gate 15637c478bd9Sstevel@tonic-gate tmp = (cp->cp_ecx >> (8 * i)) & 0xff; 15647c478bd9Sstevel@tonic-gate if (tmp == 0x40) 15657c478bd9Sstevel@tonic-gate celeron++; 15667c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 15677c478bd9Sstevel@tonic-gate xeon++; 15687c478bd9Sstevel@tonic-gate } 15697c478bd9Sstevel@tonic-gate 15707c478bd9Sstevel@tonic-gate for (i = 0; i < 4; i++) { 15717c478bd9Sstevel@tonic-gate uint_t tmp; 15727c478bd9Sstevel@tonic-gate 15737c478bd9Sstevel@tonic-gate tmp = (cp->cp_edx >> (8 * i)) & 0xff; 15747c478bd9Sstevel@tonic-gate if (tmp == 0x40) 15757c478bd9Sstevel@tonic-gate celeron++; 15767c478bd9Sstevel@tonic-gate else if (tmp >= 0x44 && tmp <= 0x45) 15777c478bd9Sstevel@tonic-gate xeon++; 15787c478bd9Sstevel@tonic-gate } 15797c478bd9Sstevel@tonic-gate 15807c478bd9Sstevel@tonic-gate if (celeron) 15817c478bd9Sstevel@tonic-gate return ("Intel Celeron(r)"); 15827c478bd9Sstevel@tonic-gate if (xeon) 15837c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 15847c478bd9Sstevel@tonic-gate "Intel Pentium(r) II Xeon(tm)" : 15857c478bd9Sstevel@tonic-gate "Intel Pentium(r) III Xeon(tm)"); 15867c478bd9Sstevel@tonic-gate return (cpi->cpi_model == 5 ? 15877c478bd9Sstevel@tonic-gate "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" : 15887c478bd9Sstevel@tonic-gate "Intel Pentium(r) III or Pentium(r) III Xeon(tm)"); 15897c478bd9Sstevel@tonic-gate default: 15907c478bd9Sstevel@tonic-gate break; 15917c478bd9Sstevel@tonic-gate } 15927c478bd9Sstevel@tonic-gate default: 15937c478bd9Sstevel@tonic-gate break; 15947c478bd9Sstevel@tonic-gate } 15957c478bd9Sstevel@tonic-gate 15965ff02082Sdmick /* BrandID is present if the field is nonzero */ 15975ff02082Sdmick if (cpi->cpi_brandid != 0) { 15987c478bd9Sstevel@tonic-gate static const struct { 15997c478bd9Sstevel@tonic-gate uint_t bt_bid; 16007c478bd9Sstevel@tonic-gate const char *bt_str; 16017c478bd9Sstevel@tonic-gate } brand_tbl[] = { 16027c478bd9Sstevel@tonic-gate { 0x1, "Intel(r) Celeron(r)" }, 16037c478bd9Sstevel@tonic-gate { 0x2, "Intel(r) Pentium(r) III" }, 16047c478bd9Sstevel@tonic-gate { 0x3, "Intel(r) Pentium(r) III Xeon(tm)" }, 16057c478bd9Sstevel@tonic-gate { 0x4, "Intel(r) Pentium(r) III" }, 16067c478bd9Sstevel@tonic-gate { 0x6, "Mobile Intel(r) Pentium(r) III" }, 16077c478bd9Sstevel@tonic-gate { 0x7, "Mobile Intel(r) Celeron(r)" }, 16087c478bd9Sstevel@tonic-gate { 0x8, "Intel(r) Pentium(r) 4" }, 16097c478bd9Sstevel@tonic-gate { 0x9, "Intel(r) Pentium(r) 4" }, 16107c478bd9Sstevel@tonic-gate { 0xa, "Intel(r) Celeron(r)" }, 16117c478bd9Sstevel@tonic-gate { 0xb, "Intel(r) Xeon(tm)" }, 16127c478bd9Sstevel@tonic-gate { 0xc, "Intel(r) Xeon(tm) MP" }, 16137c478bd9Sstevel@tonic-gate { 0xe, "Mobile Intel(r) Pentium(r) 4" }, 16145ff02082Sdmick { 0xf, "Mobile Intel(r) Celeron(r)" }, 16155ff02082Sdmick { 0x11, "Mobile Genuine Intel(r)" }, 16165ff02082Sdmick { 0x12, "Intel(r) Celeron(r) M" }, 16175ff02082Sdmick { 0x13, "Mobile Intel(r) Celeron(r)" }, 16185ff02082Sdmick { 0x14, "Intel(r) Celeron(r)" }, 16195ff02082Sdmick { 0x15, "Mobile Genuine Intel(r)" }, 16205ff02082Sdmick { 0x16, "Intel(r) Pentium(r) M" }, 16215ff02082Sdmick { 0x17, "Mobile Intel(r) Celeron(r)" } 16227c478bd9Sstevel@tonic-gate }; 16237c478bd9Sstevel@tonic-gate uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]); 16247c478bd9Sstevel@tonic-gate uint_t sgn; 16257c478bd9Sstevel@tonic-gate 16267c478bd9Sstevel@tonic-gate sgn = (cpi->cpi_family << 8) | 16277c478bd9Sstevel@tonic-gate (cpi->cpi_model << 4) | cpi->cpi_step; 16287c478bd9Sstevel@tonic-gate 16297c478bd9Sstevel@tonic-gate for (i = 0; i < btblmax; i++) 16307c478bd9Sstevel@tonic-gate if (brand_tbl[i].bt_bid == cpi->cpi_brandid) 16317c478bd9Sstevel@tonic-gate break; 16327c478bd9Sstevel@tonic-gate if (i < btblmax) { 16337c478bd9Sstevel@tonic-gate if (sgn == 0x6b1 && cpi->cpi_brandid == 3) 16347c478bd9Sstevel@tonic-gate return ("Intel(r) Celeron(r)"); 16357c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xb) 16367c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm) MP"); 16377c478bd9Sstevel@tonic-gate if (sgn < 0xf13 && cpi->cpi_brandid == 0xe) 16387c478bd9Sstevel@tonic-gate return ("Intel(r) Xeon(tm)"); 16397c478bd9Sstevel@tonic-gate return (brand_tbl[i].bt_str); 16407c478bd9Sstevel@tonic-gate } 16417c478bd9Sstevel@tonic-gate } 16427c478bd9Sstevel@tonic-gate 16437c478bd9Sstevel@tonic-gate return (NULL); 16447c478bd9Sstevel@tonic-gate } 16457c478bd9Sstevel@tonic-gate 16467c478bd9Sstevel@tonic-gate static const char * 16477c478bd9Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi) 16487c478bd9Sstevel@tonic-gate { 16497c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 16507c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5) 16517c478bd9Sstevel@tonic-gate return ("i486 compatible"); 16527c478bd9Sstevel@tonic-gate 16537c478bd9Sstevel@tonic-gate switch (cpi->cpi_family) { 16547c478bd9Sstevel@tonic-gate case 5: 16557c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 16567c478bd9Sstevel@tonic-gate case 0: 16577c478bd9Sstevel@tonic-gate case 1: 16587c478bd9Sstevel@tonic-gate case 2: 16597c478bd9Sstevel@tonic-gate case 3: 16607c478bd9Sstevel@tonic-gate case 4: 16617c478bd9Sstevel@tonic-gate case 5: 16627c478bd9Sstevel@tonic-gate return ("AMD-K5(r)"); 16637c478bd9Sstevel@tonic-gate case 6: 16647c478bd9Sstevel@tonic-gate case 7: 16657c478bd9Sstevel@tonic-gate return ("AMD-K6(r)"); 16667c478bd9Sstevel@tonic-gate case 8: 16677c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-2"); 16687c478bd9Sstevel@tonic-gate case 9: 16697c478bd9Sstevel@tonic-gate return ("AMD-K6(r)-III"); 16707c478bd9Sstevel@tonic-gate default: 16717c478bd9Sstevel@tonic-gate return ("AMD (family 5)"); 16727c478bd9Sstevel@tonic-gate } 16737c478bd9Sstevel@tonic-gate case 6: 16747c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 16757c478bd9Sstevel@tonic-gate case 1: 16767c478bd9Sstevel@tonic-gate return ("AMD-K7(tm)"); 16777c478bd9Sstevel@tonic-gate case 0: 16787c478bd9Sstevel@tonic-gate case 2: 16797c478bd9Sstevel@tonic-gate case 4: 16807c478bd9Sstevel@tonic-gate return ("AMD Athlon(tm)"); 16817c478bd9Sstevel@tonic-gate case 3: 16827c478bd9Sstevel@tonic-gate case 7: 16837c478bd9Sstevel@tonic-gate return ("AMD Duron(tm)"); 16847c478bd9Sstevel@tonic-gate case 6: 16857c478bd9Sstevel@tonic-gate case 8: 16867c478bd9Sstevel@tonic-gate case 10: 16877c478bd9Sstevel@tonic-gate /* 16887c478bd9Sstevel@tonic-gate * Use the L2 cache size to distinguish 16897c478bd9Sstevel@tonic-gate */ 16907c478bd9Sstevel@tonic-gate return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ? 16917c478bd9Sstevel@tonic-gate "AMD Athlon(tm)" : "AMD Duron(tm)"); 16927c478bd9Sstevel@tonic-gate default: 16937c478bd9Sstevel@tonic-gate return ("AMD (family 6)"); 16947c478bd9Sstevel@tonic-gate } 16957c478bd9Sstevel@tonic-gate default: 16967c478bd9Sstevel@tonic-gate break; 16977c478bd9Sstevel@tonic-gate } 16987c478bd9Sstevel@tonic-gate 16997c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 && 17007c478bd9Sstevel@tonic-gate cpi->cpi_brandid != 0) { 17017c478bd9Sstevel@tonic-gate switch (BITX(cpi->cpi_brandid, 7, 5)) { 17027c478bd9Sstevel@tonic-gate case 3: 17037c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) UP 1xx"); 17047c478bd9Sstevel@tonic-gate case 4: 17057c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) DP 2xx"); 17067c478bd9Sstevel@tonic-gate case 5: 17077c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm) MP 8xx"); 17087c478bd9Sstevel@tonic-gate default: 17097c478bd9Sstevel@tonic-gate return ("AMD Opteron(tm)"); 17107c478bd9Sstevel@tonic-gate } 17117c478bd9Sstevel@tonic-gate } 17127c478bd9Sstevel@tonic-gate 17137c478bd9Sstevel@tonic-gate return (NULL); 17147c478bd9Sstevel@tonic-gate } 17157c478bd9Sstevel@tonic-gate 17167c478bd9Sstevel@tonic-gate static const char * 17177c478bd9Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type) 17187c478bd9Sstevel@tonic-gate { 17197c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0 || 17207c478bd9Sstevel@tonic-gate cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 || 17217c478bd9Sstevel@tonic-gate type == X86_TYPE_CYRIX_486) 17227c478bd9Sstevel@tonic-gate return ("i486 compatible"); 17237c478bd9Sstevel@tonic-gate 17247c478bd9Sstevel@tonic-gate switch (type) { 17257c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86: 17267c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); 17277c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86L: 17287c478bd9Sstevel@tonic-gate return ("Cyrix 6x86L"); 17297c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_6x86MX: 17307c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); 17317c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_GXm: 17327c478bd9Sstevel@tonic-gate return ("Cyrix GXm"); 17337c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MediaGX: 17347c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 17357c478bd9Sstevel@tonic-gate case X86_TYPE_CYRIX_MII: 17367c478bd9Sstevel@tonic-gate return ("Cyrix M2"); 17377c478bd9Sstevel@tonic-gate case X86_TYPE_VIA_CYRIX_III: 17387c478bd9Sstevel@tonic-gate return ("VIA Cyrix M3"); 17397c478bd9Sstevel@tonic-gate default: 17407c478bd9Sstevel@tonic-gate /* 17417c478bd9Sstevel@tonic-gate * Have another wild guess .. 17427c478bd9Sstevel@tonic-gate */ 17437c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 4 && cpi->cpi_model == 9) 17447c478bd9Sstevel@tonic-gate return ("Cyrix 5x86"); 17457c478bd9Sstevel@tonic-gate else if (cpi->cpi_family == 5) { 17467c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 17477c478bd9Sstevel@tonic-gate case 2: 17487c478bd9Sstevel@tonic-gate return ("Cyrix 6x86"); /* Cyrix M1 */ 17497c478bd9Sstevel@tonic-gate case 4: 17507c478bd9Sstevel@tonic-gate return ("Cyrix MediaGX"); 17517c478bd9Sstevel@tonic-gate default: 17527c478bd9Sstevel@tonic-gate break; 17537c478bd9Sstevel@tonic-gate } 17547c478bd9Sstevel@tonic-gate } else if (cpi->cpi_family == 6) { 17557c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 17567c478bd9Sstevel@tonic-gate case 0: 17577c478bd9Sstevel@tonic-gate return ("Cyrix 6x86MX"); /* Cyrix M2? */ 17587c478bd9Sstevel@tonic-gate case 5: 17597c478bd9Sstevel@tonic-gate case 6: 17607c478bd9Sstevel@tonic-gate case 7: 17617c478bd9Sstevel@tonic-gate case 8: 17627c478bd9Sstevel@tonic-gate case 9: 17637c478bd9Sstevel@tonic-gate return ("VIA C3"); 17647c478bd9Sstevel@tonic-gate default: 17657c478bd9Sstevel@tonic-gate break; 17667c478bd9Sstevel@tonic-gate } 17677c478bd9Sstevel@tonic-gate } 17687c478bd9Sstevel@tonic-gate break; 17697c478bd9Sstevel@tonic-gate } 17707c478bd9Sstevel@tonic-gate return (NULL); 17717c478bd9Sstevel@tonic-gate } 17727c478bd9Sstevel@tonic-gate 17737c478bd9Sstevel@tonic-gate /* 17747c478bd9Sstevel@tonic-gate * This only gets called in the case that the CPU extended 17757c478bd9Sstevel@tonic-gate * feature brand string (0x80000002, 0x80000003, 0x80000004) 17767c478bd9Sstevel@tonic-gate * aren't available, or contain null bytes for some reason. 17777c478bd9Sstevel@tonic-gate */ 17787c478bd9Sstevel@tonic-gate static void 17797c478bd9Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi) 17807c478bd9Sstevel@tonic-gate { 17817c478bd9Sstevel@tonic-gate const char *brand = NULL; 17827c478bd9Sstevel@tonic-gate 17837c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 17847c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 17857c478bd9Sstevel@tonic-gate brand = intel_cpubrand(cpi); 17867c478bd9Sstevel@tonic-gate break; 17877c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 17887c478bd9Sstevel@tonic-gate brand = amd_cpubrand(cpi); 17897c478bd9Sstevel@tonic-gate break; 17907c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 17917c478bd9Sstevel@tonic-gate brand = cyrix_cpubrand(cpi, x86_type); 17927c478bd9Sstevel@tonic-gate break; 17937c478bd9Sstevel@tonic-gate case X86_VENDOR_NexGen: 17947c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 17957c478bd9Sstevel@tonic-gate brand = "NexGen Nx586"; 17967c478bd9Sstevel@tonic-gate break; 17977c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 17987c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5) 17997c478bd9Sstevel@tonic-gate switch (cpi->cpi_model) { 18007c478bd9Sstevel@tonic-gate case 4: 18017c478bd9Sstevel@tonic-gate brand = "Centaur C6"; 18027c478bd9Sstevel@tonic-gate break; 18037c478bd9Sstevel@tonic-gate case 8: 18047c478bd9Sstevel@tonic-gate brand = "Centaur C2"; 18057c478bd9Sstevel@tonic-gate break; 18067c478bd9Sstevel@tonic-gate case 9: 18077c478bd9Sstevel@tonic-gate brand = "Centaur C3"; 18087c478bd9Sstevel@tonic-gate break; 18097c478bd9Sstevel@tonic-gate default: 18107c478bd9Sstevel@tonic-gate break; 18117c478bd9Sstevel@tonic-gate } 18127c478bd9Sstevel@tonic-gate break; 18137c478bd9Sstevel@tonic-gate case X86_VENDOR_Rise: 18147c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && 18157c478bd9Sstevel@tonic-gate (cpi->cpi_model == 0 || cpi->cpi_model == 2)) 18167c478bd9Sstevel@tonic-gate brand = "Rise mP6"; 18177c478bd9Sstevel@tonic-gate break; 18187c478bd9Sstevel@tonic-gate case X86_VENDOR_SiS: 18197c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 0) 18207c478bd9Sstevel@tonic-gate brand = "SiS 55x"; 18217c478bd9Sstevel@tonic-gate break; 18227c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 18237c478bd9Sstevel@tonic-gate if (cpi->cpi_family == 5 && cpi->cpi_model == 4) 18247c478bd9Sstevel@tonic-gate brand = "Transmeta Crusoe TM3x00 or TM5x00"; 18257c478bd9Sstevel@tonic-gate break; 18267c478bd9Sstevel@tonic-gate case X86_VENDOR_NSC: 18277c478bd9Sstevel@tonic-gate case X86_VENDOR_UMC: 18287c478bd9Sstevel@tonic-gate default: 18297c478bd9Sstevel@tonic-gate break; 18307c478bd9Sstevel@tonic-gate } 18317c478bd9Sstevel@tonic-gate if (brand) { 18327c478bd9Sstevel@tonic-gate (void) strcpy((char *)cpi->cpi_brandstr, brand); 18337c478bd9Sstevel@tonic-gate return; 18347c478bd9Sstevel@tonic-gate } 18357c478bd9Sstevel@tonic-gate 18367c478bd9Sstevel@tonic-gate /* 18377c478bd9Sstevel@tonic-gate * If all else fails ... 18387c478bd9Sstevel@tonic-gate */ 18397c478bd9Sstevel@tonic-gate (void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr), 18407c478bd9Sstevel@tonic-gate "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family, 18417c478bd9Sstevel@tonic-gate cpi->cpi_model, cpi->cpi_step); 18427c478bd9Sstevel@tonic-gate } 18437c478bd9Sstevel@tonic-gate 18447c478bd9Sstevel@tonic-gate /* 18457c478bd9Sstevel@tonic-gate * This routine is called just after kernel memory allocation 18467c478bd9Sstevel@tonic-gate * becomes available on cpu0, and as part of mp_startup() on 18477c478bd9Sstevel@tonic-gate * the other cpus. 18487c478bd9Sstevel@tonic-gate * 1849d129bde2Sesaxe * Fixup the brand string, and collect any information from cpuid 1850d129bde2Sesaxe * that requires dynamicically allocated storage to represent. 18517c478bd9Sstevel@tonic-gate */ 18527c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 18537c478bd9Sstevel@tonic-gate void 18547c478bd9Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu) 18557c478bd9Sstevel@tonic-gate { 1856d129bde2Sesaxe int i, max, shft, level, size; 1857d129bde2Sesaxe struct cpuid_regs regs; 1858d129bde2Sesaxe struct cpuid_regs *cp; 18597c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 18607c478bd9Sstevel@tonic-gate 18617c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 2); 18627c478bd9Sstevel@tonic-gate 1863d129bde2Sesaxe /* 1864d129bde2Sesaxe * Function 4: Deterministic cache parameters 1865d129bde2Sesaxe * 1866d129bde2Sesaxe * Take this opportunity to detect the number of threads 1867d129bde2Sesaxe * sharing the last level cache, and construct a corresponding 1868d129bde2Sesaxe * cache id. The respective cpuid_info members are initialized 1869d129bde2Sesaxe * to the default case of "no last level cache sharing". 1870d129bde2Sesaxe */ 1871d129bde2Sesaxe cpi->cpi_ncpu_shr_last_cache = 1; 1872d129bde2Sesaxe cpi->cpi_last_lvl_cacheid = cpu->cpu_id; 1873d129bde2Sesaxe 1874d129bde2Sesaxe if (cpi->cpi_maxeax >= 4 && cpi->cpi_vendor == X86_VENDOR_Intel) { 1875d129bde2Sesaxe 1876d129bde2Sesaxe /* 1877d129bde2Sesaxe * Find the # of elements (size) returned by fn 4, and along 1878d129bde2Sesaxe * the way detect last level cache sharing details. 1879d129bde2Sesaxe */ 1880d129bde2Sesaxe bzero(®s, sizeof (regs)); 1881d129bde2Sesaxe cp = ®s; 1882d129bde2Sesaxe for (i = 0, max = 0; i < CPI_FN4_ECX_MAX; i++) { 1883d129bde2Sesaxe cp->cp_eax = 4; 1884d129bde2Sesaxe cp->cp_ecx = i; 1885d129bde2Sesaxe 1886d129bde2Sesaxe (void) __cpuid_insn(cp); 1887d129bde2Sesaxe 1888d129bde2Sesaxe if (CPI_CACHE_TYPE(cp) == 0) 1889d129bde2Sesaxe break; 1890d129bde2Sesaxe level = CPI_CACHE_LVL(cp); 1891d129bde2Sesaxe if (level > max) { 1892d129bde2Sesaxe max = level; 1893d129bde2Sesaxe cpi->cpi_ncpu_shr_last_cache = 1894d129bde2Sesaxe CPI_NTHR_SHR_CACHE(cp) + 1; 1895d129bde2Sesaxe } 1896d129bde2Sesaxe } 1897d129bde2Sesaxe cpi->cpi_std_4_size = size = i; 1898d129bde2Sesaxe 1899d129bde2Sesaxe /* 1900d129bde2Sesaxe * Allocate the cpi_std_4 array. The first element 1901d129bde2Sesaxe * references the regs for fn 4, %ecx == 0, which 1902d129bde2Sesaxe * cpuid_pass2() stashed in cpi->cpi_std[4]. 1903d129bde2Sesaxe */ 1904d129bde2Sesaxe if (size > 0) { 1905d129bde2Sesaxe cpi->cpi_std_4 = 1906d129bde2Sesaxe kmem_alloc(size * sizeof (cp), KM_SLEEP); 1907d129bde2Sesaxe cpi->cpi_std_4[0] = &cpi->cpi_std[4]; 1908d129bde2Sesaxe 1909d129bde2Sesaxe /* 1910d129bde2Sesaxe * Allocate storage to hold the additional regs 1911d129bde2Sesaxe * for function 4, %ecx == 1 .. cpi_std_4_size. 1912d129bde2Sesaxe * 1913d129bde2Sesaxe * The regs for fn 4, %ecx == 0 has already 1914d129bde2Sesaxe * been allocated as indicated above. 1915d129bde2Sesaxe */ 1916d129bde2Sesaxe for (i = 1; i < size; i++) { 1917d129bde2Sesaxe cp = cpi->cpi_std_4[i] = 1918d129bde2Sesaxe kmem_zalloc(sizeof (regs), KM_SLEEP); 1919d129bde2Sesaxe cp->cp_eax = 4; 1920d129bde2Sesaxe cp->cp_ecx = i; 1921d129bde2Sesaxe 1922d129bde2Sesaxe (void) __cpuid_insn(cp); 1923d129bde2Sesaxe } 1924d129bde2Sesaxe } 1925d129bde2Sesaxe /* 1926d129bde2Sesaxe * Determine the number of bits needed to represent 1927d129bde2Sesaxe * the number of CPUs sharing the last level cache. 1928d129bde2Sesaxe * 1929d129bde2Sesaxe * Shift off that number of bits from the APIC id to 1930d129bde2Sesaxe * derive the cache id. 1931d129bde2Sesaxe */ 1932d129bde2Sesaxe shft = 0; 1933d129bde2Sesaxe for (i = 1; i < cpi->cpi_ncpu_shr_last_cache; i <<= 1) 1934d129bde2Sesaxe shft++; 1935b6917abeSmishra cpi->cpi_last_lvl_cacheid = cpi->cpi_apicid >> shft; 1936d129bde2Sesaxe } 1937d129bde2Sesaxe 1938d129bde2Sesaxe /* 1939d129bde2Sesaxe * Now fixup the brand string 1940d129bde2Sesaxe */ 19417c478bd9Sstevel@tonic-gate if ((cpi->cpi_xmaxeax & 0x80000000) == 0) { 19427c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 1943d129bde2Sesaxe } else { 19447c478bd9Sstevel@tonic-gate 19457c478bd9Sstevel@tonic-gate /* 19467c478bd9Sstevel@tonic-gate * If we successfully extracted a brand string from the cpuid 19477c478bd9Sstevel@tonic-gate * instruction, clean it up by removing leading spaces and 19487c478bd9Sstevel@tonic-gate * similar junk. 19497c478bd9Sstevel@tonic-gate */ 19507c478bd9Sstevel@tonic-gate if (cpi->cpi_brandstr[0]) { 19517c478bd9Sstevel@tonic-gate size_t maxlen = sizeof (cpi->cpi_brandstr); 19527c478bd9Sstevel@tonic-gate char *src, *dst; 19537c478bd9Sstevel@tonic-gate 19547c478bd9Sstevel@tonic-gate dst = src = (char *)cpi->cpi_brandstr; 19557c478bd9Sstevel@tonic-gate src[maxlen - 1] = '\0'; 19567c478bd9Sstevel@tonic-gate /* 19577c478bd9Sstevel@tonic-gate * strip leading spaces 19587c478bd9Sstevel@tonic-gate */ 19597c478bd9Sstevel@tonic-gate while (*src == ' ') 19607c478bd9Sstevel@tonic-gate src++; 19617c478bd9Sstevel@tonic-gate /* 19627c478bd9Sstevel@tonic-gate * Remove any 'Genuine' or "Authentic" prefixes 19637c478bd9Sstevel@tonic-gate */ 19647c478bd9Sstevel@tonic-gate if (strncmp(src, "Genuine ", 8) == 0) 19657c478bd9Sstevel@tonic-gate src += 8; 19667c478bd9Sstevel@tonic-gate if (strncmp(src, "Authentic ", 10) == 0) 19677c478bd9Sstevel@tonic-gate src += 10; 19687c478bd9Sstevel@tonic-gate 19697c478bd9Sstevel@tonic-gate /* 19707c478bd9Sstevel@tonic-gate * Now do an in-place copy. 19717c478bd9Sstevel@tonic-gate * Map (R) to (r) and (TM) to (tm). 19727c478bd9Sstevel@tonic-gate * The era of teletypes is long gone, and there's 19737c478bd9Sstevel@tonic-gate * -really- no need to shout. 19747c478bd9Sstevel@tonic-gate */ 19757c478bd9Sstevel@tonic-gate while (*src != '\0') { 19767c478bd9Sstevel@tonic-gate if (src[0] == '(') { 19777c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "R)", 2) == 0) { 19787c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(r)", 3); 19797c478bd9Sstevel@tonic-gate src += 3; 19807c478bd9Sstevel@tonic-gate dst += 3; 19817c478bd9Sstevel@tonic-gate continue; 19827c478bd9Sstevel@tonic-gate } 19837c478bd9Sstevel@tonic-gate if (strncmp(src + 1, "TM)", 3) == 0) { 19847c478bd9Sstevel@tonic-gate (void) strncpy(dst, "(tm)", 4); 19857c478bd9Sstevel@tonic-gate src += 4; 19867c478bd9Sstevel@tonic-gate dst += 4; 19877c478bd9Sstevel@tonic-gate continue; 19887c478bd9Sstevel@tonic-gate } 19897c478bd9Sstevel@tonic-gate } 19907c478bd9Sstevel@tonic-gate *dst++ = *src++; 19917c478bd9Sstevel@tonic-gate } 19927c478bd9Sstevel@tonic-gate *dst = '\0'; 19937c478bd9Sstevel@tonic-gate 19947c478bd9Sstevel@tonic-gate /* 19957c478bd9Sstevel@tonic-gate * Finally, remove any trailing spaces 19967c478bd9Sstevel@tonic-gate */ 19977c478bd9Sstevel@tonic-gate while (--dst > cpi->cpi_brandstr) 19987c478bd9Sstevel@tonic-gate if (*dst == ' ') 19997c478bd9Sstevel@tonic-gate *dst = '\0'; 20007c478bd9Sstevel@tonic-gate else 20017c478bd9Sstevel@tonic-gate break; 20027c478bd9Sstevel@tonic-gate } else 20037c478bd9Sstevel@tonic-gate fabricate_brandstr(cpi); 2004d129bde2Sesaxe } 20057c478bd9Sstevel@tonic-gate cpi->cpi_pass = 3; 20067c478bd9Sstevel@tonic-gate } 20077c478bd9Sstevel@tonic-gate 20087c478bd9Sstevel@tonic-gate /* 20097c478bd9Sstevel@tonic-gate * This routine is called out of bind_hwcap() much later in the life 20107c478bd9Sstevel@tonic-gate * of the kernel (post_startup()). The job of this routine is to resolve 20117c478bd9Sstevel@tonic-gate * the hardware feature support and kernel support for those features into 20127c478bd9Sstevel@tonic-gate * what we're actually going to tell applications via the aux vector. 20137c478bd9Sstevel@tonic-gate */ 20147c478bd9Sstevel@tonic-gate uint_t 20157c478bd9Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu) 20167c478bd9Sstevel@tonic-gate { 20177c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 20187c478bd9Sstevel@tonic-gate uint_t hwcap_flags = 0; 20197c478bd9Sstevel@tonic-gate 20207c478bd9Sstevel@tonic-gate if (cpu == NULL) 20217c478bd9Sstevel@tonic-gate cpu = CPU; 20227c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 20237c478bd9Sstevel@tonic-gate 20247c478bd9Sstevel@tonic-gate ASSERT(cpi->cpi_pass == 3); 20257c478bd9Sstevel@tonic-gate 20267c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 1) { 20277c478bd9Sstevel@tonic-gate uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES]; 20287c478bd9Sstevel@tonic-gate uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES]; 20297c478bd9Sstevel@tonic-gate 20307c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_EDX(cpi); 20317c478bd9Sstevel@tonic-gate *ecx = CPI_FEATURES_ECX(cpi); 20327c478bd9Sstevel@tonic-gate 20337c478bd9Sstevel@tonic-gate /* 20347c478bd9Sstevel@tonic-gate * [these require explicit kernel support] 20357c478bd9Sstevel@tonic-gate */ 20367c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SEP) == 0) 20377c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SEP; 20387c478bd9Sstevel@tonic-gate 20397c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE) == 0) 20407c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE); 20417c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE2) == 0) 20427c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_SSE2; 20437c478bd9Sstevel@tonic-gate 20447c478bd9Sstevel@tonic-gate if ((x86_feature & X86_HTT) == 0) 20457c478bd9Sstevel@tonic-gate *edx &= ~CPUID_INTC_EDX_HTT; 20467c478bd9Sstevel@tonic-gate 20477c478bd9Sstevel@tonic-gate if ((x86_feature & X86_SSE3) == 0) 20487c478bd9Sstevel@tonic-gate *ecx &= ~CPUID_INTC_ECX_SSE3; 20497c478bd9Sstevel@tonic-gate 2050d0f8ff6eSkk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 2051d0f8ff6eSkk208521 if ((x86_feature & X86_SSSE3) == 0) 2052d0f8ff6eSkk208521 *ecx &= ~CPUID_INTC_ECX_SSSE3; 2053d0f8ff6eSkk208521 if ((x86_feature & X86_SSE4_1) == 0) 2054d0f8ff6eSkk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_1; 2055d0f8ff6eSkk208521 if ((x86_feature & X86_SSE4_2) == 0) 2056d0f8ff6eSkk208521 *ecx &= ~CPUID_INTC_ECX_SSE4_2; 2057d0f8ff6eSkk208521 } 2058d0f8ff6eSkk208521 20597c478bd9Sstevel@tonic-gate /* 20607c478bd9Sstevel@tonic-gate * [no explicit support required beyond x87 fp context] 20617c478bd9Sstevel@tonic-gate */ 20627c478bd9Sstevel@tonic-gate if (!fpu_exists) 20637c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX); 20647c478bd9Sstevel@tonic-gate 20657c478bd9Sstevel@tonic-gate /* 20667c478bd9Sstevel@tonic-gate * Now map the supported feature vector to things that we 20677c478bd9Sstevel@tonic-gate * think userland will care about. 20687c478bd9Sstevel@tonic-gate */ 20697c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SEP) 20707c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SEP; 20717c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE) 20727c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FXSR | AV_386_SSE; 20737c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_SSE2) 20747c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE2; 20757c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_SSE3) 20767c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_SSE3; 2077d0f8ff6eSkk208521 if (cpi->cpi_vendor == X86_VENDOR_Intel) { 2078d0f8ff6eSkk208521 if (*ecx & CPUID_INTC_ECX_SSSE3) 2079d0f8ff6eSkk208521 hwcap_flags |= AV_386_SSSE3; 2080d0f8ff6eSkk208521 if (*ecx & CPUID_INTC_ECX_SSE4_1) 2081d0f8ff6eSkk208521 hwcap_flags |= AV_386_SSE4_1; 2082d0f8ff6eSkk208521 if (*ecx & CPUID_INTC_ECX_SSE4_2) 2083d0f8ff6eSkk208521 hwcap_flags |= AV_386_SSE4_2; 20845087e485SKrishnendu Sadhukhan - Sun Microsystems if (*ecx & CPUID_INTC_ECX_MOVBE) 20855087e485SKrishnendu Sadhukhan - Sun Microsystems hwcap_flags |= AV_386_MOVBE; 2086d0f8ff6eSkk208521 } 2087f8801251Skk208521 if (*ecx & CPUID_INTC_ECX_POPCNT) 2088f8801251Skk208521 hwcap_flags |= AV_386_POPCNT; 20897c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_FPU) 20907c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_FPU; 20917c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_MMX) 20927c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MMX; 20937c478bd9Sstevel@tonic-gate 20947c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_TSC) 20957c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_TSC; 20967c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CX8) 20977c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX8; 20987c478bd9Sstevel@tonic-gate if (*edx & CPUID_INTC_EDX_CMOV) 20997c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CMOV; 21007c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_MON) 21017c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_MON; 21027c478bd9Sstevel@tonic-gate if (*ecx & CPUID_INTC_ECX_CX16) 21037c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_CX16; 21047c478bd9Sstevel@tonic-gate } 21057c478bd9Sstevel@tonic-gate 21068949bcd6Sandrei if (x86_feature & X86_HTT) 21077c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_PAUSE; 21087c478bd9Sstevel@tonic-gate 21097c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000001) 21107c478bd9Sstevel@tonic-gate goto pass4_done; 21117c478bd9Sstevel@tonic-gate 21127c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 21138949bcd6Sandrei struct cpuid_regs cp; 2114ae115bc7Smrj uint32_t *edx, *ecx; 21157c478bd9Sstevel@tonic-gate 2116ae115bc7Smrj case X86_VENDOR_Intel: 2117ae115bc7Smrj /* 2118ae115bc7Smrj * Seems like Intel duplicated what we necessary 2119ae115bc7Smrj * here to make the initial crop of 64-bit OS's work. 2120ae115bc7Smrj * Hopefully, those are the only "extended" bits 2121ae115bc7Smrj * they'll add. 2122ae115bc7Smrj */ 2123ae115bc7Smrj /*FALLTHROUGH*/ 2124ae115bc7Smrj 21257c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 21267c478bd9Sstevel@tonic-gate edx = &cpi->cpi_support[AMD_EDX_FEATURES]; 2127ae115bc7Smrj ecx = &cpi->cpi_support[AMD_ECX_FEATURES]; 21287c478bd9Sstevel@tonic-gate 21297c478bd9Sstevel@tonic-gate *edx = CPI_FEATURES_XTD_EDX(cpi); 2130ae115bc7Smrj *ecx = CPI_FEATURES_XTD_ECX(cpi); 2131ae115bc7Smrj 2132ae115bc7Smrj /* 2133ae115bc7Smrj * [these features require explicit kernel support] 2134ae115bc7Smrj */ 2135ae115bc7Smrj switch (cpi->cpi_vendor) { 2136ae115bc7Smrj case X86_VENDOR_Intel: 2137d36ea5d8Ssudheer if ((x86_feature & X86_TSCP) == 0) 2138d36ea5d8Ssudheer *edx &= ~CPUID_AMD_EDX_TSCP; 2139ae115bc7Smrj break; 2140ae115bc7Smrj 2141ae115bc7Smrj case X86_VENDOR_AMD: 2142ae115bc7Smrj if ((x86_feature & X86_TSCP) == 0) 2143ae115bc7Smrj *edx &= ~CPUID_AMD_EDX_TSCP; 2144f8801251Skk208521 if ((x86_feature & X86_SSE4A) == 0) 2145f8801251Skk208521 *ecx &= ~CPUID_AMD_ECX_SSE4A; 2146ae115bc7Smrj break; 2147ae115bc7Smrj 2148ae115bc7Smrj default: 2149ae115bc7Smrj break; 2150ae115bc7Smrj } 21517c478bd9Sstevel@tonic-gate 21527c478bd9Sstevel@tonic-gate /* 21537c478bd9Sstevel@tonic-gate * [no explicit support required beyond 21547c478bd9Sstevel@tonic-gate * x87 fp context and exception handlers] 21557c478bd9Sstevel@tonic-gate */ 21567c478bd9Sstevel@tonic-gate if (!fpu_exists) 21577c478bd9Sstevel@tonic-gate *edx &= ~(CPUID_AMD_EDX_MMXamd | 21587c478bd9Sstevel@tonic-gate CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx); 21597c478bd9Sstevel@tonic-gate 21607c478bd9Sstevel@tonic-gate if ((x86_feature & X86_NX) == 0) 21617c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_NX; 2162ae115bc7Smrj #if !defined(__amd64) 21637c478bd9Sstevel@tonic-gate *edx &= ~CPUID_AMD_EDX_LM; 21647c478bd9Sstevel@tonic-gate #endif 21657c478bd9Sstevel@tonic-gate /* 21667c478bd9Sstevel@tonic-gate * Now map the supported feature vector to 21677c478bd9Sstevel@tonic-gate * things that we think userland will care about. 21687c478bd9Sstevel@tonic-gate */ 2169ae115bc7Smrj #if defined(__amd64) 21707c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_SYSC) 21717c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_SYSC; 2172ae115bc7Smrj #endif 21737c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_MMXamd) 21747c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_MMX; 21757c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNow) 21767c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNow; 21777c478bd9Sstevel@tonic-gate if (*edx & CPUID_AMD_EDX_3DNowx) 21787c478bd9Sstevel@tonic-gate hwcap_flags |= AV_386_AMD_3DNowx; 2179ae115bc7Smrj 2180ae115bc7Smrj switch (cpi->cpi_vendor) { 2181ae115bc7Smrj case X86_VENDOR_AMD: 2182ae115bc7Smrj if (*edx & CPUID_AMD_EDX_TSCP) 2183ae115bc7Smrj hwcap_flags |= AV_386_TSCP; 2184ae115bc7Smrj if (*ecx & CPUID_AMD_ECX_AHF64) 2185ae115bc7Smrj hwcap_flags |= AV_386_AHF; 2186f8801251Skk208521 if (*ecx & CPUID_AMD_ECX_SSE4A) 2187f8801251Skk208521 hwcap_flags |= AV_386_AMD_SSE4A; 2188f8801251Skk208521 if (*ecx & CPUID_AMD_ECX_LZCNT) 2189f8801251Skk208521 hwcap_flags |= AV_386_AMD_LZCNT; 2190ae115bc7Smrj break; 2191ae115bc7Smrj 2192ae115bc7Smrj case X86_VENDOR_Intel: 2193d36ea5d8Ssudheer if (*edx & CPUID_AMD_EDX_TSCP) 2194d36ea5d8Ssudheer hwcap_flags |= AV_386_TSCP; 2195ae115bc7Smrj /* 2196ae115bc7Smrj * Aarrgh. 2197ae115bc7Smrj * Intel uses a different bit in the same word. 2198ae115bc7Smrj */ 2199ae115bc7Smrj if (*ecx & CPUID_INTC_ECX_AHF64) 2200ae115bc7Smrj hwcap_flags |= AV_386_AHF; 2201ae115bc7Smrj break; 2202ae115bc7Smrj 2203ae115bc7Smrj default: 2204ae115bc7Smrj break; 2205ae115bc7Smrj } 22067c478bd9Sstevel@tonic-gate break; 22077c478bd9Sstevel@tonic-gate 22087c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 22098949bcd6Sandrei cp.cp_eax = 0x80860001; 22108949bcd6Sandrei (void) __cpuid_insn(&cp); 22118949bcd6Sandrei cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx; 22127c478bd9Sstevel@tonic-gate break; 22137c478bd9Sstevel@tonic-gate 22147c478bd9Sstevel@tonic-gate default: 22157c478bd9Sstevel@tonic-gate break; 22167c478bd9Sstevel@tonic-gate } 22177c478bd9Sstevel@tonic-gate 22187c478bd9Sstevel@tonic-gate pass4_done: 22197c478bd9Sstevel@tonic-gate cpi->cpi_pass = 4; 22207c478bd9Sstevel@tonic-gate return (hwcap_flags); 22217c478bd9Sstevel@tonic-gate } 22227c478bd9Sstevel@tonic-gate 22237c478bd9Sstevel@tonic-gate 22247c478bd9Sstevel@tonic-gate /* 22257c478bd9Sstevel@tonic-gate * Simulate the cpuid instruction using the data we previously 22267c478bd9Sstevel@tonic-gate * captured about this CPU. We try our best to return the truth 22277c478bd9Sstevel@tonic-gate * about the hardware, independently of kernel support. 22287c478bd9Sstevel@tonic-gate */ 22297c478bd9Sstevel@tonic-gate uint32_t 22308949bcd6Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp) 22317c478bd9Sstevel@tonic-gate { 22327c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 22338949bcd6Sandrei struct cpuid_regs *xcp; 22347c478bd9Sstevel@tonic-gate 22357c478bd9Sstevel@tonic-gate if (cpu == NULL) 22367c478bd9Sstevel@tonic-gate cpu = CPU; 22377c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 22387c478bd9Sstevel@tonic-gate 22397c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 22407c478bd9Sstevel@tonic-gate 22417c478bd9Sstevel@tonic-gate /* 22427c478bd9Sstevel@tonic-gate * CPUID data is cached in two separate places: cpi_std for standard 22437c478bd9Sstevel@tonic-gate * CPUID functions, and cpi_extd for extended CPUID functions. 22447c478bd9Sstevel@tonic-gate */ 22458949bcd6Sandrei if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD) 22468949bcd6Sandrei xcp = &cpi->cpi_std[cp->cp_eax]; 22478949bcd6Sandrei else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax && 22488949bcd6Sandrei cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD) 22498949bcd6Sandrei xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000]; 22507c478bd9Sstevel@tonic-gate else 22517c478bd9Sstevel@tonic-gate /* 22527c478bd9Sstevel@tonic-gate * The caller is asking for data from an input parameter which 22537c478bd9Sstevel@tonic-gate * the kernel has not cached. In this case we go fetch from 22547c478bd9Sstevel@tonic-gate * the hardware and return the data directly to the user. 22557c478bd9Sstevel@tonic-gate */ 22568949bcd6Sandrei return (__cpuid_insn(cp)); 22578949bcd6Sandrei 22588949bcd6Sandrei cp->cp_eax = xcp->cp_eax; 22598949bcd6Sandrei cp->cp_ebx = xcp->cp_ebx; 22608949bcd6Sandrei cp->cp_ecx = xcp->cp_ecx; 22618949bcd6Sandrei cp->cp_edx = xcp->cp_edx; 22627c478bd9Sstevel@tonic-gate return (cp->cp_eax); 22637c478bd9Sstevel@tonic-gate } 22647c478bd9Sstevel@tonic-gate 22657c478bd9Sstevel@tonic-gate int 22667c478bd9Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass) 22677c478bd9Sstevel@tonic-gate { 22687c478bd9Sstevel@tonic-gate return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL && 22697c478bd9Sstevel@tonic-gate cpu->cpu_m.mcpu_cpi->cpi_pass >= pass); 22707c478bd9Sstevel@tonic-gate } 22717c478bd9Sstevel@tonic-gate 22727c478bd9Sstevel@tonic-gate int 22737c478bd9Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n) 22747c478bd9Sstevel@tonic-gate { 22757c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 3)); 22767c478bd9Sstevel@tonic-gate 22777c478bd9Sstevel@tonic-gate return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr)); 22787c478bd9Sstevel@tonic-gate } 22797c478bd9Sstevel@tonic-gate 22807c478bd9Sstevel@tonic-gate int 22818949bcd6Sandrei cpuid_is_cmt(cpu_t *cpu) 22827c478bd9Sstevel@tonic-gate { 22837c478bd9Sstevel@tonic-gate if (cpu == NULL) 22847c478bd9Sstevel@tonic-gate cpu = CPU; 22857c478bd9Sstevel@tonic-gate 22867c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 22877c478bd9Sstevel@tonic-gate 22887c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0); 22897c478bd9Sstevel@tonic-gate } 22907c478bd9Sstevel@tonic-gate 22917c478bd9Sstevel@tonic-gate /* 22927c478bd9Sstevel@tonic-gate * AMD and Intel both implement the 64-bit variant of the syscall 22937c478bd9Sstevel@tonic-gate * instruction (syscallq), so if there's -any- support for syscall, 22947c478bd9Sstevel@tonic-gate * cpuid currently says "yes, we support this". 22957c478bd9Sstevel@tonic-gate * 22967c478bd9Sstevel@tonic-gate * However, Intel decided to -not- implement the 32-bit variant of the 22977c478bd9Sstevel@tonic-gate * syscall instruction, so we provide a predicate to allow our caller 22987c478bd9Sstevel@tonic-gate * to test that subtlety here. 2299843e1988Sjohnlev * 2300843e1988Sjohnlev * XXPV Currently, 32-bit syscall instructions don't work via the hypervisor, 2301843e1988Sjohnlev * even in the case where the hardware would in fact support it. 23027c478bd9Sstevel@tonic-gate */ 23037c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 23047c478bd9Sstevel@tonic-gate int 23057c478bd9Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu) 23067c478bd9Sstevel@tonic-gate { 23077c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1)); 23087c478bd9Sstevel@tonic-gate 2309843e1988Sjohnlev #if !defined(__xpv) 2310ae115bc7Smrj if (cpu == NULL) 2311ae115bc7Smrj cpu = CPU; 2312ae115bc7Smrj 2313ae115bc7Smrj /*CSTYLED*/ 2314ae115bc7Smrj { 2315ae115bc7Smrj struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 2316ae115bc7Smrj 2317ae115bc7Smrj if (cpi->cpi_vendor == X86_VENDOR_AMD && 2318ae115bc7Smrj cpi->cpi_xmaxeax >= 0x80000001 && 2319ae115bc7Smrj (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC)) 2320ae115bc7Smrj return (1); 2321ae115bc7Smrj } 2322843e1988Sjohnlev #endif 23237c478bd9Sstevel@tonic-gate return (0); 23247c478bd9Sstevel@tonic-gate } 23257c478bd9Sstevel@tonic-gate 23267c478bd9Sstevel@tonic-gate int 23277c478bd9Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n) 23287c478bd9Sstevel@tonic-gate { 23297c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 23307c478bd9Sstevel@tonic-gate 23317c478bd9Sstevel@tonic-gate static const char fmt[] = 2332ecfa43a5Sdmick "x86 (%s %X family %d model %d step %d clock %d MHz)"; 23337c478bd9Sstevel@tonic-gate static const char fmt_ht[] = 2334ecfa43a5Sdmick "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)"; 23357c478bd9Sstevel@tonic-gate 23367c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23377c478bd9Sstevel@tonic-gate 23388949bcd6Sandrei if (cpuid_is_cmt(cpu)) 23397c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt_ht, cpi->cpi_chipid, 2340ecfa43a5Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 2341ecfa43a5Sdmick cpi->cpi_family, cpi->cpi_model, 23427c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 23437c478bd9Sstevel@tonic-gate return (snprintf(s, n, fmt, 2344ecfa43a5Sdmick cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax, 2345ecfa43a5Sdmick cpi->cpi_family, cpi->cpi_model, 23467c478bd9Sstevel@tonic-gate cpi->cpi_step, cpu->cpu_type_info.pi_clock)); 23477c478bd9Sstevel@tonic-gate } 23487c478bd9Sstevel@tonic-gate 23497c478bd9Sstevel@tonic-gate const char * 23507c478bd9Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu) 23517c478bd9Sstevel@tonic-gate { 23527c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23537c478bd9Sstevel@tonic-gate return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr); 23547c478bd9Sstevel@tonic-gate } 23557c478bd9Sstevel@tonic-gate 23567c478bd9Sstevel@tonic-gate uint_t 23577c478bd9Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu) 23587c478bd9Sstevel@tonic-gate { 23597c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23607c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_vendor); 23617c478bd9Sstevel@tonic-gate } 23627c478bd9Sstevel@tonic-gate 23637c478bd9Sstevel@tonic-gate uint_t 23647c478bd9Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu) 23657c478bd9Sstevel@tonic-gate { 23667c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23677c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_family); 23687c478bd9Sstevel@tonic-gate } 23697c478bd9Sstevel@tonic-gate 23707c478bd9Sstevel@tonic-gate uint_t 23717c478bd9Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu) 23727c478bd9Sstevel@tonic-gate { 23737c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23747c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_model); 23757c478bd9Sstevel@tonic-gate } 23767c478bd9Sstevel@tonic-gate 23777c478bd9Sstevel@tonic-gate uint_t 23787c478bd9Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu) 23797c478bd9Sstevel@tonic-gate { 23807c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 23817c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip); 23827c478bd9Sstevel@tonic-gate } 23837c478bd9Sstevel@tonic-gate 23847c478bd9Sstevel@tonic-gate uint_t 23858949bcd6Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu) 23868949bcd6Sandrei { 23878949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 23888949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip); 23898949bcd6Sandrei } 23908949bcd6Sandrei 23918949bcd6Sandrei uint_t 2392d129bde2Sesaxe cpuid_get_ncpu_sharing_last_cache(cpu_t *cpu) 2393d129bde2Sesaxe { 2394d129bde2Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 2395d129bde2Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_shr_last_cache); 2396d129bde2Sesaxe } 2397d129bde2Sesaxe 2398d129bde2Sesaxe id_t 2399d129bde2Sesaxe cpuid_get_last_lvl_cacheid(cpu_t *cpu) 2400d129bde2Sesaxe { 2401d129bde2Sesaxe ASSERT(cpuid_checkpass(cpu, 2)); 2402d129bde2Sesaxe return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid); 2403d129bde2Sesaxe } 2404d129bde2Sesaxe 2405d129bde2Sesaxe uint_t 24067c478bd9Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu) 24077c478bd9Sstevel@tonic-gate { 24087c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24097c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_step); 24107c478bd9Sstevel@tonic-gate } 24117c478bd9Sstevel@tonic-gate 24122449e17fSsherrym uint_t 24132449e17fSsherrym cpuid_getsig(struct cpu *cpu) 24142449e17fSsherrym { 24152449e17fSsherrym ASSERT(cpuid_checkpass(cpu, 1)); 24162449e17fSsherrym return (cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_eax); 24172449e17fSsherrym } 24182449e17fSsherrym 24198a40a695Sgavinm uint32_t 24208a40a695Sgavinm cpuid_getchiprev(struct cpu *cpu) 24218a40a695Sgavinm { 24228a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24238a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprev); 24248a40a695Sgavinm } 24258a40a695Sgavinm 24268a40a695Sgavinm const char * 24278a40a695Sgavinm cpuid_getchiprevstr(struct cpu *cpu) 24288a40a695Sgavinm { 24298a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24308a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr); 24318a40a695Sgavinm } 24328a40a695Sgavinm 24338a40a695Sgavinm uint32_t 24348a40a695Sgavinm cpuid_getsockettype(struct cpu *cpu) 24358a40a695Sgavinm { 24368a40a695Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 24378a40a695Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_socket); 24388a40a695Sgavinm } 24398a40a695Sgavinm 2440fb2f18f8Sesaxe int 2441fb2f18f8Sesaxe cpuid_get_chipid(cpu_t *cpu) 24427c478bd9Sstevel@tonic-gate { 24437c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24447c478bd9Sstevel@tonic-gate 24458949bcd6Sandrei if (cpuid_is_cmt(cpu)) 24467c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_chipid); 24477c478bd9Sstevel@tonic-gate return (cpu->cpu_id); 24487c478bd9Sstevel@tonic-gate } 24497c478bd9Sstevel@tonic-gate 24508949bcd6Sandrei id_t 2451fb2f18f8Sesaxe cpuid_get_coreid(cpu_t *cpu) 24528949bcd6Sandrei { 24538949bcd6Sandrei ASSERT(cpuid_checkpass(cpu, 1)); 24548949bcd6Sandrei return (cpu->cpu_m.mcpu_cpi->cpi_coreid); 24558949bcd6Sandrei } 24568949bcd6Sandrei 24577c478bd9Sstevel@tonic-gate int 245810569901Sgavinm cpuid_get_pkgcoreid(cpu_t *cpu) 245910569901Sgavinm { 246010569901Sgavinm ASSERT(cpuid_checkpass(cpu, 1)); 246110569901Sgavinm return (cpu->cpu_m.mcpu_cpi->cpi_pkgcoreid); 246210569901Sgavinm } 246310569901Sgavinm 246410569901Sgavinm int 2465fb2f18f8Sesaxe cpuid_get_clogid(cpu_t *cpu) 24667c478bd9Sstevel@tonic-gate { 24677c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24687c478bd9Sstevel@tonic-gate return (cpu->cpu_m.mcpu_cpi->cpi_clogid); 24697c478bd9Sstevel@tonic-gate } 24707c478bd9Sstevel@tonic-gate 24717c478bd9Sstevel@tonic-gate void 24727c478bd9Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits) 24737c478bd9Sstevel@tonic-gate { 24747c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 24757c478bd9Sstevel@tonic-gate 24767c478bd9Sstevel@tonic-gate if (cpu == NULL) 24777c478bd9Sstevel@tonic-gate cpu = CPU; 24787c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 24797c478bd9Sstevel@tonic-gate 24807c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 24817c478bd9Sstevel@tonic-gate 24827c478bd9Sstevel@tonic-gate if (pabits) 24837c478bd9Sstevel@tonic-gate *pabits = cpi->cpi_pabits; 24847c478bd9Sstevel@tonic-gate if (vabits) 24857c478bd9Sstevel@tonic-gate *vabits = cpi->cpi_vabits; 24867c478bd9Sstevel@tonic-gate } 24877c478bd9Sstevel@tonic-gate 24887c478bd9Sstevel@tonic-gate /* 24897c478bd9Sstevel@tonic-gate * Returns the number of data TLB entries for a corresponding 24907c478bd9Sstevel@tonic-gate * pagesize. If it can't be computed, or isn't known, the 24917c478bd9Sstevel@tonic-gate * routine returns zero. If you ask about an architecturally 24927c478bd9Sstevel@tonic-gate * impossible pagesize, the routine will panic (so that the 24937c478bd9Sstevel@tonic-gate * hat implementor knows that things are inconsistent.) 24947c478bd9Sstevel@tonic-gate */ 24957c478bd9Sstevel@tonic-gate uint_t 24967c478bd9Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize) 24977c478bd9Sstevel@tonic-gate { 24987c478bd9Sstevel@tonic-gate struct cpuid_info *cpi; 24997c478bd9Sstevel@tonic-gate uint_t dtlb_nent = 0; 25007c478bd9Sstevel@tonic-gate 25017c478bd9Sstevel@tonic-gate if (cpu == NULL) 25027c478bd9Sstevel@tonic-gate cpu = CPU; 25037c478bd9Sstevel@tonic-gate cpi = cpu->cpu_m.mcpu_cpi; 25047c478bd9Sstevel@tonic-gate 25057c478bd9Sstevel@tonic-gate ASSERT(cpuid_checkpass(cpu, 1)); 25067c478bd9Sstevel@tonic-gate 25077c478bd9Sstevel@tonic-gate /* 25087c478bd9Sstevel@tonic-gate * Check the L2 TLB info 25097c478bd9Sstevel@tonic-gate */ 25107c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000006) { 25118949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[6]; 25127c478bd9Sstevel@tonic-gate 25137c478bd9Sstevel@tonic-gate switch (pagesize) { 25147c478bd9Sstevel@tonic-gate 25157c478bd9Sstevel@tonic-gate case 4 * 1024: 25167c478bd9Sstevel@tonic-gate /* 25177c478bd9Sstevel@tonic-gate * All zero in the top 16 bits of the register 25187c478bd9Sstevel@tonic-gate * indicates a unified TLB. Size is in low 16 bits. 25197c478bd9Sstevel@tonic-gate */ 25207c478bd9Sstevel@tonic-gate if ((cp->cp_ebx & 0xffff0000) == 0) 25217c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_ebx & 0x0000ffff; 25227c478bd9Sstevel@tonic-gate else 25237c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 27, 16); 25247c478bd9Sstevel@tonic-gate break; 25257c478bd9Sstevel@tonic-gate 25267c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 25277c478bd9Sstevel@tonic-gate if ((cp->cp_eax & 0xffff0000) == 0) 25287c478bd9Sstevel@tonic-gate dtlb_nent = cp->cp_eax & 0x0000ffff; 25297c478bd9Sstevel@tonic-gate else 25307c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 27, 16); 25317c478bd9Sstevel@tonic-gate break; 25327c478bd9Sstevel@tonic-gate 25337c478bd9Sstevel@tonic-gate default: 25347c478bd9Sstevel@tonic-gate panic("unknown L2 pagesize"); 25357c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 25367c478bd9Sstevel@tonic-gate } 25377c478bd9Sstevel@tonic-gate } 25387c478bd9Sstevel@tonic-gate 25397c478bd9Sstevel@tonic-gate if (dtlb_nent != 0) 25407c478bd9Sstevel@tonic-gate return (dtlb_nent); 25417c478bd9Sstevel@tonic-gate 25427c478bd9Sstevel@tonic-gate /* 25437c478bd9Sstevel@tonic-gate * No L2 TLB support for this size, try L1. 25447c478bd9Sstevel@tonic-gate */ 25457c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) { 25468949bcd6Sandrei struct cpuid_regs *cp = &cpi->cpi_extd[5]; 25477c478bd9Sstevel@tonic-gate 25487c478bd9Sstevel@tonic-gate switch (pagesize) { 25497c478bd9Sstevel@tonic-gate case 4 * 1024: 25507c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_ebx, 23, 16); 25517c478bd9Sstevel@tonic-gate break; 25527c478bd9Sstevel@tonic-gate case 2 * 1024 * 1024: 25537c478bd9Sstevel@tonic-gate dtlb_nent = BITX(cp->cp_eax, 23, 16); 25547c478bd9Sstevel@tonic-gate break; 25557c478bd9Sstevel@tonic-gate default: 25567c478bd9Sstevel@tonic-gate panic("unknown L1 d-TLB pagesize"); 25577c478bd9Sstevel@tonic-gate /*NOTREACHED*/ 25587c478bd9Sstevel@tonic-gate } 25597c478bd9Sstevel@tonic-gate } 25607c478bd9Sstevel@tonic-gate 25617c478bd9Sstevel@tonic-gate return (dtlb_nent); 25627c478bd9Sstevel@tonic-gate } 25637c478bd9Sstevel@tonic-gate 25647c478bd9Sstevel@tonic-gate /* 25657c478bd9Sstevel@tonic-gate * Return 0 if the erratum is not present or not applicable, positive 25667c478bd9Sstevel@tonic-gate * if it is, and negative if the status of the erratum is unknown. 25677c478bd9Sstevel@tonic-gate * 25687c478bd9Sstevel@tonic-gate * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm) 25692201b277Skucharsk * Processors" #25759, Rev 3.57, August 2005 25707c478bd9Sstevel@tonic-gate */ 25717c478bd9Sstevel@tonic-gate int 25727c478bd9Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum) 25737c478bd9Sstevel@tonic-gate { 25747c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 25758949bcd6Sandrei uint_t eax; 25767c478bd9Sstevel@tonic-gate 2577ea99987eSsethg /* 2578ea99987eSsethg * Bail out if this CPU isn't an AMD CPU, or if it's 2579ea99987eSsethg * a legacy (32-bit) AMD CPU. 2580ea99987eSsethg */ 2581ea99987eSsethg if (cpi->cpi_vendor != X86_VENDOR_AMD || 2582875b116eSkchow cpi->cpi_family == 4 || cpi->cpi_family == 5 || 2583875b116eSkchow cpi->cpi_family == 6) 25848a40a695Sgavinm 25857c478bd9Sstevel@tonic-gate return (0); 25867c478bd9Sstevel@tonic-gate 25877c478bd9Sstevel@tonic-gate eax = cpi->cpi_std[1].cp_eax; 25887c478bd9Sstevel@tonic-gate 25897c478bd9Sstevel@tonic-gate #define SH_B0(eax) (eax == 0xf40 || eax == 0xf50) 25907c478bd9Sstevel@tonic-gate #define SH_B3(eax) (eax == 0xf51) 2591ee88d2b9Skchow #define B(eax) (SH_B0(eax) || SH_B3(eax)) 25927c478bd9Sstevel@tonic-gate 25937c478bd9Sstevel@tonic-gate #define SH_C0(eax) (eax == 0xf48 || eax == 0xf58) 25947c478bd9Sstevel@tonic-gate 25957c478bd9Sstevel@tonic-gate #define SH_CG(eax) (eax == 0xf4a || eax == 0xf5a || eax == 0xf7a) 25967c478bd9Sstevel@tonic-gate #define DH_CG(eax) (eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0) 25977c478bd9Sstevel@tonic-gate #define CH_CG(eax) (eax == 0xf82 || eax == 0xfb2) 2598ee88d2b9Skchow #define CG(eax) (SH_CG(eax) || DH_CG(eax) || CH_CG(eax)) 25997c478bd9Sstevel@tonic-gate 26007c478bd9Sstevel@tonic-gate #define SH_D0(eax) (eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70) 26017c478bd9Sstevel@tonic-gate #define DH_D0(eax) (eax == 0x10fc0 || eax == 0x10ff0) 26027c478bd9Sstevel@tonic-gate #define CH_D0(eax) (eax == 0x10f80 || eax == 0x10fb0) 2603ee88d2b9Skchow #define D0(eax) (SH_D0(eax) || DH_D0(eax) || CH_D0(eax)) 26047c478bd9Sstevel@tonic-gate 26057c478bd9Sstevel@tonic-gate #define SH_E0(eax) (eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70) 26067c478bd9Sstevel@tonic-gate #define JH_E1(eax) (eax == 0x20f10) /* JH8_E0 had 0x20f30 */ 26077c478bd9Sstevel@tonic-gate #define DH_E3(eax) (eax == 0x20fc0 || eax == 0x20ff0) 26087c478bd9Sstevel@tonic-gate #define SH_E4(eax) (eax == 0x20f51 || eax == 0x20f71) 26097c478bd9Sstevel@tonic-gate #define BH_E4(eax) (eax == 0x20fb1) 26107c478bd9Sstevel@tonic-gate #define SH_E5(eax) (eax == 0x20f42) 26117c478bd9Sstevel@tonic-gate #define DH_E6(eax) (eax == 0x20ff2 || eax == 0x20fc2) 26127c478bd9Sstevel@tonic-gate #define JH_E6(eax) (eax == 0x20f12 || eax == 0x20f32) 2613ee88d2b9Skchow #define EX(eax) (SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \ 2614ee88d2b9Skchow SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \ 2615ee88d2b9Skchow DH_E6(eax) || JH_E6(eax)) 26167c478bd9Sstevel@tonic-gate 2617512cf780Skchow #define DR_AX(eax) (eax == 0x100f00 || eax == 0x100f01 || eax == 0x100f02) 2618512cf780Skchow #define DR_B0(eax) (eax == 0x100f20) 2619512cf780Skchow #define DR_B1(eax) (eax == 0x100f21) 2620512cf780Skchow #define DR_BA(eax) (eax == 0x100f2a) 2621512cf780Skchow #define DR_B2(eax) (eax == 0x100f22) 2622512cf780Skchow #define DR_B3(eax) (eax == 0x100f23) 2623512cf780Skchow #define RB_C0(eax) (eax == 0x100f40) 2624512cf780Skchow 26257c478bd9Sstevel@tonic-gate switch (erratum) { 26267c478bd9Sstevel@tonic-gate case 1: 2627875b116eSkchow return (cpi->cpi_family < 0x10); 26287c478bd9Sstevel@tonic-gate case 51: /* what does the asterisk mean? */ 26297c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26307c478bd9Sstevel@tonic-gate case 52: 26317c478bd9Sstevel@tonic-gate return (B(eax)); 26327c478bd9Sstevel@tonic-gate case 57: 2633512cf780Skchow return (cpi->cpi_family <= 0x11); 26347c478bd9Sstevel@tonic-gate case 58: 26357c478bd9Sstevel@tonic-gate return (B(eax)); 26367c478bd9Sstevel@tonic-gate case 60: 2637512cf780Skchow return (cpi->cpi_family <= 0x11); 26387c478bd9Sstevel@tonic-gate case 61: 26397c478bd9Sstevel@tonic-gate case 62: 26407c478bd9Sstevel@tonic-gate case 63: 26417c478bd9Sstevel@tonic-gate case 64: 26427c478bd9Sstevel@tonic-gate case 65: 26437c478bd9Sstevel@tonic-gate case 66: 26447c478bd9Sstevel@tonic-gate case 68: 26457c478bd9Sstevel@tonic-gate case 69: 26467c478bd9Sstevel@tonic-gate case 70: 26477c478bd9Sstevel@tonic-gate case 71: 26487c478bd9Sstevel@tonic-gate return (B(eax)); 26497c478bd9Sstevel@tonic-gate case 72: 26507c478bd9Sstevel@tonic-gate return (SH_B0(eax)); 26517c478bd9Sstevel@tonic-gate case 74: 26527c478bd9Sstevel@tonic-gate return (B(eax)); 26537c478bd9Sstevel@tonic-gate case 75: 2654875b116eSkchow return (cpi->cpi_family < 0x10); 26557c478bd9Sstevel@tonic-gate case 76: 26567c478bd9Sstevel@tonic-gate return (B(eax)); 26577c478bd9Sstevel@tonic-gate case 77: 2658512cf780Skchow return (cpi->cpi_family <= 0x11); 26597c478bd9Sstevel@tonic-gate case 78: 26607c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 26617c478bd9Sstevel@tonic-gate case 79: 26627c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 26637c478bd9Sstevel@tonic-gate case 80: 26647c478bd9Sstevel@tonic-gate case 81: 26657c478bd9Sstevel@tonic-gate case 82: 26667c478bd9Sstevel@tonic-gate return (B(eax)); 26677c478bd9Sstevel@tonic-gate case 83: 26687c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26697c478bd9Sstevel@tonic-gate case 85: 2670875b116eSkchow return (cpi->cpi_family < 0x10); 26717c478bd9Sstevel@tonic-gate case 86: 26727c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 26737c478bd9Sstevel@tonic-gate case 88: 26747c478bd9Sstevel@tonic-gate #if !defined(__amd64) 26757c478bd9Sstevel@tonic-gate return (0); 26767c478bd9Sstevel@tonic-gate #else 26777c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 26787c478bd9Sstevel@tonic-gate #endif 26797c478bd9Sstevel@tonic-gate case 89: 2680875b116eSkchow return (cpi->cpi_family < 0x10); 26817c478bd9Sstevel@tonic-gate case 90: 26827c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26837c478bd9Sstevel@tonic-gate case 91: 26847c478bd9Sstevel@tonic-gate case 92: 26857c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 26867c478bd9Sstevel@tonic-gate case 93: 26877c478bd9Sstevel@tonic-gate return (SH_C0(eax)); 26887c478bd9Sstevel@tonic-gate case 94: 26897c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26907c478bd9Sstevel@tonic-gate case 95: 26917c478bd9Sstevel@tonic-gate #if !defined(__amd64) 26927c478bd9Sstevel@tonic-gate return (0); 26937c478bd9Sstevel@tonic-gate #else 26947c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 26957c478bd9Sstevel@tonic-gate #endif 26967c478bd9Sstevel@tonic-gate case 96: 26977c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax)); 26987c478bd9Sstevel@tonic-gate case 97: 26997c478bd9Sstevel@tonic-gate case 98: 27007c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax)); 27017c478bd9Sstevel@tonic-gate case 99: 27027c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27037c478bd9Sstevel@tonic-gate case 100: 27047c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax)); 27057c478bd9Sstevel@tonic-gate case 101: 27067c478bd9Sstevel@tonic-gate case 103: 27077c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27087c478bd9Sstevel@tonic-gate case 104: 27097c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 27107c478bd9Sstevel@tonic-gate case 105: 27117c478bd9Sstevel@tonic-gate case 106: 27127c478bd9Sstevel@tonic-gate case 107: 27137c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27147c478bd9Sstevel@tonic-gate case 108: 27157c478bd9Sstevel@tonic-gate return (DH_CG(eax)); 27167c478bd9Sstevel@tonic-gate case 109: 27177c478bd9Sstevel@tonic-gate return (SH_C0(eax) || CG(eax) || D0(eax)); 27187c478bd9Sstevel@tonic-gate case 110: 27197c478bd9Sstevel@tonic-gate return (D0(eax) || EX(eax)); 27207c478bd9Sstevel@tonic-gate case 111: 27217c478bd9Sstevel@tonic-gate return (CG(eax)); 27227c478bd9Sstevel@tonic-gate case 112: 27237c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 27247c478bd9Sstevel@tonic-gate case 113: 27257c478bd9Sstevel@tonic-gate return (eax == 0x20fc0); 27267c478bd9Sstevel@tonic-gate case 114: 27277c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 27287c478bd9Sstevel@tonic-gate case 115: 27297c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax)); 27307c478bd9Sstevel@tonic-gate case 116: 27317c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax)); 27327c478bd9Sstevel@tonic-gate case 117: 27337c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax)); 27347c478bd9Sstevel@tonic-gate case 118: 27357c478bd9Sstevel@tonic-gate return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) || 27367c478bd9Sstevel@tonic-gate JH_E6(eax)); 27377c478bd9Sstevel@tonic-gate case 121: 27387c478bd9Sstevel@tonic-gate return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax)); 27397c478bd9Sstevel@tonic-gate case 122: 2740512cf780Skchow return (cpi->cpi_family < 0x10 || cpi->cpi_family == 0x11); 27417c478bd9Sstevel@tonic-gate case 123: 27427c478bd9Sstevel@tonic-gate return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax)); 27432201b277Skucharsk case 131: 2744875b116eSkchow return (cpi->cpi_family < 0x10); 2745ef50d8c0Sesaxe case 6336786: 2746ef50d8c0Sesaxe /* 2747ef50d8c0Sesaxe * Test for AdvPowerMgmtInfo.TscPStateInvariant 2748875b116eSkchow * if this is a K8 family or newer processor 2749ef50d8c0Sesaxe */ 2750ef50d8c0Sesaxe if (CPI_FAMILY(cpi) == 0xf) { 27518949bcd6Sandrei struct cpuid_regs regs; 27528949bcd6Sandrei regs.cp_eax = 0x80000007; 27538949bcd6Sandrei (void) __cpuid_insn(®s); 27548949bcd6Sandrei return (!(regs.cp_edx & 0x100)); 2755ef50d8c0Sesaxe } 2756ef50d8c0Sesaxe return (0); 2757ee88d2b9Skchow case 6323525: 2758ee88d2b9Skchow return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) | 2759ee88d2b9Skchow (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40); 2760ee88d2b9Skchow 2761512cf780Skchow case 6671130: 2762512cf780Skchow /* 2763512cf780Skchow * check for processors (pre-Shanghai) that do not provide 2764512cf780Skchow * optimal management of 1gb ptes in its tlb. 2765512cf780Skchow */ 2766512cf780Skchow return (cpi->cpi_family == 0x10 && cpi->cpi_model < 4); 2767512cf780Skchow 2768512cf780Skchow case 298: 2769512cf780Skchow return (DR_AX(eax) || DR_B0(eax) || DR_B1(eax) || DR_BA(eax) || 2770512cf780Skchow DR_B2(eax) || RB_C0(eax)); 2771512cf780Skchow 2772512cf780Skchow default: 2773512cf780Skchow return (-1); 2774512cf780Skchow 2775512cf780Skchow } 2776512cf780Skchow } 2777512cf780Skchow 2778512cf780Skchow /* 2779512cf780Skchow * Determine if specified erratum is present via OSVW (OS Visible Workaround). 2780512cf780Skchow * Return 1 if erratum is present, 0 if not present and -1 if indeterminate. 2781512cf780Skchow */ 2782512cf780Skchow int 2783512cf780Skchow osvw_opteron_erratum(cpu_t *cpu, uint_t erratum) 2784512cf780Skchow { 2785512cf780Skchow struct cpuid_info *cpi; 2786512cf780Skchow uint_t osvwid; 2787512cf780Skchow static int osvwfeature = -1; 2788512cf780Skchow uint64_t osvwlength; 2789512cf780Skchow 2790512cf780Skchow 2791512cf780Skchow cpi = cpu->cpu_m.mcpu_cpi; 2792512cf780Skchow 2793512cf780Skchow /* confirm OSVW supported */ 2794512cf780Skchow if (osvwfeature == -1) { 2795512cf780Skchow osvwfeature = cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW; 2796512cf780Skchow } else { 2797512cf780Skchow /* assert that osvw feature setting is consistent on all cpus */ 2798512cf780Skchow ASSERT(osvwfeature == 2799512cf780Skchow (cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW)); 2800512cf780Skchow } 2801512cf780Skchow if (!osvwfeature) 2802512cf780Skchow return (-1); 2803512cf780Skchow 2804512cf780Skchow osvwlength = rdmsr(MSR_AMD_OSVW_ID_LEN) & OSVW_ID_LEN_MASK; 2805512cf780Skchow 2806512cf780Skchow switch (erratum) { 2807512cf780Skchow case 298: /* osvwid is 0 */ 2808512cf780Skchow osvwid = 0; 2809512cf780Skchow if (osvwlength <= (uint64_t)osvwid) { 2810512cf780Skchow /* osvwid 0 is unknown */ 2811512cf780Skchow return (-1); 2812512cf780Skchow } 2813512cf780Skchow 2814512cf780Skchow /* 2815512cf780Skchow * Check the OSVW STATUS MSR to determine the state 2816512cf780Skchow * of the erratum where: 2817512cf780Skchow * 0 - fixed by HW 2818512cf780Skchow * 1 - BIOS has applied the workaround when BIOS 2819512cf780Skchow * workaround is available. (Or for other errata, 2820512cf780Skchow * OS workaround is required.) 2821512cf780Skchow * For a value of 1, caller will confirm that the 2822512cf780Skchow * erratum 298 workaround has indeed been applied by BIOS. 2823512cf780Skchow * 2824512cf780Skchow * A 1 may be set in cpus that have a HW fix 2825512cf780Skchow * in a mixed cpu system. Regarding erratum 298: 2826512cf780Skchow * In a multiprocessor platform, the workaround above 2827512cf780Skchow * should be applied to all processors regardless of 2828512cf780Skchow * silicon revision when an affected processor is 2829512cf780Skchow * present. 2830512cf780Skchow */ 2831512cf780Skchow 2832512cf780Skchow return (rdmsr(MSR_AMD_OSVW_STATUS + 2833512cf780Skchow (osvwid / OSVW_ID_CNT_PER_MSR)) & 2834512cf780Skchow (1ULL << (osvwid % OSVW_ID_CNT_PER_MSR))); 2835512cf780Skchow 28367c478bd9Sstevel@tonic-gate default: 28377c478bd9Sstevel@tonic-gate return (-1); 28387c478bd9Sstevel@tonic-gate } 28397c478bd9Sstevel@tonic-gate } 28407c478bd9Sstevel@tonic-gate 28417c478bd9Sstevel@tonic-gate static const char assoc_str[] = "associativity"; 28427c478bd9Sstevel@tonic-gate static const char line_str[] = "line-size"; 28437c478bd9Sstevel@tonic-gate static const char size_str[] = "size"; 28447c478bd9Sstevel@tonic-gate 28457c478bd9Sstevel@tonic-gate static void 28467c478bd9Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type, 28477c478bd9Sstevel@tonic-gate uint32_t val) 28487c478bd9Sstevel@tonic-gate { 28497c478bd9Sstevel@tonic-gate char buf[128]; 28507c478bd9Sstevel@tonic-gate 28517c478bd9Sstevel@tonic-gate /* 28527c478bd9Sstevel@tonic-gate * ndi_prop_update_int() is used because it is desirable for 28537c478bd9Sstevel@tonic-gate * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set. 28547c478bd9Sstevel@tonic-gate */ 28557c478bd9Sstevel@tonic-gate if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf)) 28567c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val); 28577c478bd9Sstevel@tonic-gate } 28587c478bd9Sstevel@tonic-gate 28597c478bd9Sstevel@tonic-gate /* 28607c478bd9Sstevel@tonic-gate * Intel-style cache/tlb description 28617c478bd9Sstevel@tonic-gate * 28627c478bd9Sstevel@tonic-gate * Standard cpuid level 2 gives a randomly ordered 28637c478bd9Sstevel@tonic-gate * selection of tags that index into a table that describes 28647c478bd9Sstevel@tonic-gate * cache and tlb properties. 28657c478bd9Sstevel@tonic-gate */ 28667c478bd9Sstevel@tonic-gate 28677c478bd9Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache"; 28687c478bd9Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache"; 28697c478bd9Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache"; 2870ae115bc7Smrj static const char l3_cache_str[] = "l3-cache"; 28717c478bd9Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K"; 28727c478bd9Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K"; 2873824e4fecSvd224797 static const char itlb2M_str[] = "itlb-2M"; 28747c478bd9Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M"; 28757c478bd9Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M"; 287625dfb062Sksadhukh static const char dtlb24_str[] = "dtlb0-2M-4M"; 28777c478bd9Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M"; 287825dfb062Sksadhukh static const char itlb24_str[] = "itlb-2M-4M"; 28797c478bd9Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M"; 28807c478bd9Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache"; 28817c478bd9Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache"; 28827c478bd9Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache"; 28837c478bd9Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache"; 288425dfb062Sksadhukh static const char sh_l2_tlb4k_str[] = "shared-l2-tlb-4k"; 28857c478bd9Sstevel@tonic-gate 28867c478bd9Sstevel@tonic-gate static const struct cachetab { 28877c478bd9Sstevel@tonic-gate uint8_t ct_code; 28887c478bd9Sstevel@tonic-gate uint8_t ct_assoc; 28897c478bd9Sstevel@tonic-gate uint16_t ct_line_size; 28907c478bd9Sstevel@tonic-gate size_t ct_size; 28917c478bd9Sstevel@tonic-gate const char *ct_label; 28927c478bd9Sstevel@tonic-gate } intel_ctab[] = { 2893824e4fecSvd224797 /* 2894824e4fecSvd224797 * maintain descending order! 2895824e4fecSvd224797 * 2896824e4fecSvd224797 * Codes ignored - Reason 2897824e4fecSvd224797 * ---------------------- 2898824e4fecSvd224797 * 40H - intel_cpuid_4_cache_info() disambiguates l2/l3 cache 2899824e4fecSvd224797 * f0H/f1H - Currently we do not interpret prefetch size by design 2900824e4fecSvd224797 */ 290125dfb062Sksadhukh { 0xe4, 16, 64, 8*1024*1024, l3_cache_str}, 290225dfb062Sksadhukh { 0xe3, 16, 64, 4*1024*1024, l3_cache_str}, 290325dfb062Sksadhukh { 0xe2, 16, 64, 2*1024*1024, l3_cache_str}, 290425dfb062Sksadhukh { 0xde, 12, 64, 6*1024*1024, l3_cache_str}, 290525dfb062Sksadhukh { 0xdd, 12, 64, 3*1024*1024, l3_cache_str}, 290625dfb062Sksadhukh { 0xdc, 12, 64, ((1*1024*1024)+(512*1024)), l3_cache_str}, 290725dfb062Sksadhukh { 0xd8, 8, 64, 4*1024*1024, l3_cache_str}, 290825dfb062Sksadhukh { 0xd7, 8, 64, 2*1024*1024, l3_cache_str}, 290925dfb062Sksadhukh { 0xd6, 8, 64, 1*1024*1024, l3_cache_str}, 291025dfb062Sksadhukh { 0xd2, 4, 64, 2*1024*1024, l3_cache_str}, 291125dfb062Sksadhukh { 0xd1, 4, 64, 1*1024*1024, l3_cache_str}, 291225dfb062Sksadhukh { 0xd0, 4, 64, 512*1024, l3_cache_str}, 291325dfb062Sksadhukh { 0xca, 4, 0, 512, sh_l2_tlb4k_str}, 2914824e4fecSvd224797 { 0xc0, 4, 0, 8, dtlb44_str }, 2915824e4fecSvd224797 { 0xba, 4, 0, 64, dtlb4k_str }, 2916ae115bc7Smrj { 0xb4, 4, 0, 256, dtlb4k_str }, 29177c478bd9Sstevel@tonic-gate { 0xb3, 4, 0, 128, dtlb4k_str }, 291825dfb062Sksadhukh { 0xb2, 4, 0, 64, itlb4k_str }, 29197c478bd9Sstevel@tonic-gate { 0xb0, 4, 0, 128, itlb4k_str }, 29207c478bd9Sstevel@tonic-gate { 0x87, 8, 64, 1024*1024, l2_cache_str}, 29217c478bd9Sstevel@tonic-gate { 0x86, 4, 64, 512*1024, l2_cache_str}, 29227c478bd9Sstevel@tonic-gate { 0x85, 8, 32, 2*1024*1024, l2_cache_str}, 29237c478bd9Sstevel@tonic-gate { 0x84, 8, 32, 1024*1024, l2_cache_str}, 29247c478bd9Sstevel@tonic-gate { 0x83, 8, 32, 512*1024, l2_cache_str}, 29257c478bd9Sstevel@tonic-gate { 0x82, 8, 32, 256*1024, l2_cache_str}, 2926824e4fecSvd224797 { 0x80, 8, 64, 512*1024, l2_cache_str}, 29277c478bd9Sstevel@tonic-gate { 0x7f, 2, 64, 512*1024, l2_cache_str}, 29287c478bd9Sstevel@tonic-gate { 0x7d, 8, 64, 2*1024*1024, sl2_cache_str}, 29297c478bd9Sstevel@tonic-gate { 0x7c, 8, 64, 1024*1024, sl2_cache_str}, 29307c478bd9Sstevel@tonic-gate { 0x7b, 8, 64, 512*1024, sl2_cache_str}, 29317c478bd9Sstevel@tonic-gate { 0x7a, 8, 64, 256*1024, sl2_cache_str}, 29327c478bd9Sstevel@tonic-gate { 0x79, 8, 64, 128*1024, sl2_cache_str}, 29337c478bd9Sstevel@tonic-gate { 0x78, 8, 64, 1024*1024, l2_cache_str}, 2934ae115bc7Smrj { 0x73, 8, 0, 64*1024, itrace_str}, 29357c478bd9Sstevel@tonic-gate { 0x72, 8, 0, 32*1024, itrace_str}, 29367c478bd9Sstevel@tonic-gate { 0x71, 8, 0, 16*1024, itrace_str}, 29377c478bd9Sstevel@tonic-gate { 0x70, 8, 0, 12*1024, itrace_str}, 29387c478bd9Sstevel@tonic-gate { 0x68, 4, 64, 32*1024, sl1_dcache_str}, 29397c478bd9Sstevel@tonic-gate { 0x67, 4, 64, 16*1024, sl1_dcache_str}, 29407c478bd9Sstevel@tonic-gate { 0x66, 4, 64, 8*1024, sl1_dcache_str}, 29417c478bd9Sstevel@tonic-gate { 0x60, 8, 64, 16*1024, sl1_dcache_str}, 29427c478bd9Sstevel@tonic-gate { 0x5d, 0, 0, 256, dtlb44_str}, 29437c478bd9Sstevel@tonic-gate { 0x5c, 0, 0, 128, dtlb44_str}, 29447c478bd9Sstevel@tonic-gate { 0x5b, 0, 0, 64, dtlb44_str}, 294525dfb062Sksadhukh { 0x5a, 4, 0, 32, dtlb24_str}, 2946824e4fecSvd224797 { 0x59, 0, 0, 16, dtlb4k_str}, 2947824e4fecSvd224797 { 0x57, 4, 0, 16, dtlb4k_str}, 2948824e4fecSvd224797 { 0x56, 4, 0, 16, dtlb4M_str}, 294925dfb062Sksadhukh { 0x55, 0, 0, 7, itlb24_str}, 29507c478bd9Sstevel@tonic-gate { 0x52, 0, 0, 256, itlb424_str}, 29517c478bd9Sstevel@tonic-gate { 0x51, 0, 0, 128, itlb424_str}, 29527c478bd9Sstevel@tonic-gate { 0x50, 0, 0, 64, itlb424_str}, 2953824e4fecSvd224797 { 0x4f, 0, 0, 32, itlb4k_str}, 2954824e4fecSvd224797 { 0x4e, 24, 64, 6*1024*1024, l2_cache_str}, 2955ae115bc7Smrj { 0x4d, 16, 64, 16*1024*1024, l3_cache_str}, 2956ae115bc7Smrj { 0x4c, 12, 64, 12*1024*1024, l3_cache_str}, 2957ae115bc7Smrj { 0x4b, 16, 64, 8*1024*1024, l3_cache_str}, 2958ae115bc7Smrj { 0x4a, 12, 64, 6*1024*1024, l3_cache_str}, 2959ae115bc7Smrj { 0x49, 16, 64, 4*1024*1024, l3_cache_str}, 2960824e4fecSvd224797 { 0x48, 12, 64, 3*1024*1024, l2_cache_str}, 2961ae115bc7Smrj { 0x47, 8, 64, 8*1024*1024, l3_cache_str}, 2962ae115bc7Smrj { 0x46, 4, 64, 4*1024*1024, l3_cache_str}, 29637c478bd9Sstevel@tonic-gate { 0x45, 4, 32, 2*1024*1024, l2_cache_str}, 29647c478bd9Sstevel@tonic-gate { 0x44, 4, 32, 1024*1024, l2_cache_str}, 29657c478bd9Sstevel@tonic-gate { 0x43, 4, 32, 512*1024, l2_cache_str}, 29667c478bd9Sstevel@tonic-gate { 0x42, 4, 32, 256*1024, l2_cache_str}, 29677c478bd9Sstevel@tonic-gate { 0x41, 4, 32, 128*1024, l2_cache_str}, 2968ae115bc7Smrj { 0x3e, 4, 64, 512*1024, sl2_cache_str}, 2969ae115bc7Smrj { 0x3d, 6, 64, 384*1024, sl2_cache_str}, 29707c478bd9Sstevel@tonic-gate { 0x3c, 4, 64, 256*1024, sl2_cache_str}, 29717c478bd9Sstevel@tonic-gate { 0x3b, 2, 64, 128*1024, sl2_cache_str}, 2972ae115bc7Smrj { 0x3a, 6, 64, 192*1024, sl2_cache_str}, 29737c478bd9Sstevel@tonic-gate { 0x39, 4, 64, 128*1024, sl2_cache_str}, 29747c478bd9Sstevel@tonic-gate { 0x30, 8, 64, 32*1024, l1_icache_str}, 29757c478bd9Sstevel@tonic-gate { 0x2c, 8, 64, 32*1024, l1_dcache_str}, 29767c478bd9Sstevel@tonic-gate { 0x29, 8, 64, 4096*1024, sl3_cache_str}, 29777c478bd9Sstevel@tonic-gate { 0x25, 8, 64, 2048*1024, sl3_cache_str}, 29787c478bd9Sstevel@tonic-gate { 0x23, 8, 64, 1024*1024, sl3_cache_str}, 29797c478bd9Sstevel@tonic-gate { 0x22, 4, 64, 512*1024, sl3_cache_str}, 2980824e4fecSvd224797 { 0x0e, 6, 64, 24*1024, l1_dcache_str}, 298125dfb062Sksadhukh { 0x0d, 4, 32, 16*1024, l1_dcache_str}, 29827c478bd9Sstevel@tonic-gate { 0x0c, 4, 32, 16*1024, l1_dcache_str}, 2983ae115bc7Smrj { 0x0b, 4, 0, 4, itlb4M_str}, 29847c478bd9Sstevel@tonic-gate { 0x0a, 2, 32, 8*1024, l1_dcache_str}, 29857c478bd9Sstevel@tonic-gate { 0x08, 4, 32, 16*1024, l1_icache_str}, 29867c478bd9Sstevel@tonic-gate { 0x06, 4, 32, 8*1024, l1_icache_str}, 2987824e4fecSvd224797 { 0x05, 4, 0, 32, dtlb4M_str}, 29887c478bd9Sstevel@tonic-gate { 0x04, 4, 0, 8, dtlb4M_str}, 29897c478bd9Sstevel@tonic-gate { 0x03, 4, 0, 64, dtlb4k_str}, 29907c478bd9Sstevel@tonic-gate { 0x02, 4, 0, 2, itlb4M_str}, 29917c478bd9Sstevel@tonic-gate { 0x01, 4, 0, 32, itlb4k_str}, 29927c478bd9Sstevel@tonic-gate { 0 } 29937c478bd9Sstevel@tonic-gate }; 29947c478bd9Sstevel@tonic-gate 29957c478bd9Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = { 29967c478bd9Sstevel@tonic-gate { 0x70, 4, 0, 32, "tlb-4K" }, 29977c478bd9Sstevel@tonic-gate { 0x80, 4, 16, 16*1024, "l1-cache" }, 29987c478bd9Sstevel@tonic-gate { 0 } 29997c478bd9Sstevel@tonic-gate }; 30007c478bd9Sstevel@tonic-gate 30017c478bd9Sstevel@tonic-gate /* 30027c478bd9Sstevel@tonic-gate * Search a cache table for a matching entry 30037c478bd9Sstevel@tonic-gate */ 30047c478bd9Sstevel@tonic-gate static const struct cachetab * 30057c478bd9Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code) 30067c478bd9Sstevel@tonic-gate { 30077c478bd9Sstevel@tonic-gate if (code != 0) { 30087c478bd9Sstevel@tonic-gate for (; ct->ct_code != 0; ct++) 30097c478bd9Sstevel@tonic-gate if (ct->ct_code <= code) 30107c478bd9Sstevel@tonic-gate break; 30117c478bd9Sstevel@tonic-gate if (ct->ct_code == code) 30127c478bd9Sstevel@tonic-gate return (ct); 30137c478bd9Sstevel@tonic-gate } 30147c478bd9Sstevel@tonic-gate return (NULL); 30157c478bd9Sstevel@tonic-gate } 30167c478bd9Sstevel@tonic-gate 30177c478bd9Sstevel@tonic-gate /* 30187dee861bSksadhukh * Populate cachetab entry with L2 or L3 cache-information using 30197dee861bSksadhukh * cpuid function 4. This function is called from intel_walk_cacheinfo() 30207dee861bSksadhukh * when descriptor 0x49 is encountered. It returns 0 if no such cache 30217dee861bSksadhukh * information is found. 30227dee861bSksadhukh */ 30237dee861bSksadhukh static int 30247dee861bSksadhukh intel_cpuid_4_cache_info(struct cachetab *ct, struct cpuid_info *cpi) 30257dee861bSksadhukh { 30267dee861bSksadhukh uint32_t level, i; 30277dee861bSksadhukh int ret = 0; 30287dee861bSksadhukh 30297dee861bSksadhukh for (i = 0; i < cpi->cpi_std_4_size; i++) { 30307dee861bSksadhukh level = CPI_CACHE_LVL(cpi->cpi_std_4[i]); 30317dee861bSksadhukh 30327dee861bSksadhukh if (level == 2 || level == 3) { 30337dee861bSksadhukh ct->ct_assoc = CPI_CACHE_WAYS(cpi->cpi_std_4[i]) + 1; 30347dee861bSksadhukh ct->ct_line_size = 30357dee861bSksadhukh CPI_CACHE_COH_LN_SZ(cpi->cpi_std_4[i]) + 1; 30367dee861bSksadhukh ct->ct_size = ct->ct_assoc * 30377dee861bSksadhukh (CPI_CACHE_PARTS(cpi->cpi_std_4[i]) + 1) * 30387dee861bSksadhukh ct->ct_line_size * 30397dee861bSksadhukh (cpi->cpi_std_4[i]->cp_ecx + 1); 30407dee861bSksadhukh 30417dee861bSksadhukh if (level == 2) { 30427dee861bSksadhukh ct->ct_label = l2_cache_str; 30437dee861bSksadhukh } else if (level == 3) { 30447dee861bSksadhukh ct->ct_label = l3_cache_str; 30457dee861bSksadhukh } 30467dee861bSksadhukh ret = 1; 30477dee861bSksadhukh } 30487dee861bSksadhukh } 30497dee861bSksadhukh 30507dee861bSksadhukh return (ret); 30517dee861bSksadhukh } 30527dee861bSksadhukh 30537dee861bSksadhukh /* 30547c478bd9Sstevel@tonic-gate * Walk the cacheinfo descriptor, applying 'func' to every valid element 30557c478bd9Sstevel@tonic-gate * The walk is terminated if the walker returns non-zero. 30567c478bd9Sstevel@tonic-gate */ 30577c478bd9Sstevel@tonic-gate static void 30587c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi, 30597c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 30607c478bd9Sstevel@tonic-gate { 30617c478bd9Sstevel@tonic-gate const struct cachetab *ct; 3062824e4fecSvd224797 struct cachetab des_49_ct, des_b1_ct; 30637c478bd9Sstevel@tonic-gate uint8_t *dp; 30647c478bd9Sstevel@tonic-gate int i; 30657c478bd9Sstevel@tonic-gate 30667c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 30677c478bd9Sstevel@tonic-gate return; 3068f1d742a9Sksadhukh for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 3069f1d742a9Sksadhukh /* 3070f1d742a9Sksadhukh * For overloaded descriptor 0x49 we use cpuid function 4 30717dee861bSksadhukh * if supported by the current processor, to create 3072f1d742a9Sksadhukh * cache information. 3073824e4fecSvd224797 * For overloaded descriptor 0xb1 we use X86_PAE flag 3074824e4fecSvd224797 * to disambiguate the cache information. 3075f1d742a9Sksadhukh */ 30767dee861bSksadhukh if (*dp == 0x49 && cpi->cpi_maxeax >= 0x4 && 30777dee861bSksadhukh intel_cpuid_4_cache_info(&des_49_ct, cpi) == 1) { 30787dee861bSksadhukh ct = &des_49_ct; 3079824e4fecSvd224797 } else if (*dp == 0xb1) { 3080824e4fecSvd224797 des_b1_ct.ct_code = 0xb1; 3081824e4fecSvd224797 des_b1_ct.ct_assoc = 4; 3082824e4fecSvd224797 des_b1_ct.ct_line_size = 0; 3083824e4fecSvd224797 if (x86_feature & X86_PAE) { 3084824e4fecSvd224797 des_b1_ct.ct_size = 8; 3085824e4fecSvd224797 des_b1_ct.ct_label = itlb2M_str; 3086824e4fecSvd224797 } else { 3087824e4fecSvd224797 des_b1_ct.ct_size = 4; 3088824e4fecSvd224797 des_b1_ct.ct_label = itlb4M_str; 3089824e4fecSvd224797 } 3090824e4fecSvd224797 ct = &des_b1_ct; 30917dee861bSksadhukh } else { 30927dee861bSksadhukh if ((ct = find_cacheent(intel_ctab, *dp)) == NULL) { 3093f1d742a9Sksadhukh continue; 3094f1d742a9Sksadhukh } 30957dee861bSksadhukh } 3096f1d742a9Sksadhukh 30977dee861bSksadhukh if (func(arg, ct) != 0) { 30987c478bd9Sstevel@tonic-gate break; 30997c478bd9Sstevel@tonic-gate } 31007c478bd9Sstevel@tonic-gate } 3101f1d742a9Sksadhukh } 31027c478bd9Sstevel@tonic-gate 31037c478bd9Sstevel@tonic-gate /* 31047c478bd9Sstevel@tonic-gate * (Like the Intel one, except for Cyrix CPUs) 31057c478bd9Sstevel@tonic-gate */ 31067c478bd9Sstevel@tonic-gate static void 31077c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi, 31087c478bd9Sstevel@tonic-gate void *arg, int (*func)(void *, const struct cachetab *)) 31097c478bd9Sstevel@tonic-gate { 31107c478bd9Sstevel@tonic-gate const struct cachetab *ct; 31117c478bd9Sstevel@tonic-gate uint8_t *dp; 31127c478bd9Sstevel@tonic-gate int i; 31137c478bd9Sstevel@tonic-gate 31147c478bd9Sstevel@tonic-gate if ((dp = cpi->cpi_cacheinfo) == NULL) 31157c478bd9Sstevel@tonic-gate return; 31167c478bd9Sstevel@tonic-gate for (i = 0; i < cpi->cpi_ncache; i++, dp++) { 31177c478bd9Sstevel@tonic-gate /* 31187c478bd9Sstevel@tonic-gate * Search Cyrix-specific descriptor table first .. 31197c478bd9Sstevel@tonic-gate */ 31207c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) { 31217c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 31227c478bd9Sstevel@tonic-gate break; 31237c478bd9Sstevel@tonic-gate continue; 31247c478bd9Sstevel@tonic-gate } 31257c478bd9Sstevel@tonic-gate /* 31267c478bd9Sstevel@tonic-gate * .. else fall back to the Intel one 31277c478bd9Sstevel@tonic-gate */ 31287c478bd9Sstevel@tonic-gate if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) { 31297c478bd9Sstevel@tonic-gate if (func(arg, ct) != 0) 31307c478bd9Sstevel@tonic-gate break; 31317c478bd9Sstevel@tonic-gate continue; 31327c478bd9Sstevel@tonic-gate } 31337c478bd9Sstevel@tonic-gate } 31347c478bd9Sstevel@tonic-gate } 31357c478bd9Sstevel@tonic-gate 31367c478bd9Sstevel@tonic-gate /* 31377c478bd9Sstevel@tonic-gate * A cacheinfo walker that adds associativity, line-size, and size properties 31387c478bd9Sstevel@tonic-gate * to the devinfo node it is passed as an argument. 31397c478bd9Sstevel@tonic-gate */ 31407c478bd9Sstevel@tonic-gate static int 31417c478bd9Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct) 31427c478bd9Sstevel@tonic-gate { 31437c478bd9Sstevel@tonic-gate dev_info_t *devi = arg; 31447c478bd9Sstevel@tonic-gate 31457c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc); 31467c478bd9Sstevel@tonic-gate if (ct->ct_line_size != 0) 31477c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, line_str, 31487c478bd9Sstevel@tonic-gate ct->ct_line_size); 31497c478bd9Sstevel@tonic-gate add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size); 31507c478bd9Sstevel@tonic-gate return (0); 31517c478bd9Sstevel@tonic-gate } 31527c478bd9Sstevel@tonic-gate 3153f1d742a9Sksadhukh 31547c478bd9Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?"; 31557c478bd9Sstevel@tonic-gate 31567c478bd9Sstevel@tonic-gate /* 31577c478bd9Sstevel@tonic-gate * AMD style cache/tlb description 31587c478bd9Sstevel@tonic-gate * 31597c478bd9Sstevel@tonic-gate * Extended functions 5 and 6 directly describe properties of 31607c478bd9Sstevel@tonic-gate * tlbs and various cache levels. 31617c478bd9Sstevel@tonic-gate */ 31627c478bd9Sstevel@tonic-gate static void 31637c478bd9Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc) 31647c478bd9Sstevel@tonic-gate { 31657c478bd9Sstevel@tonic-gate switch (assoc) { 31667c478bd9Sstevel@tonic-gate case 0: /* reserved; ignore */ 31677c478bd9Sstevel@tonic-gate break; 31687c478bd9Sstevel@tonic-gate default: 31697c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 31707c478bd9Sstevel@tonic-gate break; 31717c478bd9Sstevel@tonic-gate case 0xff: 31727c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 31737c478bd9Sstevel@tonic-gate break; 31747c478bd9Sstevel@tonic-gate } 31757c478bd9Sstevel@tonic-gate } 31767c478bd9Sstevel@tonic-gate 31777c478bd9Sstevel@tonic-gate static void 31787c478bd9Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 31797c478bd9Sstevel@tonic-gate { 31807c478bd9Sstevel@tonic-gate if (size == 0) 31817c478bd9Sstevel@tonic-gate return; 31827c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 31837c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 31847c478bd9Sstevel@tonic-gate } 31857c478bd9Sstevel@tonic-gate 31867c478bd9Sstevel@tonic-gate static void 31877c478bd9Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label, 31887c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 31897c478bd9Sstevel@tonic-gate { 31907c478bd9Sstevel@tonic-gate if (size == 0 || line_size == 0) 31917c478bd9Sstevel@tonic-gate return; 31927c478bd9Sstevel@tonic-gate add_amd_assoc(devi, label, assoc); 31937c478bd9Sstevel@tonic-gate /* 31947c478bd9Sstevel@tonic-gate * Most AMD parts have a sectored cache. Multiple cache lines are 31957c478bd9Sstevel@tonic-gate * associated with each tag. A sector consists of all cache lines 31967c478bd9Sstevel@tonic-gate * associated with a tag. For example, the AMD K6-III has a sector 31977c478bd9Sstevel@tonic-gate * size of 2 cache lines per tag. 31987c478bd9Sstevel@tonic-gate */ 31997c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 32007c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 32017c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 32027c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 32037c478bd9Sstevel@tonic-gate } 32047c478bd9Sstevel@tonic-gate 32057c478bd9Sstevel@tonic-gate static void 32067c478bd9Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc) 32077c478bd9Sstevel@tonic-gate { 32087c478bd9Sstevel@tonic-gate switch (assoc) { 32097c478bd9Sstevel@tonic-gate case 0: /* off */ 32107c478bd9Sstevel@tonic-gate break; 32117c478bd9Sstevel@tonic-gate case 1: 32127c478bd9Sstevel@tonic-gate case 2: 32137c478bd9Sstevel@tonic-gate case 4: 32147c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, assoc); 32157c478bd9Sstevel@tonic-gate break; 32167c478bd9Sstevel@tonic-gate case 6: 32177c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 8); 32187c478bd9Sstevel@tonic-gate break; 32197c478bd9Sstevel@tonic-gate case 8: 32207c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, assoc_str, 16); 32217c478bd9Sstevel@tonic-gate break; 32227c478bd9Sstevel@tonic-gate case 0xf: 32237c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, fully_assoc, 1); 32247c478bd9Sstevel@tonic-gate break; 32257c478bd9Sstevel@tonic-gate default: /* reserved; ignore */ 32267c478bd9Sstevel@tonic-gate break; 32277c478bd9Sstevel@tonic-gate } 32287c478bd9Sstevel@tonic-gate } 32297c478bd9Sstevel@tonic-gate 32307c478bd9Sstevel@tonic-gate static void 32317c478bd9Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size) 32327c478bd9Sstevel@tonic-gate { 32337c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0) 32347c478bd9Sstevel@tonic-gate return; 32357c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 32367c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size); 32377c478bd9Sstevel@tonic-gate } 32387c478bd9Sstevel@tonic-gate 32397c478bd9Sstevel@tonic-gate static void 32407c478bd9Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label, 32417c478bd9Sstevel@tonic-gate uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size) 32427c478bd9Sstevel@tonic-gate { 32437c478bd9Sstevel@tonic-gate if (size == 0 || assoc == 0 || line_size == 0) 32447c478bd9Sstevel@tonic-gate return; 32457c478bd9Sstevel@tonic-gate add_amd_l2_assoc(devi, label, assoc); 32467c478bd9Sstevel@tonic-gate if (lines_per_tag != 0) 32477c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, "lines-per-tag", lines_per_tag); 32487c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, line_str, line_size); 32497c478bd9Sstevel@tonic-gate add_cache_prop(devi, label, size_str, size * 1024); 32507c478bd9Sstevel@tonic-gate } 32517c478bd9Sstevel@tonic-gate 32527c478bd9Sstevel@tonic-gate static void 32537c478bd9Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi) 32547c478bd9Sstevel@tonic-gate { 32558949bcd6Sandrei struct cpuid_regs *cp; 32567c478bd9Sstevel@tonic-gate 32577c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000005) 32587c478bd9Sstevel@tonic-gate return; 32597c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[5]; 32607c478bd9Sstevel@tonic-gate 32617c478bd9Sstevel@tonic-gate /* 32627c478bd9Sstevel@tonic-gate * 4M/2M L1 TLB configuration 32637c478bd9Sstevel@tonic-gate * 32647c478bd9Sstevel@tonic-gate * We report the size for 2M pages because AMD uses two 32657c478bd9Sstevel@tonic-gate * TLB entries for one 4M page. 32667c478bd9Sstevel@tonic-gate */ 32677c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "dtlb-2M", 32687c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16)); 32697c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "itlb-2M", 32707c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0)); 32717c478bd9Sstevel@tonic-gate 32727c478bd9Sstevel@tonic-gate /* 32737c478bd9Sstevel@tonic-gate * 4K L1 TLB configuration 32747c478bd9Sstevel@tonic-gate */ 32757c478bd9Sstevel@tonic-gate 32767c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 32777c478bd9Sstevel@tonic-gate uint_t nentries; 32787c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 32797c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) { 32807c478bd9Sstevel@tonic-gate /* 32817c478bd9Sstevel@tonic-gate * Crusoe processors have 256 TLB entries, but 32827c478bd9Sstevel@tonic-gate * cpuid data format constrains them to only 32837c478bd9Sstevel@tonic-gate * reporting 255 of them. 32847c478bd9Sstevel@tonic-gate */ 32857c478bd9Sstevel@tonic-gate if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255) 32867c478bd9Sstevel@tonic-gate nentries = 256; 32877c478bd9Sstevel@tonic-gate /* 32887c478bd9Sstevel@tonic-gate * Crusoe processors also have a unified TLB 32897c478bd9Sstevel@tonic-gate */ 32907c478bd9Sstevel@tonic-gate add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24), 32917c478bd9Sstevel@tonic-gate nentries); 32927c478bd9Sstevel@tonic-gate break; 32937c478bd9Sstevel@tonic-gate } 32947c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 32957c478bd9Sstevel@tonic-gate default: 32967c478bd9Sstevel@tonic-gate add_amd_tlb(devi, itlb4k_str, 32977c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16)); 32987c478bd9Sstevel@tonic-gate add_amd_tlb(devi, dtlb4k_str, 32997c478bd9Sstevel@tonic-gate BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0)); 33007c478bd9Sstevel@tonic-gate break; 33017c478bd9Sstevel@tonic-gate } 33027c478bd9Sstevel@tonic-gate 33037c478bd9Sstevel@tonic-gate /* 33047c478bd9Sstevel@tonic-gate * data L1 cache configuration 33057c478bd9Sstevel@tonic-gate */ 33067c478bd9Sstevel@tonic-gate 33077c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_dcache_str, 33087c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16), 33097c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0)); 33107c478bd9Sstevel@tonic-gate 33117c478bd9Sstevel@tonic-gate /* 33127c478bd9Sstevel@tonic-gate * code L1 cache configuration 33137c478bd9Sstevel@tonic-gate */ 33147c478bd9Sstevel@tonic-gate 33157c478bd9Sstevel@tonic-gate add_amd_cache(devi, l1_icache_str, 33167c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16), 33177c478bd9Sstevel@tonic-gate BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0)); 33187c478bd9Sstevel@tonic-gate 33197c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 33207c478bd9Sstevel@tonic-gate return; 33217c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 33227c478bd9Sstevel@tonic-gate 33237c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for large pages */ 33247c478bd9Sstevel@tonic-gate 33257c478bd9Sstevel@tonic-gate if (BITX(cp->cp_eax, 31, 16) == 0) 33267c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-2M", 33277c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33287c478bd9Sstevel@tonic-gate else { 33297c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-2M", 33307c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 33317c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-2M", 33327c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33337c478bd9Sstevel@tonic-gate } 33347c478bd9Sstevel@tonic-gate 33357c478bd9Sstevel@tonic-gate /* Check for a unified L2 TLB for 4K pages */ 33367c478bd9Sstevel@tonic-gate 33377c478bd9Sstevel@tonic-gate if (BITX(cp->cp_ebx, 31, 16) == 0) { 33387c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-tlb-4K", 33397c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33407c478bd9Sstevel@tonic-gate } else { 33417c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-dtlb-4K", 33427c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16)); 33437c478bd9Sstevel@tonic-gate add_amd_l2_tlb(devi, "l2-itlb-4K", 33447c478bd9Sstevel@tonic-gate BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0)); 33457c478bd9Sstevel@tonic-gate } 33467c478bd9Sstevel@tonic-gate 33477c478bd9Sstevel@tonic-gate add_amd_l2_cache(devi, l2_cache_str, 33487c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12), 33497c478bd9Sstevel@tonic-gate BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0)); 33507c478bd9Sstevel@tonic-gate } 33517c478bd9Sstevel@tonic-gate 33527c478bd9Sstevel@tonic-gate /* 33537c478bd9Sstevel@tonic-gate * There are two basic ways that the x86 world describes it cache 33547c478bd9Sstevel@tonic-gate * and tlb architecture - Intel's way and AMD's way. 33557c478bd9Sstevel@tonic-gate * 33567c478bd9Sstevel@tonic-gate * Return which flavor of cache architecture we should use 33577c478bd9Sstevel@tonic-gate */ 33587c478bd9Sstevel@tonic-gate static int 33597c478bd9Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi) 33607c478bd9Sstevel@tonic-gate { 33617c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 33627c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 33637c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax >= 2) 33647c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 33657c478bd9Sstevel@tonic-gate break; 33667c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 33677c478bd9Sstevel@tonic-gate /* 33687c478bd9Sstevel@tonic-gate * The K5 model 1 was the first part from AMD that reported 33697c478bd9Sstevel@tonic-gate * cache sizes via extended cpuid functions. 33707c478bd9Sstevel@tonic-gate */ 33717c478bd9Sstevel@tonic-gate if (cpi->cpi_family > 5 || 33727c478bd9Sstevel@tonic-gate (cpi->cpi_family == 5 && cpi->cpi_model >= 1)) 33737c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 33747c478bd9Sstevel@tonic-gate break; 33757c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 33767c478bd9Sstevel@tonic-gate if (cpi->cpi_family >= 5) 33777c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 33787c478bd9Sstevel@tonic-gate /*FALLTHROUGH*/ 33797c478bd9Sstevel@tonic-gate default: 33807c478bd9Sstevel@tonic-gate /* 33817c478bd9Sstevel@tonic-gate * If they have extended CPU data for 0x80000005 33827c478bd9Sstevel@tonic-gate * then we assume they have AMD-format cache 33837c478bd9Sstevel@tonic-gate * information. 33847c478bd9Sstevel@tonic-gate * 33857c478bd9Sstevel@tonic-gate * If not, and the vendor happens to be Cyrix, 33867c478bd9Sstevel@tonic-gate * then try our-Cyrix specific handler. 33877c478bd9Sstevel@tonic-gate * 33887c478bd9Sstevel@tonic-gate * If we're not Cyrix, then assume we're using Intel's 33897c478bd9Sstevel@tonic-gate * table-driven format instead. 33907c478bd9Sstevel@tonic-gate */ 33917c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax >= 0x80000005) 33927c478bd9Sstevel@tonic-gate return (X86_VENDOR_AMD); 33937c478bd9Sstevel@tonic-gate else if (cpi->cpi_vendor == X86_VENDOR_Cyrix) 33947c478bd9Sstevel@tonic-gate return (X86_VENDOR_Cyrix); 33957c478bd9Sstevel@tonic-gate else if (cpi->cpi_maxeax >= 2) 33967c478bd9Sstevel@tonic-gate return (X86_VENDOR_Intel); 33977c478bd9Sstevel@tonic-gate break; 33987c478bd9Sstevel@tonic-gate } 33997c478bd9Sstevel@tonic-gate return (-1); 34007c478bd9Sstevel@tonic-gate } 34017c478bd9Sstevel@tonic-gate 34027c478bd9Sstevel@tonic-gate /* 34037c478bd9Sstevel@tonic-gate * create a node for the given cpu under the prom root node. 34047c478bd9Sstevel@tonic-gate * Also, create a cpu node in the device tree. 34057c478bd9Sstevel@tonic-gate */ 34067c478bd9Sstevel@tonic-gate static dev_info_t *cpu_nex_devi = NULL; 34077c478bd9Sstevel@tonic-gate static kmutex_t cpu_node_lock; 34087c478bd9Sstevel@tonic-gate 34097c478bd9Sstevel@tonic-gate /* 34107c478bd9Sstevel@tonic-gate * Called from post_startup() and mp_startup() 34117c478bd9Sstevel@tonic-gate */ 34127c478bd9Sstevel@tonic-gate void 34137c478bd9Sstevel@tonic-gate add_cpunode2devtree(processorid_t cpu_id, struct cpuid_info *cpi) 34147c478bd9Sstevel@tonic-gate { 34157c478bd9Sstevel@tonic-gate dev_info_t *cpu_devi; 34167c478bd9Sstevel@tonic-gate int create; 34177c478bd9Sstevel@tonic-gate 34187c478bd9Sstevel@tonic-gate mutex_enter(&cpu_node_lock); 34197c478bd9Sstevel@tonic-gate 34207c478bd9Sstevel@tonic-gate /* 34217c478bd9Sstevel@tonic-gate * create a nexus node for all cpus identified as 'cpu_id' under 34227c478bd9Sstevel@tonic-gate * the root node. 34237c478bd9Sstevel@tonic-gate */ 34247c478bd9Sstevel@tonic-gate if (cpu_nex_devi == NULL) { 34257c478bd9Sstevel@tonic-gate if (ndi_devi_alloc(ddi_root_node(), "cpus", 3426fa9e4066Sahrens (pnode_t)DEVI_SID_NODEID, &cpu_nex_devi) != NDI_SUCCESS) { 34277c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 34287c478bd9Sstevel@tonic-gate return; 34297c478bd9Sstevel@tonic-gate } 34307c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_nex_devi, 0); 34317c478bd9Sstevel@tonic-gate } 34327c478bd9Sstevel@tonic-gate 34337c478bd9Sstevel@tonic-gate /* 34347c478bd9Sstevel@tonic-gate * create a child node for cpu identified as 'cpu_id' 34357c478bd9Sstevel@tonic-gate */ 34367c478bd9Sstevel@tonic-gate cpu_devi = ddi_add_child(cpu_nex_devi, "cpu", DEVI_SID_NODEID, 34377c478bd9Sstevel@tonic-gate cpu_id); 34387c478bd9Sstevel@tonic-gate if (cpu_devi == NULL) { 34397c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 34407c478bd9Sstevel@tonic-gate return; 34417c478bd9Sstevel@tonic-gate } 34427c478bd9Sstevel@tonic-gate 34437c478bd9Sstevel@tonic-gate /* device_type */ 34447c478bd9Sstevel@tonic-gate 34457c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 34467c478bd9Sstevel@tonic-gate "device_type", "cpu"); 34477c478bd9Sstevel@tonic-gate 34487c478bd9Sstevel@tonic-gate /* reg */ 34497c478bd9Sstevel@tonic-gate 34507c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34517c478bd9Sstevel@tonic-gate "reg", cpu_id); 34527c478bd9Sstevel@tonic-gate 34537c478bd9Sstevel@tonic-gate /* cpu-mhz, and clock-frequency */ 34547c478bd9Sstevel@tonic-gate 34557c478bd9Sstevel@tonic-gate if (cpu_freq > 0) { 34567c478bd9Sstevel@tonic-gate long long mul; 34577c478bd9Sstevel@tonic-gate 34587c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34597c478bd9Sstevel@tonic-gate "cpu-mhz", cpu_freq); 34607c478bd9Sstevel@tonic-gate 34617c478bd9Sstevel@tonic-gate if ((mul = cpu_freq * 1000000LL) <= INT_MAX) 34627c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34637c478bd9Sstevel@tonic-gate "clock-frequency", (int)mul); 34647c478bd9Sstevel@tonic-gate } 34657c478bd9Sstevel@tonic-gate 34667c478bd9Sstevel@tonic-gate (void) ndi_devi_online(cpu_devi, 0); 34677c478bd9Sstevel@tonic-gate 34687c478bd9Sstevel@tonic-gate if ((x86_feature & X86_CPUID) == 0) { 34697c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 34707c478bd9Sstevel@tonic-gate return; 34717c478bd9Sstevel@tonic-gate } 34727c478bd9Sstevel@tonic-gate 34737c478bd9Sstevel@tonic-gate /* vendor-id */ 34747c478bd9Sstevel@tonic-gate 34757c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 34767c478bd9Sstevel@tonic-gate "vendor-id", cpi->cpi_vendorstr); 34777c478bd9Sstevel@tonic-gate 34787c478bd9Sstevel@tonic-gate if (cpi->cpi_maxeax == 0) { 34797c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 34807c478bd9Sstevel@tonic-gate return; 34817c478bd9Sstevel@tonic-gate } 34827c478bd9Sstevel@tonic-gate 34837c478bd9Sstevel@tonic-gate /* 34847c478bd9Sstevel@tonic-gate * family, model, and step 34857c478bd9Sstevel@tonic-gate */ 34867c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34877c478bd9Sstevel@tonic-gate "family", CPI_FAMILY(cpi)); 34887c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34897c478bd9Sstevel@tonic-gate "cpu-model", CPI_MODEL(cpi)); 34907c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 34917c478bd9Sstevel@tonic-gate "stepping-id", CPI_STEP(cpi)); 34927c478bd9Sstevel@tonic-gate 34937c478bd9Sstevel@tonic-gate /* type */ 34947c478bd9Sstevel@tonic-gate 34957c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 34967c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 34977c478bd9Sstevel@tonic-gate create = 1; 34987c478bd9Sstevel@tonic-gate break; 34997c478bd9Sstevel@tonic-gate default: 35007c478bd9Sstevel@tonic-gate create = 0; 35017c478bd9Sstevel@tonic-gate break; 35027c478bd9Sstevel@tonic-gate } 35037c478bd9Sstevel@tonic-gate if (create) 35047c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35057c478bd9Sstevel@tonic-gate "type", CPI_TYPE(cpi)); 35067c478bd9Sstevel@tonic-gate 35077c478bd9Sstevel@tonic-gate /* ext-family */ 35087c478bd9Sstevel@tonic-gate 35097c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35107c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 35117c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 35127c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 35137c478bd9Sstevel@tonic-gate break; 35147c478bd9Sstevel@tonic-gate default: 35157c478bd9Sstevel@tonic-gate create = 0; 35167c478bd9Sstevel@tonic-gate break; 35177c478bd9Sstevel@tonic-gate } 35187c478bd9Sstevel@tonic-gate if (create) 35197c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35207c478bd9Sstevel@tonic-gate "ext-family", CPI_FAMILY_XTD(cpi)); 35217c478bd9Sstevel@tonic-gate 35227c478bd9Sstevel@tonic-gate /* ext-model */ 35237c478bd9Sstevel@tonic-gate 35247c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35257c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 352663d3f7dfSkk208521 create = IS_EXTENDED_MODEL_INTEL(cpi); 352768c91426Sdmick break; 35287c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 3529ee88d2b9Skchow create = CPI_FAMILY(cpi) == 0xf; 35307c478bd9Sstevel@tonic-gate break; 35317c478bd9Sstevel@tonic-gate default: 35327c478bd9Sstevel@tonic-gate create = 0; 35337c478bd9Sstevel@tonic-gate break; 35347c478bd9Sstevel@tonic-gate } 35357c478bd9Sstevel@tonic-gate if (create) 35367c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35377c478bd9Sstevel@tonic-gate "ext-model", CPI_MODEL_XTD(cpi)); 35387c478bd9Sstevel@tonic-gate 35397c478bd9Sstevel@tonic-gate /* generation */ 35407c478bd9Sstevel@tonic-gate 35417c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35427c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 35437c478bd9Sstevel@tonic-gate /* 35447c478bd9Sstevel@tonic-gate * AMD K5 model 1 was the first part to support this 35457c478bd9Sstevel@tonic-gate */ 35467c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 35477c478bd9Sstevel@tonic-gate break; 35487c478bd9Sstevel@tonic-gate default: 35497c478bd9Sstevel@tonic-gate create = 0; 35507c478bd9Sstevel@tonic-gate break; 35517c478bd9Sstevel@tonic-gate } 35527c478bd9Sstevel@tonic-gate if (create) 35537c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35547c478bd9Sstevel@tonic-gate "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8)); 35557c478bd9Sstevel@tonic-gate 35567c478bd9Sstevel@tonic-gate /* brand-id */ 35577c478bd9Sstevel@tonic-gate 35587c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35597c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 35607c478bd9Sstevel@tonic-gate /* 35617c478bd9Sstevel@tonic-gate * brand id first appeared on Pentium III Xeon model 8, 35627c478bd9Sstevel@tonic-gate * and Celeron model 8 processors and Opteron 35637c478bd9Sstevel@tonic-gate */ 35647c478bd9Sstevel@tonic-gate create = cpi->cpi_family > 6 || 35657c478bd9Sstevel@tonic-gate (cpi->cpi_family == 6 && cpi->cpi_model >= 8); 35667c478bd9Sstevel@tonic-gate break; 35677c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 35687c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 35697c478bd9Sstevel@tonic-gate break; 35707c478bd9Sstevel@tonic-gate default: 35717c478bd9Sstevel@tonic-gate create = 0; 35727c478bd9Sstevel@tonic-gate break; 35737c478bd9Sstevel@tonic-gate } 35747c478bd9Sstevel@tonic-gate if (create && cpi->cpi_brandid != 0) { 35757c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35767c478bd9Sstevel@tonic-gate "brand-id", cpi->cpi_brandid); 35777c478bd9Sstevel@tonic-gate } 35787c478bd9Sstevel@tonic-gate 35797c478bd9Sstevel@tonic-gate /* chunks, and apic-id */ 35807c478bd9Sstevel@tonic-gate 35817c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 35827c478bd9Sstevel@tonic-gate /* 35837c478bd9Sstevel@tonic-gate * first available on Pentium IV and Opteron (K8) 35847c478bd9Sstevel@tonic-gate */ 35855ff02082Sdmick case X86_VENDOR_Intel: 35865ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 35875ff02082Sdmick break; 35885ff02082Sdmick case X86_VENDOR_AMD: 35897c478bd9Sstevel@tonic-gate create = cpi->cpi_family >= 0xf; 35907c478bd9Sstevel@tonic-gate break; 35917c478bd9Sstevel@tonic-gate default: 35927c478bd9Sstevel@tonic-gate create = 0; 35937c478bd9Sstevel@tonic-gate break; 35947c478bd9Sstevel@tonic-gate } 35957c478bd9Sstevel@tonic-gate if (create) { 35967c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 35977c478bd9Sstevel@tonic-gate "chunks", CPI_CHUNKS(cpi)); 35987c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 3599b6917abeSmishra "apic-id", cpi->cpi_apicid); 36007aec1d6eScindi if (cpi->cpi_chipid >= 0) { 36017c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36027c478bd9Sstevel@tonic-gate "chip#", cpi->cpi_chipid); 36037aec1d6eScindi (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36047aec1d6eScindi "clog#", cpi->cpi_clogid); 36057aec1d6eScindi } 36067c478bd9Sstevel@tonic-gate } 36077c478bd9Sstevel@tonic-gate 36087c478bd9Sstevel@tonic-gate /* cpuid-features */ 36097c478bd9Sstevel@tonic-gate 36107c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36117c478bd9Sstevel@tonic-gate "cpuid-features", CPI_FEATURES_EDX(cpi)); 36127c478bd9Sstevel@tonic-gate 36137c478bd9Sstevel@tonic-gate 36147c478bd9Sstevel@tonic-gate /* cpuid-features-ecx */ 36157c478bd9Sstevel@tonic-gate 36167c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36177c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 36185ff02082Sdmick create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf; 36197c478bd9Sstevel@tonic-gate break; 36207c478bd9Sstevel@tonic-gate default: 36217c478bd9Sstevel@tonic-gate create = 0; 36227c478bd9Sstevel@tonic-gate break; 36237c478bd9Sstevel@tonic-gate } 36247c478bd9Sstevel@tonic-gate if (create) 36257c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36267c478bd9Sstevel@tonic-gate "cpuid-features-ecx", CPI_FEATURES_ECX(cpi)); 36277c478bd9Sstevel@tonic-gate 36287c478bd9Sstevel@tonic-gate /* ext-cpuid-features */ 36297c478bd9Sstevel@tonic-gate 36307c478bd9Sstevel@tonic-gate switch (cpi->cpi_vendor) { 36315ff02082Sdmick case X86_VENDOR_Intel: 36327c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 36337c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 36347c478bd9Sstevel@tonic-gate case X86_VENDOR_TM: 36357c478bd9Sstevel@tonic-gate case X86_VENDOR_Centaur: 36367c478bd9Sstevel@tonic-gate create = cpi->cpi_xmaxeax >= 0x80000001; 36377c478bd9Sstevel@tonic-gate break; 36387c478bd9Sstevel@tonic-gate default: 36397c478bd9Sstevel@tonic-gate create = 0; 36407c478bd9Sstevel@tonic-gate break; 36417c478bd9Sstevel@tonic-gate } 36425ff02082Sdmick if (create) { 36437c478bd9Sstevel@tonic-gate (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36447c478bd9Sstevel@tonic-gate "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi)); 36455ff02082Sdmick (void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi, 36465ff02082Sdmick "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi)); 36475ff02082Sdmick } 36487c478bd9Sstevel@tonic-gate 36497c478bd9Sstevel@tonic-gate /* 36507c478bd9Sstevel@tonic-gate * Brand String first appeared in Intel Pentium IV, AMD K5 36517c478bd9Sstevel@tonic-gate * model 1, and Cyrix GXm. On earlier models we try and 36527c478bd9Sstevel@tonic-gate * simulate something similar .. so this string should always 36537c478bd9Sstevel@tonic-gate * same -something- about the processor, however lame. 36547c478bd9Sstevel@tonic-gate */ 36557c478bd9Sstevel@tonic-gate (void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi, 36567c478bd9Sstevel@tonic-gate "brand-string", cpi->cpi_brandstr); 36577c478bd9Sstevel@tonic-gate 36587c478bd9Sstevel@tonic-gate /* 36597c478bd9Sstevel@tonic-gate * Finally, cache and tlb information 36607c478bd9Sstevel@tonic-gate */ 36617c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 36627c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 36637c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 36647c478bd9Sstevel@tonic-gate break; 36657c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 36667c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props); 36677c478bd9Sstevel@tonic-gate break; 36687c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 36697c478bd9Sstevel@tonic-gate amd_cache_info(cpi, cpu_devi); 36707c478bd9Sstevel@tonic-gate break; 36717c478bd9Sstevel@tonic-gate default: 36727c478bd9Sstevel@tonic-gate break; 36737c478bd9Sstevel@tonic-gate } 36747c478bd9Sstevel@tonic-gate 36757c478bd9Sstevel@tonic-gate mutex_exit(&cpu_node_lock); 36767c478bd9Sstevel@tonic-gate } 36777c478bd9Sstevel@tonic-gate 36787c478bd9Sstevel@tonic-gate struct l2info { 36797c478bd9Sstevel@tonic-gate int *l2i_csz; 36807c478bd9Sstevel@tonic-gate int *l2i_lsz; 36817c478bd9Sstevel@tonic-gate int *l2i_assoc; 36827c478bd9Sstevel@tonic-gate int l2i_ret; 36837c478bd9Sstevel@tonic-gate }; 36847c478bd9Sstevel@tonic-gate 36857c478bd9Sstevel@tonic-gate /* 36867c478bd9Sstevel@tonic-gate * A cacheinfo walker that fetches the size, line-size and associativity 36877c478bd9Sstevel@tonic-gate * of the L2 cache 36887c478bd9Sstevel@tonic-gate */ 36897c478bd9Sstevel@tonic-gate static int 36907c478bd9Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct) 36917c478bd9Sstevel@tonic-gate { 36927c478bd9Sstevel@tonic-gate struct l2info *l2i = arg; 36937c478bd9Sstevel@tonic-gate int *ip; 36947c478bd9Sstevel@tonic-gate 36957c478bd9Sstevel@tonic-gate if (ct->ct_label != l2_cache_str && 36967c478bd9Sstevel@tonic-gate ct->ct_label != sl2_cache_str) 36977c478bd9Sstevel@tonic-gate return (0); /* not an L2 -- keep walking */ 36987c478bd9Sstevel@tonic-gate 36997c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 37007c478bd9Sstevel@tonic-gate *ip = ct->ct_size; 37017c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 37027c478bd9Sstevel@tonic-gate *ip = ct->ct_line_size; 37037c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 37047c478bd9Sstevel@tonic-gate *ip = ct->ct_assoc; 37057c478bd9Sstevel@tonic-gate l2i->l2i_ret = ct->ct_size; 37067c478bd9Sstevel@tonic-gate return (1); /* was an L2 -- terminate walk */ 37077c478bd9Sstevel@tonic-gate } 37087c478bd9Sstevel@tonic-gate 3709606303c9Skchow /* 3710606303c9Skchow * AMD L2/L3 Cache and TLB Associativity Field Definition: 3711606303c9Skchow * 3712606303c9Skchow * Unlike the associativity for the L1 cache and tlb where the 8 bit 3713606303c9Skchow * value is the associativity, the associativity for the L2 cache and 3714606303c9Skchow * tlb is encoded in the following table. The 4 bit L2 value serves as 3715606303c9Skchow * an index into the amd_afd[] array to determine the associativity. 3716606303c9Skchow * -1 is undefined. 0 is fully associative. 3717606303c9Skchow */ 3718606303c9Skchow 3719606303c9Skchow static int amd_afd[] = 3720606303c9Skchow {-1, 1, 2, -1, 4, -1, 8, -1, 16, -1, 32, 48, 64, 96, 128, 0}; 3721606303c9Skchow 37227c478bd9Sstevel@tonic-gate static void 37237c478bd9Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i) 37247c478bd9Sstevel@tonic-gate { 37258949bcd6Sandrei struct cpuid_regs *cp; 37267c478bd9Sstevel@tonic-gate uint_t size, assoc; 3727606303c9Skchow int i; 37287c478bd9Sstevel@tonic-gate int *ip; 37297c478bd9Sstevel@tonic-gate 37307c478bd9Sstevel@tonic-gate if (cpi->cpi_xmaxeax < 0x80000006) 37317c478bd9Sstevel@tonic-gate return; 37327c478bd9Sstevel@tonic-gate cp = &cpi->cpi_extd[6]; 37337c478bd9Sstevel@tonic-gate 3734606303c9Skchow if ((i = BITX(cp->cp_ecx, 15, 12)) != 0 && 37357c478bd9Sstevel@tonic-gate (size = BITX(cp->cp_ecx, 31, 16)) != 0) { 37367c478bd9Sstevel@tonic-gate uint_t cachesz = size * 1024; 3737606303c9Skchow assoc = amd_afd[i]; 37387c478bd9Sstevel@tonic-gate 3739606303c9Skchow ASSERT(assoc != -1); 37407c478bd9Sstevel@tonic-gate 37417c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_csz) != NULL) 37427c478bd9Sstevel@tonic-gate *ip = cachesz; 37437c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_lsz) != NULL) 37447c478bd9Sstevel@tonic-gate *ip = BITX(cp->cp_ecx, 7, 0); 37457c478bd9Sstevel@tonic-gate if ((ip = l2i->l2i_assoc) != NULL) 37467c478bd9Sstevel@tonic-gate *ip = assoc; 37477c478bd9Sstevel@tonic-gate l2i->l2i_ret = cachesz; 37487c478bd9Sstevel@tonic-gate } 37497c478bd9Sstevel@tonic-gate } 37507c478bd9Sstevel@tonic-gate 37517c478bd9Sstevel@tonic-gate int 37527c478bd9Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc) 37537c478bd9Sstevel@tonic-gate { 37547c478bd9Sstevel@tonic-gate struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi; 37557c478bd9Sstevel@tonic-gate struct l2info __l2info, *l2i = &__l2info; 37567c478bd9Sstevel@tonic-gate 37577c478bd9Sstevel@tonic-gate l2i->l2i_csz = csz; 37587c478bd9Sstevel@tonic-gate l2i->l2i_lsz = lsz; 37597c478bd9Sstevel@tonic-gate l2i->l2i_assoc = assoc; 37607c478bd9Sstevel@tonic-gate l2i->l2i_ret = -1; 37617c478bd9Sstevel@tonic-gate 37627c478bd9Sstevel@tonic-gate switch (x86_which_cacheinfo(cpi)) { 37637c478bd9Sstevel@tonic-gate case X86_VENDOR_Intel: 37647c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 37657c478bd9Sstevel@tonic-gate break; 37667c478bd9Sstevel@tonic-gate case X86_VENDOR_Cyrix: 37677c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo); 37687c478bd9Sstevel@tonic-gate break; 37697c478bd9Sstevel@tonic-gate case X86_VENDOR_AMD: 37707c478bd9Sstevel@tonic-gate amd_l2cacheinfo(cpi, l2i); 37717c478bd9Sstevel@tonic-gate break; 37727c478bd9Sstevel@tonic-gate default: 37737c478bd9Sstevel@tonic-gate break; 37747c478bd9Sstevel@tonic-gate } 37757c478bd9Sstevel@tonic-gate return (l2i->l2i_ret); 37767c478bd9Sstevel@tonic-gate } 3777f98fbcecSbholler 3778843e1988Sjohnlev #if !defined(__xpv) 3779843e1988Sjohnlev 37805b8a6efeSbholler uint32_t * 37815b8a6efeSbholler cpuid_mwait_alloc(cpu_t *cpu) 37825b8a6efeSbholler { 37835b8a6efeSbholler uint32_t *ret; 37845b8a6efeSbholler size_t mwait_size; 37855b8a6efeSbholler 37865b8a6efeSbholler ASSERT(cpuid_checkpass(cpu, 2)); 37875b8a6efeSbholler 37885b8a6efeSbholler mwait_size = cpu->cpu_m.mcpu_cpi->cpi_mwait.mon_max; 37895b8a6efeSbholler if (mwait_size == 0) 37905b8a6efeSbholler return (NULL); 37915b8a6efeSbholler 37925b8a6efeSbholler /* 37935b8a6efeSbholler * kmem_alloc() returns cache line size aligned data for mwait_size 37945b8a6efeSbholler * allocations. mwait_size is currently cache line sized. Neither 37955b8a6efeSbholler * of these implementation details are guarantied to be true in the 37965b8a6efeSbholler * future. 37975b8a6efeSbholler * 37985b8a6efeSbholler * First try allocating mwait_size as kmem_alloc() currently returns 37995b8a6efeSbholler * correctly aligned memory. If kmem_alloc() does not return 38005b8a6efeSbholler * mwait_size aligned memory, then use mwait_size ROUNDUP. 38015b8a6efeSbholler * 38025b8a6efeSbholler * Set cpi_mwait.buf_actual and cpi_mwait.size_actual in case we 38035b8a6efeSbholler * decide to free this memory. 38045b8a6efeSbholler */ 38055b8a6efeSbholler ret = kmem_zalloc(mwait_size, KM_SLEEP); 38065b8a6efeSbholler if (ret == (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size)) { 38075b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 38085b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size; 38095b8a6efeSbholler *ret = MWAIT_RUNNING; 38105b8a6efeSbholler return (ret); 38115b8a6efeSbholler } else { 38125b8a6efeSbholler kmem_free(ret, mwait_size); 38135b8a6efeSbholler ret = kmem_zalloc(mwait_size * 2, KM_SLEEP); 38145b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret; 38155b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size * 2; 38165b8a6efeSbholler ret = (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size); 38175b8a6efeSbholler *ret = MWAIT_RUNNING; 38185b8a6efeSbholler return (ret); 38195b8a6efeSbholler } 38205b8a6efeSbholler } 38215b8a6efeSbholler 38225b8a6efeSbholler void 38235b8a6efeSbholler cpuid_mwait_free(cpu_t *cpu) 3824f98fbcecSbholler { 3825f98fbcecSbholler ASSERT(cpuid_checkpass(cpu, 2)); 38265b8a6efeSbholler 38275b8a6efeSbholler if (cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual != NULL && 38285b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual > 0) { 38295b8a6efeSbholler kmem_free(cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual, 38305b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual); 38315b8a6efeSbholler } 38325b8a6efeSbholler 38335b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = NULL; 38345b8a6efeSbholler cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = 0; 3835f98fbcecSbholler } 3836843e1988Sjohnlev 3837247dbb3dSsudheer void 3838247dbb3dSsudheer patch_tsc_read(int flag) 3839247dbb3dSsudheer { 3840247dbb3dSsudheer size_t cnt; 3841e4b86885SCheng Sean Ye 3842247dbb3dSsudheer switch (flag) { 3843247dbb3dSsudheer case X86_NO_TSC: 3844247dbb3dSsudheer cnt = &_no_rdtsc_end - &_no_rdtsc_start; 38452b0bcb26Ssudheer (void) memcpy((void *)tsc_read, (void *)&_no_rdtsc_start, cnt); 3846247dbb3dSsudheer break; 3847247dbb3dSsudheer case X86_HAVE_TSCP: 3848247dbb3dSsudheer cnt = &_tscp_end - &_tscp_start; 38492b0bcb26Ssudheer (void) memcpy((void *)tsc_read, (void *)&_tscp_start, cnt); 3850247dbb3dSsudheer break; 3851247dbb3dSsudheer case X86_TSC_MFENCE: 3852247dbb3dSsudheer cnt = &_tsc_mfence_end - &_tsc_mfence_start; 38532b0bcb26Ssudheer (void) memcpy((void *)tsc_read, 38542b0bcb26Ssudheer (void *)&_tsc_mfence_start, cnt); 3855247dbb3dSsudheer break; 385615363b27Ssudheer case X86_TSC_LFENCE: 385715363b27Ssudheer cnt = &_tsc_lfence_end - &_tsc_lfence_start; 385815363b27Ssudheer (void) memcpy((void *)tsc_read, 385915363b27Ssudheer (void *)&_tsc_lfence_start, cnt); 386015363b27Ssudheer break; 3861247dbb3dSsudheer default: 3862247dbb3dSsudheer break; 3863247dbb3dSsudheer } 3864247dbb3dSsudheer } 3865247dbb3dSsudheer 3866*0e751525SEric Saxe int 3867*0e751525SEric Saxe cpuid_deep_cstates_supported(void) 3868*0e751525SEric Saxe { 3869*0e751525SEric Saxe struct cpuid_info *cpi; 3870*0e751525SEric Saxe struct cpuid_regs regs; 3871*0e751525SEric Saxe 3872*0e751525SEric Saxe ASSERT(cpuid_checkpass(CPU, 1)); 3873*0e751525SEric Saxe 3874*0e751525SEric Saxe cpi = CPU->cpu_m.mcpu_cpi; 3875*0e751525SEric Saxe 3876*0e751525SEric Saxe if (!(x86_feature & X86_CPUID)) 3877*0e751525SEric Saxe return (0); 3878*0e751525SEric Saxe 3879*0e751525SEric Saxe switch (cpi->cpi_vendor) { 3880*0e751525SEric Saxe case X86_VENDOR_Intel: 3881*0e751525SEric Saxe if (cpi->cpi_xmaxeax < 0x80000007) 3882*0e751525SEric Saxe return (0); 3883*0e751525SEric Saxe 3884*0e751525SEric Saxe /* 3885*0e751525SEric Saxe * TSC run at a constant rate in all ACPI C-states? 3886*0e751525SEric Saxe */ 3887*0e751525SEric Saxe regs.cp_eax = 0x80000007; 3888*0e751525SEric Saxe (void) __cpuid_insn(®s); 3889*0e751525SEric Saxe return (regs.cp_edx & CPUID_TSC_CSTATE_INVARIANCE); 3890*0e751525SEric Saxe 3891*0e751525SEric Saxe default: 3892*0e751525SEric Saxe return (0); 3893*0e751525SEric Saxe } 3894*0e751525SEric Saxe } 3895*0e751525SEric Saxe 389622cc0e45SBill Holler #if defined(__amd64) && !defined(__xpv) 389722cc0e45SBill Holler /* 389822cc0e45SBill Holler * Patch in versions of bcopy for high performance Intel Nhm processors 389922cc0e45SBill Holler * and later... 390022cc0e45SBill Holler */ 390122cc0e45SBill Holler void 390222cc0e45SBill Holler patch_memops(uint_t vendor) 390322cc0e45SBill Holler { 390422cc0e45SBill Holler size_t cnt, i; 390522cc0e45SBill Holler caddr_t to, from; 390622cc0e45SBill Holler 390722cc0e45SBill Holler if ((vendor == X86_VENDOR_Intel) && ((x86_feature & X86_SSE4_2) != 0)) { 390822cc0e45SBill Holler cnt = &bcopy_patch_end - &bcopy_patch_start; 390922cc0e45SBill Holler to = &bcopy_ck_size; 391022cc0e45SBill Holler from = &bcopy_patch_start; 391122cc0e45SBill Holler for (i = 0; i < cnt; i++) { 391222cc0e45SBill Holler *to++ = *from++; 391322cc0e45SBill Holler } 391422cc0e45SBill Holler } 391522cc0e45SBill Holler } 391622cc0e45SBill Holler #endif /* __amd64 && !__xpv */ 391722cc0e45SBill Holler 3918843e1988Sjohnlev #endif /* !__xpv */ 3919