xref: /titanic_52/usr/src/boot/sys/x86/include/specialreg.h (revision 4a5d661a82b942b6538acd26209d959ce98b593a)
1*4a5d661aSToomas Soome /*-
2*4a5d661aSToomas Soome  * Copyright (c) 1991 The Regents of the University of California.
3*4a5d661aSToomas Soome  * All rights reserved.
4*4a5d661aSToomas Soome  *
5*4a5d661aSToomas Soome  * Redistribution and use in source and binary forms, with or without
6*4a5d661aSToomas Soome  * modification, are permitted provided that the following conditions
7*4a5d661aSToomas Soome  * are met:
8*4a5d661aSToomas Soome  * 1. Redistributions of source code must retain the above copyright
9*4a5d661aSToomas Soome  *    notice, this list of conditions and the following disclaimer.
10*4a5d661aSToomas Soome  * 2. Redistributions in binary form must reproduce the above copyright
11*4a5d661aSToomas Soome  *    notice, this list of conditions and the following disclaimer in the
12*4a5d661aSToomas Soome  *    documentation and/or other materials provided with the distribution.
13*4a5d661aSToomas Soome  * 4. Neither the name of the University nor the names of its contributors
14*4a5d661aSToomas Soome  *    may be used to endorse or promote products derived from this software
15*4a5d661aSToomas Soome  *    without specific prior written permission.
16*4a5d661aSToomas Soome  *
17*4a5d661aSToomas Soome  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
18*4a5d661aSToomas Soome  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19*4a5d661aSToomas Soome  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20*4a5d661aSToomas Soome  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
21*4a5d661aSToomas Soome  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22*4a5d661aSToomas Soome  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23*4a5d661aSToomas Soome  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24*4a5d661aSToomas Soome  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25*4a5d661aSToomas Soome  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26*4a5d661aSToomas Soome  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27*4a5d661aSToomas Soome  * SUCH DAMAGE.
28*4a5d661aSToomas Soome  *
29*4a5d661aSToomas Soome  *	from: @(#)specialreg.h	7.1 (Berkeley) 5/9/91
30*4a5d661aSToomas Soome  * $FreeBSD$
31*4a5d661aSToomas Soome  */
32*4a5d661aSToomas Soome 
33*4a5d661aSToomas Soome #ifndef _MACHINE_SPECIALREG_H_
34*4a5d661aSToomas Soome #define	_MACHINE_SPECIALREG_H_
35*4a5d661aSToomas Soome 
36*4a5d661aSToomas Soome /*
37*4a5d661aSToomas Soome  * Bits in 386 special registers:
38*4a5d661aSToomas Soome  */
39*4a5d661aSToomas Soome #define	CR0_PE	0x00000001	/* Protected mode Enable */
40*4a5d661aSToomas Soome #define	CR0_MP	0x00000002	/* "Math" (fpu) Present */
41*4a5d661aSToomas Soome #define	CR0_EM	0x00000004	/* EMulate FPU instructions. (trap ESC only) */
42*4a5d661aSToomas Soome #define	CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
43*4a5d661aSToomas Soome #define	CR0_PG	0x80000000	/* PaGing enable */
44*4a5d661aSToomas Soome 
45*4a5d661aSToomas Soome /*
46*4a5d661aSToomas Soome  * Bits in 486 special registers:
47*4a5d661aSToomas Soome  */
48*4a5d661aSToomas Soome #define	CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
49*4a5d661aSToomas Soome #define	CR0_WP	0x00010000	/* Write Protect (honor page protect in
50*4a5d661aSToomas Soome 							   all modes) */
51*4a5d661aSToomas Soome #define	CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
52*4a5d661aSToomas Soome #define	CR0_NW  0x20000000	/* Not Write-through */
53*4a5d661aSToomas Soome #define	CR0_CD  0x40000000	/* Cache Disable */
54*4a5d661aSToomas Soome 
55*4a5d661aSToomas Soome #define	CR3_PCID_SAVE 0x8000000000000000
56*4a5d661aSToomas Soome #define	CR3_PCID_MASK 0xfff
57*4a5d661aSToomas Soome 
58*4a5d661aSToomas Soome /*
59*4a5d661aSToomas Soome  * Bits in PPro special registers
60*4a5d661aSToomas Soome  */
61*4a5d661aSToomas Soome #define	CR4_VME	0x00000001	/* Virtual 8086 mode extensions */
62*4a5d661aSToomas Soome #define	CR4_PVI	0x00000002	/* Protected-mode virtual interrupts */
63*4a5d661aSToomas Soome #define	CR4_TSD	0x00000004	/* Time stamp disable */
64*4a5d661aSToomas Soome #define	CR4_DE	0x00000008	/* Debugging extensions */
65*4a5d661aSToomas Soome #define	CR4_PSE	0x00000010	/* Page size extensions */
66*4a5d661aSToomas Soome #define	CR4_PAE	0x00000020	/* Physical address extension */
67*4a5d661aSToomas Soome #define	CR4_MCE	0x00000040	/* Machine check enable */
68*4a5d661aSToomas Soome #define	CR4_PGE	0x00000080	/* Page global enable */
69*4a5d661aSToomas Soome #define	CR4_PCE	0x00000100	/* Performance monitoring counter enable */
70*4a5d661aSToomas Soome #define	CR4_FXSR 0x00000200	/* Fast FPU save/restore used by OS */
71*4a5d661aSToomas Soome #define	CR4_XMM	0x00000400	/* enable SIMD/MMX2 to use except 16 */
72*4a5d661aSToomas Soome #define	CR4_VMXE 0x00002000	/* enable VMX operation (Intel-specific) */
73*4a5d661aSToomas Soome #define	CR4_FSGSBASE 0x00010000	/* Enable FS/GS BASE accessing instructions */
74*4a5d661aSToomas Soome #define	CR4_PCIDE 0x00020000	/* Enable Context ID */
75*4a5d661aSToomas Soome #define	CR4_XSAVE 0x00040000	/* XSETBV/XGETBV */
76*4a5d661aSToomas Soome #define	CR4_SMEP 0x00100000	/* Supervisor-Mode Execution Prevention */
77*4a5d661aSToomas Soome 
78*4a5d661aSToomas Soome /*
79*4a5d661aSToomas Soome  * Bits in AMD64 special registers.  EFER is 64 bits wide.
80*4a5d661aSToomas Soome  */
81*4a5d661aSToomas Soome #define	EFER_SCE 0x000000001	/* System Call Extensions (R/W) */
82*4a5d661aSToomas Soome #define	EFER_LME 0x000000100	/* Long mode enable (R/W) */
83*4a5d661aSToomas Soome #define	EFER_LMA 0x000000400	/* Long mode active (R) */
84*4a5d661aSToomas Soome #define	EFER_NXE 0x000000800	/* PTE No-Execute bit enable (R/W) */
85*4a5d661aSToomas Soome #define	EFER_SVM 0x000001000	/* SVM enable bit for AMD, reserved for Intel */
86*4a5d661aSToomas Soome #define	EFER_LMSLE 0x000002000	/* Long Mode Segment Limit Enable */
87*4a5d661aSToomas Soome #define	EFER_FFXSR 0x000004000	/* Fast FXSAVE/FSRSTOR */
88*4a5d661aSToomas Soome #define	EFER_TCE   0x000008000	/* Translation Cache Extension */
89*4a5d661aSToomas Soome 
90*4a5d661aSToomas Soome /*
91*4a5d661aSToomas Soome  * Intel Extended Features registers
92*4a5d661aSToomas Soome  */
93*4a5d661aSToomas Soome #define	XCR0	0		/* XFEATURE_ENABLED_MASK register */
94*4a5d661aSToomas Soome 
95*4a5d661aSToomas Soome #define	XFEATURE_ENABLED_X87		0x00000001
96*4a5d661aSToomas Soome #define	XFEATURE_ENABLED_SSE		0x00000002
97*4a5d661aSToomas Soome #define	XFEATURE_ENABLED_YMM_HI128	0x00000004
98*4a5d661aSToomas Soome #define	XFEATURE_ENABLED_AVX		XFEATURE_ENABLED_YMM_HI128
99*4a5d661aSToomas Soome #define	XFEATURE_ENABLED_BNDREGS	0x00000008
100*4a5d661aSToomas Soome #define	XFEATURE_ENABLED_BNDCSR		0x00000010
101*4a5d661aSToomas Soome #define	XFEATURE_ENABLED_OPMASK		0x00000020
102*4a5d661aSToomas Soome #define	XFEATURE_ENABLED_ZMM_HI256	0x00000040
103*4a5d661aSToomas Soome #define	XFEATURE_ENABLED_HI16_ZMM	0x00000080
104*4a5d661aSToomas Soome 
105*4a5d661aSToomas Soome #define	XFEATURE_AVX					\
106*4a5d661aSToomas Soome     (XFEATURE_ENABLED_X87 | XFEATURE_ENABLED_SSE | XFEATURE_ENABLED_AVX)
107*4a5d661aSToomas Soome #define	XFEATURE_AVX512						\
108*4a5d661aSToomas Soome     (XFEATURE_ENABLED_OPMASK | XFEATURE_ENABLED_ZMM_HI256 |	\
109*4a5d661aSToomas Soome     XFEATURE_ENABLED_HI16_ZMM)
110*4a5d661aSToomas Soome #define	XFEATURE_MPX					\
111*4a5d661aSToomas Soome     (XFEATURE_ENABLED_BNDREGS | XFEATURE_ENABLED_BNDCSR)
112*4a5d661aSToomas Soome 
113*4a5d661aSToomas Soome /*
114*4a5d661aSToomas Soome  * CPUID instruction features register
115*4a5d661aSToomas Soome  */
116*4a5d661aSToomas Soome #define	CPUID_FPU	0x00000001
117*4a5d661aSToomas Soome #define	CPUID_VME	0x00000002
118*4a5d661aSToomas Soome #define	CPUID_DE	0x00000004
119*4a5d661aSToomas Soome #define	CPUID_PSE	0x00000008
120*4a5d661aSToomas Soome #define	CPUID_TSC	0x00000010
121*4a5d661aSToomas Soome #define	CPUID_MSR	0x00000020
122*4a5d661aSToomas Soome #define	CPUID_PAE	0x00000040
123*4a5d661aSToomas Soome #define	CPUID_MCE	0x00000080
124*4a5d661aSToomas Soome #define	CPUID_CX8	0x00000100
125*4a5d661aSToomas Soome #define	CPUID_APIC	0x00000200
126*4a5d661aSToomas Soome #define	CPUID_B10	0x00000400
127*4a5d661aSToomas Soome #define	CPUID_SEP	0x00000800
128*4a5d661aSToomas Soome #define	CPUID_MTRR	0x00001000
129*4a5d661aSToomas Soome #define	CPUID_PGE	0x00002000
130*4a5d661aSToomas Soome #define	CPUID_MCA	0x00004000
131*4a5d661aSToomas Soome #define	CPUID_CMOV	0x00008000
132*4a5d661aSToomas Soome #define	CPUID_PAT	0x00010000
133*4a5d661aSToomas Soome #define	CPUID_PSE36	0x00020000
134*4a5d661aSToomas Soome #define	CPUID_PSN	0x00040000
135*4a5d661aSToomas Soome #define	CPUID_CLFSH	0x00080000
136*4a5d661aSToomas Soome #define	CPUID_B20	0x00100000
137*4a5d661aSToomas Soome #define	CPUID_DS	0x00200000
138*4a5d661aSToomas Soome #define	CPUID_ACPI	0x00400000
139*4a5d661aSToomas Soome #define	CPUID_MMX	0x00800000
140*4a5d661aSToomas Soome #define	CPUID_FXSR	0x01000000
141*4a5d661aSToomas Soome #define	CPUID_SSE	0x02000000
142*4a5d661aSToomas Soome #define	CPUID_XMM	0x02000000
143*4a5d661aSToomas Soome #define	CPUID_SSE2	0x04000000
144*4a5d661aSToomas Soome #define	CPUID_SS	0x08000000
145*4a5d661aSToomas Soome #define	CPUID_HTT	0x10000000
146*4a5d661aSToomas Soome #define	CPUID_TM	0x20000000
147*4a5d661aSToomas Soome #define	CPUID_IA64	0x40000000
148*4a5d661aSToomas Soome #define	CPUID_PBE	0x80000000
149*4a5d661aSToomas Soome 
150*4a5d661aSToomas Soome #define	CPUID2_SSE3	0x00000001
151*4a5d661aSToomas Soome #define	CPUID2_PCLMULQDQ 0x00000002
152*4a5d661aSToomas Soome #define	CPUID2_DTES64	0x00000004
153*4a5d661aSToomas Soome #define	CPUID2_MON	0x00000008
154*4a5d661aSToomas Soome #define	CPUID2_DS_CPL	0x00000010
155*4a5d661aSToomas Soome #define	CPUID2_VMX	0x00000020
156*4a5d661aSToomas Soome #define	CPUID2_SMX	0x00000040
157*4a5d661aSToomas Soome #define	CPUID2_EST	0x00000080
158*4a5d661aSToomas Soome #define	CPUID2_TM2	0x00000100
159*4a5d661aSToomas Soome #define	CPUID2_SSSE3	0x00000200
160*4a5d661aSToomas Soome #define	CPUID2_CNXTID	0x00000400
161*4a5d661aSToomas Soome #define	CPUID2_SDBG	0x00000800
162*4a5d661aSToomas Soome #define	CPUID2_FMA	0x00001000
163*4a5d661aSToomas Soome #define	CPUID2_CX16	0x00002000
164*4a5d661aSToomas Soome #define	CPUID2_XTPR	0x00004000
165*4a5d661aSToomas Soome #define	CPUID2_PDCM	0x00008000
166*4a5d661aSToomas Soome #define	CPUID2_PCID	0x00020000
167*4a5d661aSToomas Soome #define	CPUID2_DCA	0x00040000
168*4a5d661aSToomas Soome #define	CPUID2_SSE41	0x00080000
169*4a5d661aSToomas Soome #define	CPUID2_SSE42	0x00100000
170*4a5d661aSToomas Soome #define	CPUID2_X2APIC	0x00200000
171*4a5d661aSToomas Soome #define	CPUID2_MOVBE	0x00400000
172*4a5d661aSToomas Soome #define	CPUID2_POPCNT	0x00800000
173*4a5d661aSToomas Soome #define	CPUID2_TSCDLT	0x01000000
174*4a5d661aSToomas Soome #define	CPUID2_AESNI	0x02000000
175*4a5d661aSToomas Soome #define	CPUID2_XSAVE	0x04000000
176*4a5d661aSToomas Soome #define	CPUID2_OSXSAVE	0x08000000
177*4a5d661aSToomas Soome #define	CPUID2_AVX	0x10000000
178*4a5d661aSToomas Soome #define	CPUID2_F16C	0x20000000
179*4a5d661aSToomas Soome #define	CPUID2_RDRAND	0x40000000
180*4a5d661aSToomas Soome #define	CPUID2_HV	0x80000000
181*4a5d661aSToomas Soome 
182*4a5d661aSToomas Soome /*
183*4a5d661aSToomas Soome  * Important bits in the Thermal and Power Management flags
184*4a5d661aSToomas Soome  * CPUID.6 EAX and ECX.
185*4a5d661aSToomas Soome  */
186*4a5d661aSToomas Soome #define	CPUTPM1_SENSOR	0x00000001
187*4a5d661aSToomas Soome #define	CPUTPM1_TURBO	0x00000002
188*4a5d661aSToomas Soome #define	CPUTPM1_ARAT	0x00000004
189*4a5d661aSToomas Soome #define	CPUTPM2_EFFREQ	0x00000001
190*4a5d661aSToomas Soome 
191*4a5d661aSToomas Soome /*
192*4a5d661aSToomas Soome  * Important bits in the AMD extended cpuid flags
193*4a5d661aSToomas Soome  */
194*4a5d661aSToomas Soome #define	AMDID_SYSCALL	0x00000800
195*4a5d661aSToomas Soome #define	AMDID_MP	0x00080000
196*4a5d661aSToomas Soome #define	AMDID_NX	0x00100000
197*4a5d661aSToomas Soome #define	AMDID_EXT_MMX	0x00400000
198*4a5d661aSToomas Soome #define	AMDID_FFXSR	0x02000000
199*4a5d661aSToomas Soome #define	AMDID_PAGE1GB	0x04000000
200*4a5d661aSToomas Soome #define	AMDID_RDTSCP	0x08000000
201*4a5d661aSToomas Soome #define	AMDID_LM	0x20000000
202*4a5d661aSToomas Soome #define	AMDID_EXT_3DNOW	0x40000000
203*4a5d661aSToomas Soome #define	AMDID_3DNOW	0x80000000
204*4a5d661aSToomas Soome 
205*4a5d661aSToomas Soome #define	AMDID2_LAHF	0x00000001
206*4a5d661aSToomas Soome #define	AMDID2_CMP	0x00000002
207*4a5d661aSToomas Soome #define	AMDID2_SVM	0x00000004
208*4a5d661aSToomas Soome #define	AMDID2_EXT_APIC	0x00000008
209*4a5d661aSToomas Soome #define	AMDID2_CR8	0x00000010
210*4a5d661aSToomas Soome #define	AMDID2_ABM	0x00000020
211*4a5d661aSToomas Soome #define	AMDID2_SSE4A	0x00000040
212*4a5d661aSToomas Soome #define	AMDID2_MAS	0x00000080
213*4a5d661aSToomas Soome #define	AMDID2_PREFETCH	0x00000100
214*4a5d661aSToomas Soome #define	AMDID2_OSVW	0x00000200
215*4a5d661aSToomas Soome #define	AMDID2_IBS	0x00000400
216*4a5d661aSToomas Soome #define	AMDID2_XOP	0x00000800
217*4a5d661aSToomas Soome #define	AMDID2_SKINIT	0x00001000
218*4a5d661aSToomas Soome #define	AMDID2_WDT	0x00002000
219*4a5d661aSToomas Soome #define	AMDID2_LWP	0x00008000
220*4a5d661aSToomas Soome #define	AMDID2_FMA4	0x00010000
221*4a5d661aSToomas Soome #define	AMDID2_TCE	0x00020000
222*4a5d661aSToomas Soome #define	AMDID2_NODE_ID	0x00080000
223*4a5d661aSToomas Soome #define	AMDID2_TBM	0x00200000
224*4a5d661aSToomas Soome #define	AMDID2_TOPOLOGY	0x00400000
225*4a5d661aSToomas Soome #define	AMDID2_PCXC	0x00800000
226*4a5d661aSToomas Soome #define	AMDID2_PNXC	0x01000000
227*4a5d661aSToomas Soome #define	AMDID2_DBE	0x04000000
228*4a5d661aSToomas Soome #define	AMDID2_PTSC	0x08000000
229*4a5d661aSToomas Soome #define	AMDID2_PTSCEL2I	0x10000000
230*4a5d661aSToomas Soome 
231*4a5d661aSToomas Soome /*
232*4a5d661aSToomas Soome  * CPUID instruction 1 eax info
233*4a5d661aSToomas Soome  */
234*4a5d661aSToomas Soome #define	CPUID_STEPPING		0x0000000f
235*4a5d661aSToomas Soome #define	CPUID_MODEL		0x000000f0
236*4a5d661aSToomas Soome #define	CPUID_FAMILY		0x00000f00
237*4a5d661aSToomas Soome #define	CPUID_EXT_MODEL		0x000f0000
238*4a5d661aSToomas Soome #define	CPUID_EXT_FAMILY	0x0ff00000
239*4a5d661aSToomas Soome #ifdef __i386__
240*4a5d661aSToomas Soome #define	CPUID_TO_MODEL(id) \
241*4a5d661aSToomas Soome     ((((id) & CPUID_MODEL) >> 4) | \
242*4a5d661aSToomas Soome     ((((id) & CPUID_FAMILY) >= 0x600) ? \
243*4a5d661aSToomas Soome     (((id) & CPUID_EXT_MODEL) >> 12) : 0))
244*4a5d661aSToomas Soome #define	CPUID_TO_FAMILY(id) \
245*4a5d661aSToomas Soome     ((((id) & CPUID_FAMILY) >> 8) + \
246*4a5d661aSToomas Soome     ((((id) & CPUID_FAMILY) == 0xf00) ? \
247*4a5d661aSToomas Soome     (((id) & CPUID_EXT_FAMILY) >> 20) : 0))
248*4a5d661aSToomas Soome #else
249*4a5d661aSToomas Soome #define	CPUID_TO_MODEL(id) \
250*4a5d661aSToomas Soome     ((((id) & CPUID_MODEL) >> 4) | \
251*4a5d661aSToomas Soome     (((id) & CPUID_EXT_MODEL) >> 12))
252*4a5d661aSToomas Soome #define	CPUID_TO_FAMILY(id) \
253*4a5d661aSToomas Soome     ((((id) & CPUID_FAMILY) >> 8) + \
254*4a5d661aSToomas Soome     (((id) & CPUID_EXT_FAMILY) >> 20))
255*4a5d661aSToomas Soome #endif
256*4a5d661aSToomas Soome 
257*4a5d661aSToomas Soome /*
258*4a5d661aSToomas Soome  * CPUID instruction 1 ebx info
259*4a5d661aSToomas Soome  */
260*4a5d661aSToomas Soome #define	CPUID_BRAND_INDEX	0x000000ff
261*4a5d661aSToomas Soome #define	CPUID_CLFUSH_SIZE	0x0000ff00
262*4a5d661aSToomas Soome #define	CPUID_HTT_CORES		0x00ff0000
263*4a5d661aSToomas Soome #define	CPUID_LOCAL_APIC_ID	0xff000000
264*4a5d661aSToomas Soome 
265*4a5d661aSToomas Soome /*
266*4a5d661aSToomas Soome  * CPUID instruction 5 info
267*4a5d661aSToomas Soome  */
268*4a5d661aSToomas Soome #define	CPUID5_MON_MIN_SIZE	0x0000ffff	/* eax */
269*4a5d661aSToomas Soome #define	CPUID5_MON_MAX_SIZE	0x0000ffff	/* ebx */
270*4a5d661aSToomas Soome #define	CPUID5_MON_MWAIT_EXT	0x00000001	/* ecx */
271*4a5d661aSToomas Soome #define	CPUID5_MWAIT_INTRBREAK	0x00000002	/* ecx */
272*4a5d661aSToomas Soome 
273*4a5d661aSToomas Soome /*
274*4a5d661aSToomas Soome  * MWAIT cpu power states.  Lower 4 bits are sub-states.
275*4a5d661aSToomas Soome  */
276*4a5d661aSToomas Soome #define	MWAIT_C0	0xf0
277*4a5d661aSToomas Soome #define	MWAIT_C1	0x00
278*4a5d661aSToomas Soome #define	MWAIT_C2	0x10
279*4a5d661aSToomas Soome #define	MWAIT_C3	0x20
280*4a5d661aSToomas Soome #define	MWAIT_C4	0x30
281*4a5d661aSToomas Soome 
282*4a5d661aSToomas Soome /*
283*4a5d661aSToomas Soome  * MWAIT extensions.
284*4a5d661aSToomas Soome  */
285*4a5d661aSToomas Soome /* Interrupt breaks MWAIT even when masked. */
286*4a5d661aSToomas Soome #define	MWAIT_INTRBREAK		0x00000001
287*4a5d661aSToomas Soome 
288*4a5d661aSToomas Soome /*
289*4a5d661aSToomas Soome  * CPUID instruction 6 ecx info
290*4a5d661aSToomas Soome  */
291*4a5d661aSToomas Soome #define	CPUID_PERF_STAT		0x00000001
292*4a5d661aSToomas Soome #define	CPUID_PERF_BIAS		0x00000008
293*4a5d661aSToomas Soome 
294*4a5d661aSToomas Soome /*
295*4a5d661aSToomas Soome  * CPUID instruction 0xb ebx info.
296*4a5d661aSToomas Soome  */
297*4a5d661aSToomas Soome #define	CPUID_TYPE_INVAL	0
298*4a5d661aSToomas Soome #define	CPUID_TYPE_SMT		1
299*4a5d661aSToomas Soome #define	CPUID_TYPE_CORE		2
300*4a5d661aSToomas Soome 
301*4a5d661aSToomas Soome /*
302*4a5d661aSToomas Soome  * CPUID instruction 0xd Processor Extended State Enumeration Sub-leaf 1
303*4a5d661aSToomas Soome  */
304*4a5d661aSToomas Soome #define	CPUID_EXTSTATE_XSAVEOPT	0x00000001
305*4a5d661aSToomas Soome #define	CPUID_EXTSTATE_XSAVEC	0x00000002
306*4a5d661aSToomas Soome #define	CPUID_EXTSTATE_XINUSE	0x00000004
307*4a5d661aSToomas Soome #define	CPUID_EXTSTATE_XSAVES	0x00000008
308*4a5d661aSToomas Soome 
309*4a5d661aSToomas Soome /*
310*4a5d661aSToomas Soome  * AMD extended function 8000_0007h edx info
311*4a5d661aSToomas Soome  */
312*4a5d661aSToomas Soome #define	AMDPM_TS		0x00000001
313*4a5d661aSToomas Soome #define	AMDPM_FID		0x00000002
314*4a5d661aSToomas Soome #define	AMDPM_VID		0x00000004
315*4a5d661aSToomas Soome #define	AMDPM_TTP		0x00000008
316*4a5d661aSToomas Soome #define	AMDPM_TM		0x00000010
317*4a5d661aSToomas Soome #define	AMDPM_STC		0x00000020
318*4a5d661aSToomas Soome #define	AMDPM_100MHZ_STEPS	0x00000040
319*4a5d661aSToomas Soome #define	AMDPM_HW_PSTATE		0x00000080
320*4a5d661aSToomas Soome #define	AMDPM_TSC_INVARIANT	0x00000100
321*4a5d661aSToomas Soome #define	AMDPM_CPB		0x00000200
322*4a5d661aSToomas Soome 
323*4a5d661aSToomas Soome /*
324*4a5d661aSToomas Soome  * AMD extended function 8000_0008h ecx info
325*4a5d661aSToomas Soome  */
326*4a5d661aSToomas Soome #define	AMDID_CMP_CORES		0x000000ff
327*4a5d661aSToomas Soome #define	AMDID_COREID_SIZE	0x0000f000
328*4a5d661aSToomas Soome #define	AMDID_COREID_SIZE_SHIFT	12
329*4a5d661aSToomas Soome 
330*4a5d661aSToomas Soome /*
331*4a5d661aSToomas Soome  * CPUID instruction 7 Structured Extended Features, leaf 0 ebx info
332*4a5d661aSToomas Soome  */
333*4a5d661aSToomas Soome #define	CPUID_STDEXT_FSGSBASE	0x00000001
334*4a5d661aSToomas Soome #define	CPUID_STDEXT_TSC_ADJUST	0x00000002
335*4a5d661aSToomas Soome #define	CPUID_STDEXT_BMI1	0x00000008
336*4a5d661aSToomas Soome #define	CPUID_STDEXT_HLE	0x00000010
337*4a5d661aSToomas Soome #define	CPUID_STDEXT_AVX2	0x00000020
338*4a5d661aSToomas Soome #define	CPUID_STDEXT_FDP_EXC	0x00000040
339*4a5d661aSToomas Soome #define	CPUID_STDEXT_SMEP	0x00000080
340*4a5d661aSToomas Soome #define	CPUID_STDEXT_BMI2	0x00000100
341*4a5d661aSToomas Soome #define	CPUID_STDEXT_ERMS	0x00000200
342*4a5d661aSToomas Soome #define	CPUID_STDEXT_INVPCID	0x00000400
343*4a5d661aSToomas Soome #define	CPUID_STDEXT_RTM	0x00000800
344*4a5d661aSToomas Soome #define	CPUID_STDEXT_MPX	0x00004000
345*4a5d661aSToomas Soome #define	CPUID_STDEXT_AVX512F	0x00010000
346*4a5d661aSToomas Soome #define	CPUID_STDEXT_AVX512DQ	0x00020000
347*4a5d661aSToomas Soome #define	CPUID_STDEXT_RDSEED	0x00040000
348*4a5d661aSToomas Soome #define	CPUID_STDEXT_ADX	0x00080000
349*4a5d661aSToomas Soome #define	CPUID_STDEXT_SMAP	0x00100000
350*4a5d661aSToomas Soome #define	CPUID_STDEXT_AVX512IFMA	0x00200000
351*4a5d661aSToomas Soome #define	CPUID_STDEXT_PCOMMIT	0x00400000
352*4a5d661aSToomas Soome #define	CPUID_STDEXT_CLFLUSHOPT	0x00800000
353*4a5d661aSToomas Soome #define	CPUID_STDEXT_CLWB	0x01000000
354*4a5d661aSToomas Soome #define	CPUID_STDEXT_PROCTRACE	0x02000000
355*4a5d661aSToomas Soome #define	CPUID_STDEXT_AVX512PF	0x04000000
356*4a5d661aSToomas Soome #define	CPUID_STDEXT_AVX512ER	0x08000000
357*4a5d661aSToomas Soome #define	CPUID_STDEXT_AVX512CD	0x10000000
358*4a5d661aSToomas Soome #define	CPUID_STDEXT_SHA	0x20000000
359*4a5d661aSToomas Soome #define	CPUID_STDEXT_AVX512BW	0x40000000
360*4a5d661aSToomas Soome 
361*4a5d661aSToomas Soome /*
362*4a5d661aSToomas Soome  * CPUID manufacturers identifiers
363*4a5d661aSToomas Soome  */
364*4a5d661aSToomas Soome #define	AMD_VENDOR_ID		"AuthenticAMD"
365*4a5d661aSToomas Soome #define	CENTAUR_VENDOR_ID	"CentaurHauls"
366*4a5d661aSToomas Soome #define	CYRIX_VENDOR_ID		"CyrixInstead"
367*4a5d661aSToomas Soome #define	INTEL_VENDOR_ID		"GenuineIntel"
368*4a5d661aSToomas Soome #define	NEXGEN_VENDOR_ID	"NexGenDriven"
369*4a5d661aSToomas Soome #define	NSC_VENDOR_ID		"Geode by NSC"
370*4a5d661aSToomas Soome #define	RISE_VENDOR_ID		"RiseRiseRise"
371*4a5d661aSToomas Soome #define	SIS_VENDOR_ID		"SiS SiS SiS "
372*4a5d661aSToomas Soome #define	TRANSMETA_VENDOR_ID	"GenuineTMx86"
373*4a5d661aSToomas Soome #define	UMC_VENDOR_ID		"UMC UMC UMC "
374*4a5d661aSToomas Soome 
375*4a5d661aSToomas Soome /*
376*4a5d661aSToomas Soome  * Model-specific registers for the i386 family
377*4a5d661aSToomas Soome  */
378*4a5d661aSToomas Soome #define	MSR_P5_MC_ADDR		0x000
379*4a5d661aSToomas Soome #define	MSR_P5_MC_TYPE		0x001
380*4a5d661aSToomas Soome #define	MSR_TSC			0x010
381*4a5d661aSToomas Soome #define	MSR_P5_CESR		0x011
382*4a5d661aSToomas Soome #define	MSR_P5_CTR0		0x012
383*4a5d661aSToomas Soome #define	MSR_P5_CTR1		0x013
384*4a5d661aSToomas Soome #define	MSR_IA32_PLATFORM_ID	0x017
385*4a5d661aSToomas Soome #define	MSR_APICBASE		0x01b
386*4a5d661aSToomas Soome #define	MSR_EBL_CR_POWERON	0x02a
387*4a5d661aSToomas Soome #define	MSR_TEST_CTL		0x033
388*4a5d661aSToomas Soome #define	MSR_IA32_FEATURE_CONTROL 0x03a
389*4a5d661aSToomas Soome #define	MSR_BIOS_UPDT_TRIG	0x079
390*4a5d661aSToomas Soome #define	MSR_BBL_CR_D0		0x088
391*4a5d661aSToomas Soome #define	MSR_BBL_CR_D1		0x089
392*4a5d661aSToomas Soome #define	MSR_BBL_CR_D2		0x08a
393*4a5d661aSToomas Soome #define	MSR_BIOS_SIGN		0x08b
394*4a5d661aSToomas Soome #define	MSR_PERFCTR0		0x0c1
395*4a5d661aSToomas Soome #define	MSR_PERFCTR1		0x0c2
396*4a5d661aSToomas Soome #define	MSR_PLATFORM_INFO	0x0ce
397*4a5d661aSToomas Soome #define	MSR_MPERF		0x0e7
398*4a5d661aSToomas Soome #define	MSR_APERF		0x0e8
399*4a5d661aSToomas Soome #define	MSR_IA32_EXT_CONFIG	0x0ee	/* Undocumented. Core Solo/Duo only */
400*4a5d661aSToomas Soome #define	MSR_MTRRcap		0x0fe
401*4a5d661aSToomas Soome #define	MSR_BBL_CR_ADDR		0x116
402*4a5d661aSToomas Soome #define	MSR_BBL_CR_DECC		0x118
403*4a5d661aSToomas Soome #define	MSR_BBL_CR_CTL		0x119
404*4a5d661aSToomas Soome #define	MSR_BBL_CR_TRIG		0x11a
405*4a5d661aSToomas Soome #define	MSR_BBL_CR_BUSY		0x11b
406*4a5d661aSToomas Soome #define	MSR_BBL_CR_CTL3		0x11e
407*4a5d661aSToomas Soome #define	MSR_SYSENTER_CS_MSR	0x174
408*4a5d661aSToomas Soome #define	MSR_SYSENTER_ESP_MSR	0x175
409*4a5d661aSToomas Soome #define	MSR_SYSENTER_EIP_MSR	0x176
410*4a5d661aSToomas Soome #define	MSR_MCG_CAP		0x179
411*4a5d661aSToomas Soome #define	MSR_MCG_STATUS		0x17a
412*4a5d661aSToomas Soome #define	MSR_MCG_CTL		0x17b
413*4a5d661aSToomas Soome #define	MSR_EVNTSEL0		0x186
414*4a5d661aSToomas Soome #define	MSR_EVNTSEL1		0x187
415*4a5d661aSToomas Soome #define	MSR_THERM_CONTROL	0x19a
416*4a5d661aSToomas Soome #define	MSR_THERM_INTERRUPT	0x19b
417*4a5d661aSToomas Soome #define	MSR_THERM_STATUS	0x19c
418*4a5d661aSToomas Soome #define	MSR_IA32_MISC_ENABLE	0x1a0
419*4a5d661aSToomas Soome #define	MSR_IA32_TEMPERATURE_TARGET	0x1a2
420*4a5d661aSToomas Soome #define	MSR_TURBO_RATIO_LIMIT	0x1ad
421*4a5d661aSToomas Soome #define	MSR_TURBO_RATIO_LIMIT1	0x1ae
422*4a5d661aSToomas Soome #define	MSR_DEBUGCTLMSR		0x1d9
423*4a5d661aSToomas Soome #define	MSR_LASTBRANCHFROMIP	0x1db
424*4a5d661aSToomas Soome #define	MSR_LASTBRANCHTOIP	0x1dc
425*4a5d661aSToomas Soome #define	MSR_LASTINTFROMIP	0x1dd
426*4a5d661aSToomas Soome #define	MSR_LASTINTTOIP		0x1de
427*4a5d661aSToomas Soome #define	MSR_ROB_CR_BKUPTMPDR6	0x1e0
428*4a5d661aSToomas Soome #define	MSR_MTRRVarBase		0x200
429*4a5d661aSToomas Soome #define	MSR_MTRR64kBase		0x250
430*4a5d661aSToomas Soome #define	MSR_MTRR16kBase		0x258
431*4a5d661aSToomas Soome #define	MSR_MTRR4kBase		0x268
432*4a5d661aSToomas Soome #define	MSR_PAT			0x277
433*4a5d661aSToomas Soome #define	MSR_MC0_CTL2		0x280
434*4a5d661aSToomas Soome #define	MSR_MTRRdefType		0x2ff
435*4a5d661aSToomas Soome #define	MSR_MC0_CTL		0x400
436*4a5d661aSToomas Soome #define	MSR_MC0_STATUS		0x401
437*4a5d661aSToomas Soome #define	MSR_MC0_ADDR		0x402
438*4a5d661aSToomas Soome #define	MSR_MC0_MISC		0x403
439*4a5d661aSToomas Soome #define	MSR_MC1_CTL		0x404
440*4a5d661aSToomas Soome #define	MSR_MC1_STATUS		0x405
441*4a5d661aSToomas Soome #define	MSR_MC1_ADDR		0x406
442*4a5d661aSToomas Soome #define	MSR_MC1_MISC		0x407
443*4a5d661aSToomas Soome #define	MSR_MC2_CTL		0x408
444*4a5d661aSToomas Soome #define	MSR_MC2_STATUS		0x409
445*4a5d661aSToomas Soome #define	MSR_MC2_ADDR		0x40a
446*4a5d661aSToomas Soome #define	MSR_MC2_MISC		0x40b
447*4a5d661aSToomas Soome #define	MSR_MC3_CTL		0x40c
448*4a5d661aSToomas Soome #define	MSR_MC3_STATUS		0x40d
449*4a5d661aSToomas Soome #define	MSR_MC3_ADDR		0x40e
450*4a5d661aSToomas Soome #define	MSR_MC3_MISC		0x40f
451*4a5d661aSToomas Soome #define	MSR_MC4_CTL		0x410
452*4a5d661aSToomas Soome #define	MSR_MC4_STATUS		0x411
453*4a5d661aSToomas Soome #define	MSR_MC4_ADDR		0x412
454*4a5d661aSToomas Soome #define	MSR_MC4_MISC		0x413
455*4a5d661aSToomas Soome #define	MSR_RAPL_POWER_UNIT	0x606
456*4a5d661aSToomas Soome #define	MSR_PKG_ENERGY_STATUS	0x611
457*4a5d661aSToomas Soome #define	MSR_DRAM_ENERGY_STATUS	0x619
458*4a5d661aSToomas Soome #define	MSR_PP0_ENERGY_STATUS	0x639
459*4a5d661aSToomas Soome #define	MSR_PP1_ENERGY_STATUS	0x641
460*4a5d661aSToomas Soome 
461*4a5d661aSToomas Soome /*
462*4a5d661aSToomas Soome  * VMX MSRs
463*4a5d661aSToomas Soome  */
464*4a5d661aSToomas Soome #define	MSR_VMX_BASIC		0x480
465*4a5d661aSToomas Soome #define	MSR_VMX_PINBASED_CTLS	0x481
466*4a5d661aSToomas Soome #define	MSR_VMX_PROCBASED_CTLS	0x482
467*4a5d661aSToomas Soome #define	MSR_VMX_EXIT_CTLS	0x483
468*4a5d661aSToomas Soome #define	MSR_VMX_ENTRY_CTLS	0x484
469*4a5d661aSToomas Soome #define	MSR_VMX_CR0_FIXED0	0x486
470*4a5d661aSToomas Soome #define	MSR_VMX_CR0_FIXED1	0x487
471*4a5d661aSToomas Soome #define	MSR_VMX_CR4_FIXED0	0x488
472*4a5d661aSToomas Soome #define	MSR_VMX_CR4_FIXED1	0x489
473*4a5d661aSToomas Soome #define	MSR_VMX_PROCBASED_CTLS2	0x48b
474*4a5d661aSToomas Soome #define	MSR_VMX_EPT_VPID_CAP	0x48c
475*4a5d661aSToomas Soome #define	MSR_VMX_TRUE_PINBASED_CTLS	0x48d
476*4a5d661aSToomas Soome #define	MSR_VMX_TRUE_PROCBASED_CTLS	0x48e
477*4a5d661aSToomas Soome #define	MSR_VMX_TRUE_EXIT_CTLS	0x48f
478*4a5d661aSToomas Soome #define	MSR_VMX_TRUE_ENTRY_CTLS	0x490
479*4a5d661aSToomas Soome 
480*4a5d661aSToomas Soome /*
481*4a5d661aSToomas Soome  * X2APIC MSRs
482*4a5d661aSToomas Soome  */
483*4a5d661aSToomas Soome #define	MSR_APIC_000		0x800
484*4a5d661aSToomas Soome #define	MSR_APIC_ID		0x802
485*4a5d661aSToomas Soome #define	MSR_APIC_VERSION	0x803
486*4a5d661aSToomas Soome #define	MSR_APIC_TPR		0x808
487*4a5d661aSToomas Soome #define	MSR_APIC_EOI		0x80b
488*4a5d661aSToomas Soome #define	MSR_APIC_LDR		0x80d
489*4a5d661aSToomas Soome #define	MSR_APIC_SVR		0x80f
490*4a5d661aSToomas Soome #define	MSR_APIC_ISR0		0x810
491*4a5d661aSToomas Soome #define	MSR_APIC_ISR1		0x811
492*4a5d661aSToomas Soome #define	MSR_APIC_ISR2		0x812
493*4a5d661aSToomas Soome #define	MSR_APIC_ISR3		0x813
494*4a5d661aSToomas Soome #define	MSR_APIC_ISR4		0x814
495*4a5d661aSToomas Soome #define	MSR_APIC_ISR5		0x815
496*4a5d661aSToomas Soome #define	MSR_APIC_ISR6		0x816
497*4a5d661aSToomas Soome #define	MSR_APIC_ISR7		0x817
498*4a5d661aSToomas Soome #define	MSR_APIC_TMR0		0x818
499*4a5d661aSToomas Soome #define	MSR_APIC_IRR0		0x820
500*4a5d661aSToomas Soome #define	MSR_APIC_ESR		0x828
501*4a5d661aSToomas Soome #define	MSR_APIC_LVT_CMCI	0x82F
502*4a5d661aSToomas Soome #define	MSR_APIC_ICR		0x830
503*4a5d661aSToomas Soome #define	MSR_APIC_LVT_TIMER	0x832
504*4a5d661aSToomas Soome #define	MSR_APIC_LVT_THERMAL	0x833
505*4a5d661aSToomas Soome #define	MSR_APIC_LVT_PCINT	0x834
506*4a5d661aSToomas Soome #define	MSR_APIC_LVT_LINT0	0x835
507*4a5d661aSToomas Soome #define	MSR_APIC_LVT_LINT1	0x836
508*4a5d661aSToomas Soome #define	MSR_APIC_LVT_ERROR	0x837
509*4a5d661aSToomas Soome #define	MSR_APIC_ICR_TIMER	0x838
510*4a5d661aSToomas Soome #define	MSR_APIC_CCR_TIMER	0x839
511*4a5d661aSToomas Soome #define	MSR_APIC_DCR_TIMER	0x83e
512*4a5d661aSToomas Soome #define	MSR_APIC_SELF_IPI	0x83f
513*4a5d661aSToomas Soome 
514*4a5d661aSToomas Soome #define	MSR_IA32_XSS		0xda0
515*4a5d661aSToomas Soome 
516*4a5d661aSToomas Soome /*
517*4a5d661aSToomas Soome  * Constants related to MSR's.
518*4a5d661aSToomas Soome  */
519*4a5d661aSToomas Soome #define	APICBASE_RESERVED	0x000002ff
520*4a5d661aSToomas Soome #define	APICBASE_BSP		0x00000100
521*4a5d661aSToomas Soome #define	APICBASE_X2APIC		0x00000400
522*4a5d661aSToomas Soome #define	APICBASE_ENABLED	0x00000800
523*4a5d661aSToomas Soome #define	APICBASE_ADDRESS	0xfffff000
524*4a5d661aSToomas Soome 
525*4a5d661aSToomas Soome /* MSR_IA32_FEATURE_CONTROL related */
526*4a5d661aSToomas Soome #define	IA32_FEATURE_CONTROL_LOCK	0x01	/* lock bit */
527*4a5d661aSToomas Soome #define	IA32_FEATURE_CONTROL_SMX_EN	0x02	/* enable VMX inside SMX */
528*4a5d661aSToomas Soome #define	IA32_FEATURE_CONTROL_VMX_EN	0x04	/* enable VMX outside SMX */
529*4a5d661aSToomas Soome 
530*4a5d661aSToomas Soome /* MSR IA32_MISC_ENABLE */
531*4a5d661aSToomas Soome #define	IA32_MISC_EN_FASTSTR	0x0000000000000001ULL
532*4a5d661aSToomas Soome #define	IA32_MISC_EN_ATCCE	0x0000000000000008ULL
533*4a5d661aSToomas Soome #define	IA32_MISC_EN_PERFMON	0x0000000000000080ULL
534*4a5d661aSToomas Soome #define	IA32_MISC_EN_PEBSU	0x0000000000001000ULL
535*4a5d661aSToomas Soome #define	IA32_MISC_EN_ESSTE	0x0000000000010000ULL
536*4a5d661aSToomas Soome #define	IA32_MISC_EN_MONE	0x0000000000040000ULL
537*4a5d661aSToomas Soome #define	IA32_MISC_EN_LIMCPUID	0x0000000000400000ULL
538*4a5d661aSToomas Soome #define	IA32_MISC_EN_xTPRD	0x0000000000800000ULL
539*4a5d661aSToomas Soome #define	IA32_MISC_EN_XDD	0x0000000400000000ULL
540*4a5d661aSToomas Soome 
541*4a5d661aSToomas Soome /*
542*4a5d661aSToomas Soome  * PAT modes.
543*4a5d661aSToomas Soome  */
544*4a5d661aSToomas Soome #define	PAT_UNCACHEABLE		0x00
545*4a5d661aSToomas Soome #define	PAT_WRITE_COMBINING	0x01
546*4a5d661aSToomas Soome #define	PAT_WRITE_THROUGH	0x04
547*4a5d661aSToomas Soome #define	PAT_WRITE_PROTECTED	0x05
548*4a5d661aSToomas Soome #define	PAT_WRITE_BACK		0x06
549*4a5d661aSToomas Soome #define	PAT_UNCACHED		0x07
550*4a5d661aSToomas Soome #define	PAT_VALUE(i, m)		((long long)(m) << (8 * (i)))
551*4a5d661aSToomas Soome #define	PAT_MASK(i)		PAT_VALUE(i, 0xff)
552*4a5d661aSToomas Soome 
553*4a5d661aSToomas Soome /*
554*4a5d661aSToomas Soome  * Constants related to MTRRs
555*4a5d661aSToomas Soome  */
556*4a5d661aSToomas Soome #define	MTRR_UNCACHEABLE	0x00
557*4a5d661aSToomas Soome #define	MTRR_WRITE_COMBINING	0x01
558*4a5d661aSToomas Soome #define	MTRR_WRITE_THROUGH	0x04
559*4a5d661aSToomas Soome #define	MTRR_WRITE_PROTECTED	0x05
560*4a5d661aSToomas Soome #define	MTRR_WRITE_BACK		0x06
561*4a5d661aSToomas Soome #define	MTRR_N64K		8	/* numbers of fixed-size entries */
562*4a5d661aSToomas Soome #define	MTRR_N16K		16
563*4a5d661aSToomas Soome #define	MTRR_N4K		64
564*4a5d661aSToomas Soome #define	MTRR_CAP_WC		0x0000000000000400
565*4a5d661aSToomas Soome #define	MTRR_CAP_FIXED		0x0000000000000100
566*4a5d661aSToomas Soome #define	MTRR_CAP_VCNT		0x00000000000000ff
567*4a5d661aSToomas Soome #define	MTRR_DEF_ENABLE		0x0000000000000800
568*4a5d661aSToomas Soome #define	MTRR_DEF_FIXED_ENABLE	0x0000000000000400
569*4a5d661aSToomas Soome #define	MTRR_DEF_TYPE		0x00000000000000ff
570*4a5d661aSToomas Soome #define	MTRR_PHYSBASE_PHYSBASE	0x000ffffffffff000
571*4a5d661aSToomas Soome #define	MTRR_PHYSBASE_TYPE	0x00000000000000ff
572*4a5d661aSToomas Soome #define	MTRR_PHYSMASK_PHYSMASK	0x000ffffffffff000
573*4a5d661aSToomas Soome #define	MTRR_PHYSMASK_VALID	0x0000000000000800
574*4a5d661aSToomas Soome 
575*4a5d661aSToomas Soome /*
576*4a5d661aSToomas Soome  * Cyrix configuration registers, accessible as IO ports.
577*4a5d661aSToomas Soome  */
578*4a5d661aSToomas Soome #define	CCR0			0xc0	/* Configuration control register 0 */
579*4a5d661aSToomas Soome #define	CCR0_NC0		0x01	/* First 64K of each 1M memory region is
580*4a5d661aSToomas Soome 								   non-cacheable */
581*4a5d661aSToomas Soome #define	CCR0_NC1		0x02	/* 640K-1M region is non-cacheable */
582*4a5d661aSToomas Soome #define	CCR0_A20M		0x04	/* Enables A20M# input pin */
583*4a5d661aSToomas Soome #define	CCR0_KEN		0x08	/* Enables KEN# input pin */
584*4a5d661aSToomas Soome #define	CCR0_FLUSH		0x10	/* Enables FLUSH# input pin */
585*4a5d661aSToomas Soome #define	CCR0_BARB		0x20	/* Flushes internal cache when entering hold
586*4a5d661aSToomas Soome 								   state */
587*4a5d661aSToomas Soome #define	CCR0_CO			0x40	/* Cache org: 1=direct mapped, 0=2x set
588*4a5d661aSToomas Soome 								   assoc */
589*4a5d661aSToomas Soome #define	CCR0_SUSPEND	0x80	/* Enables SUSP# and SUSPA# pins */
590*4a5d661aSToomas Soome 
591*4a5d661aSToomas Soome #define	CCR1			0xc1	/* Configuration control register 1 */
592*4a5d661aSToomas Soome #define	CCR1_RPL		0x01	/* Enables RPLSET and RPLVAL# pins */
593*4a5d661aSToomas Soome #define	CCR1_SMI		0x02	/* Enables SMM pins */
594*4a5d661aSToomas Soome #define	CCR1_SMAC		0x04	/* System management memory access */
595*4a5d661aSToomas Soome #define	CCR1_MMAC		0x08	/* Main memory access */
596*4a5d661aSToomas Soome #define	CCR1_NO_LOCK	0x10	/* Negate LOCK# */
597*4a5d661aSToomas Soome #define	CCR1_SM3		0x80	/* SMM address space address region 3 */
598*4a5d661aSToomas Soome 
599*4a5d661aSToomas Soome #define	CCR2			0xc2
600*4a5d661aSToomas Soome #define	CCR2_WB			0x02	/* Enables WB cache interface pins */
601*4a5d661aSToomas Soome #define	CCR2_SADS		0x02	/* Slow ADS */
602*4a5d661aSToomas Soome #define	CCR2_LOCK_NW	0x04	/* LOCK NW Bit */
603*4a5d661aSToomas Soome #define	CCR2_SUSP_HLT	0x08	/* Suspend on HALT */
604*4a5d661aSToomas Soome #define	CCR2_WT1		0x10	/* WT region 1 */
605*4a5d661aSToomas Soome #define	CCR2_WPR1		0x10	/* Write-protect region 1 */
606*4a5d661aSToomas Soome #define	CCR2_BARB		0x20	/* Flushes write-back cache when entering
607*4a5d661aSToomas Soome 								   hold state. */
608*4a5d661aSToomas Soome #define	CCR2_BWRT		0x40	/* Enables burst write cycles */
609*4a5d661aSToomas Soome #define	CCR2_USE_SUSP	0x80	/* Enables suspend pins */
610*4a5d661aSToomas Soome 
611*4a5d661aSToomas Soome #define	CCR3			0xc3
612*4a5d661aSToomas Soome #define	CCR3_SMILOCK	0x01	/* SMM register lock */
613*4a5d661aSToomas Soome #define	CCR3_NMI		0x02	/* Enables NMI during SMM */
614*4a5d661aSToomas Soome #define	CCR3_LINBRST	0x04	/* Linear address burst cycles */
615*4a5d661aSToomas Soome #define	CCR3_SMMMODE	0x08	/* SMM Mode */
616*4a5d661aSToomas Soome #define	CCR3_MAPEN0		0x10	/* Enables Map0 */
617*4a5d661aSToomas Soome #define	CCR3_MAPEN1		0x20	/* Enables Map1 */
618*4a5d661aSToomas Soome #define	CCR3_MAPEN2		0x40	/* Enables Map2 */
619*4a5d661aSToomas Soome #define	CCR3_MAPEN3		0x80	/* Enables Map3 */
620*4a5d661aSToomas Soome 
621*4a5d661aSToomas Soome #define	CCR4			0xe8
622*4a5d661aSToomas Soome #define	CCR4_IOMASK		0x07
623*4a5d661aSToomas Soome #define	CCR4_MEM		0x08	/* Enables momory bypassing */
624*4a5d661aSToomas Soome #define	CCR4_DTE		0x10	/* Enables directory table entry cache */
625*4a5d661aSToomas Soome #define	CCR4_FASTFPE	0x20	/* Fast FPU exception */
626*4a5d661aSToomas Soome #define	CCR4_CPUID		0x80	/* Enables CPUID instruction */
627*4a5d661aSToomas Soome 
628*4a5d661aSToomas Soome #define	CCR5			0xe9
629*4a5d661aSToomas Soome #define	CCR5_WT_ALLOC	0x01	/* Write-through allocate */
630*4a5d661aSToomas Soome #define	CCR5_SLOP		0x02	/* LOOP instruction slowed down */
631*4a5d661aSToomas Soome #define	CCR5_LBR1		0x10	/* Local bus region 1 */
632*4a5d661aSToomas Soome #define	CCR5_ARREN		0x20	/* Enables ARR region */
633*4a5d661aSToomas Soome 
634*4a5d661aSToomas Soome #define	CCR6			0xea
635*4a5d661aSToomas Soome 
636*4a5d661aSToomas Soome #define	CCR7			0xeb
637*4a5d661aSToomas Soome 
638*4a5d661aSToomas Soome /* Performance Control Register (5x86 only). */
639*4a5d661aSToomas Soome #define	PCR0			0x20
640*4a5d661aSToomas Soome #define	PCR0_RSTK		0x01	/* Enables return stack */
641*4a5d661aSToomas Soome #define	PCR0_BTB		0x02	/* Enables branch target buffer */
642*4a5d661aSToomas Soome #define	PCR0_LOOP		0x04	/* Enables loop */
643*4a5d661aSToomas Soome #define	PCR0_AIS		0x08	/* Enables all instrcutions stalled to
644*4a5d661aSToomas Soome 								   serialize pipe. */
645*4a5d661aSToomas Soome #define	PCR0_MLR		0x10	/* Enables reordering of misaligned loads */
646*4a5d661aSToomas Soome #define	PCR0_BTBRT		0x40	/* Enables BTB test register. */
647*4a5d661aSToomas Soome #define	PCR0_LSSER		0x80	/* Disable reorder */
648*4a5d661aSToomas Soome 
649*4a5d661aSToomas Soome /* Device Identification Registers */
650*4a5d661aSToomas Soome #define	DIR0			0xfe
651*4a5d661aSToomas Soome #define	DIR1			0xff
652*4a5d661aSToomas Soome 
653*4a5d661aSToomas Soome /*
654*4a5d661aSToomas Soome  * Machine Check register constants.
655*4a5d661aSToomas Soome  */
656*4a5d661aSToomas Soome #define	MCG_CAP_COUNT		0x000000ff
657*4a5d661aSToomas Soome #define	MCG_CAP_CTL_P		0x00000100
658*4a5d661aSToomas Soome #define	MCG_CAP_EXT_P		0x00000200
659*4a5d661aSToomas Soome #define	MCG_CAP_CMCI_P		0x00000400
660*4a5d661aSToomas Soome #define	MCG_CAP_TES_P		0x00000800
661*4a5d661aSToomas Soome #define	MCG_CAP_EXT_CNT		0x00ff0000
662*4a5d661aSToomas Soome #define	MCG_CAP_SER_P		0x01000000
663*4a5d661aSToomas Soome #define	MCG_STATUS_RIPV		0x00000001
664*4a5d661aSToomas Soome #define	MCG_STATUS_EIPV		0x00000002
665*4a5d661aSToomas Soome #define	MCG_STATUS_MCIP		0x00000004
666*4a5d661aSToomas Soome #define	MCG_CTL_ENABLE		0xffffffffffffffff
667*4a5d661aSToomas Soome #define	MCG_CTL_DISABLE		0x0000000000000000
668*4a5d661aSToomas Soome #define	MSR_MC_CTL(x)		(MSR_MC0_CTL + (x) * 4)
669*4a5d661aSToomas Soome #define	MSR_MC_STATUS(x)	(MSR_MC0_STATUS + (x) * 4)
670*4a5d661aSToomas Soome #define	MSR_MC_ADDR(x)		(MSR_MC0_ADDR + (x) * 4)
671*4a5d661aSToomas Soome #define	MSR_MC_MISC(x)		(MSR_MC0_MISC + (x) * 4)
672*4a5d661aSToomas Soome #define	MSR_MC_CTL2(x)		(MSR_MC0_CTL2 + (x))	/* If MCG_CAP_CMCI_P */
673*4a5d661aSToomas Soome #define	MC_STATUS_MCA_ERROR	0x000000000000ffff
674*4a5d661aSToomas Soome #define	MC_STATUS_MODEL_ERROR	0x00000000ffff0000
675*4a5d661aSToomas Soome #define	MC_STATUS_OTHER_INFO	0x01ffffff00000000
676*4a5d661aSToomas Soome #define	MC_STATUS_COR_COUNT	0x001fffc000000000	/* If MCG_CAP_CMCI_P */
677*4a5d661aSToomas Soome #define	MC_STATUS_TES_STATUS	0x0060000000000000	/* If MCG_CAP_TES_P */
678*4a5d661aSToomas Soome #define	MC_STATUS_AR		0x0080000000000000	/* If MCG_CAP_TES_P */
679*4a5d661aSToomas Soome #define	MC_STATUS_S		0x0100000000000000	/* If MCG_CAP_TES_P */
680*4a5d661aSToomas Soome #define	MC_STATUS_PCC		0x0200000000000000
681*4a5d661aSToomas Soome #define	MC_STATUS_ADDRV		0x0400000000000000
682*4a5d661aSToomas Soome #define	MC_STATUS_MISCV		0x0800000000000000
683*4a5d661aSToomas Soome #define	MC_STATUS_EN		0x1000000000000000
684*4a5d661aSToomas Soome #define	MC_STATUS_UC		0x2000000000000000
685*4a5d661aSToomas Soome #define	MC_STATUS_OVER		0x4000000000000000
686*4a5d661aSToomas Soome #define	MC_STATUS_VAL		0x8000000000000000
687*4a5d661aSToomas Soome #define	MC_MISC_RA_LSB		0x000000000000003f	/* If MCG_CAP_SER_P */
688*4a5d661aSToomas Soome #define	MC_MISC_ADDRESS_MODE	0x00000000000001c0	/* If MCG_CAP_SER_P */
689*4a5d661aSToomas Soome #define	MC_CTL2_THRESHOLD	0x0000000000007fff
690*4a5d661aSToomas Soome #define	MC_CTL2_CMCI_EN		0x0000000040000000
691*4a5d661aSToomas Soome 
692*4a5d661aSToomas Soome /*
693*4a5d661aSToomas Soome  * The following four 3-byte registers control the non-cacheable regions.
694*4a5d661aSToomas Soome  * These registers must be written as three separate bytes.
695*4a5d661aSToomas Soome  *
696*4a5d661aSToomas Soome  * NCRx+0: A31-A24 of starting address
697*4a5d661aSToomas Soome  * NCRx+1: A23-A16 of starting address
698*4a5d661aSToomas Soome  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
699*4a5d661aSToomas Soome  *
700*4a5d661aSToomas Soome  * The non-cacheable region's starting address must be aligned to the
701*4a5d661aSToomas Soome  * size indicated by the NCR_SIZE_xx field.
702*4a5d661aSToomas Soome  */
703*4a5d661aSToomas Soome #define	NCR1	0xc4
704*4a5d661aSToomas Soome #define	NCR2	0xc7
705*4a5d661aSToomas Soome #define	NCR3	0xca
706*4a5d661aSToomas Soome #define	NCR4	0xcd
707*4a5d661aSToomas Soome 
708*4a5d661aSToomas Soome #define	NCR_SIZE_0K	0
709*4a5d661aSToomas Soome #define	NCR_SIZE_4K	1
710*4a5d661aSToomas Soome #define	NCR_SIZE_8K	2
711*4a5d661aSToomas Soome #define	NCR_SIZE_16K	3
712*4a5d661aSToomas Soome #define	NCR_SIZE_32K	4
713*4a5d661aSToomas Soome #define	NCR_SIZE_64K	5
714*4a5d661aSToomas Soome #define	NCR_SIZE_128K	6
715*4a5d661aSToomas Soome #define	NCR_SIZE_256K	7
716*4a5d661aSToomas Soome #define	NCR_SIZE_512K	8
717*4a5d661aSToomas Soome #define	NCR_SIZE_1M	9
718*4a5d661aSToomas Soome #define	NCR_SIZE_2M	10
719*4a5d661aSToomas Soome #define	NCR_SIZE_4M	11
720*4a5d661aSToomas Soome #define	NCR_SIZE_8M	12
721*4a5d661aSToomas Soome #define	NCR_SIZE_16M	13
722*4a5d661aSToomas Soome #define	NCR_SIZE_32M	14
723*4a5d661aSToomas Soome #define	NCR_SIZE_4G	15
724*4a5d661aSToomas Soome 
725*4a5d661aSToomas Soome /*
726*4a5d661aSToomas Soome  * The address region registers are used to specify the location and
727*4a5d661aSToomas Soome  * size for the eight address regions.
728*4a5d661aSToomas Soome  *
729*4a5d661aSToomas Soome  * ARRx + 0: A31-A24 of start address
730*4a5d661aSToomas Soome  * ARRx + 1: A23-A16 of start address
731*4a5d661aSToomas Soome  * ARRx + 2: A15-A12 of start address | ARR_SIZE_xx
732*4a5d661aSToomas Soome  */
733*4a5d661aSToomas Soome #define	ARR0	0xc4
734*4a5d661aSToomas Soome #define	ARR1	0xc7
735*4a5d661aSToomas Soome #define	ARR2	0xca
736*4a5d661aSToomas Soome #define	ARR3	0xcd
737*4a5d661aSToomas Soome #define	ARR4	0xd0
738*4a5d661aSToomas Soome #define	ARR5	0xd3
739*4a5d661aSToomas Soome #define	ARR6	0xd6
740*4a5d661aSToomas Soome #define	ARR7	0xd9
741*4a5d661aSToomas Soome 
742*4a5d661aSToomas Soome #define	ARR_SIZE_0K		0
743*4a5d661aSToomas Soome #define	ARR_SIZE_4K		1
744*4a5d661aSToomas Soome #define	ARR_SIZE_8K		2
745*4a5d661aSToomas Soome #define	ARR_SIZE_16K	3
746*4a5d661aSToomas Soome #define	ARR_SIZE_32K	4
747*4a5d661aSToomas Soome #define	ARR_SIZE_64K	5
748*4a5d661aSToomas Soome #define	ARR_SIZE_128K	6
749*4a5d661aSToomas Soome #define	ARR_SIZE_256K	7
750*4a5d661aSToomas Soome #define	ARR_SIZE_512K	8
751*4a5d661aSToomas Soome #define	ARR_SIZE_1M		9
752*4a5d661aSToomas Soome #define	ARR_SIZE_2M		10
753*4a5d661aSToomas Soome #define	ARR_SIZE_4M		11
754*4a5d661aSToomas Soome #define	ARR_SIZE_8M		12
755*4a5d661aSToomas Soome #define	ARR_SIZE_16M	13
756*4a5d661aSToomas Soome #define	ARR_SIZE_32M	14
757*4a5d661aSToomas Soome #define	ARR_SIZE_4G		15
758*4a5d661aSToomas Soome 
759*4a5d661aSToomas Soome /*
760*4a5d661aSToomas Soome  * The region control registers specify the attributes associated with
761*4a5d661aSToomas Soome  * the ARRx addres regions.
762*4a5d661aSToomas Soome  */
763*4a5d661aSToomas Soome #define	RCR0	0xdc
764*4a5d661aSToomas Soome #define	RCR1	0xdd
765*4a5d661aSToomas Soome #define	RCR2	0xde
766*4a5d661aSToomas Soome #define	RCR3	0xdf
767*4a5d661aSToomas Soome #define	RCR4	0xe0
768*4a5d661aSToomas Soome #define	RCR5	0xe1
769*4a5d661aSToomas Soome #define	RCR6	0xe2
770*4a5d661aSToomas Soome #define	RCR7	0xe3
771*4a5d661aSToomas Soome 
772*4a5d661aSToomas Soome #define	RCR_RCD	0x01	/* Disables caching for ARRx (x = 0-6). */
773*4a5d661aSToomas Soome #define	RCR_RCE	0x01	/* Enables caching for ARR7. */
774*4a5d661aSToomas Soome #define	RCR_WWO	0x02	/* Weak write ordering. */
775*4a5d661aSToomas Soome #define	RCR_WL	0x04	/* Weak locking. */
776*4a5d661aSToomas Soome #define	RCR_WG	0x08	/* Write gathering. */
777*4a5d661aSToomas Soome #define	RCR_WT	0x10	/* Write-through. */
778*4a5d661aSToomas Soome #define	RCR_NLB	0x20	/* LBA# pin is not asserted. */
779*4a5d661aSToomas Soome 
780*4a5d661aSToomas Soome /* AMD Write Allocate Top-Of-Memory and Control Register */
781*4a5d661aSToomas Soome #define	AMD_WT_ALLOC_TME	0x40000	/* top-of-memory enable */
782*4a5d661aSToomas Soome #define	AMD_WT_ALLOC_PRE	0x20000	/* programmable range enable */
783*4a5d661aSToomas Soome #define	AMD_WT_ALLOC_FRE	0x10000	/* fixed (A0000-FFFFF) range enable */
784*4a5d661aSToomas Soome 
785*4a5d661aSToomas Soome /* AMD64 MSR's */
786*4a5d661aSToomas Soome #define	MSR_EFER	0xc0000080	/* extended features */
787*4a5d661aSToomas Soome #define	MSR_STAR	0xc0000081	/* legacy mode SYSCALL target/cs/ss */
788*4a5d661aSToomas Soome #define	MSR_LSTAR	0xc0000082	/* long mode SYSCALL target rip */
789*4a5d661aSToomas Soome #define	MSR_CSTAR	0xc0000083	/* compat mode SYSCALL target rip */
790*4a5d661aSToomas Soome #define	MSR_SF_MASK	0xc0000084	/* syscall flags mask */
791*4a5d661aSToomas Soome #define	MSR_FSBASE	0xc0000100	/* base address of the %fs "segment" */
792*4a5d661aSToomas Soome #define	MSR_GSBASE	0xc0000101	/* base address of the %gs "segment" */
793*4a5d661aSToomas Soome #define	MSR_KGSBASE	0xc0000102	/* base address of the kernel %gs */
794*4a5d661aSToomas Soome #define	MSR_PERFEVSEL0	0xc0010000
795*4a5d661aSToomas Soome #define	MSR_PERFEVSEL1	0xc0010001
796*4a5d661aSToomas Soome #define	MSR_PERFEVSEL2	0xc0010002
797*4a5d661aSToomas Soome #define	MSR_PERFEVSEL3	0xc0010003
798*4a5d661aSToomas Soome #define	MSR_K7_PERFCTR0	0xc0010004
799*4a5d661aSToomas Soome #define	MSR_K7_PERFCTR1	0xc0010005
800*4a5d661aSToomas Soome #define	MSR_K7_PERFCTR2	0xc0010006
801*4a5d661aSToomas Soome #define	MSR_K7_PERFCTR3	0xc0010007
802*4a5d661aSToomas Soome #define	MSR_SYSCFG	0xc0010010
803*4a5d661aSToomas Soome #define	MSR_HWCR	0xc0010015
804*4a5d661aSToomas Soome #define	MSR_IORRBASE0	0xc0010016
805*4a5d661aSToomas Soome #define	MSR_IORRMASK0	0xc0010017
806*4a5d661aSToomas Soome #define	MSR_IORRBASE1	0xc0010018
807*4a5d661aSToomas Soome #define	MSR_IORRMASK1	0xc0010019
808*4a5d661aSToomas Soome #define	MSR_TOP_MEM	0xc001001a	/* boundary for ram below 4G */
809*4a5d661aSToomas Soome #define	MSR_TOP_MEM2	0xc001001d	/* boundary for ram above 4G */
810*4a5d661aSToomas Soome #define	MSR_NB_CFG1	0xc001001f	/* NB configuration 1 */
811*4a5d661aSToomas Soome #define	MSR_P_STATE_LIMIT 0xc0010061	/* P-state Current Limit Register */
812*4a5d661aSToomas Soome #define	MSR_P_STATE_CONTROL 0xc0010062	/* P-state Control Register */
813*4a5d661aSToomas Soome #define	MSR_P_STATE_STATUS 0xc0010063	/* P-state Status Register */
814*4a5d661aSToomas Soome #define	MSR_P_STATE_CONFIG(n) (0xc0010064 + (n)) /* P-state Config */
815*4a5d661aSToomas Soome #define	MSR_SMM_ADDR	0xc0010112	/* SMM TSEG base address */
816*4a5d661aSToomas Soome #define	MSR_SMM_MASK	0xc0010113	/* SMM TSEG address mask */
817*4a5d661aSToomas Soome #define	MSR_IC_CFG	0xc0011021	/* Instruction Cache Configuration */
818*4a5d661aSToomas Soome #define	MSR_K8_UCODE_UPDATE	0xc0010020	/* update microcode */
819*4a5d661aSToomas Soome #define	MSR_MC0_CTL_MASK	0xc0010044
820*4a5d661aSToomas Soome #define	MSR_VM_CR		0xc0010114 /* SVM: feature control */
821*4a5d661aSToomas Soome #define	MSR_VM_HSAVE_PA		0xc0010117 /* SVM: host save area address */
822*4a5d661aSToomas Soome 
823*4a5d661aSToomas Soome /* MSR_VM_CR related */
824*4a5d661aSToomas Soome #define	VM_CR_SVMDIS		0x10	/* SVM: disabled by BIOS */
825*4a5d661aSToomas Soome 
826*4a5d661aSToomas Soome /* VIA ACE crypto featureset: for via_feature_rng */
827*4a5d661aSToomas Soome #define	VIA_HAS_RNG		1	/* cpu has RNG */
828*4a5d661aSToomas Soome 
829*4a5d661aSToomas Soome /* VIA ACE crypto featureset: for via_feature_xcrypt */
830*4a5d661aSToomas Soome #define	VIA_HAS_AES		1	/* cpu has AES */
831*4a5d661aSToomas Soome #define	VIA_HAS_SHA		2	/* cpu has SHA1 & SHA256 */
832*4a5d661aSToomas Soome #define	VIA_HAS_MM		4	/* cpu has RSA instructions */
833*4a5d661aSToomas Soome #define	VIA_HAS_AESCTR		8	/* cpu has AES-CTR instructions */
834*4a5d661aSToomas Soome 
835*4a5d661aSToomas Soome /* Centaur Extended Feature flags */
836*4a5d661aSToomas Soome #define	VIA_CPUID_HAS_RNG	0x000004
837*4a5d661aSToomas Soome #define	VIA_CPUID_DO_RNG	0x000008
838*4a5d661aSToomas Soome #define	VIA_CPUID_HAS_ACE	0x000040
839*4a5d661aSToomas Soome #define	VIA_CPUID_DO_ACE	0x000080
840*4a5d661aSToomas Soome #define	VIA_CPUID_HAS_ACE2	0x000100
841*4a5d661aSToomas Soome #define	VIA_CPUID_DO_ACE2	0x000200
842*4a5d661aSToomas Soome #define	VIA_CPUID_HAS_PHE	0x000400
843*4a5d661aSToomas Soome #define	VIA_CPUID_DO_PHE	0x000800
844*4a5d661aSToomas Soome #define	VIA_CPUID_HAS_PMM	0x001000
845*4a5d661aSToomas Soome #define	VIA_CPUID_DO_PMM	0x002000
846*4a5d661aSToomas Soome 
847*4a5d661aSToomas Soome /* VIA ACE xcrypt-* instruction context control options */
848*4a5d661aSToomas Soome #define	VIA_CRYPT_CWLO_ROUND_M		0x0000000f
849*4a5d661aSToomas Soome #define	VIA_CRYPT_CWLO_ALG_M		0x00000070
850*4a5d661aSToomas Soome #define	VIA_CRYPT_CWLO_ALG_AES		0x00000000
851*4a5d661aSToomas Soome #define	VIA_CRYPT_CWLO_KEYGEN_M		0x00000080
852*4a5d661aSToomas Soome #define	VIA_CRYPT_CWLO_KEYGEN_HW	0x00000000
853*4a5d661aSToomas Soome #define	VIA_CRYPT_CWLO_KEYGEN_SW	0x00000080
854*4a5d661aSToomas Soome #define	VIA_CRYPT_CWLO_NORMAL		0x00000000
855*4a5d661aSToomas Soome #define	VIA_CRYPT_CWLO_INTERMEDIATE	0x00000100
856*4a5d661aSToomas Soome #define	VIA_CRYPT_CWLO_ENCRYPT		0x00000000
857*4a5d661aSToomas Soome #define	VIA_CRYPT_CWLO_DECRYPT		0x00000200
858*4a5d661aSToomas Soome #define	VIA_CRYPT_CWLO_KEY128		0x0000000a	/* 128bit, 10 rds */
859*4a5d661aSToomas Soome #define	VIA_CRYPT_CWLO_KEY192		0x0000040c	/* 192bit, 12 rds */
860*4a5d661aSToomas Soome #define	VIA_CRYPT_CWLO_KEY256		0x0000080e	/* 256bit, 15 rds */
861*4a5d661aSToomas Soome 
862*4a5d661aSToomas Soome #endif /* !_MACHINE_SPECIALREG_H_ */
863