1*7c478bd9Sstevel@tonic-gate /* 2*7c478bd9Sstevel@tonic-gate * CDDL HEADER START 3*7c478bd9Sstevel@tonic-gate * 4*7c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 5*7c478bd9Sstevel@tonic-gate * Common Development and Distribution License, Version 1.0 only 6*7c478bd9Sstevel@tonic-gate * (the "License"). You may not use this file except in compliance 7*7c478bd9Sstevel@tonic-gate * with the License. 8*7c478bd9Sstevel@tonic-gate * 9*7c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 10*7c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 11*7c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 12*7c478bd9Sstevel@tonic-gate * and limitations under the License. 13*7c478bd9Sstevel@tonic-gate * 14*7c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 15*7c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 16*7c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 17*7c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 18*7c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 19*7c478bd9Sstevel@tonic-gate * 20*7c478bd9Sstevel@tonic-gate * CDDL HEADER END 21*7c478bd9Sstevel@tonic-gate */ 22*7c478bd9Sstevel@tonic-gate /* 23*7c478bd9Sstevel@tonic-gate * Copyright 2000-2002 Sun Microsystems, Inc. All rights reserved. 24*7c478bd9Sstevel@tonic-gate * Use is subject to license terms. 25*7c478bd9Sstevel@tonic-gate */ 26*7c478bd9Sstevel@tonic-gate 27*7c478bd9Sstevel@tonic-gate #pragma ident "%Z%%M% %I% %E% SMI" 28*7c478bd9Sstevel@tonic-gate 29*7c478bd9Sstevel@tonic-gate #include <sys/param.h> 30*7c478bd9Sstevel@tonic-gate #include <sys/systm.h> 31*7c478bd9Sstevel@tonic-gate #include <sys/sunddi.h> 32*7c478bd9Sstevel@tonic-gate #include <sys/esunddi.h> 33*7c478bd9Sstevel@tonic-gate #include <sys/ddi.h> 34*7c478bd9Sstevel@tonic-gate 35*7c478bd9Sstevel@tonic-gate #include <sys/platform_module.h> 36*7c478bd9Sstevel@tonic-gate #include <sys/errno.h> 37*7c478bd9Sstevel@tonic-gate 38*7c478bd9Sstevel@tonic-gate void 39*7c478bd9Sstevel@tonic-gate startup_platform(void) 40*7c478bd9Sstevel@tonic-gate { 41*7c478bd9Sstevel@tonic-gate } 42*7c478bd9Sstevel@tonic-gate 43*7c478bd9Sstevel@tonic-gate int 44*7c478bd9Sstevel@tonic-gate set_platform_tsb_spares() 45*7c478bd9Sstevel@tonic-gate { 46*7c478bd9Sstevel@tonic-gate return (0); 47*7c478bd9Sstevel@tonic-gate } 48*7c478bd9Sstevel@tonic-gate 49*7c478bd9Sstevel@tonic-gate void 50*7c478bd9Sstevel@tonic-gate set_platform_defaults(void) 51*7c478bd9Sstevel@tonic-gate { 52*7c478bd9Sstevel@tonic-gate } 53*7c478bd9Sstevel@tonic-gate 54*7c478bd9Sstevel@tonic-gate 55*7c478bd9Sstevel@tonic-gate /* 56*7c478bd9Sstevel@tonic-gate * Definitions for accessing the pci config space of the isa node 57*7c478bd9Sstevel@tonic-gate * of Southbridge. 58*7c478bd9Sstevel@tonic-gate */ 59*7c478bd9Sstevel@tonic-gate #define GROVER_ISA_PATHNAME "/pci@1f,0/isa@7" 60*7c478bd9Sstevel@tonic-gate ddi_acc_handle_t grover_isa_handle; /* handle for isa pci space */ 61*7c478bd9Sstevel@tonic-gate 62*7c478bd9Sstevel@tonic-gate void 63*7c478bd9Sstevel@tonic-gate load_platform_drivers(void) 64*7c478bd9Sstevel@tonic-gate { 65*7c478bd9Sstevel@tonic-gate dev_info_t *dip; /* dip of the isa driver */ 66*7c478bd9Sstevel@tonic-gate 67*7c478bd9Sstevel@tonic-gate 68*7c478bd9Sstevel@tonic-gate if (i_ddi_attach_hw_nodes("power") != DDI_SUCCESS) 69*7c478bd9Sstevel@tonic-gate cmn_err(CE_WARN, "Failed to install \"power\" driver."); 70*7c478bd9Sstevel@tonic-gate 71*7c478bd9Sstevel@tonic-gate /* 72*7c478bd9Sstevel@tonic-gate * It is OK to return error because 'us' driver is not available 73*7c478bd9Sstevel@tonic-gate * in all clusters (e.g. missing in Core cluster). 74*7c478bd9Sstevel@tonic-gate */ 75*7c478bd9Sstevel@tonic-gate (void) i_ddi_attach_hw_nodes("us"); 76*7c478bd9Sstevel@tonic-gate 77*7c478bd9Sstevel@tonic-gate if (i_ddi_attach_hw_nodes("grbeep") != DDI_SUCCESS) 78*7c478bd9Sstevel@tonic-gate cmn_err(CE_WARN, "Failed to install \"beep\" driver."); 79*7c478bd9Sstevel@tonic-gate 80*7c478bd9Sstevel@tonic-gate /* 81*7c478bd9Sstevel@tonic-gate * Install Isa driver. This is required for the southbridge IDE 82*7c478bd9Sstevel@tonic-gate * workaround - to reset the IDE channel during IDE bus reset. 83*7c478bd9Sstevel@tonic-gate * Panic the system in case ISA driver could not be loaded or 84*7c478bd9Sstevel@tonic-gate * any problem in accessing its pci config space. Since the register 85*7c478bd9Sstevel@tonic-gate * to reset the channel for IDE is in ISA config space!. 86*7c478bd9Sstevel@tonic-gate */ 87*7c478bd9Sstevel@tonic-gate 88*7c478bd9Sstevel@tonic-gate dip = e_ddi_hold_devi_by_path(GROVER_ISA_PATHNAME, 0); 89*7c478bd9Sstevel@tonic-gate if (dip == NULL) { 90*7c478bd9Sstevel@tonic-gate cmn_err(CE_PANIC, "Could not install the isa driver\n"); 91*7c478bd9Sstevel@tonic-gate return; 92*7c478bd9Sstevel@tonic-gate } 93*7c478bd9Sstevel@tonic-gate 94*7c478bd9Sstevel@tonic-gate if (pci_config_setup(dip, &grover_isa_handle) != DDI_SUCCESS) { 95*7c478bd9Sstevel@tonic-gate cmn_err(CE_PANIC, "Could not get the config space of isa\n"); 96*7c478bd9Sstevel@tonic-gate return; 97*7c478bd9Sstevel@tonic-gate } 98*7c478bd9Sstevel@tonic-gate } 99*7c478bd9Sstevel@tonic-gate 100*7c478bd9Sstevel@tonic-gate /* 101*7c478bd9Sstevel@tonic-gate * This routine provides a workaround for a bug in the SB chip which 102*7c478bd9Sstevel@tonic-gate * can cause data corruption. Will be invoked from the IDE HBA driver for 103*7c478bd9Sstevel@tonic-gate * Acer SouthBridge at the time of IDE bus reset. 104*7c478bd9Sstevel@tonic-gate */ 105*7c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 106*7c478bd9Sstevel@tonic-gate int 107*7c478bd9Sstevel@tonic-gate plat_ide_chipreset(dev_info_t *dip, int chno) 108*7c478bd9Sstevel@tonic-gate { 109*7c478bd9Sstevel@tonic-gate uint8_t val; 110*7c478bd9Sstevel@tonic-gate int ret = DDI_SUCCESS; 111*7c478bd9Sstevel@tonic-gate 112*7c478bd9Sstevel@tonic-gate val = pci_config_get8(grover_isa_handle, 0x58); 113*7c478bd9Sstevel@tonic-gate /* 114*7c478bd9Sstevel@tonic-gate * The dip passed as the argument is not used for grover. 115*7c478bd9Sstevel@tonic-gate * This will be needed for platforms which have multiple on-board SB, 116*7c478bd9Sstevel@tonic-gate * The dip passed will be used to match the corresponding ISA node. 117*7c478bd9Sstevel@tonic-gate */ 118*7c478bd9Sstevel@tonic-gate switch (chno) { 119*7c478bd9Sstevel@tonic-gate case 0: 120*7c478bd9Sstevel@tonic-gate /* 121*7c478bd9Sstevel@tonic-gate * First disable the primary channel then re-enable it. 122*7c478bd9Sstevel@tonic-gate * As per ALI no wait should be required in between have 123*7c478bd9Sstevel@tonic-gate * given 1ms delay in between to be on safer side. 124*7c478bd9Sstevel@tonic-gate * bit 2 of register 0x58 when 0 disable the channel 0. 125*7c478bd9Sstevel@tonic-gate * bit 2 of register 0x58 when 1 enables the channel 0. 126*7c478bd9Sstevel@tonic-gate */ 127*7c478bd9Sstevel@tonic-gate pci_config_put8(grover_isa_handle, 0x58, val & 0xFB); 128*7c478bd9Sstevel@tonic-gate drv_usecwait(1000); 129*7c478bd9Sstevel@tonic-gate pci_config_put8(grover_isa_handle, 0x58, val); 130*7c478bd9Sstevel@tonic-gate break; 131*7c478bd9Sstevel@tonic-gate case 1: 132*7c478bd9Sstevel@tonic-gate /* 133*7c478bd9Sstevel@tonic-gate * bit 3 of register 0x58 when 0 disable the channel 1. 134*7c478bd9Sstevel@tonic-gate * bit 3 of register 0x58 when 1 enables the channel 1. 135*7c478bd9Sstevel@tonic-gate */ 136*7c478bd9Sstevel@tonic-gate pci_config_put8(grover_isa_handle, 0x58, val & 0xF7); 137*7c478bd9Sstevel@tonic-gate drv_usecwait(1000); 138*7c478bd9Sstevel@tonic-gate pci_config_put8(grover_isa_handle, 0x58, val); 139*7c478bd9Sstevel@tonic-gate break; 140*7c478bd9Sstevel@tonic-gate default: 141*7c478bd9Sstevel@tonic-gate /* 142*7c478bd9Sstevel@tonic-gate * Unknown channel number passed. Return failure. 143*7c478bd9Sstevel@tonic-gate */ 144*7c478bd9Sstevel@tonic-gate ret = DDI_FAILURE; 145*7c478bd9Sstevel@tonic-gate } 146*7c478bd9Sstevel@tonic-gate 147*7c478bd9Sstevel@tonic-gate return (ret); 148*7c478bd9Sstevel@tonic-gate } 149*7c478bd9Sstevel@tonic-gate 150*7c478bd9Sstevel@tonic-gate 151*7c478bd9Sstevel@tonic-gate 152*7c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 153*7c478bd9Sstevel@tonic-gate int 154*7c478bd9Sstevel@tonic-gate plat_cpu_poweron(struct cpu *cp) 155*7c478bd9Sstevel@tonic-gate { 156*7c478bd9Sstevel@tonic-gate return (ENOTSUP); /* not supported on this platform */ 157*7c478bd9Sstevel@tonic-gate } 158*7c478bd9Sstevel@tonic-gate 159*7c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 160*7c478bd9Sstevel@tonic-gate int 161*7c478bd9Sstevel@tonic-gate plat_cpu_poweroff(struct cpu *cp) 162*7c478bd9Sstevel@tonic-gate { 163*7c478bd9Sstevel@tonic-gate return (ENOTSUP); /* not supported on this platform */ 164*7c478bd9Sstevel@tonic-gate } 165*7c478bd9Sstevel@tonic-gate 166*7c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 167*7c478bd9Sstevel@tonic-gate void 168*7c478bd9Sstevel@tonic-gate plat_freelist_process(int mnode) 169*7c478bd9Sstevel@tonic-gate { 170*7c478bd9Sstevel@tonic-gate } 171*7c478bd9Sstevel@tonic-gate 172*7c478bd9Sstevel@tonic-gate char *platform_module_list[] = { 173*7c478bd9Sstevel@tonic-gate "grppm", 174*7c478bd9Sstevel@tonic-gate (char *)0 175*7c478bd9Sstevel@tonic-gate }; 176*7c478bd9Sstevel@tonic-gate 177*7c478bd9Sstevel@tonic-gate /*ARGSUSED*/ 178*7c478bd9Sstevel@tonic-gate void 179*7c478bd9Sstevel@tonic-gate plat_tod_fault(enum tod_fault_type tod_bad) 180*7c478bd9Sstevel@tonic-gate { 181*7c478bd9Sstevel@tonic-gate } 182