1 /* 2 * CDDL HEADER START 3 * 4 * The contents of this file are subject to the terms of the 5 * Common Development and Distribution License (the "License"). 6 * You may not use this file except in compliance with the License. 7 * 8 * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 9 * or http://www.opensolaris.org/os/licensing. 10 * See the License for the specific language governing permissions 11 * and limitations under the License. 12 * 13 * When distributing Covered Code, include this CDDL HEADER in each 14 * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 15 * If applicable, add the following below this CDDL HEADER, with the 16 * fields enclosed by brackets "[]" replaced with your own identifying 17 * information: Portions Copyright [yyyy] [name of copyright owner] 18 * 19 * CDDL HEADER END 20 */ 21 /* 22 * Copyright 2007 Sun Microsystems, Inc. All rights reserved. 23 * Use is subject to license terms. 24 */ 25 26 #ifndef _SYS_X86_ARCHEXT_H 27 #define _SYS_X86_ARCHEXT_H 28 29 #pragma ident "%Z%%M% %I% %E% SMI" 30 31 #if !defined(_ASM) 32 #include <sys/regset.h> 33 #include <sys/processor.h> 34 #include <vm/seg_enum.h> 35 #include <vm/page.h> 36 #endif /* _ASM */ 37 38 #ifdef __cplusplus 39 extern "C" { 40 #endif 41 42 /* 43 * cpuid instruction feature flags in %edx (standard function 1) 44 */ 45 46 #define CPUID_INTC_EDX_FPU 0x00000001 /* x87 fpu present */ 47 #define CPUID_INTC_EDX_VME 0x00000002 /* virtual-8086 extension */ 48 #define CPUID_INTC_EDX_DE 0x00000004 /* debugging extensions */ 49 #define CPUID_INTC_EDX_PSE 0x00000008 /* page size extension */ 50 #define CPUID_INTC_EDX_TSC 0x00000010 /* time stamp counter */ 51 #define CPUID_INTC_EDX_MSR 0x00000020 /* rdmsr and wrmsr */ 52 #define CPUID_INTC_EDX_PAE 0x00000040 /* physical addr extension */ 53 #define CPUID_INTC_EDX_MCE 0x00000080 /* machine check exception */ 54 #define CPUID_INTC_EDX_CX8 0x00000100 /* cmpxchg8b instruction */ 55 #define CPUID_INTC_EDX_APIC 0x00000200 /* local APIC */ 56 /* 0x400 - reserved */ 57 #define CPUID_INTC_EDX_SEP 0x00000800 /* sysenter and sysexit */ 58 #define CPUID_INTC_EDX_MTRR 0x00001000 /* memory type range reg */ 59 #define CPUID_INTC_EDX_PGE 0x00002000 /* page global enable */ 60 #define CPUID_INTC_EDX_MCA 0x00004000 /* machine check arch */ 61 #define CPUID_INTC_EDX_CMOV 0x00008000 /* conditional move insns */ 62 #define CPUID_INTC_EDX_PAT 0x00010000 /* page attribute table */ 63 #define CPUID_INTC_EDX_PSE36 0x00020000 /* 36-bit pagesize extension */ 64 #define CPUID_INTC_EDX_PSN 0x00040000 /* processor serial number */ 65 #define CPUID_INTC_EDX_CLFSH 0x00080000 /* clflush instruction */ 66 /* 0x100000 - reserved */ 67 #define CPUID_INTC_EDX_DS 0x00200000 /* debug store exists */ 68 #define CPUID_INTC_EDX_ACPI 0x00400000 /* monitoring + clock ctrl */ 69 #define CPUID_INTC_EDX_MMX 0x00800000 /* MMX instructions */ 70 #define CPUID_INTC_EDX_FXSR 0x01000000 /* fxsave and fxrstor */ 71 #define CPUID_INTC_EDX_SSE 0x02000000 /* streaming SIMD extensions */ 72 #define CPUID_INTC_EDX_SSE2 0x04000000 /* SSE extensions */ 73 #define CPUID_INTC_EDX_SS 0x08000000 /* self-snoop */ 74 #define CPUID_INTC_EDX_HTT 0x10000000 /* Hyper Thread Technology */ 75 #define CPUID_INTC_EDX_TM 0x20000000 /* thermal monitoring */ 76 #define CPUID_INTC_EDX_IA64 0x40000000 /* Itanium emulating IA32 */ 77 #define CPUID_INTC_EDX_PBE 0x80000000 /* Pending Break Enable */ 78 79 #define FMT_CPUID_INTC_EDX \ 80 "\20" \ 81 "\40pbe\37ia64\36tm\35htt\34ss\33sse2\32sse\31fxsr" \ 82 "\30mmx\27acpi\26ds\24clfsh\23psn\22pse36\21pat" \ 83 "\20cmov\17mca\16pge\15mtrr\14sep\12apic\11cx8" \ 84 "\10mce\7pae\6msr\5tsc\4pse\3de\2vme\1fpu" 85 86 /* 87 * cpuid instruction feature flags in %ecx (standard function 1) 88 */ 89 90 #define CPUID_INTC_ECX_SSE3 0x00000001 /* Yet more SSE extensions */ 91 /* 0x00000002 - reserved */ 92 /* 0x00000004 - reserved */ 93 #define CPUID_INTC_ECX_MON 0x00000008 /* MONITOR/MWAIT */ 94 #define CPUID_INTC_ECX_DSCPL 0x00000010 /* CPL-qualified debug store */ 95 #define CPUID_INTC_ECX_VMX 0x00000020 /* Hardware VM extensions */ 96 #define CPUID_INTC_ECX_SMX 0x00000040 /* Secure mode extensions */ 97 #define CPUID_INTC_ECX_EST 0x00000080 /* enhanced SpeedStep */ 98 #define CPUID_INTC_ECX_TM2 0x00000100 /* thermal monitoring */ 99 #define CPUID_INTC_ECX_SSSE3 0x00000200 /* Supplemental SSE3 insns */ 100 #define CPUID_INTC_ECX_CID 0x00000400 /* L1 context ID */ 101 /* 0x00000800 - reserved */ 102 /* 0x00001000 - reserved */ 103 #define CPUID_INTC_ECX_CX16 0x00002000 /* cmpxchg16 */ 104 #define CPUID_INTC_ECX_ETPRD 0x00004000 /* extended task pri messages */ 105 /* 0x00008000 - reserved */ 106 /* 0x00010000 - reserved */ 107 /* 0x00020000 - reserved */ 108 #define CPUID_INTC_ECX_DCA 0x00040000 /* direct cache access */ 109 #define CPUID_INTC_ECX_POPCNT 0x00800000 /* POPCNT insn */ 110 111 #define FMT_CPUID_INTC_ECX \ 112 "\20" \ 113 "\30popcnt\23dca" \ 114 "\20\17etprd\16cx16\13cid\12ssse3\11tm2" \ 115 "\10est\7smx\6vmx\5dscpl\4mon\1sse3" 116 117 /* 118 * cpuid instruction feature flags in %edx (extended function 0x80000001) 119 */ 120 121 #define CPUID_AMD_EDX_FPU 0x00000001 /* x87 fpu present */ 122 #define CPUID_AMD_EDX_VME 0x00000002 /* virtual-8086 extension */ 123 #define CPUID_AMD_EDX_DE 0x00000004 /* debugging extensions */ 124 #define CPUID_AMD_EDX_PSE 0x00000008 /* page size extensions */ 125 #define CPUID_AMD_EDX_TSC 0x00000010 /* time stamp counter */ 126 #define CPUID_AMD_EDX_MSR 0x00000020 /* rdmsr and wrmsr */ 127 #define CPUID_AMD_EDX_PAE 0x00000040 /* physical addr extension */ 128 #define CPUID_AMD_EDX_MCE 0x00000080 /* machine check exception */ 129 #define CPUID_AMD_EDX_CX8 0x00000100 /* cmpxchg8b instruction */ 130 #define CPUID_AMD_EDX_APIC 0x00000200 /* local APIC */ 131 /* 0x00000400 - sysc on K6m6 */ 132 #define CPUID_AMD_EDX_SYSC 0x00000800 /* AMD: syscall and sysret */ 133 #define CPUID_AMD_EDX_MTRR 0x00001000 /* memory type and range reg */ 134 #define CPUID_AMD_EDX_PGE 0x00002000 /* page global enable */ 135 #define CPUID_AMD_EDX_MCA 0x00004000 /* machine check arch */ 136 #define CPUID_AMD_EDX_CMOV 0x00008000 /* conditional move insns */ 137 #define CPUID_AMD_EDX_PAT 0x00010000 /* K7: page attribute table */ 138 #define CPUID_AMD_EDX_FCMOV 0x00010000 /* FCMOVcc etc. */ 139 #define CPUID_AMD_EDX_PSE36 0x00020000 /* 36-bit pagesize extension */ 140 /* 0x00040000 - reserved */ 141 /* 0x00080000 - reserved */ 142 #define CPUID_AMD_EDX_NX 0x00100000 /* AMD: no-execute page prot */ 143 /* 0x00200000 - reserved */ 144 #define CPUID_AMD_EDX_MMXamd 0x00400000 /* AMD: MMX extensions */ 145 #define CPUID_AMD_EDX_MMX 0x00800000 /* MMX instructions */ 146 #define CPUID_AMD_EDX_FXSR 0x01000000 /* fxsave and fxrstor */ 147 #define CPUID_AMD_EDX_FFXSR 0x02000000 /* fast fxsave/fxrstor */ 148 /* 0x04000000 - reserved */ 149 #define CPUID_AMD_EDX_TSCP 0x08000000 /* rdtscp instruction */ 150 /* 0x10000000 - reserved */ 151 #define CPUID_AMD_EDX_LM 0x20000000 /* AMD: long mode */ 152 #define CPUID_AMD_EDX_3DNowx 0x40000000 /* AMD: extensions to 3DNow! */ 153 #define CPUID_AMD_EDX_3DNow 0x80000000 /* AMD: 3DNow! instructions */ 154 155 #define FMT_CPUID_AMD_EDX \ 156 "\20" \ 157 "\40a3d\37a3d+\36lm\34tscp\32ffxsr\31fxsr" \ 158 "\30mmx\27mmxext\25nx\22pse\21pat" \ 159 "\20cmov\17mca\16pge\15mtrr\14syscall\12apic\11cx8" \ 160 "\10mce\7pae\6msr\5tsc\4pse\3de\2vme\1fpu" 161 162 #define CPUID_AMD_ECX_AHF64 0x00000001 /* LAHF and SAHF in long mode */ 163 #define CPUID_AMD_ECX_CMP_LGCY 0x00000002 /* AMD: multicore chip */ 164 #define CPUID_AMD_ECX_SVM 0x00000004 /* AMD: secure VM */ 165 #define CPUID_AMD_ECX_EAS 0x00000008 /* extended apic space */ 166 #define CPUID_AMD_ECX_CR8D 0x00000010 /* AMD: 32-bit mov %cr8 */ 167 #define CPUID_AMD_ECX_LZCNT 0x00000020 /* AMD: LZCNT insn */ 168 #define CPUID_AMD_ECX_SSE4A 0x00000040 /* AMD: SSE4A insns */ 169 170 #define FMT_CPUID_AMD_ECX \ 171 "\20" \ 172 "\7sse4a\6lzcnt\5cr8d\3svm\2lcmplgcy\1ahf64" 173 174 /* 175 * Intel now seems to have claimed part of the "extended" function 176 * space that we previously for non-Intel implementors to use. 177 * More excitingly still, they've claimed bit 20 to mean LAHF/SAHF 178 * is available in long mode i.e. what AMD indicate using bit 0. 179 * On the other hand, everything else is labelled as reserved. 180 */ 181 #define CPUID_INTC_ECX_AHF64 0x00100000 /* LAHF and SAHF in long mode */ 182 183 184 #define P5_MCHADDR 0x0 185 #define P5_CESR 0x11 186 #define P5_CTR0 0x12 187 #define P5_CTR1 0x13 188 189 #define K5_MCHADDR 0x0 190 #define K5_MCHTYPE 0x01 191 #define K5_TSC 0x10 192 #define K5_TR12 0x12 193 194 #define REG_PAT 0x277 195 196 #define REG_MC0_CTL 0x400 197 #define REG_MC5_MISC 0x417 198 #define REG_PERFCTR0 0xc1 199 #define REG_PERFCTR1 0xc2 200 201 #define REG_PERFEVNT0 0x186 202 #define REG_PERFEVNT1 0x187 203 204 #define REG_TSC 0x10 /* timestamp counter */ 205 #define REG_APIC_BASE_MSR 0x1b 206 207 #define MSR_DEBUGCTL 0x1d9 208 209 #define DEBUGCTL_LBR 0x01 210 #define DEBUGCTL_BTF 0x02 211 212 /* Intel P6, AMD */ 213 #define MSR_LBR_FROM 0x1db 214 #define MSR_LBR_TO 0x1dc 215 #define MSR_LEX_FROM 0x1dd 216 #define MSR_LEX_TO 0x1de 217 218 /* Intel P4 (pre-Prescott, non P4 M) */ 219 #define MSR_P4_LBSTK_TOS 0x1da 220 #define MSR_P4_LBSTK_0 0x1db 221 #define MSR_P4_LBSTK_1 0x1dc 222 #define MSR_P4_LBSTK_2 0x1dd 223 #define MSR_P4_LBSTK_3 0x1de 224 225 /* Intel Pentium M */ 226 #define MSR_P6M_LBSTK_TOS 0x1c9 227 #define MSR_P6M_LBSTK_0 0x040 228 #define MSR_P6M_LBSTK_1 0x041 229 #define MSR_P6M_LBSTK_2 0x042 230 #define MSR_P6M_LBSTK_3 0x043 231 #define MSR_P6M_LBSTK_4 0x044 232 #define MSR_P6M_LBSTK_5 0x045 233 #define MSR_P6M_LBSTK_6 0x046 234 #define MSR_P6M_LBSTK_7 0x047 235 236 /* Intel P4 (Prescott) */ 237 #define MSR_PRP4_LBSTK_TOS 0x1da 238 #define MSR_PRP4_LBSTK_FROM_0 0x680 239 #define MSR_PRP4_LBSTK_FROM_1 0x681 240 #define MSR_PRP4_LBSTK_FROM_2 0x682 241 #define MSR_PRP4_LBSTK_FROM_3 0x683 242 #define MSR_PRP4_LBSTK_FROM_4 0x684 243 #define MSR_PRP4_LBSTK_FROM_5 0x685 244 #define MSR_PRP4_LBSTK_FROM_6 0x686 245 #define MSR_PRP4_LBSTK_FROM_7 0x687 246 #define MSR_PRP4_LBSTK_FROM_8 0x688 247 #define MSR_PRP4_LBSTK_FROM_9 0x689 248 #define MSR_PRP4_LBSTK_FROM_10 0x68a 249 #define MSR_PRP4_LBSTK_FROM_11 0x68b 250 #define MSR_PRP4_LBSTK_FROM_12 0x68c 251 #define MSR_PRP4_LBSTK_FROM_13 0x68d 252 #define MSR_PRP4_LBSTK_FROM_14 0x68e 253 #define MSR_PRP4_LBSTK_FROM_15 0x68f 254 #define MSR_PRP4_LBSTK_TO_0 0x6c0 255 #define MSR_PRP4_LBSTK_TO_1 0x6c1 256 #define MSR_PRP4_LBSTK_TO_2 0x6c2 257 #define MSR_PRP4_LBSTK_TO_3 0x6c3 258 #define MSR_PRP4_LBSTK_TO_4 0x6c4 259 #define MSR_PRP4_LBSTK_TO_5 0x6c5 260 #define MSR_PRP4_LBSTK_TO_6 0x6c6 261 #define MSR_PRP4_LBSTK_TO_7 0x6c7 262 #define MSR_PRP4_LBSTK_TO_8 0x6c8 263 #define MSR_PRP4_LBSTK_TO_9 0x6c9 264 #define MSR_PRP4_LBSTK_TO_10 0x6ca 265 #define MSR_PRP4_LBSTK_TO_11 0x6cb 266 #define MSR_PRP4_LBSTK_TO_12 0x6cc 267 #define MSR_PRP4_LBSTK_TO_13 0x6cd 268 #define MSR_PRP4_LBSTK_TO_14 0x6ce 269 #define MSR_PRP4_LBSTK_TO_15 0x6cf 270 271 #define MCI_CTL_VALUE 0xffffffff 272 273 #define MTRR_TYPE_UC 0 274 #define MTRR_TYPE_WC 1 275 #define MTRR_TYPE_WT 4 276 #define MTRR_TYPE_WP 5 277 #define MTRR_TYPE_WB 6 278 #define MTRR_TYPE_UC_ 7 279 280 /* 281 * For Solaris we set up the page attritubute table in the following way: 282 * PAT0 Write-Back 283 * PAT1 Write-Through 284 * PAT2 Unchacheable- 285 * PAT3 Uncacheable 286 * PAT4 Write-Back 287 * PAT5 Write-Through 288 * PAT6 Write-Combine 289 * PAT7 Uncacheable 290 * The only difference from h/w default is entry 6. 291 */ 292 #define PAT_DEFAULT_ATTRIBUTE \ 293 ((uint64_t)MTRR_TYPE_WB | \ 294 ((uint64_t)MTRR_TYPE_WT << 8) | \ 295 ((uint64_t)MTRR_TYPE_UC_ << 16) | \ 296 ((uint64_t)MTRR_TYPE_UC << 24) | \ 297 ((uint64_t)MTRR_TYPE_WB << 32) | \ 298 ((uint64_t)MTRR_TYPE_WT << 40) | \ 299 ((uint64_t)MTRR_TYPE_WC << 48) | \ 300 ((uint64_t)MTRR_TYPE_UC << 56)) 301 302 #define X86_LARGEPAGE 0x00000001 303 #define X86_TSC 0x00000002 304 #define X86_MSR 0x00000004 305 #define X86_MTRR 0x00000008 306 #define X86_PGE 0x00000010 307 #define X86_DE 0x00000020 308 #define X86_CMOV 0x00000040 309 #define X86_MMX 0x00000080 310 #define X86_MCA 0x00000100 311 #define X86_PAE 0x00000200 312 #define X86_CX8 0x00000400 313 #define X86_PAT 0x00000800 314 #define X86_SEP 0x00001000 315 #define X86_SSE 0x00002000 316 #define X86_SSE2 0x00004000 317 #define X86_HTT 0x00008000 318 #define X86_ASYSC 0x00010000 319 #define X86_NX 0x00020000 320 #define X86_SSE3 0x00040000 321 #define X86_CX16 0x00080000 322 #define X86_CMP 0x00100000 323 #define X86_TSCP 0x00200000 324 #define X86_MWAIT 0x00400000 325 #define X86_SSE4A 0x00800000 326 #define X86_CPUID 0x01000000 327 328 #define FMT_X86_FEATURE \ 329 "\20" \ 330 "\31cpuid" \ 331 "\30sse4a\27mwait\26tscp\25cmp\24cx16\23sse3\22nx\21asysc"\ 332 "\20htt\17sse2\16sse\15sep\14pat\13cx8\12pae\11mca" \ 333 "\10mmx\7cmov\6de\5pge\4mtrr\3msr\2tsc\1lgpg" 334 335 /* 336 * x86_type is a legacy concept; this is supplanted 337 * for most purposes by x86_feature; modern CPUs 338 * should be X86_TYPE_OTHER 339 */ 340 #define X86_TYPE_OTHER 0 341 #define X86_TYPE_486 1 342 #define X86_TYPE_P5 2 343 #define X86_TYPE_P6 3 344 #define X86_TYPE_CYRIX_486 4 345 #define X86_TYPE_CYRIX_6x86L 5 346 #define X86_TYPE_CYRIX_6x86 6 347 #define X86_TYPE_CYRIX_GXm 7 348 #define X86_TYPE_CYRIX_6x86MX 8 349 #define X86_TYPE_CYRIX_MediaGX 9 350 #define X86_TYPE_CYRIX_MII 10 351 #define X86_TYPE_VIA_CYRIX_III 11 352 #define X86_TYPE_P4 12 353 354 /* 355 * x86_vendor allows us to select between 356 * implementation features and helps guide 357 * the interpretation of the cpuid instruction. 358 */ 359 #define X86_VENDOR_Intel 0 /* GenuineIntel */ 360 #define X86_VENDOR_IntelClone 1 /* (an Intel clone) */ 361 #define X86_VENDOR_AMD 2 /* AuthenticAMD */ 362 #define X86_VENDOR_Cyrix 3 /* CyrixInstead */ 363 #define X86_VENDOR_UMC 4 /* UMC UMC UMC */ 364 #define X86_VENDOR_NexGen 5 /* NexGenDriven */ 365 #define X86_VENDOR_Centaur 6 /* CentaurHauls */ 366 #define X86_VENDOR_Rise 7 /* RiseRiseRise */ 367 #define X86_VENDOR_SiS 8 /* SiS SiS SiS */ 368 #define X86_VENDOR_TM 9 /* GenuineTMx86 */ 369 #define X86_VENDOR_NSC 10 /* Geode by NSC */ 370 371 #define X86_VENDOR_STRLEN 13 /* vendor string max len + \0 */ 372 373 /* 374 * Some vendor/family/model/stepping ranges are commonly grouped under 375 * a single identifying banner by the vendor. The following encode 376 * that "revision" in a uint32_t with the 8 most significant bits 377 * identifying the vendor with X86_VENDOR_*, the next 8 identifying the 378 * family, and the remaining 16 typically forming a bitmask of revisions 379 * within that family with more significant bits indicating "later" revisions. 380 */ 381 382 #define _X86_CHIPREV_VENDOR_MASK 0xff000000u 383 #define _X86_CHIPREV_VENDOR_SHIFT 24 384 #define _X86_CHIPREV_FAMILY_MASK 0x00ff0000u 385 #define _X86_CHIPREV_FAMILY_SHIFT 16 386 #define _X86_CHIPREV_REV_MASK 0x0000ffffu 387 388 #define _X86_CHIPREV_VENDOR(x) \ 389 (((x) & _X86_CHIPREV_VENDOR_MASK) >> _X86_CHIPREV_VENDOR_SHIFT) 390 #define _X86_CHIPREV_FAMILY(x) \ 391 (((x) & _X86_CHIPREV_FAMILY_MASK) >> _X86_CHIPREV_FAMILY_SHIFT) 392 #define _X86_CHIPREV_REV(x) \ 393 ((x) & _X86_CHIPREV_REV_MASK) 394 395 /* True if x matches in vendor and family and if x matches the given rev mask */ 396 #define X86_CHIPREV_MATCH(x, mask) \ 397 (_X86_CHIPREV_VENDOR(x) == _X86_CHIPREV_VENDOR(mask) && \ 398 _X86_CHIPREV_FAMILY(x) == _X86_CHIPREV_FAMILY(mask) && \ 399 ((_X86_CHIPREV_REV(x) & _X86_CHIPREV_REV(mask)) != 0)) 400 401 /* True if x matches in vendor and family and rev is at least minx */ 402 #define X86_CHIPREV_ATLEAST(x, minx) \ 403 (_X86_CHIPREV_VENDOR(x) == _X86_CHIPREV_VENDOR(minx) && \ 404 _X86_CHIPREV_FAMILY(x) == _X86_CHIPREV_FAMILY(minx) && \ 405 _X86_CHIPREV_REV(x) >= _X86_CHIPREV_REV(minx)) 406 407 #define _X86_CHIPREV_MKREV(vendor, family, rev) \ 408 ((uint32_t)(vendor) << _X86_CHIPREV_VENDOR_SHIFT | \ 409 (family) << _X86_CHIPREV_FAMILY_SHIFT | (rev)) 410 411 /* Revision default */ 412 #define X86_CHIPREV_UNKNOWN 0x0 413 414 /* 415 * Definitions for AMD Family 0xf. Minor revisions C0 and CG are 416 * sufficiently different that we will distinguish them; in all other 417 * case we will identify the major revision. 418 */ 419 #define X86_CHIPREV_AMD_F_REV_B _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0001) 420 #define X86_CHIPREV_AMD_F_REV_C0 _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0002) 421 #define X86_CHIPREV_AMD_F_REV_CG _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0004) 422 #define X86_CHIPREV_AMD_F_REV_D _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0008) 423 #define X86_CHIPREV_AMD_F_REV_E _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0010) 424 #define X86_CHIPREV_AMD_F_REV_F _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0020) 425 #define X86_CHIPREV_AMD_F_REV_G _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0040) 426 427 /* 428 * Various socket/package types, extended as the need to distinguish 429 * a new type arises. The top 8 byte identfies the vendor and the 430 * remaining 24 bits describe 24 socket types. 431 */ 432 433 #define _X86_SOCKET_VENDOR_SHIFT 24 434 #define _X86_SOCKET_VENDOR(x) ((x) >> _X86_SOCKET_VENDOR_SHIFT) 435 #define _X86_SOCKET_TYPE_MASK 0x00ffffff 436 #define _X86_SOCKET_TYPE(x) ((x) & _X86_SOCKET_TYPE_MASK) 437 438 #define _X86_SOCKET_MKVAL(vendor, bitval) \ 439 ((uint32_t)(vendor) << _X86_SOCKET_VENDOR_SHIFT | (bitval)) 440 441 #define X86_SOCKET_MATCH(s, mask) \ 442 (_X86_SOCKET_VENDOR(s) == _X86_SOCKET_VENDOR(mask) && \ 443 (_X86_SOCKET_TYPE(s) & _X86_SOCKET_TYPE(mask)) != 0) 444 445 #define X86_SOCKET_UNKNOWN 0x0 446 /* 447 * AMD socket types 448 */ 449 #define X86_SOCKET_754 _X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000001) 450 #define X86_SOCKET_939 _X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000002) 451 #define X86_SOCKET_940 _X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000004) 452 #define X86_SOCKET_S1g1 _X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000008) 453 #define X86_SOCKET_AM2 _X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000010) 454 #define X86_SOCKET_F1207 _X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000020) 455 456 #if !defined(_ASM) 457 458 #if defined(_KERNEL) || defined(_KMEMUSER) 459 460 extern uint_t x86_feature; 461 extern uint_t x86_type; 462 extern uint_t x86_vendor; 463 464 extern uint_t pentiumpro_bug4046376; 465 extern uint_t pentiumpro_bug4064495; 466 467 extern uint_t enable486; 468 469 extern const char CyrixInstead[]; 470 471 #endif 472 473 #if defined(_KERNEL) 474 475 /* 476 * This structure is used to pass arguments and get return values back 477 * from the CPUID instruction in __cpuid_insn() routine. 478 */ 479 struct cpuid_regs { 480 uint32_t cp_eax; 481 uint32_t cp_ebx; 482 uint32_t cp_ecx; 483 uint32_t cp_edx; 484 }; 485 486 extern uint64_t rdmsr(uint_t); 487 extern void wrmsr(uint_t, const uint64_t); 488 extern uint64_t xrdmsr(uint_t); 489 extern void xwrmsr(uint_t, const uint64_t); 490 extern int checked_rdmsr(uint_t, uint64_t *); 491 extern int checked_wrmsr(uint_t, uint64_t); 492 493 extern void invalidate_cache(void); 494 extern ulong_t getcr4(void); 495 extern void setcr4(ulong_t); 496 497 extern void mtrr_sync(void); 498 499 extern void cpu_fast_syscall_enable(void *); 500 extern void cpu_fast_syscall_disable(void *); 501 502 struct cpu; 503 504 extern int cpuid_checkpass(struct cpu *, int); 505 extern uint32_t cpuid_insn(struct cpu *, struct cpuid_regs *); 506 extern uint32_t __cpuid_insn(struct cpuid_regs *); 507 extern int cpuid_getbrandstr(struct cpu *, char *, size_t); 508 extern int cpuid_getidstr(struct cpu *, char *, size_t); 509 extern const char *cpuid_getvendorstr(struct cpu *); 510 extern uint_t cpuid_getvendor(struct cpu *); 511 extern uint_t cpuid_getfamily(struct cpu *); 512 extern uint_t cpuid_getmodel(struct cpu *); 513 extern uint_t cpuid_getstep(struct cpu *); 514 extern uint_t cpuid_getsig(struct cpu *); 515 extern uint_t cpuid_get_ncpu_per_chip(struct cpu *); 516 extern uint_t cpuid_get_ncore_per_chip(struct cpu *); 517 extern uint_t cpuid_get_ncpu_sharing_last_cache(struct cpu *); 518 extern id_t cpuid_get_last_lvl_cacheid(struct cpu *); 519 extern int cpuid_get_chipid(struct cpu *); 520 extern id_t cpuid_get_coreid(struct cpu *); 521 extern int cpuid_get_clogid(struct cpu *); 522 extern int cpuid_is_cmt(struct cpu *); 523 extern int cpuid_syscall32_insn(struct cpu *); 524 extern int getl2cacheinfo(struct cpu *, int *, int *, int *); 525 526 extern uint32_t cpuid_getchiprev(struct cpu *); 527 extern const char *cpuid_getchiprevstr(struct cpu *); 528 extern uint32_t cpuid_getsockettype(struct cpu *); 529 530 extern int cpuid_opteron_erratum(struct cpu *, uint_t); 531 532 struct cpuid_info; 533 534 extern void setx86isalist(void); 535 extern void cpuid_alloc_space(struct cpu *); 536 extern void cpuid_free_space(struct cpu *); 537 extern uint_t cpuid_pass1(struct cpu *); 538 extern void cpuid_pass2(struct cpu *); 539 extern void cpuid_pass3(struct cpu *); 540 extern uint_t cpuid_pass4(struct cpu *); 541 extern void add_cpunode2devtree(processorid_t, struct cpuid_info *); 542 543 extern void cpuid_get_addrsize(struct cpu *, uint_t *, uint_t *); 544 extern uint_t cpuid_get_dtlb_nent(struct cpu *, size_t); 545 546 #if !defined(__xpv) 547 extern uint32_t *cpuid_mwait_alloc(struct cpu *); 548 extern void cpuid_mwait_free(struct cpu *); 549 #endif 550 551 struct cpu_ucode_info; 552 553 #if !defined(__xpv) 554 extern void ucode_alloc_space(struct cpu *); 555 extern void ucode_free_space(struct cpu *); 556 extern void ucode_check(struct cpu *); 557 extern void ucode_free(); 558 #endif 559 560 extern uint_t workaround_errata(struct cpu *); 561 562 #if defined(OPTERON_ERRATUM_93) 563 extern int opteron_erratum_93; 564 #endif 565 566 #if defined(OPTERON_ERRATUM_91) 567 extern int opteron_erratum_91; 568 #endif 569 570 #if defined(OPTERON_ERRATUM_100) 571 extern int opteron_erratum_100; 572 #endif 573 574 #if defined(OPTERON_ERRATUM_121) 575 extern int opteron_erratum_121; 576 #endif 577 578 #if defined(OPTERON_WORKAROUND_6323525) 579 extern int opteron_workaround_6323525; 580 extern void patch_workaround_6323525(void); 581 #endif 582 583 #endif /* _KERNEL */ 584 585 #endif 586 587 #ifdef __cplusplus 588 } 589 #endif 590 591 #endif /* _SYS_X86_ARCHEXT_H */ 592