xref: /titanic_51/usr/src/uts/common/sys/smbios.h (revision 03f9f63d24f0494b7d47b927090ad9045e396402)
184ab085aSmws /*
284ab085aSmws  * CDDL HEADER START
384ab085aSmws  *
484ab085aSmws  * The contents of this file are subject to the terms of the
580ab886dSwesolows  * Common Development and Distribution License (the "License").
680ab886dSwesolows  * You may not use this file except in compliance with the License.
784ab085aSmws  *
884ab085aSmws  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
984ab085aSmws  * or http://www.opensolaris.org/os/licensing.
1084ab085aSmws  * See the License for the specific language governing permissions
1184ab085aSmws  * and limitations under the License.
1284ab085aSmws  *
1384ab085aSmws  * When distributing Covered Code, include this CDDL HEADER in each
1484ab085aSmws  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
1584ab085aSmws  * If applicable, add the following below this CDDL HEADER, with the
1684ab085aSmws  * fields enclosed by brackets "[]" replaced with your own identifying
1784ab085aSmws  * information: Portions Copyright [yyyy] [name of copyright owner]
1884ab085aSmws  *
1984ab085aSmws  * CDDL HEADER END
2084ab085aSmws  */
2184ab085aSmws 
2284ab085aSmws /*
23*03f9f63dSTom Pothier  * Copyright 2010 Sun Microsystems, Inc.  All rights reserved.
2484ab085aSmws  * Use is subject to license terms.
2584ab085aSmws  */
2684ab085aSmws 
2784ab085aSmws /*
2884ab085aSmws  * This header file defines the interfaces available from the SMBIOS access
2984ab085aSmws  * library, libsmbios, and an equivalent kernel module.  This API can be used
3084ab085aSmws  * to access DMTF SMBIOS data from a device, file, or raw memory buffer.
3184ab085aSmws  * This is NOT yet a public interface, although it may eventually become one in
3284ab085aSmws  * the fullness of time after we gain more experience with the interfaces.
3384ab085aSmws  *
3484ab085aSmws  * In the meantime, be aware that any program linked with this API in this
3584ab085aSmws  * release of Solaris is almost guaranteed to break in the next release.
3684ab085aSmws  *
3784ab085aSmws  * In short, do not user this header file or these routines for any purpose.
3884ab085aSmws  */
3984ab085aSmws 
4084ab085aSmws #ifndef	_SYS_SMBIOS_H
4184ab085aSmws #define	_SYS_SMBIOS_H
4284ab085aSmws 
4384ab085aSmws #include <sys/types.h>
4484ab085aSmws 
4584ab085aSmws #ifdef	__cplusplus
4684ab085aSmws extern "C" {
4784ab085aSmws #endif
4884ab085aSmws 
4984ab085aSmws /*
5084ab085aSmws  * SMBIOS Structure Table Entry Point.  See DSP0134 2.1.1 for more information.
5184ab085aSmws  * The structure table entry point is located by searching for the anchor.
5284ab085aSmws  */
53e4586ebfSmws #pragma pack(1)
54e4586ebfSmws 
5584ab085aSmws typedef struct smbios_entry {
5684ab085aSmws 	char smbe_eanchor[4];		/* anchor tag (SMB_ENTRY_EANCHOR) */
5784ab085aSmws 	uint8_t smbe_ecksum;		/* checksum of entry point structure */
5884ab085aSmws 	uint8_t smbe_elen;		/* length in bytes of entry point */
5984ab085aSmws 	uint8_t smbe_major;		/* major version of the SMBIOS spec */
6084ab085aSmws 	uint8_t smbe_minor;		/* minor version of the SMBIOS spec */
6184ab085aSmws 	uint16_t smbe_maxssize;		/* maximum size in bytes of a struct */
6284ab085aSmws 	uint8_t smbe_revision;		/* entry point structure revision */
6384ab085aSmws 	uint8_t smbe_format[5];		/* entry point revision-specific data */
6484ab085aSmws 	char smbe_ianchor[5];		/* intermed. tag (SMB_ENTRY_IANCHOR) */
6584ab085aSmws 	uint8_t smbe_icksum;		/* intermed. checksum */
6684ab085aSmws 	uint16_t smbe_stlen;		/* length in bytes of structure table */
6784ab085aSmws 	uint32_t smbe_staddr;		/* physical addr of structure table */
6884ab085aSmws 	uint16_t smbe_stnum;		/* number of structure table entries */
6984ab085aSmws 	uint8_t smbe_bcdrev;		/* BCD value representing DMI version */
7084ab085aSmws } smbios_entry_t;
7184ab085aSmws 
72e4586ebfSmws #pragma pack()
73e4586ebfSmws 
7484ab085aSmws #define	SMB_ENTRY_EANCHOR	"_SM_"	/* structure table entry point anchor */
7584ab085aSmws #define	SMB_ENTRY_EANCHORLEN	4	/* length of entry point anchor */
7684ab085aSmws #define	SMB_ENTRY_IANCHOR	"_DMI_"	/* intermediate anchor string */
7784ab085aSmws #define	SMB_ENTRY_IANCHORLEN	5	/* length of intermediate anchor */
7880ab886dSwesolows #define	SMB_ENTRY_MAXLEN	255	/* maximum length of entry point */
7984ab085aSmws 
8084ab085aSmws /*
8184ab085aSmws  * Structure type codes.  The comments next to each type include an (R) note to
8284ab085aSmws  * indicate a structure that is required as of SMBIOS v2.3 and an (O) note to
8384ab085aSmws  * indicate a structure that is obsolete as of SMBIOS v2.3.
8484ab085aSmws  */
8584ab085aSmws #define	SMB_TYPE_BIOS		0	/* BIOS information (R) */
8684ab085aSmws #define	SMB_TYPE_SYSTEM		1	/* system information (R) */
8784ab085aSmws #define	SMB_TYPE_BASEBOARD	2	/* base board */
8884ab085aSmws #define	SMB_TYPE_CHASSIS	3	/* system enclosure or chassis (R) */
8984ab085aSmws #define	SMB_TYPE_PROCESSOR	4	/* processor (R) */
9084ab085aSmws #define	SMB_TYPE_MEMCTL		5	/* memory controller (O) */
9184ab085aSmws #define	SMB_TYPE_MEMMOD		6	/* memory module (O) */
9284ab085aSmws #define	SMB_TYPE_CACHE		7	/* processor cache (R) */
9384ab085aSmws #define	SMB_TYPE_PORT		8	/* port connector */
9484ab085aSmws #define	SMB_TYPE_SLOT		9	/* upgradeable system slot (R) */
9584ab085aSmws #define	SMB_TYPE_OBDEVS		10	/* on-board devices */
9684ab085aSmws #define	SMB_TYPE_OEMSTR		11	/* OEM string table */
9784ab085aSmws #define	SMB_TYPE_SYSCONFSTR	12	/* system configuration string table */
9884ab085aSmws #define	SMB_TYPE_LANG		13	/* BIOS language information */
9984ab085aSmws #define	SMB_TYPE_GROUP		14	/* group associations */
10084ab085aSmws #define	SMB_TYPE_EVENTLOG	15	/* system event log */
10184ab085aSmws #define	SMB_TYPE_MEMARRAY	16	/* physical memory array (R) */
10284ab085aSmws #define	SMB_TYPE_MEMDEVICE	17	/* memory device (R) */
10384ab085aSmws #define	SMB_TYPE_MEMERR32	18	/* 32-bit memory error information */
10484ab085aSmws #define	SMB_TYPE_MEMARRAYMAP	19	/* memory array mapped address (R) */
10584ab085aSmws #define	SMB_TYPE_MEMDEVICEMAP	20	/* memory device mapped address (R) */
10684ab085aSmws #define	SMB_TYPE_POINTDEV	21	/* built-in pointing device */
10784ab085aSmws #define	SMB_TYPE_BATTERY	22	/* portable battery */
10884ab085aSmws #define	SMB_TYPE_RESET		23	/* system reset settings */
10984ab085aSmws #define	SMB_TYPE_SECURITY	24	/* hardware security settings */
11084ab085aSmws #define	SMB_TYPE_POWERCTL	25	/* system power controls */
11184ab085aSmws #define	SMB_TYPE_VPROBE		26	/* voltage probe */
11284ab085aSmws #define	SMB_TYPE_COOLDEV	27	/* cooling device */
11384ab085aSmws #define	SMB_TYPE_TPROBE		28	/* temperature probe */
11484ab085aSmws #define	SMB_TYPE_IPROBE		29	/* current probe */
11584ab085aSmws #define	SMB_TYPE_OOBRA		30	/* out-of-band remote access facility */
11684ab085aSmws #define	SMB_TYPE_BIS		31	/* boot integrity services */
11784ab085aSmws #define	SMB_TYPE_BOOT		32	/* system boot status (R) */
11884ab085aSmws #define	SMB_TYPE_MEMERR64	33	/* 64-bit memory error information */
11984ab085aSmws #define	SMB_TYPE_MGMTDEV	34	/* management device */
12084ab085aSmws #define	SMB_TYPE_MGMTDEVCP	35	/* management device component */
12184ab085aSmws #define	SMB_TYPE_MGMTDEVDATA	36	/* management device threshold data */
12284ab085aSmws #define	SMB_TYPE_MEMCHAN	37	/* memory channel */
12384ab085aSmws #define	SMB_TYPE_IPMIDEV	38	/* IPMI device information */
12484ab085aSmws #define	SMB_TYPE_POWERSUP	39	/* system power supply */
125*03f9f63dSTom Pothier #define	SMB_TYPE_OBDEVEXT	41	/* on-board device extended info */
12684ab085aSmws #define	SMB_TYPE_INACTIVE	126	/* inactive table entry */
12784ab085aSmws #define	SMB_TYPE_EOT		127	/* end of table */
12884ab085aSmws 
12984ab085aSmws #define	SMB_TYPE_OEM_LO		128	/* start of OEM-specific type range */
130074bb90dSTom Pothier #define	SUN_OEM_EXT_PROCESSOR	132	/* processor extended info */
131*03f9f63dSTom Pothier #define	SUN_OEM_EXT_PORT	136	/* port exteded info */
132074bb90dSTom Pothier #define	SUN_OEM_PCIEXRC		138	/* PCIE RootComplex/RootPort info */
133074bb90dSTom Pothier #define	SUN_OEM_EXT_MEMARRAY	144	/* phys memory array extended info */
134074bb90dSTom Pothier #define	SUN_OEM_EXT_MEMDEVICE	145	/* memory device extended info */
13584ab085aSmws #define	SMB_TYPE_OEM_HI		256	/* end of OEM-specific type range */
13684ab085aSmws 
13784ab085aSmws /*
1389c94f155SCheng Sean Ye  * OEM string indicating "Platform Resource Management Specification"
1399c94f155SCheng Sean Ye  * compliance.
1409c94f155SCheng Sean Ye  */
1419c94f155SCheng Sean Ye #define	SMB_PRMS1	"SUNW-PRMS-1"
1429c94f155SCheng Sean Ye 
1439c94f155SCheng Sean Ye /*
1449c94f155SCheng Sean Ye  * Some default values set by BIOS vendor
1459c94f155SCheng Sean Ye  */
1469c94f155SCheng Sean Ye #define	SMB_DEFAULT1	"To Be Filled By O.E.M."
1479c94f155SCheng Sean Ye #define	SMB_DEFAULT2	"Not Available"
1489c94f155SCheng Sean Ye 
1499c94f155SCheng Sean Ye /*
15084ab085aSmws  * SMBIOS Common Information.  These structures do not correspond to anything
15184ab085aSmws  * in the SMBIOS specification, but allow library clients to more easily read
15284ab085aSmws  * information that is frequently encoded into the various SMBIOS structures.
15384ab085aSmws  */
15484ab085aSmws typedef struct smbios_info {
15584ab085aSmws 	const char *smbi_manufacturer;	/* manufacturer */
15684ab085aSmws 	const char *smbi_product;	/* product name */
15784ab085aSmws 	const char *smbi_version;	/* version */
15884ab085aSmws 	const char *smbi_serial;	/* serial number */
15984ab085aSmws 	const char *smbi_asset;		/* asset tag */
16084ab085aSmws 	const char *smbi_location;	/* location tag */
16184ab085aSmws 	const char *smbi_part;		/* part number */
16284ab085aSmws } smbios_info_t;
16384ab085aSmws 
16484ab085aSmws typedef struct smbios_version {
16584ab085aSmws 	uint8_t smbv_major;		/* version major number */
16684ab085aSmws 	uint8_t smbv_minor;		/* version minor number */
16784ab085aSmws } smbios_version_t;
16884ab085aSmws 
169074bb90dSTom Pothier #define	SMB_CONT_BYTE	1		/* contained elements are byte size */
170074bb90dSTom Pothier #define	SMB_CONT_WORD	2		/* contained elements are word size */
171074bb90dSTom Pothier #define	SMB_CONT_MAX	255		/* maximum contained objects */
172074bb90dSTom Pothier 
17384ab085aSmws /*
17484ab085aSmws  * SMBIOS Bios Information.  See DSP0134 Section 3.3.1 for more information.
17584ab085aSmws  * smbb_romsize is converted from the implementation format into bytes.
17684ab085aSmws  */
17784ab085aSmws typedef struct smbios_bios {
17884ab085aSmws 	const char *smbb_vendor;	/* bios vendor string */
17984ab085aSmws 	const char *smbb_version;	/* bios version string */
18084ab085aSmws 	const char *smbb_reldate;	/* bios release date */
18184ab085aSmws 	uint32_t smbb_segment;		/* bios address segment location */
18284ab085aSmws 	uint32_t smbb_romsize;		/* bios rom size in bytes */
18384ab085aSmws 	uint32_t smbb_runsize;		/* bios image size in bytes */
18484ab085aSmws 	uint64_t smbb_cflags;		/* bios characteristics */
18584ab085aSmws 	const uint8_t *smbb_xcflags;	/* bios characteristics extensions */
18684ab085aSmws 	size_t smbb_nxcflags;		/* number of smbb_xcflags[] bytes */
18784ab085aSmws 	smbios_version_t smbb_biosv;	/* bios version */
18884ab085aSmws 	smbios_version_t smbb_ecfwv;	/* bios embedded ctrl f/w version */
18984ab085aSmws } smbios_bios_t;
19084ab085aSmws 
19184ab085aSmws #define	SMB_BIOSFL_RSV0		0x00000001	/* reserved bit zero */
19284ab085aSmws #define	SMB_BIOSFL_RSV1		0x00000002	/* reserved bit one */
19384ab085aSmws #define	SMB_BIOSFL_UNKNOWN	0x00000004	/* unknown */
19484ab085aSmws #define	SMB_BIOSFL_BCNOTSUP	0x00000008	/* BIOS chars not supported */
19584ab085aSmws #define	SMB_BIOSFL_ISA		0x00000010	/* ISA is supported */
19684ab085aSmws #define	SMB_BIOSFL_MCA		0x00000020	/* MCA is supported */
19784ab085aSmws #define	SMB_BIOSFL_EISA		0x00000040	/* EISA is supported */
19884ab085aSmws #define	SMB_BIOSFL_PCI		0x00000080	/* PCI is supported */
19984ab085aSmws #define	SMB_BIOSFL_PCMCIA	0x00000100	/* PCMCIA is supported */
20084ab085aSmws #define	SMB_BIOSFL_PLUGNPLAY	0x00000200	/* Plug and Play is supported */
20184ab085aSmws #define	SMB_BIOSFL_APM		0x00000400	/* APM is supported */
20284ab085aSmws #define	SMB_BIOSFL_FLASH	0x00000800	/* BIOS is Flash Upgradeable */
20384ab085aSmws #define	SMB_BIOSFL_SHADOW	0x00001000	/* BIOS shadowing is allowed */
20484ab085aSmws #define	SMB_BIOSFL_VLVESA	0x00002000	/* VL-VESA is supported */
20584ab085aSmws #define	SMB_BIOSFL_ESCD		0x00004000	/* ESCD support is available */
20684ab085aSmws #define	SMB_BIOSFL_CDBOOT	0x00008000	/* Boot from CD is supported */
20784ab085aSmws #define	SMB_BIOSFL_SELBOOT	0x00010000	/* Selectable Boot supported */
20884ab085aSmws #define	SMB_BIOSFL_ROMSOCK	0x00020000	/* BIOS ROM is socketed */
20984ab085aSmws #define	SMB_BIOSFL_PCMBOOT	0x00040000	/* Boot from PCMCIA supported */
21084ab085aSmws #define	SMB_BIOSFL_EDD		0x00080000	/* EDD Spec is supported */
21184ab085aSmws #define	SMB_BIOSFL_NEC9800	0x00100000	/* int 0x13 NEC 9800 floppy */
21284ab085aSmws #define	SMB_BIOSFL_TOSHIBA	0x00200000	/* int 0x13 Toshiba floppy */
21384ab085aSmws #define	SMB_BIOSFL_525_360K	0x00400000	/* int 0x13 5.25" 360K floppy */
21484ab085aSmws #define	SMB_BIOSFL_525_12M	0x00800000	/* int 0x13 5.25" 1.2M floppy */
21584ab085aSmws #define	SMB_BIOSFL_35_720K	0x01000000	/* int 0x13 3.5" 720K floppy */
21684ab085aSmws #define	SMB_BIOSFL_35_288M	0x02000000	/* int 0x13 3.5" 2.88M floppy */
21784ab085aSmws #define	SMB_BIOSFL_I5_PRINT	0x04000000	/* int 0x5 print screen svcs */
21884ab085aSmws #define	SMB_BIOSFL_I9_KBD	0x08000000	/* int 0x9 8042 keyboard svcs */
21984ab085aSmws #define	SMB_BIOSFL_I14_SER	0x10000000	/* int 0x14 serial svcs */
22084ab085aSmws #define	SMB_BIOSFL_I17_PRINTER	0x20000000	/* int 0x17 printer svcs */
22184ab085aSmws #define	SMB_BIOSFL_I10_CGA	0x40000000	/* int 0x10 CGA svcs */
22284ab085aSmws #define	SMB_BIOSFL_NEC_PC98	0x80000000	/* NEC PC-98 */
22384ab085aSmws 
22484ab085aSmws #define	SMB_BIOSXB_1		0	/* bios extension byte 1 (3.3.1.2.1) */
22584ab085aSmws #define	SMB_BIOSXB_2		1	/* bios extension byte 2 (3.3.1.2.2) */
22684ab085aSmws #define	SMB_BIOSXB_BIOS_MAJ	2	/* bios major version */
22784ab085aSmws #define	SMB_BIOSXB_BIOS_MIN	3	/* bios minor version */
22884ab085aSmws #define	SMB_BIOSXB_ECFW_MAJ	4	/* extended ctlr f/w major version */
22984ab085aSmws #define	SMB_BIOSXB_ECFW_MIN	5	/* extended ctlr f/w minor version */
23084ab085aSmws 
23184ab085aSmws #define	SMB_BIOSXB1_ACPI	0x01	/* ACPI is supported */
23284ab085aSmws #define	SMB_BIOSXB1_USBL	0x02	/* USB legacy is supported */
23384ab085aSmws #define	SMB_BIOSXB1_AGP		0x04	/* AGP is supported */
23484ab085aSmws #define	SMB_BIOSXB1_I20		0x08	/* I2O boot is supported */
23584ab085aSmws #define	SMB_BIOSXB1_LS120	0x10	/* LS-120 boot is supported */
23684ab085aSmws #define	SMB_BIOSXB1_ATZIP	0x20	/* ATAPI ZIP drive boot is supported */
23784ab085aSmws #define	SMB_BIOSXB1_1394	0x40	/* 1394 boot is supported */
23884ab085aSmws #define	SMB_BIOSXB1_SMBAT	0x80	/* Smart Battery is supported */
23984ab085aSmws 
24084ab085aSmws #define	SMB_BIOSXB2_BBOOT	0x01	/* BIOS Boot Specification supported */
24184ab085aSmws #define	SMB_BIOSXB2_FKNETSVC	0x02	/* F-key Network Svc boot supported */
24284ab085aSmws #define	SMB_BIOSXB2_ETCDIST	0x04	/* Enable Targeted Content Distrib. */
24384ab085aSmws 
24484ab085aSmws /*
24584ab085aSmws  * SMBIOS Bios Information.  See DSP0134 Section 3.3.2 for more information.
24684ab085aSmws  * The current set of smbs_wakeup values is defined after the structure.
24784ab085aSmws  */
24884ab085aSmws typedef struct smbios_system {
24984ab085aSmws 	const uint8_t *smbs_uuid;	/* UUID byte array */
25084ab085aSmws 	uint8_t smbs_uuidlen;		/* UUID byte array length */
25184ab085aSmws 	uint8_t smbs_wakeup;		/* wake-up event */
25284ab085aSmws 	const char *smbs_sku;		/* SKU number */
25384ab085aSmws 	const char *smbs_family;	/* family */
25484ab085aSmws } smbios_system_t;
25584ab085aSmws 
25684ab085aSmws #define	SMB_WAKEUP_RSV0		0x00	/* reserved */
25784ab085aSmws #define	SMB_WAKEUP_OTHER	0x01	/* other */
25884ab085aSmws #define	SMB_WAKEUP_UNKNOWN	0x02	/* unknown */
25984ab085aSmws #define	SMB_WAKEUP_APM		0x03	/* APM timer */
26084ab085aSmws #define	SMB_WAKEUP_MODEM	0x04	/* modem ring */
26184ab085aSmws #define	SMB_WAKEUP_LAN		0x05	/* LAN remote */
26284ab085aSmws #define	SMB_WAKEUP_SWITCH	0x06	/* power switch */
26384ab085aSmws #define	SMB_WAKEUP_PCIPME	0x07	/* PCI PME# */
26484ab085aSmws #define	SMB_WAKEUP_AC		0x08	/* AC power restored */
26584ab085aSmws 
26684ab085aSmws /*
26784ab085aSmws  * SMBIOS Base Board description.  See DSP0134 Section 3.3.3 for more
26884ab085aSmws  * information.  smbb_flags and smbb_type definitions are below.
26984ab085aSmws  */
27084ab085aSmws typedef struct smbios_bboard {
27184ab085aSmws 	id_t smbb_chassis;		/* chassis containing this board */
27284ab085aSmws 	uint8_t smbb_flags;		/* flags (see below) */
27384ab085aSmws 	uint8_t smbb_type;		/* board type (see below) */
274074bb90dSTom Pothier 	uint8_t smbb_contn;		/* number of contained object hdls */
27584ab085aSmws } smbios_bboard_t;
27684ab085aSmws 
27784ab085aSmws #define	SMB_BBFL_MOTHERBOARD	0x01	/* board is a motherboard */
27884ab085aSmws #define	SMB_BBFL_NEEDAUX	0x02	/* auxiliary card or daughter req'd */
27984ab085aSmws #define	SMB_BBFL_REMOVABLE	0x04	/* board is removable */
28084ab085aSmws #define	SMB_BBFL_REPLACABLE	0x08	/* board is field-replacable */
28184ab085aSmws #define	SMB_BBFL_HOTSWAP	0x10	/* board is hot-swappable */
28284ab085aSmws 
28384ab085aSmws #define	SMB_BBT_UNKNOWN		0x1	/* unknown */
28484ab085aSmws #define	SMB_BBT_OTHER		0x2	/* other */
28584ab085aSmws #define	SMB_BBT_SBLADE		0x3	/* server blade */
28684ab085aSmws #define	SMB_BBT_CSWITCH		0x4	/* connectivity switch */
28784ab085aSmws #define	SMB_BBT_SMM		0x5	/* system management module */
28884ab085aSmws #define	SMB_BBT_PROC		0x6	/* processor module */
28984ab085aSmws #define	SMB_BBT_IO		0x7	/* i/o module */
29084ab085aSmws #define	SMB_BBT_MEM		0x8	/* memory module */
29184ab085aSmws #define	SMB_BBT_DAUGHTER	0x9	/* daughterboard */
29284ab085aSmws #define	SMB_BBT_MOTHER		0xA	/* motherboard */
29384ab085aSmws #define	SMB_BBT_PROCMEM		0xB	/* processor/memory module */
29484ab085aSmws #define	SMB_BBT_PROCIO		0xC	/* processor/i/o module */
29584ab085aSmws #define	SMB_BBT_INTER		0xD	/* interconnect board */
29684ab085aSmws 
29784ab085aSmws /*
29884ab085aSmws  * SMBIOS Chassis description.  See DSP0134 Section 3.3.4 for more information.
29984ab085aSmws  * We move the lock bit of the type field into smbc_lock for easier processing.
30084ab085aSmws  */
30184ab085aSmws typedef struct smbios_chassis {
30284ab085aSmws 	uint32_t smbc_oemdata;		/* OEM-specific data */
30384ab085aSmws 	uint8_t smbc_lock;		/* lock present? */
30484ab085aSmws 	uint8_t smbc_type;		/* type */
30584ab085aSmws 	uint8_t smbc_bustate;		/* boot-up state */
30684ab085aSmws 	uint8_t smbc_psstate;		/* power supply state */
30784ab085aSmws 	uint8_t smbc_thstate;		/* thermal state */
30884ab085aSmws 	uint8_t smbc_security;		/* security status */
30984ab085aSmws 	uint8_t smbc_uheight;		/* enclosure height in U's */
31084ab085aSmws 	uint8_t smbc_cords;		/* number of power cords */
311074bb90dSTom Pothier 	uint8_t smbc_elems;		/* number of element records (n) */
312074bb90dSTom Pothier 	uint8_t smbc_elemlen;		/* length of contained element (m) */
31384ab085aSmws } smbios_chassis_t;
31484ab085aSmws 
31584ab085aSmws #define	SMB_CHT_OTHER		0x01	/* other */
31684ab085aSmws #define	SMB_CHT_UNKNOWN		0x02	/* unknown */
31784ab085aSmws #define	SMB_CHT_DESKTOP		0x03	/* desktop */
31884ab085aSmws #define	SMB_CHT_LPDESKTOP	0x04	/* low-profile desktop */
31984ab085aSmws #define	SMB_CHT_PIZZA		0x05	/* pizza box */
32084ab085aSmws #define	SMB_CHT_MINITOWER	0x06	/* mini-tower */
32184ab085aSmws #define	SMB_CHT_TOWER		0x07	/* tower */
32284ab085aSmws #define	SMB_CHT_PORTABLE	0x08	/* portable */
32384ab085aSmws #define	SMB_CHT_LAPTOP		0x09	/* laptop */
32484ab085aSmws #define	SMB_CHT_NOTEBOOK	0x0A	/* notebook */
32584ab085aSmws #define	SMB_CHT_HANDHELD	0x0B	/* hand-held */
32684ab085aSmws #define	SMB_CHT_DOCK		0x0C	/* docking station */
32784ab085aSmws #define	SMB_CHT_ALLIN1		0x0D	/* all-in-one */
32884ab085aSmws #define	SMB_CHT_SUBNOTE		0x0E	/* sub-notebook */
32984ab085aSmws #define	SMB_CHT_SPACESAVE	0x0F	/* space-saving */
33084ab085aSmws #define	SMB_CHT_LUNCHBOX	0x10	/* lunchbox */
33184ab085aSmws #define	SMB_CHT_MAIN		0x11	/* main server chassis */
33284ab085aSmws #define	SMB_CHT_EXPANSION	0x12	/* expansion chassis */
33384ab085aSmws #define	SMB_CHT_SUB		0x13	/* sub-chassis */
33484ab085aSmws #define	SMB_CHT_BUS		0x14	/* bus expansion chassis */
33584ab085aSmws #define	SMB_CHT_PERIPHERAL	0x15	/* peripheral chassis */
33684ab085aSmws #define	SMB_CHT_RAID		0x16	/* raid chassis */
33784ab085aSmws #define	SMB_CHT_RACK		0x17	/* rack mount chassis */
33884ab085aSmws #define	SMB_CHT_SEALED		0x18	/* sealed case pc */
33984ab085aSmws #define	SMB_CHT_MULTI		0x19	/* multi-system chassis */
34042a58d9dSsethg #define	SMB_CHT_CPCI		0x1A	/* compact PCI */
34142a58d9dSsethg #define	SMB_CHT_ATCA		0x1B	/* advanced TCA */
34242a58d9dSsethg #define	SMB_CHT_BLADE		0x1C	/* blade */
34342a58d9dSsethg #define	SMB_CHT_BLADEENC	0x1D	/* blade enclosure */
34484ab085aSmws 
34584ab085aSmws #define	SMB_CHST_OTHER		0x01	/* other */
34684ab085aSmws #define	SMB_CHST_UNKNOWN	0x02	/* unknown */
34784ab085aSmws #define	SMB_CHST_SAFE		0x03	/* safe */
34884ab085aSmws #define	SMB_CHST_WARNING	0x04	/* warning */
34984ab085aSmws #define	SMB_CHST_CRITICAL	0x05	/* critical */
35084ab085aSmws #define	SMB_CHST_NONREC		0x06	/* non-recoverable */
35184ab085aSmws 
35284ab085aSmws #define	SMB_CHSC_OTHER		0x01	/* other */
35384ab085aSmws #define	SMB_CHSC_UNKNOWN	0x02	/* unknown */
35484ab085aSmws #define	SMB_CHSC_NONE		0x03	/* none */
35584ab085aSmws #define	SMB_CHSC_EILOCK		0x04	/* external interface locked out */
35684ab085aSmws #define	SMB_CHSC_EIENAB		0x05	/* external interface enabled */
35784ab085aSmws 
35884ab085aSmws /*
35984ab085aSmws  * SMBIOS Processor description.  See DSP0134 Section 3.3.5 for more details.
36084ab085aSmws  * If the L1, L2, or L3 cache handle is -1, the cache information is unknown.
36184ab085aSmws  * If the handle refers to something of size 0, that type of cache is absent.
36284ab085aSmws  *
36384ab085aSmws  * NOTE: Although SMBIOS exports a 64-bit CPUID result, this value should not
36484ab085aSmws  * be used for any purpose other than BIOS debugging.  Solaris itself computes
36584ab085aSmws  * its own CPUID value and applies knowledge of additional errata and processor
36684ab085aSmws  * specific CPUID variations, so this value should not be used for anything.
36784ab085aSmws  */
36884ab085aSmws typedef struct smbios_processor {
36984ab085aSmws 	uint64_t smbp_cpuid;		/* processor cpuid information */
37084ab085aSmws 	uint32_t smbp_family;		/* processor family */
37184ab085aSmws 	uint8_t smbp_type;		/* processor type (SMB_PRT_*) */
37284ab085aSmws 	uint8_t smbp_voltage;		/* voltage (SMB_PRV_*) */
37384ab085aSmws 	uint8_t smbp_status;		/* status (SMB_PRS_*) */
37484ab085aSmws 	uint8_t smbp_upgrade;		/* upgrade (SMB_PRU_*) */
37584ab085aSmws 	uint32_t smbp_clkspeed;		/* external clock speed in MHz */
37684ab085aSmws 	uint32_t smbp_maxspeed;		/* maximum speed in MHz */
37784ab085aSmws 	uint32_t smbp_curspeed;		/* current speed in MHz */
37884ab085aSmws 	id_t smbp_l1cache;		/* L1 cache handle */
37984ab085aSmws 	id_t smbp_l2cache;		/* L2 cache handle */
38084ab085aSmws 	id_t smbp_l3cache;		/* L3 cache handle */
38184ab085aSmws } smbios_processor_t;
38284ab085aSmws 
38384ab085aSmws #define	SMB_PRT_OTHER		0x01	/* other */
38484ab085aSmws #define	SMB_PRT_UNKNOWN		0x02	/* unknown */
38584ab085aSmws #define	SMB_PRT_CENTRAL		0x03	/* central processor */
38684ab085aSmws #define	SMB_PRT_MATH		0x04	/* math processor */
38784ab085aSmws #define	SMB_PRT_DSP		0x05	/* DSP processor */
38884ab085aSmws #define	SMB_PRT_VIDEO		0x06	/* video processor */
38984ab085aSmws 
39084ab085aSmws #define	SMB_PRV_LEGACY(v)	(!((v) & 0x80))	/* legacy voltage mode */
39184ab085aSmws #define	SMB_PRV_FIXED(v)	((v) & 0x80)	/* fixed voltage mode */
39284ab085aSmws 
39384ab085aSmws #define	SMB_PRV_5V		0x01	/* 5V is supported */
39484ab085aSmws #define	SMB_PRV_33V		0x02	/* 3.3V is supported */
39584ab085aSmws #define	SMB_PRV_29V		0x04	/* 2.9V is supported */
39684ab085aSmws 
39784ab085aSmws #define	SMB_PRV_VOLTAGE(v)	((v) & 0x7f)
39884ab085aSmws 
39984ab085aSmws #define	SMB_PRSTATUS_PRESENT(s)	((s) & 0x40)	/* socket is populated */
40084ab085aSmws #define	SMB_PRSTATUS_STATUS(s)	((s) & 0x07)	/* status (see below) */
40184ab085aSmws 
40284ab085aSmws #define	SMB_PRS_UNKNOWN		0x0	/* unknown */
40384ab085aSmws #define	SMB_PRS_ENABLED		0x1	/* enabled */
40484ab085aSmws #define	SMB_PRS_BDISABLED	0x2	/* disabled in bios user setup */
40584ab085aSmws #define	SMB_PRS_PDISABLED	0x3	/* disabled in bios from post error */
40684ab085aSmws #define	SMB_PRS_IDLE		0x4	/* waiting to be enabled */
40784ab085aSmws #define	SMB_PRS_OTHER		0x7	/* other */
40884ab085aSmws 
40984ab085aSmws #define	SMB_PRU_OTHER		0x01	/* other */
41084ab085aSmws #define	SMB_PRU_UNKNOWN		0x02	/* unknown */
41184ab085aSmws #define	SMB_PRU_DAUGHTER	0x03	/* daughter board */
41284ab085aSmws #define	SMB_PRU_ZIF		0x04	/* ZIF socket */
41384ab085aSmws #define	SMB_PRU_PIGGY		0x05	/* replaceable piggy back */
41484ab085aSmws #define	SMB_PRU_NONE		0x06	/* none */
41584ab085aSmws #define	SMB_PRU_LIF		0x07	/* LIF socket */
41684ab085aSmws #define	SMB_PRU_SLOT1		0x08	/* slot 1 */
41784ab085aSmws #define	SMB_PRU_SLOT2		0x09	/* slot 2 */
41884ab085aSmws #define	SMB_PRU_370PIN		0x0A	/* 370-pin socket */
41984ab085aSmws #define	SMB_PRU_SLOTA		0x0B	/* slot A */
42084ab085aSmws #define	SMB_PRU_SLOTM		0x0C	/* slot M */
42184ab085aSmws #define	SMB_PRU_423		0x0D	/* socket 423 */
42284ab085aSmws #define	SMB_PRU_A		0x0E	/* socket A (socket 462) */
42384ab085aSmws #define	SMB_PRU_478		0x0F	/* socket 478 */
42484ab085aSmws #define	SMB_PRU_754		0x10	/* socket 754 */
42584ab085aSmws #define	SMB_PRU_940		0x11	/* socket 940 */
42642a58d9dSsethg #define	SMB_PRU_939		0x12	/* socket 939 */
42742a58d9dSsethg #define	SMB_PRU_MPGA604		0x13	/* mPGA604 */
42842a58d9dSsethg #define	SMB_PRU_LGA771		0x14	/* LGA771 */
42942a58d9dSsethg #define	SMB_PRU_LGA775		0x15	/* LGA775 */
43042a58d9dSsethg #define	SMB_PRU_S1		0x16	/* socket S1 */
43142a58d9dSsethg #define	SMB_PRU_AM2		0x17	/* socket AM2 */
43242a58d9dSsethg #define	SMB_PRU_F		0x18	/* socket F */
43384ab085aSmws 
43484ab085aSmws #define	SMB_PRF_OTHER		0x01	/* other */
43584ab085aSmws #define	SMB_PRF_UNKNOWN		0x02	/* unknown */
43684ab085aSmws #define	SMB_PRF_8086		0x03	/* 8086 */
43784ab085aSmws #define	SMB_PRF_80286		0x04	/* 80286 */
43884ab085aSmws #define	SMB_PRF_I386		0x05	/* Intel 386 */
43984ab085aSmws #define	SMB_PRF_I486		0x06	/* Intel 486 */
44084ab085aSmws #define	SMB_PRF_8087		0x07	/* 8087 */
44184ab085aSmws #define	SMB_PRF_80287		0x08	/* 80287 */
44284ab085aSmws #define	SMB_PRF_80387		0x09	/* 80387 */
44384ab085aSmws #define	SMB_PRF_80487		0x0A	/* 80487 */
44484ab085aSmws #define	SMB_PRF_PENTIUM		0x0B	/* Pentium Family */
44584ab085aSmws #define	SMB_PRF_PENTIUMPRO	0x0C	/* Pentium Pro */
44684ab085aSmws #define	SMB_PRF_PENTIUMII	0x0D	/* Pentium II */
44784ab085aSmws #define	SMB_PRF_PENTIUM_MMX	0x0E	/* Pentium w/ MMX */
44884ab085aSmws #define	SMB_PRF_CELERON		0x0F	/* Celeron */
44984ab085aSmws #define	SMB_PRF_PENTIUMII_XEON	0x10	/* Pentium II Xeon */
45084ab085aSmws #define	SMB_PRF_PENTIUMIII	0x11	/* Pentium III */
45184ab085aSmws #define	SMB_PRF_M1		0x12	/* M1 */
45284ab085aSmws #define	SMB_PRF_M2		0x13	/* M2 */
45384ab085aSmws #define	SMB_PRF_DURON		0x18	/* AMD Duron */
45484ab085aSmws #define	SMB_PRF_K5		0x19	/* K5 */
45584ab085aSmws #define	SMB_PRF_K6		0x1A	/* K6 */
45684ab085aSmws #define	SMB_PRF_K6_2		0x1B	/* K6-2 */
45784ab085aSmws #define	SMB_PRF_K6_3		0x1C	/* K6-3 */
45884ab085aSmws #define	SMB_PRF_ATHLON		0x1D	/* Athlon */
45984ab085aSmws #define	SMB_PRF_2900		0x1E	/* AMD 2900 */
46084ab085aSmws #define	SMB_PRF_K6_2PLUS	0x1F	/* K6-2+ */
46184ab085aSmws #define	SMB_PRF_PPC		0x20	/* PowerPC */
46284ab085aSmws #define	SMB_PRF_PPC_601		0x21	/* PowerPC 601 */
46384ab085aSmws #define	SMB_PRF_PPC_603		0x22	/* PowerPC 603 */
46484ab085aSmws #define	SMB_PRF_PPC_603PLUS	0x23	/* PowerPC 603+ */
46584ab085aSmws #define	SMB_PRF_PPC_604		0x24	/* PowerPC 604 */
46684ab085aSmws #define	SMB_PRF_PPC_620		0x25	/* PowerPC 620 */
46784ab085aSmws #define	SMB_PRF_PPC_704		0x26	/* PowerPC x704 */
46884ab085aSmws #define	SMB_PRF_PPC_750		0x27	/* PowerPC 750 */
46984ab085aSmws #define	SMB_PRF_ALPHA		0x30	/* Alpha */
47084ab085aSmws #define	SMB_PRF_ALPHA_21064	0x31	/* Alpha 21064 */
47184ab085aSmws #define	SMB_PRF_ALPHA_21066	0x32	/* Alpha 21066 */
47284ab085aSmws #define	SMB_PRF_ALPHA_21164	0x33	/* Alpha 21164 */
47384ab085aSmws #define	SMB_PRF_ALPHA_21164PC	0x34	/* Alpha 21164PC */
47484ab085aSmws #define	SMB_PRF_ALPHA_21164A	0x35	/* Alpha 21164a */
47584ab085aSmws #define	SMB_PRF_ALPHA_21264	0x36	/* Alpha 21264 */
47684ab085aSmws #define	SMB_PRF_ALPHA_21364	0x37	/* Alpha 21364 */
47784ab085aSmws #define	SMB_PRF_MIPS		0x40	/* MIPS */
47884ab085aSmws #define	SMB_PRF_MIPS_R4000	0x41	/* MIPS R4000 */
47984ab085aSmws #define	SMB_PRF_MIPS_R4200	0x42	/* MIPS R4200 */
48084ab085aSmws #define	SMB_PRF_MIPS_R4400	0x43	/* MIPS R4400 */
48184ab085aSmws #define	SMB_PRF_MIPS_R4600	0x44	/* MIPS R4600 */
48284ab085aSmws #define	SMB_PRF_MIPS_R10000	0x45	/* MIPS R10000 */
48384ab085aSmws #define	SMB_PRF_SPARC		0x50	/* SPARC */
48484ab085aSmws #define	SMB_PRF_SUPERSPARC	0x51	/* SuperSPARC */
48584ab085aSmws #define	SMB_PRF_MICROSPARCII	0x52	/* microSPARC II */
48684ab085aSmws #define	SMB_PRF_MICROSPARCIIep	0x53	/* microSPARC IIep */
48784ab085aSmws #define	SMB_PRF_ULTRASPARC	0x54	/* UltraSPARC */
48884ab085aSmws #define	SMB_PRF_USII		0x55	/* UltraSPARC II */
48984ab085aSmws #define	SMB_PRF_USIIi		0x56	/* UltraSPARC IIi */
49084ab085aSmws #define	SMB_PRF_USIII		0x57	/* UltraSPARC III */
49184ab085aSmws #define	SMB_PRF_USIIIi		0x58	/* UltraSPARC IIIi */
49284ab085aSmws #define	SMB_PRF_68040		0x60	/* 68040 */
49384ab085aSmws #define	SMB_PRF_68XXX		0x61	/* 68XXX */
49484ab085aSmws #define	SMB_PRF_68000		0x62	/* 68000 */
49584ab085aSmws #define	SMB_PRF_68010		0x63	/* 68010 */
49684ab085aSmws #define	SMB_PRF_68020		0x64	/* 68020 */
49784ab085aSmws #define	SMB_PRF_68030		0x65	/* 68030 */
49884ab085aSmws #define	SMB_PRF_HOBBIT		0x70	/* Hobbit */
49984ab085aSmws #define	SMB_PRF_TM5000		0x78	/* Crusoe TM5000 */
50084ab085aSmws #define	SMB_PRF_TM3000		0x79	/* Crusoe TM3000 */
50184ab085aSmws #define	SMB_PRF_TM8000		0x7A	/* Efficeon TM8000 */
50284ab085aSmws #define	SMB_PRF_WEITEK		0x80	/* Weitek */
50384ab085aSmws #define	SMB_PRF_ITANIC		0x82	/* Itanium */
50484ab085aSmws #define	SMB_PRF_ATHLON64	0x83	/* Athlon64 */
50584ab085aSmws #define	SMB_PRF_OPTERON		0x84	/* Opteron */
50684ab085aSmws #define	SMB_PRF_PA		0x90	/* PA-RISC */
50784ab085aSmws #define	SMB_PRF_PA8500		0x91	/* PA-RISC 8500 */
50884ab085aSmws #define	SMB_PRF_PA8000		0x92	/* PA-RISC 8000 */
50984ab085aSmws #define	SMB_PRF_PA7300LC	0x93	/* PA-RISC 7300LC */
51084ab085aSmws #define	SMB_PRF_PA7200		0x94	/* PA-RISC 7200 */
51184ab085aSmws #define	SMB_PRF_PA7100LC	0x95	/* PA-RISC 7100LC */
51284ab085aSmws #define	SMB_PRF_PA7100		0x96	/* PA-RISC 7100 */
51384ab085aSmws #define	SMB_PRF_V30		0xA0	/* V30 */
51484ab085aSmws #define	SMB_PRF_PENTIUMIII_XEON	0xB0	/* Pentium III Xeon */
51584ab085aSmws #define	SMB_PRF_PENTIUMIII_SS	0xB1	/* Pentium III with SpeedStep */
51684ab085aSmws #define	SMB_PRF_P4		0xB2	/* Pentium 4 */
51784ab085aSmws #define	SMB_PRF_XEON		0xB3	/* Intel Xeon */
51884ab085aSmws #define	SMB_PRF_AS400		0xB4	/* AS400 */
51984ab085aSmws #define	SMB_PRF_XEON_MP		0xB5	/* Intel Xeon MP */
52084ab085aSmws #define	SMB_PRF_ATHLON_XP	0xB6	/* AMD Athlon XP */
52142a58d9dSsethg #define	SMB_PRF_ATHLON_MP	0xB7	/* AMD Athlon MP */
52284ab085aSmws #define	SMB_PRF_ITANIC2		0xB8	/* Itanium 2 */
52384ab085aSmws #define	SMB_PRF_PENTIUM_M	0xB9	/* Pentium M */
52442a58d9dSsethg #define	SMB_PRF_CELERON_D	0xBA	/* Celeron D */
52542a58d9dSsethg #define	SMB_PRF_PENTIUM_D	0xBB	/* Pentium D */
52642a58d9dSsethg #define	SMB_PRF_PENTIUM_EE	0xBC	/* Pentium Extreme Edition */
52742a58d9dSsethg #define	SMB_PRF_CORE		0xBD	/* Intel Core */
52842a58d9dSsethg #define	SMB_PRF_CORE2		0xBF	/* Intel Core 2 */
52984ab085aSmws #define	SMB_PRF_IBM390		0xC8	/* IBM 390 */
53084ab085aSmws #define	SMB_PRF_G4		0xC9	/* G4 */
53184ab085aSmws #define	SMB_PRF_G5		0xCA	/* G5 */
53242a58d9dSsethg #define	SMB_PRF_ESA390		0xCB	/* ESA390 */
53342a58d9dSsethg #define	SMB_PRF_ZARCH		0xCC	/* z/Architecture */
53442a58d9dSsethg #define	SMB_PRF_C7M		0xD2	/* VIA C7-M */
53542a58d9dSsethg #define	SMB_PRF_C7D		0xD3	/* VIA C7-D */
53642a58d9dSsethg #define	SMB_PRF_C7		0xD4	/* VIA C7 */
53742a58d9dSsethg #define	SMB_PRF_EDEN		0xD5	/* VIA Eden */
53884ab085aSmws #define	SMB_PRF_I860		0xFA	/* i860 */
53984ab085aSmws #define	SMB_PRF_I960		0xFB	/* i960 */
54042a58d9dSsethg #define	SMB_PRF_SH3		0x104	/* SH-3 */
54142a58d9dSsethg #define	SMB_PRF_SH4		0x105	/* SH-4 */
54242a58d9dSsethg #define	SMB_PRF_ARM		0x118	/* ARM */
54342a58d9dSsethg #define	SMB_PRF_SARM		0x119	/* StrongARM */
54442a58d9dSsethg #define	SMB_PRF_6X86		0x12C	/* 6x86 */
54542a58d9dSsethg #define	SMB_PRF_MEDIAGX		0x12D	/* MediaGX */
54642a58d9dSsethg #define	SMB_PRF_MII		0x12E	/* MII */
54742a58d9dSsethg #define	SMB_PRF_WINCHIP		0x140	/* WinChip */
54842a58d9dSsethg #define	SMB_PRF_DSP		0x15E	/* DSP */
54942a58d9dSsethg #define	SMB_PRF_VIDEO		0x1F4	/* Video Processor */
55084ab085aSmws 
55184ab085aSmws /*
55284ab085aSmws  * SMBIOS Cache Information.  See DSP0134 Section 3.3.8 for more information.
55384ab085aSmws  * If smba_size is zero, this indicates the specified cache is not present.
55484ab085aSmws  */
55584ab085aSmws typedef struct smbios_cache {
55684ab085aSmws 	uint32_t smba_maxsize;		/* maximum installed size in bytes */
55784ab085aSmws 	uint32_t smba_size;		/* installed size in bytes */
55884ab085aSmws 	uint16_t smba_stype;		/* supported SRAM types (SMB_CAT_*) */
55984ab085aSmws 	uint16_t smba_ctype;		/* current SRAM type (SMB_CAT_*) */
56084ab085aSmws 	uint8_t smba_speed;		/* speed in nanoseconds */
56184ab085aSmws 	uint8_t smba_etype;		/* error correction type (SMB_CAE_*) */
56284ab085aSmws 	uint8_t smba_ltype;		/* logical cache type (SMB_CAG_*) */
56384ab085aSmws 	uint8_t smba_assoc;		/* associativity (SMB_CAA_*) */
56484ab085aSmws 	uint8_t smba_level;		/* cache level */
56584ab085aSmws 	uint8_t smba_mode;		/* cache mode (SMB_CAM_*) */
56684ab085aSmws 	uint8_t smba_location;		/* cache location (SMB_CAL_*) */
56784ab085aSmws 	uint8_t smba_flags;		/* cache flags (SMB_CAF_*) */
56884ab085aSmws } smbios_cache_t;
56984ab085aSmws 
57084ab085aSmws #define	SMB_CAT_OTHER		0x0001		/* other */
57184ab085aSmws #define	SMB_CAT_UNKNOWN		0x0002		/* unknown */
57284ab085aSmws #define	SMB_CAT_NONBURST	0x0004		/* non-burst */
57384ab085aSmws #define	SMB_CAT_BURST		0x0008		/* burst */
57484ab085aSmws #define	SMB_CAT_PBURST		0x0010		/* pipeline burst */
57584ab085aSmws #define	SMB_CAT_SYNC		0x0020		/* synchronous */
57684ab085aSmws #define	SMB_CAT_ASYNC		0x0040		/* asynchronous */
57784ab085aSmws 
57884ab085aSmws #define	SMB_CAE_OTHER		0x01		/* other */
57984ab085aSmws #define	SMB_CAE_UNKNOWN		0x02		/* unknown */
58084ab085aSmws #define	SMB_CAE_NONE		0x03		/* none */
58184ab085aSmws #define	SMB_CAE_PARITY		0x04		/* parity */
58284ab085aSmws #define	SMB_CAE_SBECC		0x05		/* single-bit ECC */
58384ab085aSmws #define	SMB_CAE_MBECC		0x06		/* multi-bit ECC */
58484ab085aSmws 
58584ab085aSmws #define	SMB_CAG_OTHER		0x01		/* other */
58684ab085aSmws #define	SMB_CAG_UNKNOWN		0x02		/* unknown */
58784ab085aSmws #define	SMB_CAG_INSTR		0x03		/* instruction */
58884ab085aSmws #define	SMB_CAG_DATA		0x04		/* data */
58984ab085aSmws #define	SMB_CAG_UNIFIED		0x05		/* unified */
59084ab085aSmws 
59184ab085aSmws #define	SMB_CAA_OTHER		0x01		/* other */
59284ab085aSmws #define	SMB_CAA_UNKNOWN		0x02		/* unknown */
59384ab085aSmws #define	SMB_CAA_DIRECT		0x03		/* direct mapped */
59484ab085aSmws #define	SMB_CAA_2WAY		0x04		/* 2-way set associative */
59584ab085aSmws #define	SMB_CAA_4WAY		0x05		/* 4-way set associative */
59684ab085aSmws #define	SMB_CAA_FULL		0x06		/* fully associative */
59784ab085aSmws #define	SMB_CAA_8WAY		0x07		/* 8-way set associative */
59884ab085aSmws #define	SMB_CAA_16WAY		0x08		/* 16-way set associative */
59984ab085aSmws 
60084ab085aSmws #define	SMB_CAM_WT		0x00		/* write-through */
60184ab085aSmws #define	SMB_CAM_WB		0x01		/* write-back */
60284ab085aSmws #define	SMB_CAM_VARY		0x02		/* varies by address */
60384ab085aSmws #define	SMB_CAM_UNKNOWN		0x03		/* unknown */
60484ab085aSmws 
60584ab085aSmws #define	SMB_CAL_INTERNAL	0x00		/* internal */
60684ab085aSmws #define	SMB_CAL_EXTERNAL	0x01		/* external */
60784ab085aSmws #define	SMB_CAL_RESERVED	0x02		/* reserved */
60884ab085aSmws #define	SMB_CAL_UNKNOWN		0x03		/* unknown */
60984ab085aSmws 
61084ab085aSmws #define	SMB_CAF_ENABLED		0x01		/* enabled at boot time */
61184ab085aSmws #define	SMB_CAF_SOCKETED	0x02		/* cache is socketed */
61284ab085aSmws 
61384ab085aSmws /*
61484ab085aSmws  * SMBIOS Port Information.  See DSP0134 Section 3.3.9 for more information.
61584ab085aSmws  * The internal reference designator string is also mapped to the location.
61684ab085aSmws  */
61784ab085aSmws typedef struct smbios_port {
61884ab085aSmws 	const char *smbo_iref;	/* internal reference designator */
61984ab085aSmws 	const char *smbo_eref;	/* external reference designator */
62084ab085aSmws 	uint8_t smbo_itype;	/* internal connector type (SMB_POC_*) */
62184ab085aSmws 	uint8_t smbo_etype;	/* external connector type (SMB_POC_*) */
62284ab085aSmws 	uint8_t smbo_ptype;	/* port type (SMB_POT_*) */
62384ab085aSmws 	uint8_t smbo_pad;	/* padding */
62484ab085aSmws } smbios_port_t;
62584ab085aSmws 
62684ab085aSmws #define	SMB_POC_NONE		0x00		/* none */
62784ab085aSmws #define	SMB_POC_CENT		0x01		/* Centronics */
62884ab085aSmws #define	SMB_POC_MINICENT	0x02		/* Mini-Centronics */
62984ab085aSmws #define	SMB_POC_PROPRIETARY	0x03		/* proprietary */
63084ab085aSmws #define	SMB_POC_DB25M		0x04		/* DB-25 pin male */
63184ab085aSmws #define	SMB_POC_DB25F		0x05		/* DB-25 pin female */
63284ab085aSmws #define	SMB_POC_DB15M		0x06		/* DB-15 pin male */
63384ab085aSmws #define	SMB_POC_DB15F		0x07		/* DB-15 pin female */
63484ab085aSmws #define	SMB_POC_DB9M		0x08		/* DB-9 pin male */
63584ab085aSmws #define	SMB_POC_DB9F		0x09		/* DB-9 pin female */
63684ab085aSmws #define	SMB_POC_RJ11		0x0A		/* RJ-11 */
63784ab085aSmws #define	SMB_POC_RJ45		0x0B		/* RJ-45 */
63884ab085aSmws #define	SMB_POC_MINISCSI	0x0C		/* 50-pin MiniSCSI */
63984ab085aSmws #define	SMB_POC_MINIDIN		0x0D		/* Mini-DIN */
64084ab085aSmws #define	SMB_POC_MICRODIN	0x0E		/* Micro-DIN */
64184ab085aSmws #define	SMB_POC_PS2		0x0F		/* PS/2 */
64284ab085aSmws #define	SMB_POC_IR		0x10		/* Infrared */
64384ab085aSmws #define	SMB_POC_HPHIL		0x11		/* HP-HIL */
64484ab085aSmws #define	SMB_POC_USB		0x12		/* USB */
64584ab085aSmws #define	SMB_POC_SSA		0x13		/* SSA SCSI */
64684ab085aSmws #define	SMB_POC_DIN8M		0x14		/* Circular DIN-8 male */
64784ab085aSmws #define	SMB_POC_DIN8F		0x15		/* Circular DIN-8 female */
64884ab085aSmws #define	SMB_POC_OBIDE		0x16		/* on-board IDE */
64984ab085aSmws #define	SMB_POC_OBFLOPPY	0x17		/* on-board floppy */
65084ab085aSmws #define	SMB_POC_DI9		0x18		/* 9p dual inline (p10 cut) */
65184ab085aSmws #define	SMB_POC_DI25		0x19		/* 25p dual inline (p26 cut) */
65284ab085aSmws #define	SMB_POC_DI50		0x1A		/* 50p dual inline */
65384ab085aSmws #define	SMB_POC_DI68		0x1B		/* 68p dual inline */
65484ab085aSmws #define	SMB_POC_CDROM		0x1C		/* on-board sound from CDROM */
65584ab085aSmws #define	SMB_POC_MINI14		0x1D		/* Mini-Centronics Type 14 */
65684ab085aSmws #define	SMB_POC_MINI26		0x1E		/* Mini-Centronics Type 26 */
65784ab085aSmws #define	SMB_POC_MINIJACK	0x1F		/* Mini-jack (headphones) */
65884ab085aSmws #define	SMB_POC_BNC		0x20		/* BNC */
65984ab085aSmws #define	SMB_POC_1394		0x21		/* 1394 */
66084ab085aSmws #define	SMB_POC_PC98		0xA0		/* PC-98 */
66184ab085aSmws #define	SMB_POC_PC98HR		0xA1		/* PC-98Hireso */
66284ab085aSmws #define	SMB_POC_PCH98		0xA2		/* PC-H98 */
66384ab085aSmws #define	SMB_POC_PC98NOTE	0xA3		/* PC-98Note */
66484ab085aSmws #define	SMB_POC_PC98FULL	0xA4		/* PC-98Full */
66584ab085aSmws #define	SMB_POC_OTHER		0xFF		/* other */
66684ab085aSmws 
66784ab085aSmws #define	SMB_POT_NONE		0x00		/* none */
66884ab085aSmws #define	SMB_POT_PP_XTAT		0x01		/* Parallel Port XT/AT compat */
66984ab085aSmws #define	SMB_POT_PP_PS2		0x02		/* Parallel Port PS/2 */
67084ab085aSmws #define	SMB_POT_PP_ECP		0x03		/* Parallel Port ECP */
67184ab085aSmws #define	SMB_POT_PP_EPP		0x04		/* Parallel Port EPP */
67284ab085aSmws #define	SMB_POT_PP_ECPEPP	0x05		/* Parallel Port ECP/EPP */
67384ab085aSmws #define	SMB_POT_SP_XTAT		0x06		/* Serial Port XT/AT compat */
67484ab085aSmws #define	SMB_POT_SP_16450	0x07		/* Serial Port 16450 compat */
67584ab085aSmws #define	SMB_POT_SP_16550	0x08		/* Serial Port 16550 compat */
67684ab085aSmws #define	SMB_POT_SP_16550A	0x09		/* Serial Port 16550A compat */
67784ab085aSmws #define	SMB_POT_SCSI		0x0A		/* SCSI port */
67884ab085aSmws #define	SMB_POT_MIDI		0x0B		/* MIDI port */
67984ab085aSmws #define	SMB_POT_JOYSTICK	0x0C		/* Joystick port */
68084ab085aSmws #define	SMB_POT_KEYBOARD	0x0D		/* Keyboard port */
68184ab085aSmws #define	SMB_POT_MOUSE		0x0E		/* Mouse port */
68284ab085aSmws #define	SMB_POT_SSA		0x0F		/* SSA SCSI */
68384ab085aSmws #define	SMB_POT_USB		0x10		/* USB */
68484ab085aSmws #define	SMB_POT_FIREWIRE	0x11		/* FireWrite (IEEE P1394) */
68584ab085aSmws #define	SMB_POT_PCMII		0x12		/* PCMCIA Type II */
68684ab085aSmws #define	SMB_POT_PCMIIa		0x13		/* PCMCIA Type II (alternate) */
68784ab085aSmws #define	SMB_POT_PCMIII		0x14		/* PCMCIA Type III */
68884ab085aSmws #define	SMB_POT_CARDBUS		0x15		/* Cardbus */
68984ab085aSmws #define	SMB_POT_ACCESS		0x16		/* Access Bus Port */
69084ab085aSmws #define	SMB_POT_SCSI2		0x17		/* SCSI II */
69184ab085aSmws #define	SMB_POT_SCSIW		0x18		/* SCSI Wide */
69284ab085aSmws #define	SMB_POT_PC98		0x19		/* PC-98 */
69384ab085aSmws #define	SMB_POT_PC98HR		0x1A		/* PC-98Hireso */
69484ab085aSmws #define	SMB_POT_PCH98		0x1B		/* PC-H98 */
69584ab085aSmws #define	SMB_POT_VIDEO		0x1C		/* Video port */
69684ab085aSmws #define	SMB_POT_AUDIO		0x1D		/* Audio port */
69784ab085aSmws #define	SMB_POT_MODEM		0x1E		/* Modem port */
69884ab085aSmws #define	SMB_POT_NETWORK		0x1F		/* Network port */
69942a58d9dSsethg #define	SMB_POT_SATA		0x20		/* SATA */
70042a58d9dSsethg #define	SMB_POT_SAS		0x21		/* SAS */
70184ab085aSmws #define	SMB_POT_8251		0xA0		/* 8251 compatible */
70284ab085aSmws #define	SMB_POT_8251F		0xA1		/* 8251 FIFO compatible */
70384ab085aSmws #define	SMB_POT_OTHER		0xFF		/* other */
70484ab085aSmws 
70584ab085aSmws /*
70684ab085aSmws  * SMBIOS Slot Information.  See DSP0134 Section 3.3.10 for more information.
70784ab085aSmws  * See DSP0134 3.3.10.5 for how to interpret the value of smbl_id.
70884ab085aSmws  */
70984ab085aSmws typedef struct smbios_slot {
71084ab085aSmws 	const char *smbl_name;		/* reference designation */
71184ab085aSmws 	uint8_t smbl_type;		/* slot type */
71284ab085aSmws 	uint8_t smbl_width;		/* slot data bus width */
71384ab085aSmws 	uint8_t smbl_usage;		/* current usage */
71484ab085aSmws 	uint8_t smbl_length;		/* slot length */
71584ab085aSmws 	uint16_t smbl_id;		/* slot ID */
71684ab085aSmws 	uint8_t smbl_ch1;		/* slot characteristics 1 */
71784ab085aSmws 	uint8_t smbl_ch2;		/* slot characteristics 2 */
718*03f9f63dSTom Pothier 	uint16_t smbl_sg;		/* segment group number */
719*03f9f63dSTom Pothier 	uint8_t smbl_bus;		/* bus number */
720*03f9f63dSTom Pothier 	uint8_t smbl_df;		/* device/function number */
72184ab085aSmws } smbios_slot_t;
72284ab085aSmws 
72384ab085aSmws #define	SMB_SLT_OTHER		0x01	/* other */
72484ab085aSmws #define	SMB_SLT_UNKNOWN		0x02	/* unknown */
72584ab085aSmws #define	SMB_SLT_ISA		0x03	/* ISA */
72684ab085aSmws #define	SMB_SLT_MCA		0x04	/* MCA */
72784ab085aSmws #define	SMB_SLT_EISA		0x05	/* EISA */
72884ab085aSmws #define	SMB_SLT_PCI		0x06	/* PCI */
72984ab085aSmws #define	SMB_SLT_PCMCIA		0x07	/* PCMCIA */
73084ab085aSmws #define	SMB_SLT_VLVESA		0x08	/* VL-VESA */
73184ab085aSmws #define	SMB_SLT_PROPRIETARY	0x09	/* proprietary */
73284ab085aSmws #define	SMB_SLT_PROC		0x0A	/* processor card slot */
73384ab085aSmws #define	SMB_SLT_MEM		0x0B	/* proprietary memory card slot */
73484ab085aSmws #define	SMB_SLT_IOR		0x0C	/* I/O riser card slot */
73584ab085aSmws #define	SMB_SLT_NUBUS		0x0D	/* NuBus */
73684ab085aSmws #define	SMB_SLT_PCI66		0x0E	/* PCI (66MHz capable) */
73784ab085aSmws #define	SMB_SLT_AGP		0x0F	/* AGP */
73884ab085aSmws #define	SMB_SLT_AGP2X		0x10	/* AGP 2X */
73984ab085aSmws #define	SMB_SLT_AGP4X		0x11	/* AGP 4X */
74084ab085aSmws #define	SMB_SLT_PCIX		0x12	/* PCI-X */
74184ab085aSmws #define	SMB_SLT_AGP8X		0x13	/* AGP 8X */
74284ab085aSmws #define	SMB_SLT_PC98_C20	0xA0	/* PC-98/C20 */
74384ab085aSmws #define	SMB_SLT_PC98_C24	0xA1	/* PC-98/C24 */
74484ab085aSmws #define	SMB_SLT_PC98_E		0xA2	/* PC-98/E */
74584ab085aSmws #define	SMB_SLT_PC98_LB		0xA3	/* PC-98/Local Bus */
74684ab085aSmws #define	SMB_SLT_PC98_C		0xA4	/* PC-98/Card */
74784ab085aSmws #define	SMB_SLT_PCIE		0xA5	/* PCI Express */
74842a58d9dSsethg #define	SMB_SLT_PCIE1		0xA6	/* PCI Express x1 */
74942a58d9dSsethg #define	SMB_SLT_PCIE2		0xA7	/* PCI Express x2 */
75042a58d9dSsethg #define	SMB_SLT_PCIE4		0xA8	/* PCI Express x4 */
75142a58d9dSsethg #define	SMB_SLT_PCIE8		0xA9	/* PCI Express x8 */
75242a58d9dSsethg #define	SMB_SLT_PCIE16		0xAA	/* PCI Express x16 */
75384ab085aSmws 
75484ab085aSmws #define	SMB_SLW_OTHER		0x01	/* other */
75584ab085aSmws #define	SMB_SLW_UNKNOWN		0x02	/* unknown */
75684ab085aSmws #define	SMB_SLW_8		0x03	/* 8 bit */
75784ab085aSmws #define	SMB_SLW_16		0x04	/* 16 bit */
75884ab085aSmws #define	SMB_SLW_32		0x05	/* 32 bit */
75984ab085aSmws #define	SMB_SLW_64		0x06	/* 64 bit */
76084ab085aSmws #define	SMB_SLW_128		0x07	/* 128 bit */
76184ab085aSmws #define	SMB_SLW_1X		0x08	/* 1x or x1 */
76284ab085aSmws #define	SMB_SLW_2X		0x09	/* 2x or x2 */
76384ab085aSmws #define	SMB_SLW_4X		0x0A	/* 4x or x4 */
76484ab085aSmws #define	SMB_SLW_8X		0x0B	/* 8x or x8 */
76584ab085aSmws #define	SMB_SLW_12X		0x0C	/* 12x or x12 */
76684ab085aSmws #define	SMB_SLW_16X		0x0D	/* 16x or x16 */
76784ab085aSmws #define	SMB_SLW_32X		0x0E	/* 32x or x32 */
76884ab085aSmws 
76984ab085aSmws #define	SMB_SLU_OTHER		0x01	/* other */
77084ab085aSmws #define	SMB_SLU_UNKNOWN		0x02	/* unknown */
77184ab085aSmws #define	SMB_SLU_AVAIL		0x03	/* available */
77284ab085aSmws #define	SMB_SLU_INUSE		0x04	/* in use */
77384ab085aSmws 
77484ab085aSmws #define	SMB_SLL_OTHER		0x01	/* other */
77584ab085aSmws #define	SMB_SLL_UNKNOWN		0x02	/* unknown */
77684ab085aSmws #define	SMB_SLL_SHORT		0x03	/* short length */
77784ab085aSmws #define	SMB_SLL_LONG		0x04	/* long length */
77884ab085aSmws 
77984ab085aSmws #define	SMB_SLCH1_UNKNOWN	0x01	/* characteristics unknown */
78084ab085aSmws #define	SMB_SLCH1_5V		0x02	/* provides 5.0V */
78184ab085aSmws #define	SMB_SLCH1_33V		0x04	/* provides 3.3V */
78284ab085aSmws #define	SMB_SLCH1_SHARED	0x08	/* opening shared with other slot */
78384ab085aSmws #define	SMB_SLCH1_PC16		0x10	/* slot supports PC Card-16 */
78484ab085aSmws #define	SMB_SLCH1_PCCB		0x20	/* slot supports CardBus */
78584ab085aSmws #define	SMB_SLCH1_PCZV		0x40	/* slot supports Zoom Video */
78684ab085aSmws #define	SMB_SLCH1_PCMRR		0x80	/* slot supports Modem Ring Resume */
78784ab085aSmws 
78884ab085aSmws #define	SMB_SLCH2_PME		0x01	/* slot supports PME# signal */
78984ab085aSmws #define	SMB_SLCH2_HOTPLUG	0x02	/* slot supports hot-plug devices */
79084ab085aSmws #define	SMB_SLCH2_SMBUS		0x04	/* slot supports SMBus signal */
79184ab085aSmws 
79284ab085aSmws /*
79384ab085aSmws  * SMBIOS On-Board Device Information.  See DSP0134 Section 3.3.11 for more
79484ab085aSmws  * information.  Any number of on-board device sections may be present, each
79584ab085aSmws  * containing one or more records.  The smbios_info_obdevs() function permits
79684ab085aSmws  * the caller to retrieve one or more of the records from a given section.
79784ab085aSmws  */
79884ab085aSmws typedef struct smbios_obdev {
79984ab085aSmws 	const char *smbd_name;		/* description string for this device */
80084ab085aSmws 	uint8_t smbd_type;		/* type code (SMB_OBT_*) */
80184ab085aSmws 	uint8_t smbd_enabled;		/* boolean (device is enabled) */
80284ab085aSmws } smbios_obdev_t;
80384ab085aSmws 
80484ab085aSmws #define	SMB_OBT_OTHER		0x01	/* other */
80584ab085aSmws #define	SMB_OBT_UNKNOWN		0x02	/* unknown */
80684ab085aSmws #define	SMB_OBT_VIDEO		0x03	/* video */
80784ab085aSmws #define	SMB_OBT_SCSI		0x04	/* scsi */
80884ab085aSmws #define	SMB_OBT_ETHERNET	0x05	/* ethernet */
80984ab085aSmws #define	SMB_OBT_TOKEN		0x06	/* token ring */
81084ab085aSmws #define	SMB_OBT_SOUND		0x07	/* sound */
81142a58d9dSsethg #define	SMB_OBT_PATA		0x08	/* pata */
81242a58d9dSsethg #define	SMB_OBT_SATA		0x09	/* sata */
81342a58d9dSsethg #define	SMB_OBT_SAS		0x0A	/* sas */
81484ab085aSmws 
81584ab085aSmws /*
81684ab085aSmws  * SMBIOS BIOS Language Information.  See DSP0134 Section 3.3.14 for more
81784ab085aSmws  * information.  The smbios_info_strtab() function can be applied using a
81884ab085aSmws  * count of smbla_num to retrieve the other possible language settings.
81984ab085aSmws  */
82084ab085aSmws typedef struct smbios_lang {
82184ab085aSmws 	const char *smbla_cur;		/* current language setting */
82284ab085aSmws 	uint_t smbla_fmt;		/* language name format (see below) */
82384ab085aSmws 	uint_t smbla_num;		/* number of installed languages */
82484ab085aSmws } smbios_lang_t;
82584ab085aSmws 
82684ab085aSmws #define	SMB_LFMT_LONG	0		/* <ISO639>|<ISO3166>|Encoding Method */
82784ab085aSmws #define	SMB_LFMT_SHORT	1		/* <ISO930><ISO3166> */
82884ab085aSmws 
82984ab085aSmws /*
83084ab085aSmws  * SMBIOS System Event Log Information.  See DSP0134 Section 3.3.16 for more
83184ab085aSmws  * information.  Accessing the event log itself requires additional interfaces.
83284ab085aSmws  */
83384ab085aSmws typedef struct smbios_evtype {
83484ab085aSmws 	uint8_t smbevt_ltype;		/* log type */
83584ab085aSmws 	uint8_t smbevt_dtype;		/* variable data format type */
83684ab085aSmws } smbios_evtype_t;
83784ab085aSmws 
83884ab085aSmws typedef struct smbios_evlog {
83984ab085aSmws 	size_t smbev_size;		/* size in bytes of log area */
84084ab085aSmws 	size_t smbev_hdr;		/* offset or index of header */
84184ab085aSmws 	size_t smbev_data;		/* offset or index of data */
84284ab085aSmws 	uint8_t smbev_method;		/* data access method (see below) */
84384ab085aSmws 	uint8_t smbev_flags;		/* flags (see below) */
84484ab085aSmws 	uint8_t smbev_format;		/* log header format (see below) */
84584ab085aSmws 	uint8_t smbev_pad;		/* padding */
84684ab085aSmws 	uint32_t smbev_token;		/* data update change token */
84784ab085aSmws 	union {
84884ab085aSmws 		struct {
84984ab085aSmws 			uint16_t evi_iaddr; /* index address */
85084ab085aSmws 			uint16_t evi_daddr; /* data address */
85184ab085aSmws 		} eva_io;		/* i/o address for SMB_EVM_XxY */
85284ab085aSmws 		uint32_t eva_addr;	/* address for SMB_EVM_MEM32 */
85384ab085aSmws 		uint16_t eva_gpnv;	/* handle for SMB_EVM_GPNV */
85484ab085aSmws 	} smbev_addr;
85584ab085aSmws 	uint32_t smbev_typec;		/* number of type descriptors */
85684ab085aSmws 	const smbios_evtype_t *smbev_typev; /* type descriptor array */
85784ab085aSmws } smbios_evlog_t;
85884ab085aSmws 
85984ab085aSmws #define	SMB_EVM_1x1i_1x1d	0	/* I/O: 1 1b idx port, 1 1b data port */
86084ab085aSmws #define	SMB_EVM_2x1i_1x1d	1	/* I/O: 2 1b idx port, 1 1b data port */
86184ab085aSmws #define	SMB_EVM_1x2i_1x1d	2	/* I/O: 1 2b idx port, 1 1b data port */
86284ab085aSmws #define	SMB_EVM_MEM32		3	/* Memory-Mapped 32-bit Physical Addr */
86384ab085aSmws #define	SMB_EVM_GPNV		4	/* GP Non-Volatile API Access */
86484ab085aSmws 
86584ab085aSmws #define	SMB_EVFL_VALID		0x1	/* log area valid */
86684ab085aSmws #define	SMB_EVFL_FULL		0x2	/* log area full */
86784ab085aSmws 
86884ab085aSmws #define	SMB_EVHF_NONE		0	/* no log headers used */
86984ab085aSmws #define	SMB_EVHF_F1		1	/* DMTF log header type 1 */
87084ab085aSmws 
87184ab085aSmws /*
87284ab085aSmws  * SMBIOS Physical Memory Array Information.  See DSP0134 Section 3.3.17 for
87384ab085aSmws  * more information.  This describes a collection of physical memory devices.
87484ab085aSmws  */
87584ab085aSmws typedef struct smbios_memarray {
87684ab085aSmws 	uint8_t smbma_location;		/* physical device location */
87784ab085aSmws 	uint8_t smbma_use;		/* physical device functional purpose */
87884ab085aSmws 	uint8_t smbma_ecc;		/* error detect/correct mechanism */
87984ab085aSmws 	uint8_t smbma_pad0;		/* padding */
88084ab085aSmws 	uint32_t smbma_pad1;		/* padding */
88184ab085aSmws 	uint32_t smbma_ndevs;		/* number of slots or sockets */
88284ab085aSmws 	id_t smbma_err;			/* handle of error (if any) */
88384ab085aSmws 	uint64_t smbma_size;		/* maximum capacity in bytes */
88484ab085aSmws } smbios_memarray_t;
88584ab085aSmws 
88684ab085aSmws #define	SMB_MAL_OTHER		0x01	/* other */
88784ab085aSmws #define	SMB_MAL_UNKNOWN		0x02	/* unknown */
88884ab085aSmws #define	SMB_MAL_SYSMB		0x03	/* system board or motherboard */
88984ab085aSmws #define	SMB_MAL_ISA		0x04	/* ISA add-on card */
89084ab085aSmws #define	SMB_MAL_EISA		0x05	/* EISA add-on card */
89184ab085aSmws #define	SMB_MAL_PCI		0x06	/* PCI add-on card */
89284ab085aSmws #define	SMB_MAL_MCA		0x07	/* MCA add-on card */
89384ab085aSmws #define	SMB_MAL_PCMCIA		0x08	/* PCMCIA add-on card */
89484ab085aSmws #define	SMB_MAL_PROP		0x09	/* proprietary add-on card */
89584ab085aSmws #define	SMB_MAL_NUBUS		0x0A	/* NuBus */
89684ab085aSmws #define	SMB_MAL_PC98C20		0xA0	/* PC-98/C20 add-on card */
89784ab085aSmws #define	SMB_MAL_PC98C24		0xA1	/* PC-98/C24 add-on card */
89884ab085aSmws #define	SMB_MAL_PC98E		0xA2	/* PC-98/E add-on card */
89984ab085aSmws #define	SMB_MAL_PC98LB		0xA3	/* PC-98/Local bus add-on card */
90084ab085aSmws 
90184ab085aSmws #define	SMB_MAU_OTHER		0x01	/* other */
90284ab085aSmws #define	SMB_MAU_UNKNOWN		0x02	/* unknown */
90384ab085aSmws #define	SMB_MAU_SYSTEM		0x03	/* system memory */
90484ab085aSmws #define	SMB_MAU_VIDEO		0x04	/* video memory */
90584ab085aSmws #define	SMB_MAU_FLASH		0x05	/* flash memory */
90684ab085aSmws #define	SMB_MAU_NVRAM		0x06	/* non-volatile RAM */
90784ab085aSmws #define	SMB_MAU_CACHE		0x07	/* cache memory */
90884ab085aSmws 
90984ab085aSmws #define	SMB_MAE_OTHER		0x01	/* other */
91084ab085aSmws #define	SMB_MAE_UNKNOWN		0x02	/* unknown */
91184ab085aSmws #define	SMB_MAE_NONE		0x03	/* none */
91284ab085aSmws #define	SMB_MAE_PARITY		0x04	/* parity */
91384ab085aSmws #define	SMB_MAE_SECC		0x05	/* single-bit ECC */
91484ab085aSmws #define	SMB_MAE_MECC		0x06	/* multi-bit ECC */
91584ab085aSmws #define	SMB_MAE_CRC		0x07	/* CRC */
91684ab085aSmws 
91784ab085aSmws /*
91884ab085aSmws  * SMBIOS Memory Device Information.  See DSP0134 Section 3.3.18 for more
91984ab085aSmws  * information.  One or more of these structures are associated with each
92084ab085aSmws  * smbios_memarray_t.  A structure is present even for unpopulated sockets.
92184ab085aSmws  * Unknown values are set to -1.  A smbmd_size of 0 indicates unpopulated.
92284ab085aSmws  * WARNING: Some BIOSes appear to export the *maximum* size of the device
92384ab085aSmws  * that can appear in the corresponding socket as opposed to the current one.
92484ab085aSmws  */
92584ab085aSmws typedef struct smbios_memdevice {
92684ab085aSmws 	id_t smbmd_array;		/* handle of physical memory array */
92784ab085aSmws 	id_t smbmd_error;		/* handle of memory error data */
92884ab085aSmws 	uint32_t smbmd_twidth;		/* total width in bits including ecc */
92984ab085aSmws 	uint32_t smbmd_dwidth;		/* data width in bits */
93084ab085aSmws 	uint64_t smbmd_size;		/* size in bytes (see note above) */
93184ab085aSmws 	uint8_t smbmd_form;		/* form factor */
93284ab085aSmws 	uint8_t smbmd_set;		/* set (0x00=none, 0xFF=unknown) */
93384ab085aSmws 	uint8_t smbmd_type;		/* memory type */
93484ab085aSmws 	uint8_t smbmd_pad;		/* padding */
93584ab085aSmws 	uint32_t smbmd_flags;		/* flags (see below) */
93684ab085aSmws 	uint32_t smbmd_speed;		/* speed in nanoseconds */
93784ab085aSmws 	const char *smbmd_dloc;		/* physical device locator string */
93884ab085aSmws 	const char *smbmd_bloc;		/* physical bank locator string */
93984ab085aSmws } smbios_memdevice_t;
94084ab085aSmws 
94184ab085aSmws #define	SMB_MDFF_OTHER		0x01	/* other */
94284ab085aSmws #define	SMB_MDFF_UNKNOWN	0x02	/* unknown */
94384ab085aSmws #define	SMB_MDFF_SIMM		0x03	/* SIMM */
94484ab085aSmws #define	SMB_MDFF_SIP		0x04	/* SIP */
94584ab085aSmws #define	SMB_MDFF_CHIP		0x05	/* chip */
94684ab085aSmws #define	SMB_MDFF_DIP		0x06	/* DIP */
94784ab085aSmws #define	SMB_MDFF_ZIP		0x07	/* ZIP */
94884ab085aSmws #define	SMB_MDFF_PROP		0x08	/* proprietary card */
94984ab085aSmws #define	SMB_MDFF_DIMM		0x09	/* DIMM */
95084ab085aSmws #define	SMB_MDFF_TSOP		0x0A	/* TSOP */
95184ab085aSmws #define	SMB_MDFF_CHIPROW	0x0B	/* row of chips */
95284ab085aSmws #define	SMB_MDFF_RIMM		0x0C	/* RIMM */
95384ab085aSmws #define	SMB_MDFF_SODIMM		0x0D	/* SODIMM */
95484ab085aSmws #define	SMB_MDFF_SRIMM		0x0E	/* SRIMM */
95542a58d9dSsethg #define	SMB_MDFF_FBDIMM		0x0F	/* FBDIMM */
95684ab085aSmws 
95784ab085aSmws #define	SMB_MDT_OTHER		0x01	/* other */
95884ab085aSmws #define	SMB_MDT_UNKNOWN		0x02	/* unknown */
95984ab085aSmws #define	SMB_MDT_DRAM		0x03	/* DRAM */
96084ab085aSmws #define	SMB_MDT_EDRAM		0x04	/* EDRAM */
96184ab085aSmws #define	SMB_MDT_VRAM		0x05	/* VRAM */
96284ab085aSmws #define	SMB_MDT_SRAM		0x06	/* SRAM */
96384ab085aSmws #define	SMB_MDT_RAM		0x07	/* RAM */
96484ab085aSmws #define	SMB_MDT_ROM		0x08	/* ROM */
96584ab085aSmws #define	SMB_MDT_FLASH		0x09	/* FLASH */
96684ab085aSmws #define	SMB_MDT_EEPROM		0x0A	/* EEPROM */
96784ab085aSmws #define	SMB_MDT_FEPROM		0x0B	/* FEPROM */
96884ab085aSmws #define	SMB_MDT_EPROM		0x0C	/* EPROM */
96984ab085aSmws #define	SMB_MDT_CDRAM		0x0D	/* CDRAM */
97084ab085aSmws #define	SMB_MDT_3DRAM		0x0E	/* 3DRAM */
97184ab085aSmws #define	SMB_MDT_SDRAM		0x0F	/* SDRAM */
97284ab085aSmws #define	SMB_MDT_SGRAM		0x10	/* SGRAM */
97384ab085aSmws #define	SMB_MDT_RDRAM		0x11	/* RDRAM */
97484ab085aSmws #define	SMB_MDT_DDR		0x12	/* DDR */
97584ab085aSmws #define	SMB_MDT_DDR2		0x13	/* DDR2 */
97642a58d9dSsethg #define	SMB_MDT_DDR2FBDIMM	0x14	/* DDR2 FBDIMM */
97784ab085aSmws 
97884ab085aSmws #define	SMB_MDF_OTHER		0x0002	/* other */
97984ab085aSmws #define	SMB_MDF_UNKNOWN		0x0004	/* unknown */
98084ab085aSmws #define	SMB_MDF_FASTPG		0x0008	/* fast-paged */
98184ab085aSmws #define	SMB_MDF_STATIC		0x0010	/* static column */
98284ab085aSmws #define	SMB_MDF_PSTATIC		0x0020	/* pseudo-static */
98384ab085aSmws #define	SMB_MDF_RAMBUS		0x0040	/* RAMBUS */
98484ab085aSmws #define	SMB_MDF_SYNC		0x0080	/* synchronous */
98584ab085aSmws #define	SMB_MDF_CMOS		0x0100	/* CMOS */
98684ab085aSmws #define	SMB_MDF_EDO		0x0200	/* EDO */
98784ab085aSmws #define	SMB_MDF_WDRAM		0x0400	/* Window DRAM */
98884ab085aSmws #define	SMB_MDF_CDRAM		0x0800	/* Cache DRAM */
98984ab085aSmws #define	SMB_MDF_NV		0x1000	/* non-volatile */
99084ab085aSmws 
99184ab085aSmws /*
99284ab085aSmws  * SMBIOS Memory Array Mapped Address.  See DSP0134 Section 3.3.20 for more
99384ab085aSmws  * information.  We convert start/end addresses into addr/size for convenience.
99484ab085aSmws  */
99584ab085aSmws typedef struct smbios_memarrmap {
99684ab085aSmws 	id_t smbmam_array;		/* physical memory array handle */
99784ab085aSmws 	uint32_t smbmam_width;		/* number of devices that form a row */
99884ab085aSmws 	uint64_t smbmam_addr;		/* physical address of mapping */
99984ab085aSmws 	uint64_t smbmam_size;		/* size in bytes of address range */
100084ab085aSmws } smbios_memarrmap_t;
100184ab085aSmws 
100284ab085aSmws /*
100384ab085aSmws  * SMBIOS Memory Device Mapped Address.  See DSP0134 Section 3.3.21 for more
100484ab085aSmws  * information.  We convert start/end addresses into addr/size for convenience.
100584ab085aSmws  */
100684ab085aSmws typedef struct smbios_memdevmap {
100784ab085aSmws 	id_t smbmdm_device;		/* memory device handle */
100884ab085aSmws 	id_t smbmdm_arrmap;		/* memory array mapped address handle */
100984ab085aSmws 	uint64_t smbmdm_addr;		/* physical address of mapping */
101084ab085aSmws 	uint64_t smbmdm_size;		/* size in bytes of address range */
101184ab085aSmws 	uint8_t smbmdm_rpos;		/* partition row position */
101284ab085aSmws 	uint8_t smbmdm_ipos;		/* interleave position */
101384ab085aSmws 	uint8_t smbmdm_idepth;		/* interleave data depth */
101484ab085aSmws } smbios_memdevmap_t;
101584ab085aSmws 
101684ab085aSmws /*
101784ab085aSmws  * SMBIOS Hardware Security Settings.  See DSP0134 Section 3.3.25 for more
101884ab085aSmws  * information.  Only one such record will be present in the SMBIOS.
101984ab085aSmws  */
102084ab085aSmws typedef struct smbios_hwsec {
102184ab085aSmws 	uint8_t smbh_pwr_ps;		/* power-on password status */
102284ab085aSmws 	uint8_t smbh_kbd_ps;		/* keyboard password status */
102384ab085aSmws 	uint8_t smbh_adm_ps;		/* administrator password status */
102484ab085aSmws 	uint8_t smbh_pan_ps;		/* front panel reset status */
102584ab085aSmws } smbios_hwsec_t;
102684ab085aSmws 
102784ab085aSmws #define	SMB_HWSEC_PS_DISABLED	0x00	/* password disabled */
102884ab085aSmws #define	SMB_HWSEC_PS_ENABLED	0x01	/* password enabled */
102984ab085aSmws #define	SMB_HWSEC_PS_NOTIMPL	0x02	/* password not implemented */
103084ab085aSmws #define	SMB_HWSEC_PS_UNKNOWN	0x03	/* password status unknown */
103184ab085aSmws 
103284ab085aSmws /*
103384ab085aSmws  * SMBIOS System Boot Information.  See DSP0134 Section 3.3.33 for more
103484ab085aSmws  * information.  The contents of the data varies by type and is undocumented
103584ab085aSmws  * from the perspective of DSP0134 -- it seems to be left as vendor-specific.
103684ab085aSmws  * The (D) annotation next to SMB_BOOT_* below indicates possible data payload.
103784ab085aSmws  */
103884ab085aSmws typedef struct smbios_boot {
103984ab085aSmws 	uint8_t smbt_status;		/* boot status code (see below) */
104084ab085aSmws 	const void *smbt_data;		/* data buffer specific to status */
104184ab085aSmws 	size_t smbt_size;		/* size of smbt_data buffer in bytes */
104284ab085aSmws } smbios_boot_t;
104384ab085aSmws 
104484ab085aSmws #define	SMB_BOOT_NORMAL		0	/* no errors detected */
104584ab085aSmws #define	SMB_BOOT_NOMEDIA	1	/* no bootable media */
104684ab085aSmws #define	SMB_BOOT_OSFAIL		2	/* normal o/s failed to load */
104784ab085aSmws #define	SMB_BOOT_FWHWFAIL	3	/* firmware-detected hardware failure */
104884ab085aSmws #define	SMB_BOOT_OSHWFAIL	4	/* o/s-detected hardware failure */
104984ab085aSmws #define	SMB_BOOT_USERREQ	5	/* user-requested boot (keystroke) */
105084ab085aSmws #define	SMB_BOOT_SECURITY	6	/* system security violation */
105184ab085aSmws #define	SMB_BOOT_PREVREQ	7	/* previously requested image (D) */
105284ab085aSmws #define	SMB_BOOT_WATCHDOG	8	/* watchdog initiated reboot */
105384ab085aSmws #define	SMB_BOOT_RESV_LO	9	/* low end of reserved range */
105484ab085aSmws #define	SMB_BOOT_RESV_HI	127	/* high end of reserved range */
105584ab085aSmws #define	SMB_BOOT_OEM_LO		128	/* low end of OEM-specific range */
105684ab085aSmws #define	SMB_BOOT_OEM_HI		191	/* high end of OEM-specific range */
105784ab085aSmws #define	SMB_BOOT_PROD_LO	192	/* low end of product-specific range */
105884ab085aSmws #define	SMB_BOOT_PROD_HI	255	/* high end of product-specific range */
105984ab085aSmws 
106084ab085aSmws /*
106184ab085aSmws  * SMBIOS IPMI Device Information.  See DSP0134 Section 3.3.39 and also
106284ab085aSmws  * Appendix C1 of the IPMI specification for more information on this record.
106384ab085aSmws  */
106484ab085aSmws typedef struct smbios_ipmi {
106584ab085aSmws 	uint_t smbip_type;		/* BMC interface type */
106684ab085aSmws 	smbios_version_t smbip_vers;	/* BMC's IPMI specification version */
106784ab085aSmws 	uint32_t smbip_i2c;		/* BMC I2C bus slave address */
106884ab085aSmws 	uint32_t smbip_bus;		/* bus ID of NV storage device, or -1 */
106984ab085aSmws 	uint64_t smbip_addr;		/* BMC base address */
107084ab085aSmws 	uint32_t smbip_flags;		/* flags (see below) */
107184ab085aSmws 	uint16_t smbip_intr;		/* interrupt number (or zero if none) */
107284ab085aSmws 	uint16_t smbip_regspacing;	/* i/o space register spacing (bytes) */
107384ab085aSmws } smbios_ipmi_t;
107484ab085aSmws 
107584ab085aSmws #define	SMB_IPMI_T_UNKNOWN	0x00	/* unknown */
107684ab085aSmws #define	SMB_IPMI_T_KCS		0x01	/* KCS: Keyboard Controller Style */
107784ab085aSmws #define	SMB_IPMI_T_SMIC		0x02	/* SMIC: Server Mgmt Interface Chip */
107884ab085aSmws #define	SMB_IPMI_T_BT		0x03	/* BT: Block Transfer */
107984ab085aSmws #define	SMB_IPMI_T_SSIF		0x04	/* SSIF: SMBus System Interface */
108084ab085aSmws 
108184ab085aSmws #define	SMB_IPMI_F_IOADDR	0x01	/* base address is in i/o space */
108284ab085aSmws #define	SMB_IPMI_F_INTRSPEC	0x02	/* intr information is specified */
108384ab085aSmws #define	SMB_IPMI_F_INTRHIGH	0x04	/* intr active high (else low) */
108484ab085aSmws #define	SMB_IPMI_F_INTREDGE	0x08	/* intr is edge triggered (else lvl) */
108584ab085aSmws 
108684ab085aSmws /*
1087*03f9f63dSTom Pothier  * SMBIOS Onboard Devices Extended Information.  See DSP0134 Section 3.3.42
1088*03f9f63dSTom Pothier  * for more information.
1089*03f9f63dSTom Pothier  */
1090*03f9f63dSTom Pothier typedef struct smbios_obdev_ext {
1091*03f9f63dSTom Pothier 	const char *smboe_name;		/* reference designation */
1092*03f9f63dSTom Pothier 	uint8_t smboe_dtype;		/* device type */
1093*03f9f63dSTom Pothier 	uint8_t smboe_dti;		/* device type instance */
1094*03f9f63dSTom Pothier 	uint16_t smboe_sg;		/* segment group number */
1095*03f9f63dSTom Pothier 	uint8_t smboe_bus;		/* bus number */
1096*03f9f63dSTom Pothier 	uint8_t smboe_df;		/* device/function number */
1097*03f9f63dSTom Pothier } smbios_obdev_ext_t;
1098*03f9f63dSTom Pothier 
1099*03f9f63dSTom Pothier 
1100*03f9f63dSTom Pothier /*
1101074bb90dSTom Pothier  * SMBIOS OEM-specific (Type 132) Processor Extended Information.
1102074bb90dSTom Pothier  */
1103074bb90dSTom Pothier typedef struct smbios_processor_ext {
1104074bb90dSTom Pothier 	uint16_t smbpe_processor;	/* extending processor handle */
1105074bb90dSTom Pothier 	uint8_t smbpe_fru;		/* FRU indicaor */
1106074bb90dSTom Pothier 	uint8_t smbpe_n;		/* number of APIC IDs */
1107074bb90dSTom Pothier 	uint16_t *smbpe_apicid;		/* strand Inital APIC IDs */
1108074bb90dSTom Pothier } smbios_processor_ext_t;
1109074bb90dSTom Pothier 
1110074bb90dSTom Pothier /*
1111*03f9f63dSTom Pothier  * SMBIOS OEM-specific (Type 136) Port Extended Information.
1112*03f9f63dSTom Pothier  */
1113*03f9f63dSTom Pothier typedef struct smbios_port_ext {
1114*03f9f63dSTom Pothier 	uint16_t smbporte_chassis;	/* chassis handle */
1115*03f9f63dSTom Pothier 	uint16_t smbporte_port;		/* port connector handle */
1116*03f9f63dSTom Pothier 	uint8_t smbporte_dtype;		/* device type */
1117*03f9f63dSTom Pothier 	uint16_t smbporte_devhdl;	/* device handle */
1118*03f9f63dSTom Pothier 	uint8_t smbporte_phy;		/* PHY number */
1119*03f9f63dSTom Pothier } smbios_port_ext_t;
1120*03f9f63dSTom Pothier 
1121*03f9f63dSTom Pothier /*
1122074bb90dSTom Pothier  * SMBIOS OEM-specific (Type 138) PCI-Express RC/RP Information.
1123074bb90dSTom Pothier  */
1124074bb90dSTom Pothier typedef struct smbios_pciexrc {
1125074bb90dSTom Pothier 	uint16_t smbpcie_bb;		/* base board handle */
1126074bb90dSTom Pothier 	uint16_t smbpcie_bdf;		/* Bus/Dev/Funct (PCI) */
1127074bb90dSTom Pothier } smbios_pciexrc_t;
1128074bb90dSTom Pothier 
1129074bb90dSTom Pothier /*
1130074bb90dSTom Pothier  * SMBIOS OEM-specific (Type 144) Memory Array Extended Information.
1131074bb90dSTom Pothier  */
1132074bb90dSTom Pothier typedef struct smbios_memarray_ext {
1133074bb90dSTom Pothier 	uint16_t smbmae_ma;		/* memory array handle */
1134074bb90dSTom Pothier 	uint16_t smbmae_comp;		/* component parent handle */
1135074bb90dSTom Pothier 	uint16_t smbmae_bdf;		/* Bus/Dev/Funct (PCI) */
1136074bb90dSTom Pothier } smbios_memarray_ext_t;
1137074bb90dSTom Pothier 
1138074bb90dSTom Pothier /*
1139074bb90dSTom Pothier  * SMBIOS OEM-specific (Type 145) Memory Device Extended Information.
1140074bb90dSTom Pothier  */
1141074bb90dSTom Pothier typedef struct smbios_memdevice_ext {
1142074bb90dSTom Pothier 	uint16_t smbmdeve_md;		/* memory device handle */
1143074bb90dSTom Pothier 	uint8_t smbmdeve_drch;		/* DRAM channel */
1144074bb90dSTom Pothier 	uint8_t smbmdeve_ncs;		/* number of chip selects */
1145074bb90dSTom Pothier 	uint8_t *smbmdeve_cs;		/* array of chip select numbers */
1146074bb90dSTom Pothier } smbios_memdevice_ext_t;
1147074bb90dSTom Pothier 
1148074bb90dSTom Pothier /*
114984ab085aSmws  * SMBIOS Interfaces.  An SMBIOS image can be opened by either providing a file
115084ab085aSmws  * pathname, device pathname, file descriptor, or raw memory buffer.  Once an
115184ab085aSmws  * image is opened the functions below can be used to iterate over the various
115284ab085aSmws  * structures and convert the underlying data representation into the simpler
115384ab085aSmws  * data structures described earlier in this header file.  The SMB_VERSION
115484ab085aSmws  * constant specified when opening an image indicates the version of the ABI
115584ab085aSmws  * the caller expects and the DMTF SMBIOS version the client can understand.
115684ab085aSmws  * The library will then map older or newer data structures to that as needed.
115784ab085aSmws  */
115884ab085aSmws 
115984ab085aSmws #define	SMB_VERSION_23	0x0203		/* SMBIOS encoding for DMTF spec 2.3 */
116084ab085aSmws #define	SMB_VERSION_24	0x0204		/* SMBIOS encoding for DMTF spec 2.4 */
116184ab085aSmws #define	SMB_VERSION	SMB_VERSION_24	/* SMBIOS latest version definitions */
116284ab085aSmws 
116384ab085aSmws #define	SMB_O_NOCKSUM	0x1		/* do not verify header checksums */
116484ab085aSmws #define	SMB_O_NOVERS	0x2		/* do not verify header versions */
116584ab085aSmws #define	SMB_O_ZIDS	0x4		/* strip out identification numbers */
116684ab085aSmws #define	SMB_O_MASK	0x7		/* mask of valid smbios_*open flags */
116784ab085aSmws 
116884ab085aSmws #define	SMB_ID_NOTSUP	0xFFFE		/* structure is not supported by BIOS */
116984ab085aSmws #define	SMB_ID_NONE	0xFFFF		/* structure is a null reference */
117084ab085aSmws 
117184ab085aSmws #define	SMB_ERR		(-1)		/* id_t value indicating error */
117284ab085aSmws 
117384ab085aSmws typedef struct smbios_hdl smbios_hdl_t;
117484ab085aSmws 
117584ab085aSmws typedef struct smbios_struct {
117684ab085aSmws 	id_t smbstr_id;			/* structure ID handle */
117784ab085aSmws 	uint_t smbstr_type;		/* structure type */
117884ab085aSmws 	const void *smbstr_data;	/* structure data */
117984ab085aSmws 	size_t smbstr_size;		/* structure size */
118084ab085aSmws } smbios_struct_t;
118184ab085aSmws 
118284ab085aSmws typedef int smbios_struct_f(smbios_hdl_t *,
118384ab085aSmws     const smbios_struct_t *, void *);
118484ab085aSmws 
118584ab085aSmws extern smbios_hdl_t *smbios_open(const char *, int, int, int *);
118684ab085aSmws extern smbios_hdl_t *smbios_fdopen(int, int, int, int *);
118784ab085aSmws extern smbios_hdl_t *smbios_bufopen(const smbios_entry_t *,
118884ab085aSmws     const void *, size_t, int, int, int *);
118984ab085aSmws 
119084ab085aSmws extern const void *smbios_buf(smbios_hdl_t *);
119184ab085aSmws extern size_t smbios_buflen(smbios_hdl_t *);
119284ab085aSmws 
119384ab085aSmws extern void smbios_checksum(smbios_hdl_t *, smbios_entry_t *);
119484ab085aSmws extern int smbios_write(smbios_hdl_t *, int);
119584ab085aSmws extern void smbios_close(smbios_hdl_t *);
119684ab085aSmws 
119784ab085aSmws extern int smbios_errno(smbios_hdl_t *);
119884ab085aSmws extern const char *smbios_errmsg(int);
119984ab085aSmws 
120084ab085aSmws extern int smbios_lookup_id(smbios_hdl_t *, id_t, smbios_struct_t *);
1201074bb90dSTom Pothier extern int smbios_lookup_type(smbios_hdl_t *, uint_t, smbios_struct_t *);
120284ab085aSmws extern int smbios_iter(smbios_hdl_t *, smbios_struct_f *, void *);
120384ab085aSmws 
120484ab085aSmws extern void smbios_info_smbios(smbios_hdl_t *, smbios_entry_t *);
120584ab085aSmws extern int smbios_info_common(smbios_hdl_t *, id_t, smbios_info_t *);
1206074bb90dSTom Pothier extern int smbios_info_contains(smbios_hdl_t *, id_t, uint_t, id_t *);
120784ab085aSmws extern id_t smbios_info_bios(smbios_hdl_t *, smbios_bios_t *);
120884ab085aSmws extern id_t smbios_info_system(smbios_hdl_t *, smbios_system_t *);
120984ab085aSmws extern int smbios_info_bboard(smbios_hdl_t *, id_t, smbios_bboard_t *);
121084ab085aSmws extern int smbios_info_chassis(smbios_hdl_t *, id_t, smbios_chassis_t *);
121184ab085aSmws extern int smbios_info_processor(smbios_hdl_t *, id_t, smbios_processor_t *);
1212074bb90dSTom Pothier extern int smbios_info_extprocessor(smbios_hdl_t *, id_t,
1213074bb90dSTom Pothier     smbios_processor_ext_t *);
121484ab085aSmws extern int smbios_info_cache(smbios_hdl_t *, id_t, smbios_cache_t *);
121584ab085aSmws extern int smbios_info_port(smbios_hdl_t *, id_t, smbios_port_t *);
1216*03f9f63dSTom Pothier extern int smbios_info_extport(smbios_hdl_t *, id_t, smbios_port_ext_t *);
121784ab085aSmws extern int smbios_info_slot(smbios_hdl_t *, id_t, smbios_slot_t *);
121884ab085aSmws extern int smbios_info_obdevs(smbios_hdl_t *, id_t, int, smbios_obdev_t *);
1219*03f9f63dSTom Pothier extern int smbios_info_obdevs_ext(smbios_hdl_t *, id_t, smbios_obdev_ext_t *);
122084ab085aSmws extern int smbios_info_strtab(smbios_hdl_t *, id_t, int, const char *[]);
122184ab085aSmws extern id_t smbios_info_lang(smbios_hdl_t *, smbios_lang_t *);
122284ab085aSmws extern id_t smbios_info_eventlog(smbios_hdl_t *, smbios_evlog_t *);
122384ab085aSmws extern int smbios_info_memarray(smbios_hdl_t *, id_t, smbios_memarray_t *);
1224074bb90dSTom Pothier extern int smbios_info_extmemarray(smbios_hdl_t *, id_t,
1225074bb90dSTom Pothier     smbios_memarray_ext_t *);
122684ab085aSmws extern int smbios_info_memarrmap(smbios_hdl_t *, id_t, smbios_memarrmap_t *);
122784ab085aSmws extern int smbios_info_memdevice(smbios_hdl_t *, id_t, smbios_memdevice_t *);
1228074bb90dSTom Pothier extern int smbios_info_extmemdevice(smbios_hdl_t *, id_t,
1229074bb90dSTom Pothier     smbios_memdevice_ext_t *);
123084ab085aSmws extern int smbios_info_memdevmap(smbios_hdl_t *, id_t, smbios_memdevmap_t *);
123184ab085aSmws extern id_t smbios_info_hwsec(smbios_hdl_t *, smbios_hwsec_t *);
123284ab085aSmws extern id_t smbios_info_boot(smbios_hdl_t *, smbios_boot_t *);
123384ab085aSmws extern id_t smbios_info_ipmi(smbios_hdl_t *, smbios_ipmi_t *);
1234074bb90dSTom Pothier extern int smbios_info_pciexrc(smbios_hdl_t *, id_t, smbios_pciexrc_t *);
123584ab085aSmws 
12369c94f155SCheng Sean Ye extern const char *smbios_psn(smbios_hdl_t *);
12379c94f155SCheng Sean Ye extern const char *smbios_csn(smbios_hdl_t *);
12389c94f155SCheng Sean Ye 
123984ab085aSmws #ifndef _KERNEL
124084ab085aSmws /*
124184ab085aSmws  * The smbios_*_desc() and smbios_*_name() interfaces can be used for utilities
124284ab085aSmws  * such as smbios(1M) that wish to decode SMBIOS fields for humans.  The _desc
124384ab085aSmws  * functions return the comment string next to the #defines listed above, and
124484ab085aSmws  * the _name functions return the appropriate #define identifier itself.
124584ab085aSmws  */
124684ab085aSmws extern const char *smbios_bboard_flag_desc(uint_t);
124784ab085aSmws extern const char *smbios_bboard_flag_name(uint_t);
124884ab085aSmws extern const char *smbios_bboard_type_desc(uint_t);
124984ab085aSmws 
125084ab085aSmws extern const char *smbios_bios_flag_desc(uint64_t);
125184ab085aSmws extern const char *smbios_bios_flag_name(uint64_t);
125284ab085aSmws 
125384ab085aSmws extern const char *smbios_bios_xb1_desc(uint_t);
125484ab085aSmws extern const char *smbios_bios_xb1_name(uint_t);
125584ab085aSmws extern const char *smbios_bios_xb2_desc(uint_t);
125684ab085aSmws extern const char *smbios_bios_xb2_name(uint_t);
125784ab085aSmws 
125884ab085aSmws extern const char *smbios_boot_desc(uint_t);
125984ab085aSmws 
126084ab085aSmws extern const char *smbios_cache_assoc_desc(uint_t);
126184ab085aSmws extern const char *smbios_cache_ctype_desc(uint_t);
126284ab085aSmws extern const char *smbios_cache_ctype_name(uint_t);
126384ab085aSmws extern const char *smbios_cache_ecc_desc(uint_t);
126484ab085aSmws extern const char *smbios_cache_flag_desc(uint_t);
126584ab085aSmws extern const char *smbios_cache_flag_name(uint_t);
126684ab085aSmws extern const char *smbios_cache_loc_desc(uint_t);
126784ab085aSmws extern const char *smbios_cache_logical_desc(uint_t);
126884ab085aSmws extern const char *smbios_cache_mode_desc(uint_t);
126984ab085aSmws 
127084ab085aSmws extern const char *smbios_chassis_state_desc(uint_t);
127184ab085aSmws extern const char *smbios_chassis_type_desc(uint_t);
127284ab085aSmws 
127384ab085aSmws extern const char *smbios_evlog_flag_desc(uint_t);
127484ab085aSmws extern const char *smbios_evlog_flag_name(uint_t);
127584ab085aSmws extern const char *smbios_evlog_format_desc(uint_t);
127684ab085aSmws extern const char *smbios_evlog_method_desc(uint_t);
127784ab085aSmws 
127884ab085aSmws extern const char *smbios_ipmi_flag_name(uint_t);
127984ab085aSmws extern const char *smbios_ipmi_flag_desc(uint_t);
128084ab085aSmws extern const char *smbios_ipmi_type_desc(uint_t);
128184ab085aSmws 
128284ab085aSmws extern const char *smbios_hwsec_desc(uint_t);
128384ab085aSmws 
128484ab085aSmws extern const char *smbios_memarray_loc_desc(uint_t);
128584ab085aSmws extern const char *smbios_memarray_use_desc(uint_t);
128684ab085aSmws extern const char *smbios_memarray_ecc_desc(uint_t);
128784ab085aSmws 
128884ab085aSmws extern const char *smbios_memdevice_form_desc(uint_t);
128984ab085aSmws extern const char *smbios_memdevice_type_desc(uint_t);
129084ab085aSmws extern const char *smbios_memdevice_flag_name(uint_t);
129184ab085aSmws extern const char *smbios_memdevice_flag_desc(uint_t);
129284ab085aSmws 
129384ab085aSmws extern const char *smbios_port_conn_desc(uint_t);
129484ab085aSmws extern const char *smbios_port_type_desc(uint_t);
129584ab085aSmws 
129684ab085aSmws extern const char *smbios_processor_family_desc(uint_t);
129784ab085aSmws extern const char *smbios_processor_status_desc(uint_t);
129884ab085aSmws extern const char *smbios_processor_type_desc(uint_t);
129984ab085aSmws extern const char *smbios_processor_upgrade_desc(uint_t);
130084ab085aSmws 
130184ab085aSmws extern const char *smbios_slot_type_desc(uint_t);
130284ab085aSmws extern const char *smbios_slot_width_desc(uint_t);
130384ab085aSmws extern const char *smbios_slot_usage_desc(uint_t);
130484ab085aSmws extern const char *smbios_slot_length_desc(uint_t);
130584ab085aSmws extern const char *smbios_slot_ch1_desc(uint_t);
130684ab085aSmws extern const char *smbios_slot_ch1_name(uint_t);
130784ab085aSmws extern const char *smbios_slot_ch2_desc(uint_t);
130884ab085aSmws extern const char *smbios_slot_ch2_name(uint_t);
130984ab085aSmws 
131084ab085aSmws extern const char *smbios_type_desc(uint_t);
131184ab085aSmws extern const char *smbios_type_name(uint_t);
131284ab085aSmws 
131384ab085aSmws extern const char *smbios_system_wakeup_desc(uint_t);
131484ab085aSmws #endif /* !_KERNEL */
131584ab085aSmws 
131684ab085aSmws #ifdef _KERNEL
131784ab085aSmws /*
131884ab085aSmws  * For SMBIOS clients within the kernel itself, ksmbios is used to refer to
131984ab085aSmws  * the kernel's current snapshot of the SMBIOS, if one exists, and the
132084ab085aSmws  * ksmbios_flags tunable is the set of flags for use with smbios_open().
132184ab085aSmws  */
132284ab085aSmws extern smbios_hdl_t *ksmbios;
132384ab085aSmws extern int ksmbios_flags;
132484ab085aSmws #endif /* _KERNEL */
132584ab085aSmws 
132684ab085aSmws #ifdef	__cplusplus
132784ab085aSmws }
132884ab085aSmws #endif
132984ab085aSmws 
133084ab085aSmws #endif	/* _SYS_SMBIOS_H */
1331