1f8d2de6bSjchu /* 2f8d2de6bSjchu * CDDL HEADER START 3f8d2de6bSjchu * 4f8d2de6bSjchu * The contents of this file are subject to the terms of the 5cea92495Sgovinda * Common Development and Distribution License (the "License"). 6cea92495Sgovinda * You may not use this file except in compliance with the License. 7f8d2de6bSjchu * 8f8d2de6bSjchu * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 9f8d2de6bSjchu * or http://www.opensolaris.org/os/licensing. 10f8d2de6bSjchu * See the License for the specific language governing permissions 11f8d2de6bSjchu * and limitations under the License. 12f8d2de6bSjchu * 13f8d2de6bSjchu * When distributing Covered Code, include this CDDL HEADER in each 14f8d2de6bSjchu * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 15f8d2de6bSjchu * If applicable, add the following below this CDDL HEADER, with the 16f8d2de6bSjchu * fields enclosed by brackets "[]" replaced with your own identifying 17f8d2de6bSjchu * information: Portions Copyright [yyyy] [name of copyright owner] 18f8d2de6bSjchu * 19f8d2de6bSjchu * CDDL HEADER END 20f8d2de6bSjchu */ 21f8d2de6bSjchu /* 22d0f40dc6SKrishna Elango * Copyright (c) 2005, 2010, Oracle and/or its affiliates. All rights reserved. 23f8d2de6bSjchu */ 24f8d2de6bSjchu 25f8d2de6bSjchu #ifndef _SYS_PCIE_IMPL_H 26f8d2de6bSjchu #define _SYS_PCIE_IMPL_H 27f8d2de6bSjchu 28f8d2de6bSjchu #ifdef __cplusplus 29f8d2de6bSjchu extern "C" { 30f8d2de6bSjchu #endif 31f8d2de6bSjchu 32bf8fc234Set142600 #include <sys/pcie.h> 33fc256490SJason Beloro #include <sys/pciev.h> 34bf8fc234Set142600 35bf8fc234Set142600 #define PCI_GET_BDF(dip) \ 36eae2e508Skrishnae PCIE_DIP2BUS(dip)->bus_bdf 37eae2e508Skrishnae #define PCI_GET_SEC_BUS(dip) \ 38eae2e508Skrishnae PCIE_DIP2BUS(dip)->bus_bdg_secbus 393aa1cd26Sgovinda #define PCI_GET_PCIE2PCI_SECBUS(dip) \ 40*3d78e6abSAlan Adamson, SD OSSD PCIE_DIP2BUS(dip)->bus_pcie2pci_secbus 41eae2e508Skrishnae 42eae2e508Skrishnae #define DEVI_PORT_TYPE_PCI \ 43eae2e508Skrishnae ((PCI_CLASS_BRIDGE << 16) | (PCI_BRIDGE_PCI << 8) | \ 44eae2e508Skrishnae PCI_BRIDGE_PCI_IF_PCI2PCI) 45eae2e508Skrishnae 46eae2e508Skrishnae #define PCIE_DIP2BUS(dip) \ 47eae2e508Skrishnae (ndi_port_type(dip, B_TRUE, DEVI_PORT_TYPE_PCI) ? \ 48eae2e508Skrishnae PCIE_DIP2UPBUS(dip) : \ 49eae2e508Skrishnae ndi_port_type(dip, B_FALSE, DEVI_PORT_TYPE_PCI) ? \ 50eae2e508Skrishnae PCIE_DIP2DOWNBUS(dip) : NULL) 51eae2e508Skrishnae 52eae2e508Skrishnae #define PCIE_DIP2UPBUS(dip) \ 53eae2e508Skrishnae ((pcie_bus_t *)ndi_get_bus_private(dip, B_TRUE)) 54eae2e508Skrishnae #define PCIE_DIP2DOWNBUS(dip) \ 55eae2e508Skrishnae ((pcie_bus_t *)ndi_get_bus_private(dip, B_FALSE)) 56eae2e508Skrishnae #define PCIE_DIP2PFD(dip) (PCIE_DIP2BUS(dip))->bus_pfd 57eae2e508Skrishnae #define PCIE_PFD2BUS(pfd_p) pfd_p->pe_bus_p 58eae2e508Skrishnae #define PCIE_PFD2DIP(pfd_p) PCIE_PFD2BUS(pfd_p)->bus_dip 59eae2e508Skrishnae #define PCIE_BUS2DIP(bus_p) bus_p->bus_dip 60eae2e508Skrishnae #define PCIE_BUS2PFD(bus_p) PCIE_DIP2PFD(PCIE_BUS2DIP(bus_p)) 61fc256490SJason Beloro #define PCIE_BUS2DOM(bus_p) bus_p->bus_dom 62fc256490SJason Beloro #define PCIE_DIP2DOM(dip) PCIE_BUS2DOM(PCIE_DIP2BUS(dip)) 63eae2e508Skrishnae 64c0da6274SZhi-Jun Robin Fu /* 65c0da6274SZhi-Jun Robin Fu * These macros depend on initialization of type related data in bus_p. 66c0da6274SZhi-Jun Robin Fu */ 67eae2e508Skrishnae #define PCIE_IS_PCIE(bus_p) (bus_p->bus_pcie_off) 68eae2e508Skrishnae #define PCIE_IS_PCIX(bus_p) (bus_p->bus_pcix_off) 69c85864d8SKrishna Elango #define PCIE_IS_PCI(bus_p) (!PCIE_IS_PCIE(bus_p)) 70eae2e508Skrishnae #define PCIE_HAS_AER(bus_p) (bus_p->bus_aer_off) 71eae2e508Skrishnae /* IS_ROOT = is RC or RP */ 72eae2e508Skrishnae #define PCIE_IS_ROOT(bus_p) (PCIE_IS_RC(bus_p) || PCIE_IS_RP(bus_p)) 7326947304SEvan Yan 7426947304SEvan Yan #define PCIE_IS_HOTPLUG_CAPABLE(dip) \ 7526947304SEvan Yan (PCIE_DIP2BUS(dip)->bus_hp_sup_modes) 7626947304SEvan Yan 7726947304SEvan Yan #define PCIE_IS_HOTPLUG_ENABLED(dip) \ 7826947304SEvan Yan ((PCIE_DIP2BUS(dip)->bus_hp_curr_mode == PCIE_PCI_HP_MODE) || \ 7926947304SEvan Yan (PCIE_DIP2BUS(dip)->bus_hp_curr_mode == PCIE_NATIVE_HP_MODE)) 8026947304SEvan Yan 81eae2e508Skrishnae /* 82eae2e508Skrishnae * This is a pseudo pcie "device type", but it's needed to explain describe 83eae2e508Skrishnae * nodes such as PX and NPE, which aren't really PCI devices but do control or 84eae2e508Skrishnae * interaction with PCI error handling. 85eae2e508Skrishnae */ 86eae2e508Skrishnae #define PCIE_IS_RC(bus_p) \ 87eae2e508Skrishnae (bus_p->bus_dev_type == PCIE_PCIECAP_DEV_TYPE_RC_PSEUDO) 88eae2e508Skrishnae #define PCIE_IS_RP(bus_p) \ 89eae2e508Skrishnae ((bus_p->bus_dev_type == PCIE_PCIECAP_DEV_TYPE_ROOT) && \ 90eae2e508Skrishnae PCIE_IS_PCIE(bus_p)) 91c85864d8SKrishna Elango #define PCIE_IS_SWU(bus_p) \ 92c85864d8SKrishna Elango (bus_p->bus_dev_type == PCIE_PCIECAP_DEV_TYPE_UP) 93c85864d8SKrishna Elango #define PCIE_IS_SWD(bus_p) \ 94c85864d8SKrishna Elango (bus_p->bus_dev_type == PCIE_PCIECAP_DEV_TYPE_DOWN) 95eae2e508Skrishnae #define PCIE_IS_SW(bus_p) \ 96c85864d8SKrishna Elango (PCIE_IS_SWU(bus_p) || PCIE_IS_SWD(bus_p)) 97eae2e508Skrishnae #define PCIE_IS_BDG(bus_p) (bus_p->bus_hdr_type == PCI_HEADER_ONE) 98c85864d8SKrishna Elango #define PCIE_IS_PCI_BDG(bus_p) (PCIE_IS_PCI(bus_p) && PCIE_IS_BDG(bus_p)) 99eae2e508Skrishnae #define PCIE_IS_PCIE_BDG(bus_p) \ 100eae2e508Skrishnae (bus_p->bus_dev_type == PCIE_PCIECAP_DEV_TYPE_PCIE2PCI) 10149fbdd30SErwin T Tsaur #define PCIE_IS_PCI2PCIE(bus_p) \ 10249fbdd30SErwin T Tsaur (bus_p->bus_dev_type == PCIE_PCIECAP_DEV_TYPE_PCI2PCIE) 103eae2e508Skrishnae #define PCIE_IS_PCIE_SEC(bus_p) \ 104eae2e508Skrishnae (PCIE_IS_PCIE(bus_p) && PCIE_IS_BDG(bus_p) && !PCIE_IS_PCIE_BDG(bus_p)) 105eae2e508Skrishnae #define PCIX_ECC_VERSION_CHECK(bus_p) \ 106eae2e508Skrishnae ((bus_p->bus_ecc_ver == PCI_PCIX_VER_1) || \ 107eae2e508Skrishnae (bus_p->bus_ecc_ver == PCI_PCIX_VER_2)) 108eae2e508Skrishnae 109eae2e508Skrishnae #define PCIE_VENID(bus_p) (bus_p->bus_dev_ven_id & 0xffff) 110eae2e508Skrishnae #define PCIE_DEVID(bus_p) ((bus_p->bus_dev_ven_id >> 16) & 0xffff) 111eae2e508Skrishnae 112eae2e508Skrishnae /* PCIE Cap/AER shortcuts */ 113eae2e508Skrishnae #define PCIE_GET(sz, bus_p, off) \ 114eae2e508Skrishnae pci_config_get ## sz(bus_p->bus_cfg_hdl, off) 115eae2e508Skrishnae #define PCIE_PUT(sz, bus_p, off, val) \ 116eae2e508Skrishnae pci_config_put ## sz(bus_p->bus_cfg_hdl, off, val) 117eae2e508Skrishnae #define PCIE_CAP_GET(sz, bus_p, off) \ 118eae2e508Skrishnae PCI_CAP_GET ## sz(bus_p->bus_cfg_hdl, NULL, bus_p->bus_pcie_off, off) 119eae2e508Skrishnae #define PCIE_CAP_PUT(sz, bus_p, off, val) \ 120eae2e508Skrishnae PCI_CAP_PUT ## sz(bus_p->bus_cfg_hdl, NULL, bus_p->bus_pcie_off, off, \ 121eae2e508Skrishnae val) 122eae2e508Skrishnae #define PCIE_AER_GET(sz, bus_p, off) \ 123eae2e508Skrishnae PCI_XCAP_GET ## sz(bus_p->bus_cfg_hdl, NULL, bus_p->bus_aer_off, off) 124eae2e508Skrishnae #define PCIE_AER_PUT(sz, bus_p, off, val) \ 125eae2e508Skrishnae PCI_XCAP_PUT ## sz(bus_p->bus_cfg_hdl, NULL, bus_p->bus_aer_off, off, \ 126eae2e508Skrishnae val) 127eae2e508Skrishnae #define PCIX_CAP_GET(sz, bus_p, off) \ 128eae2e508Skrishnae PCI_CAP_GET ## sz(bus_p->bus_cfg_hdl, NULL, bus_p->bus_pcix_off, off) 129eae2e508Skrishnae #define PCIX_CAP_PUT(sz, bus_p, off, val) \ 130eae2e508Skrishnae PCI_CAP_PUT ## sz(bus_p->bus_cfg_hdl, NULL, bus_p->bus_pcix_off, off, \ 131eae2e508Skrishnae val) 132eae2e508Skrishnae 133eae2e508Skrishnae /* Translate PF error return values to DDI_FM values */ 134eae2e508Skrishnae #define PF_ERR2DDIFM_ERR(sts) \ 135eae2e508Skrishnae (sts & PF_ERR_FATAL_FLAGS ? DDI_FM_FATAL : \ 136eae2e508Skrishnae (sts == PF_ERR_NO_ERROR ? DDI_FM_OK : DDI_FM_NONFATAL)) 137bf8fc234Set142600 138f8d2de6bSjchu /* 139cea92495Sgovinda * The following flag is used for Broadcom 5714/5715 bridge prefetch issue. 140d4bc0535SKrishna Elango * This flag will be used both by px and pcieb nexus drivers. 141cea92495Sgovinda */ 142cea92495Sgovinda #define PX_DMAI_FLAGS_MAP_BUFZONE 0x40000 143cea92495Sgovinda 144eae2e508Skrishnae /* 145eae2e508Skrishnae * PCI(e/-X) structures used to to gather and report errors detected by 146eae2e508Skrishnae * PCI(e/-X) compliant devices. These registers only contain "dynamic" data. 147eae2e508Skrishnae * Static data such as Capability Offsets and Version #s is saved in the parent 148eae2e508Skrishnae * private data. 149eae2e508Skrishnae */ 150eae2e508Skrishnae #define PCI_ERR_REG(pfd_p) pfd_p->pe_pci_regs 151eae2e508Skrishnae #define PCI_BDG_ERR_REG(pfd_p) PCI_ERR_REG(pfd_p)->pci_bdg_regs 152eae2e508Skrishnae #define PCIX_ERR_REG(pfd_p) pfd_p->pe_ext.pe_pcix_regs 153eae2e508Skrishnae #define PCIX_ECC_REG(pfd_p) PCIX_ERR_REG(pfd_p)->pcix_ecc_regs 154eae2e508Skrishnae #define PCIX_BDG_ERR_REG(pfd_p) pfd_p->pe_pcix_bdg_regs 155eae2e508Skrishnae #define PCIX_BDG_ECC_REG(pfd_p, n) PCIX_BDG_ERR_REG(pfd_p)->pcix_bdg_ecc_regs[n] 156eae2e508Skrishnae #define PCIE_ERR_REG(pfd_p) pfd_p->pe_ext.pe_pcie_regs 157eae2e508Skrishnae #define PCIE_RP_REG(pfd_p) PCIE_ERR_REG(pfd_p)->pcie_rp_regs 158eae2e508Skrishnae #define PCIE_ROOT_FAULT(pfd_p) pfd_p->pe_root_fault 159fc256490SJason Beloro #define PCIE_ROOT_EH_SRC(pfd_p) pfd_p->pe_root_eh_src 160eae2e508Skrishnae #define PCIE_ADV_REG(pfd_p) PCIE_ERR_REG(pfd_p)->pcie_adv_regs 161eae2e508Skrishnae #define PCIE_ADV_HDR(pfd_p, n) PCIE_ADV_REG(pfd_p)->pcie_ue_hdr[n] 162eae2e508Skrishnae #define PCIE_ADV_BDG_REG(pfd_p) \ 163eae2e508Skrishnae PCIE_ADV_REG(pfd_p)->pcie_ext.pcie_adv_bdg_regs 164eae2e508Skrishnae #define PCIE_ADV_BDG_HDR(pfd_p, n) PCIE_ADV_BDG_REG(pfd_p)->pcie_sue_hdr[n] 165eae2e508Skrishnae #define PCIE_ADV_RP_REG(pfd_p) \ 166eae2e508Skrishnae PCIE_ADV_REG(pfd_p)->pcie_ext.pcie_adv_rp_regs 167fc256490SJason Beloro #define PFD_AFFECTED_DEV(pfd_p) pfd_p->pe_affected_dev 168d0f40dc6SKrishna Elango #define PFD_SET_AFFECTED_FLAG(pfd_p, aff_flag) \ 169d0f40dc6SKrishna Elango PFD_AFFECTED_DEV(pfd_p)->pe_affected_flags = aff_flag 170d0f40dc6SKrishna Elango #define PFD_SET_AFFECTED_BDF(pfd_p, bdf) \ 171d0f40dc6SKrishna Elango PFD_AFFECTED_DEV(pfd_p)->pe_affected_bdf = bdf 172fc256490SJason Beloro 173eae2e508Skrishnae #define PFD_IS_ROOT(pfd_p) PCIE_IS_ROOT(PCIE_PFD2BUS(pfd_p)) 174eae2e508Skrishnae #define PFD_IS_RC(pfd_p) PCIE_IS_RC(PCIE_PFD2BUS(pfd_p)) 175eae2e508Skrishnae #define PFD_IS_RP(pfd_p) PCIE_IS_RP(PCIE_PFD2BUS(pfd_p)) 176bf8fc234Set142600 17726947304SEvan Yan /* bus_hp_mode field */ 17826947304SEvan Yan typedef enum { 17926947304SEvan Yan PCIE_NONE_HP_MODE = 0x0, 18026947304SEvan Yan PCIE_ACPI_HP_MODE = 0x1, 18126947304SEvan Yan PCIE_PCI_HP_MODE = 0x2, 18226947304SEvan Yan PCIE_NATIVE_HP_MODE = 0x4 18326947304SEvan Yan } pcie_hp_mode_t; 18426947304SEvan Yan 185eae2e508Skrishnae typedef struct pf_pci_bdg_err_regs { 186eae2e508Skrishnae uint16_t pci_bdg_sec_stat; /* PCI secondary status reg */ 187eae2e508Skrishnae uint16_t pci_bdg_ctrl; /* PCI bridge control reg */ 188eae2e508Skrishnae } pf_pci_bdg_err_regs_t; 189bf8fc234Set142600 190eae2e508Skrishnae typedef struct pf_pci_err_regs { 191eae2e508Skrishnae uint16_t pci_err_status; /* pci status register */ 192eae2e508Skrishnae uint16_t pci_cfg_comm; /* pci command register */ 193eae2e508Skrishnae pf_pci_bdg_err_regs_t *pci_bdg_regs; 194eae2e508Skrishnae } pf_pci_err_regs_t; 195bf8fc234Set142600 196eae2e508Skrishnae typedef struct pf_pcix_ecc_regs { 197eae2e508Skrishnae uint32_t pcix_ecc_ctlstat; /* pcix ecc control status reg */ 198eae2e508Skrishnae uint32_t pcix_ecc_fstaddr; /* pcix ecc first address reg */ 199eae2e508Skrishnae uint32_t pcix_ecc_secaddr; /* pcix ecc second address reg */ 200eae2e508Skrishnae uint32_t pcix_ecc_attr; /* pcix ecc attributes reg */ 201eae2e508Skrishnae } pf_pcix_ecc_regs_t; 202bf8fc234Set142600 203eae2e508Skrishnae typedef struct pf_pcix_err_regs { 204eae2e508Skrishnae uint16_t pcix_command; /* pcix command register */ 205eae2e508Skrishnae uint32_t pcix_status; /* pcix status register */ 206eae2e508Skrishnae pf_pcix_ecc_regs_t *pcix_ecc_regs; /* pcix ecc registers */ 207eae2e508Skrishnae } pf_pcix_err_regs_t; 208bf8fc234Set142600 209eae2e508Skrishnae typedef struct pf_pcix_bdg_err_regs { 210eae2e508Skrishnae uint16_t pcix_bdg_sec_stat; /* pcix bridge secondary status reg */ 211eae2e508Skrishnae uint32_t pcix_bdg_stat; /* pcix bridge status reg */ 212eae2e508Skrishnae pf_pcix_ecc_regs_t *pcix_bdg_ecc_regs[2]; /* pcix ecc registers */ 213eae2e508Skrishnae } pf_pcix_bdg_err_regs_t; 214bf8fc234Set142600 215eae2e508Skrishnae typedef struct pf_pcie_adv_bdg_err_regs { 216eae2e508Skrishnae uint32_t pcie_sue_ctl; /* pcie bridge secondary ue control */ 217eae2e508Skrishnae uint32_t pcie_sue_status; /* pcie bridge secondary ue status */ 218eae2e508Skrishnae uint32_t pcie_sue_mask; /* pcie bridge secondary ue mask */ 219eae2e508Skrishnae uint32_t pcie_sue_sev; /* pcie bridge secondary ue severity */ 220eae2e508Skrishnae uint32_t pcie_sue_hdr[4]; /* pcie bridge secondary ue hdr log */ 221eae2e508Skrishnae uint32_t pcie_sue_tgt_trans; /* Fault trans type from SAER Logs */ 222eae2e508Skrishnae uint64_t pcie_sue_tgt_addr; /* Fault addr from SAER Logs */ 223eae2e508Skrishnae pcie_req_id_t pcie_sue_tgt_bdf; /* Fault bdf from SAER Logs */ 224eae2e508Skrishnae } pf_pcie_adv_bdg_err_regs_t; 225eae2e508Skrishnae 226eae2e508Skrishnae typedef struct pf_pcie_adv_rp_err_regs { 227eae2e508Skrishnae uint32_t pcie_rp_err_status; /* pcie root complex error status reg */ 228eae2e508Skrishnae uint32_t pcie_rp_err_cmd; /* pcie root complex error cmd reg */ 229eae2e508Skrishnae uint16_t pcie_rp_ce_src_id; /* pcie root complex ce sourpe id */ 230eae2e508Skrishnae uint16_t pcie_rp_ue_src_id; /* pcie root complex ue sourpe id */ 231eae2e508Skrishnae } pf_pcie_adv_rp_err_regs_t; 232eae2e508Skrishnae 233eae2e508Skrishnae typedef struct pf_pcie_adv_err_regs { 234eae2e508Skrishnae uint32_t pcie_adv_ctl; /* pcie advanced control reg */ 235eae2e508Skrishnae uint32_t pcie_ue_status; /* pcie ue error status reg */ 236eae2e508Skrishnae uint32_t pcie_ue_mask; /* pcie ue error mask reg */ 237eae2e508Skrishnae uint32_t pcie_ue_sev; /* pcie ue error severity reg */ 238eae2e508Skrishnae uint32_t pcie_ue_hdr[4]; /* pcie ue header log */ 239eae2e508Skrishnae uint32_t pcie_ce_status; /* pcie ce error status reg */ 240eae2e508Skrishnae uint32_t pcie_ce_mask; /* pcie ce error mask reg */ 241eae2e508Skrishnae union { 242eae2e508Skrishnae pf_pcie_adv_bdg_err_regs_t *pcie_adv_bdg_regs; /* bdg regs */ 243eae2e508Skrishnae pf_pcie_adv_rp_err_regs_t *pcie_adv_rp_regs; /* rp regs */ 244eae2e508Skrishnae } pcie_ext; 245eae2e508Skrishnae uint32_t pcie_ue_tgt_trans; /* Fault trans type from AER Logs */ 246eae2e508Skrishnae uint64_t pcie_ue_tgt_addr; /* Fault addr from AER Logs */ 247c85864d8SKrishna Elango pcie_req_id_t pcie_ue_tgt_bdf; /* Fault bdf from AER Logs */ 248eae2e508Skrishnae } pf_pcie_adv_err_regs_t; 249eae2e508Skrishnae 250eae2e508Skrishnae typedef struct pf_pcie_rp_err_regs { 251eae2e508Skrishnae uint32_t pcie_rp_status; /* root complex status register */ 252eae2e508Skrishnae uint16_t pcie_rp_ctl; /* root complex control register */ 253eae2e508Skrishnae } pf_pcie_rp_err_regs_t; 254eae2e508Skrishnae 255eae2e508Skrishnae typedef struct pf_pcie_err_regs { 256eae2e508Skrishnae uint16_t pcie_err_status; /* pcie device status register */ 257eae2e508Skrishnae uint16_t pcie_err_ctl; /* pcie error control register */ 258eae2e508Skrishnae uint32_t pcie_dev_cap; /* pcie device capabilities register */ 259eae2e508Skrishnae pf_pcie_rp_err_regs_t *pcie_rp_regs; /* pcie root complex regs */ 260eae2e508Skrishnae pf_pcie_adv_err_regs_t *pcie_adv_regs; /* pcie aer regs */ 261eae2e508Skrishnae } pf_pcie_err_regs_t; 262eae2e508Skrishnae 263fc256490SJason Beloro typedef enum { 264fc256490SJason Beloro PF_INTR_TYPE_NONE = 0, 265fc256490SJason Beloro PF_INTR_TYPE_FABRIC = 1, /* Fabric Message */ 266fc256490SJason Beloro PF_INTR_TYPE_DATA, /* Data Access Failure, failed loads */ 267fc256490SJason Beloro PF_INTR_TYPE_AER, /* Root Port AER MSI */ 268fc256490SJason Beloro PF_INTR_TYPE_INTERNAL /* Chip specific internal errors */ 269fc256490SJason Beloro } pf_intr_type_t; 270fc256490SJason Beloro 271fc256490SJason Beloro typedef struct pf_root_eh_src { 272fc256490SJason Beloro pf_intr_type_t intr_type; 273fc256490SJason Beloro void *intr_data; /* Interrupt Data */ 274fc256490SJason Beloro } pf_root_eh_src_t; 275fc256490SJason Beloro 276eae2e508Skrishnae typedef struct pf_root_fault { 277c85864d8SKrishna Elango pcie_req_id_t scan_bdf; /* BDF from error logs */ 278c85864d8SKrishna Elango uint64_t scan_addr; /* Addr from error logs */ 279eae2e508Skrishnae boolean_t full_scan; /* Option to do a full scan */ 280eae2e508Skrishnae } pf_root_fault_t; 281eae2e508Skrishnae 282eae2e508Skrishnae typedef struct pf_data pf_data_t; 283eae2e508Skrishnae 284c0da6274SZhi-Jun Robin Fu /* 285c0da6274SZhi-Jun Robin Fu * For hot plugged device, these data are init'ed during during probe 286c0da6274SZhi-Jun Robin Fu * For non-hotplugged device, these data are init'ed in pci_autoconfig (on x86), 287c0da6274SZhi-Jun Robin Fu * or in px_attach()(on sparc). 288c0da6274SZhi-Jun Robin Fu * 289c0da6274SZhi-Jun Robin Fu * For root complex the fields are initialized in pcie_rc_init_bus(); 290c0da6274SZhi-Jun Robin Fu * for others part of the fields are initialized in pcie_init_bus(), 291c0da6274SZhi-Jun Robin Fu * and part of fields initialized in pcie_post_init_bus(). See comments 292c0da6274SZhi-Jun Robin Fu * on top of respective functions for details. 293c0da6274SZhi-Jun Robin Fu */ 294eae2e508Skrishnae typedef struct pcie_bus { 295eae2e508Skrishnae /* Needed for PCI/PCIe fabric error handling */ 296eae2e508Skrishnae dev_info_t *bus_dip; 297eae2e508Skrishnae dev_info_t *bus_rp_dip; 29826947304SEvan Yan ddi_acc_handle_t bus_cfg_hdl; /* error handling acc hdle */ 299eae2e508Skrishnae uint_t bus_fm_flags; 30026947304SEvan Yan uint_t bus_soft_state; 301eae2e508Skrishnae 302eae2e508Skrishnae /* Static PCI/PCIe information */ 303eae2e508Skrishnae pcie_req_id_t bus_bdf; 304eae2e508Skrishnae pcie_req_id_t bus_rp_bdf; /* BDF of device's Root Port */ 305eae2e508Skrishnae uint32_t bus_dev_ven_id; /* device/vendor ID */ 306eae2e508Skrishnae uint8_t bus_rev_id; /* revision ID */ 307eae2e508Skrishnae uint8_t bus_hdr_type; /* pci header type, see pci.h */ 308eae2e508Skrishnae uint16_t bus_dev_type; /* PCI-E dev type, see pcie.h */ 309eae2e508Skrishnae uint8_t bus_bdg_secbus; /* Bridge secondary bus num */ 310eae2e508Skrishnae uint16_t bus_pcie_off; /* PCIe Capability Offset */ 311eae2e508Skrishnae uint16_t bus_aer_off; /* PCIe Advanced Error Offset */ 312eae2e508Skrishnae uint16_t bus_pcix_off; /* PCIx Capability Offset */ 31326947304SEvan Yan uint16_t bus_pci_hp_off; /* PCI HP (SHPC) Cap Offset */ 314eae2e508Skrishnae uint16_t bus_ecc_ver; /* PCIX ecc version */ 315eae2e508Skrishnae pci_bus_range_t bus_bus_range; /* pci bus-range property */ 316eae2e508Skrishnae ppb_ranges_t *bus_addr_ranges; /* pci range property */ 317eae2e508Skrishnae int bus_addr_entries; /* number of range prop */ 318eae2e508Skrishnae pci_regspec_t *bus_assigned_addr; /* "assigned-address" prop */ 319eae2e508Skrishnae int bus_assigned_entries; /* number of prop entries */ 320eae2e508Skrishnae 321eae2e508Skrishnae /* Cache of last fault data */ 322eae2e508Skrishnae pf_data_t *bus_pfd; 323fc256490SJason Beloro pcie_domain_t *bus_dom; 3240114761dSAlan Adamson, SD OSSD 3250114761dSAlan Adamson, SD OSSD int bus_mps; /* Maximum Payload Size */ 326fc51f9bbSKrishna Elango 327fc51f9bbSKrishna Elango void *bus_plat_private; /* Platform specific */ 32826947304SEvan Yan /* Hotplug specific fields */ 32926947304SEvan Yan pcie_hp_mode_t bus_hp_sup_modes; /* HP modes supported */ 33026947304SEvan Yan pcie_hp_mode_t bus_hp_curr_mode; /* HP mode used */ 33126947304SEvan Yan void *bus_hp_ctrl; /* HP bus ctrl data */ 33226947304SEvan Yan int bus_ari; /* ARI device */ 333c0da6274SZhi-Jun Robin Fu 334c0da6274SZhi-Jun Robin Fu uint64_t bus_cfgacc_base; /* config space base address */ 335*3d78e6abSAlan Adamson, SD OSSD 336*3d78e6abSAlan Adamson, SD OSSD /* workaround for PCI/PCI-X devs behind PCIe2PCI Bridge */ 337*3d78e6abSAlan Adamson, SD OSSD pcie_req_id_t bus_pcie2pci_secbus; 338eae2e508Skrishnae } pcie_bus_t; 339eae2e508Skrishnae 340fc256490SJason Beloro /* 341fc256490SJason Beloro * Data structure to log what devices are affected in relationship to the 342fc256490SJason Beloro * severity after all the errors bits have been analyzed. 343fc256490SJason Beloro */ 344fc256490SJason Beloro #define PF_AFFECTED_ROOT (1 << 0) /* RP/RC is affected */ 345fc256490SJason Beloro #define PF_AFFECTED_SELF (1 << 1) /* Reporting Device is affected */ 346fc256490SJason Beloro #define PF_AFFECTED_PARENT (1 << 2) /* Parent device is affected */ 347fc256490SJason Beloro #define PF_AFFECTED_CHILDREN (1 << 3) /* All children below are affected */ 348fc256490SJason Beloro #define PF_AFFECTED_BDF (1 << 4) /* See affected_bdf */ 349fc256490SJason Beloro #define PF_AFFECTED_AER (1 << 5) /* See AER Registers */ 350fc256490SJason Beloro #define PF_AFFECTED_SAER (1 << 6) /* See SAER Registers */ 351fc256490SJason Beloro #define PF_AFFECTED_ADDR (1 << 7) /* Device targeted by addr */ 352fc256490SJason Beloro 353fc256490SJason Beloro #define PF_MAX_AFFECTED_FLAG PF_AFFECTED_ADDR 354fc256490SJason Beloro 355fc256490SJason Beloro typedef struct pf_affected_dev { 356fc256490SJason Beloro uint16_t pe_affected_flags; 357fc256490SJason Beloro pcie_req_id_t pe_affected_bdf; 358fc256490SJason Beloro } pf_affected_dev_t; 359fc256490SJason Beloro 360eae2e508Skrishnae struct pf_data { 361eae2e508Skrishnae boolean_t pe_lock; 362eae2e508Skrishnae boolean_t pe_valid; 363eae2e508Skrishnae uint32_t pe_severity_flags; /* Severity of error */ 364fc256490SJason Beloro uint32_t pe_orig_severity_flags; /* Original severity */ 365fc256490SJason Beloro pf_affected_dev_t *pe_affected_dev; 366eae2e508Skrishnae pcie_bus_t *pe_bus_p; 367eae2e508Skrishnae pf_root_fault_t *pe_root_fault; /* Only valid for RC and RP */ 368fc256490SJason Beloro pf_root_eh_src_t *pe_root_eh_src; /* Only valid for RC and RP */ 369eae2e508Skrishnae pf_pci_err_regs_t *pe_pci_regs; /* PCI error reg */ 370eae2e508Skrishnae union { 371eae2e508Skrishnae pf_pcix_err_regs_t *pe_pcix_regs; /* PCI-X error reg */ 372eae2e508Skrishnae pf_pcie_err_regs_t *pe_pcie_regs; /* PCIe error reg */ 373eae2e508Skrishnae } pe_ext; 374eae2e508Skrishnae pf_pcix_bdg_err_regs_t *pe_pcix_bdg_regs; /* PCI-X bridge regs */ 375eae2e508Skrishnae pf_data_t *pe_prev; /* Next error in queue */ 376eae2e508Skrishnae pf_data_t *pe_next; /* Next error in queue */ 3773221df98SKrishna Elango boolean_t pe_rber_fatal; 378eae2e508Skrishnae }; 379eae2e508Skrishnae 380eae2e508Skrishnae /* Information used while handling errors in the fabric. */ 381eae2e508Skrishnae typedef struct pf_impl { 382eae2e508Skrishnae ddi_fm_error_t *pf_derr; 383eae2e508Skrishnae pf_root_fault_t *pf_fault; /* captured fault bdf/addr to scan */ 384eae2e508Skrishnae pf_data_t *pf_dq_head_p; /* ptr to fault data queue */ 385eae2e508Skrishnae pf_data_t *pf_dq_tail_p; /* ptr pt last fault data q */ 386eae2e508Skrishnae uint32_t pf_total; /* total non RC pf_datas */ 387eae2e508Skrishnae } pf_impl_t; 388eae2e508Skrishnae 389eae2e508Skrishnae /* bus_fm_flags field */ 390eae2e508Skrishnae #define PF_FM_READY (1 << 0) /* bus_fm_lock initialized */ 391eae2e508Skrishnae #define PF_FM_IS_NH (1 << 1) /* known as non-hardened */ 392eae2e508Skrishnae 393eae2e508Skrishnae /* 394eae2e508Skrishnae * PCIe fabric handle lookup address flags. Used to define what type of 395eae2e508Skrishnae * transaction the address is for. These same value are defined again in 396eae2e508Skrishnae * fabric-xlate FM module. Do not modify these variables, without modifying 397eae2e508Skrishnae * those. 398eae2e508Skrishnae */ 399eae2e508Skrishnae #define PF_ADDR_DMA (1 << 0) 400eae2e508Skrishnae #define PF_ADDR_PIO (1 << 1) 401eae2e508Skrishnae #define PF_ADDR_CFG (1 << 2) 402eae2e508Skrishnae 403eae2e508Skrishnae /* PCIe fabric error scanning status flags */ 404eae2e508Skrishnae #define PF_SCAN_SUCCESS (1 << 0) 405eae2e508Skrishnae #define PF_SCAN_CB_FAILURE (1 << 1) /* hardened device callback failure */ 406eae2e508Skrishnae #define PF_SCAN_NO_ERR_IN_CHILD (1 << 2) /* no errors in bridge sec stat reg */ 407eae2e508Skrishnae #define PF_SCAN_IN_DQ (1 << 3) /* already present in the faultq */ 408eae2e508Skrishnae #define PF_SCAN_DEADLOCK (1 << 4) /* deadlock detected */ 409eae2e508Skrishnae #define PF_SCAN_BAD_RESPONSE (1 << 5) /* Incorrect device response */ 410eae2e508Skrishnae 411eae2e508Skrishnae /* PCIe fabric error handling severity return flags */ 412eae2e508Skrishnae #define PF_ERR_NO_ERROR (1 << 0) /* No error seen */ 413eae2e508Skrishnae #define PF_ERR_CE (1 << 1) /* Correctable Error */ 414eae2e508Skrishnae #define PF_ERR_NO_PANIC (1 << 2) /* Error should not panic sys */ 415eae2e508Skrishnae #define PF_ERR_MATCHED_DEVICE (1 << 3) /* Error Handled By Device */ 416eae2e508Skrishnae #define PF_ERR_MATCHED_RC (1 << 4) /* Error Handled By RC */ 417eae2e508Skrishnae #define PF_ERR_MATCHED_PARENT (1 << 5) /* Error Handled By Parent */ 418eae2e508Skrishnae #define PF_ERR_PANIC (1 << 6) /* Error should panic system */ 419eae2e508Skrishnae #define PF_ERR_PANIC_DEADLOCK (1 << 7) /* deadlock detected */ 420fc256490SJason Beloro #define PF_ERR_PANIC_BAD_RESPONSE (1 << 8) /* Device no response */ 421fc256490SJason Beloro #define PF_ERR_MATCH_DOM (1 << 9) /* Error Handled By IO domain */ 422eae2e508Skrishnae 423fc256490SJason Beloro #define PF_ERR_FATAL_FLAGS \ 424fc256490SJason Beloro (PF_ERR_PANIC | PF_ERR_PANIC_DEADLOCK | PF_ERR_PANIC_BAD_RESPONSE) 425eae2e508Skrishnae 426eae2e508Skrishnae #define PF_HDL_FOUND 1 427eae2e508Skrishnae #define PF_HDL_NOTFOUND 2 428eae2e508Skrishnae 429c85864d8SKrishna Elango /* 430c85864d8SKrishna Elango * PCIe Capability Device Type Pseudo Definitions. 431c85864d8SKrishna Elango * 432c85864d8SKrishna Elango * PCI_PSEUDO is used on real PCI devices. The Legacy PCI definition in the 433c85864d8SKrishna Elango * PCIe spec really refers to PCIe devices that *require* IO Space access. IO 434c85864d8SKrishna Elango * Space access is usually frowned upon now in PCIe, but there for legacy 435c85864d8SKrishna Elango * purposes. 436c85864d8SKrishna Elango */ 437eae2e508Skrishnae #define PCIE_PCIECAP_DEV_TYPE_RC_PSEUDO 0x100 438c85864d8SKrishna Elango #define PCIE_PCIECAP_DEV_TYPE_PCI_PSEUDO 0x101 439c85864d8SKrishna Elango 440c85864d8SKrishna Elango #define PCIE_INVALID_BDF 0xFFFF 441c85864d8SKrishna Elango #define PCIE_CHECK_VALID_BDF(x) (x != PCIE_INVALID_BDF) 442bf8fc234Set142600 4430114761dSAlan Adamson, SD OSSD typedef struct { 4440114761dSAlan Adamson, SD OSSD dev_info_t *dip; 4450114761dSAlan Adamson, SD OSSD int highest_common_mps; 4460114761dSAlan Adamson, SD OSSD } pcie_max_supported_t; 4470114761dSAlan Adamson, SD OSSD 44826947304SEvan Yan /* 44926947304SEvan Yan * Default interrupt priority for all PCI and PCIe nexus drivers including 45026947304SEvan Yan * hotplug interrupts. 45126947304SEvan Yan */ 45226947304SEvan Yan #define PCIE_INTR_PRI (LOCK_LEVEL - 1) 45326947304SEvan Yan 45426947304SEvan Yan /* 45526947304SEvan Yan * XXX - PCIE_IS_PCIE check is required in order not to invoke these macros 45626947304SEvan Yan * for non-standard PCI or PCI Express Hotplug Controllers. 45726947304SEvan Yan */ 45826947304SEvan Yan #define PCIE_ENABLE_ERRORS(dip) \ 45926947304SEvan Yan if (PCIE_IS_PCIE(PCIE_DIP2BUS(dip))) { \ 46026947304SEvan Yan pcie_enable_errors(dip); \ 46126947304SEvan Yan (void) pcie_enable_ce(dip); \ 46226947304SEvan Yan } 46326947304SEvan Yan 46426947304SEvan Yan #define PCIE_DISABLE_ERRORS(dip) \ 46526947304SEvan Yan if (PCIE_IS_PCIE(PCIE_DIP2BUS(dip))) { \ 46626947304SEvan Yan pcie_disable_errors(dip); \ 46726947304SEvan Yan } 46826947304SEvan Yan 469c0da6274SZhi-Jun Robin Fu /* 470c0da6274SZhi-Jun Robin Fu * pcie_init_buspcie_fini_bus specific flags 471c0da6274SZhi-Jun Robin Fu */ 472c0da6274SZhi-Jun Robin Fu #define PCIE_BUS_INITIAL 0x0001 473c0da6274SZhi-Jun Robin Fu #define PCIE_BUS_FINAL 0x0002 474c0da6274SZhi-Jun Robin Fu #define PCIE_BUS_ALL (PCIE_BUS_INITIAL | PCIE_BUS_FINAL) 475c0da6274SZhi-Jun Robin Fu 476fc51f9bbSKrishna Elango #ifdef DEBUG 477fc51f9bbSKrishna Elango #define PCIE_DBG pcie_dbg 478fc51f9bbSKrishna Elango /* Common Debugging shortcuts */ 479fc51f9bbSKrishna Elango #define PCIE_DBG_CFG(dip, bus_p, name, sz, off, org) \ 480fc51f9bbSKrishna Elango PCIE_DBG("%s:%d:(0x%x) %s(0x%x) 0x%x -> 0x%x\n", ddi_node_name(dip), \ 481fc51f9bbSKrishna Elango ddi_get_instance(dip), bus_p->bus_bdf, name, off, org, \ 482fc51f9bbSKrishna Elango PCIE_GET(sz, bus_p, off)) 483fc51f9bbSKrishna Elango #define PCIE_DBG_CAP(dip, bus_p, name, sz, off, org) \ 484fc51f9bbSKrishna Elango PCIE_DBG("%s:%d:(0x%x) %s(0x%x) 0x%x -> 0x%x\n", ddi_node_name(dip), \ 485fc51f9bbSKrishna Elango ddi_get_instance(dip), bus_p->bus_bdf, name, off, org, \ 486fc51f9bbSKrishna Elango PCIE_CAP_GET(sz, bus_p, off)) 487fc51f9bbSKrishna Elango #define PCIE_DBG_AER(dip, bus_p, name, sz, off, org) \ 488fc51f9bbSKrishna Elango PCIE_DBG("%s:%d:(0x%x) %s(0x%x) 0x%x -> 0x%x\n", ddi_node_name(dip), \ 489fc51f9bbSKrishna Elango ddi_get_instance(dip), bus_p->bus_bdf, name, off, org, \ 490fc51f9bbSKrishna Elango PCIE_AER_GET(sz, bus_p, off)) 491fc51f9bbSKrishna Elango 492fc51f9bbSKrishna Elango #else /* DEBUG */ 493fc51f9bbSKrishna Elango 494fc51f9bbSKrishna Elango #define PCIE_DBG_CFG 0 && 495fc51f9bbSKrishna Elango #define PCIE_DBG 0 && 49626947304SEvan Yan #define PCIE_ARI_DBG 0 && 497fc51f9bbSKrishna Elango #define PCIE_DBG_CAP 0 && 498fc51f9bbSKrishna Elango #define PCIE_DBG_AER 0 && 499fc51f9bbSKrishna Elango 500fc51f9bbSKrishna Elango #endif /* DEBUG */ 501fc51f9bbSKrishna Elango 502bf8fc234Set142600 /* PCIe Friendly Functions */ 50326947304SEvan Yan extern int pcie_init(dev_info_t *dip, caddr_t arg); 50426947304SEvan Yan extern int pcie_uninit(dev_info_t *dip); 50570f83219SEvan Yan extern int pcie_hpintr_enable(dev_info_t *dip); 50670f83219SEvan Yan extern int pcie_hpintr_disable(dev_info_t *dip); 50726947304SEvan Yan extern int pcie_intr(dev_info_t *dip); 50826947304SEvan Yan extern int pcie_open(dev_info_t *dip, dev_t *devp, int flags, int otyp, 50926947304SEvan Yan cred_t *credp); 51026947304SEvan Yan extern int pcie_close(dev_info_t *dip, dev_t dev, int flags, int otyp, 51126947304SEvan Yan cred_t *credp); 51226947304SEvan Yan extern int pcie_ioctl(dev_info_t *dip, dev_t dev, int cmd, intptr_t arg, 51326947304SEvan Yan int mode, cred_t *credp, int *rvalp); 51426947304SEvan Yan extern int pcie_prop_op(dev_t dev, dev_info_t *dip, ddi_prop_op_t prop_op, 51526947304SEvan Yan int flags, char *name, caddr_t valuep, int *lengthp); 51626947304SEvan Yan 517450b6d21SAlan Adamson, SD OSSD extern void pcie_init_root_port_mps(dev_info_t *dip); 518f8d2de6bSjchu extern int pcie_initchild(dev_info_t *dip); 519f8d2de6bSjchu extern void pcie_uninitchild(dev_info_t *dip); 520c0da6274SZhi-Jun Robin Fu extern int pcie_init_cfghdl(dev_info_t *dip); 521c0da6274SZhi-Jun Robin Fu extern void pcie_fini_cfghdl(dev_info_t *dip); 522eae2e508Skrishnae extern void pcie_clear_errors(dev_info_t *dip); 52313683ea2Skrishnae extern int pcie_postattach_child(dev_info_t *dip); 524eae2e508Skrishnae extern void pcie_enable_errors(dev_info_t *dip); 525eae2e508Skrishnae extern void pcie_disable_errors(dev_info_t *dip); 526eae2e508Skrishnae extern int pcie_enable_ce(dev_info_t *dip); 527eae2e508Skrishnae extern boolean_t pcie_bridge_is_link_disabled(dev_info_t *); 528eae2e508Skrishnae 529c0da6274SZhi-Jun Robin Fu extern pcie_bus_t *pcie_init_bus(dev_info_t *dip, pcie_req_id_t bdf, 530c0da6274SZhi-Jun Robin Fu uint8_t flags); 531c0da6274SZhi-Jun Robin Fu extern void pcie_fini_bus(dev_info_t *dip, uint8_t flags); 532c0da6274SZhi-Jun Robin Fu extern void pcie_fab_init_bus(dev_info_t *dip, uint8_t flags); 533c0da6274SZhi-Jun Robin Fu extern void pcie_fab_fini_bus(dev_info_t *dip, uint8_t flags); 534eae2e508Skrishnae extern void pcie_rc_init_bus(dev_info_t *dip); 535eae2e508Skrishnae extern void pcie_rc_fini_bus(dev_info_t *dip); 536eae2e508Skrishnae extern void pcie_rc_init_pfd(dev_info_t *dip, pf_data_t *pfd); 537eae2e508Skrishnae extern void pcie_rc_fini_pfd(pf_data_t *pfd); 538eae2e508Skrishnae extern boolean_t pcie_is_child(dev_info_t *dip, dev_info_t *rdip); 539eae2e508Skrishnae extern int pcie_get_bdf_from_dip(dev_info_t *dip, pcie_req_id_t *bdf); 54044961713Sgirish extern dev_info_t *pcie_get_my_childs_dip(dev_info_t *dip, dev_info_t *rdip); 5417c9e29aaSgovinda extern uint32_t pcie_get_bdf_for_dma_xfer(dev_info_t *dip, dev_info_t *rdip); 5420114761dSAlan Adamson, SD OSSD extern int pcie_dev(dev_info_t *dip); 5430114761dSAlan Adamson, SD OSSD extern void pcie_get_fabric_mps(dev_info_t *rc_dip, dev_info_t *dip, 5440114761dSAlan Adamson, SD OSSD int *max_supported); 5450114761dSAlan Adamson, SD OSSD extern int pcie_root_port(dev_info_t *dip); 5460114761dSAlan Adamson, SD OSSD extern int pcie_initchild_mps(dev_info_t *dip); 5473221df98SKrishna Elango extern void pcie_set_rber_fatal(dev_info_t *dip, boolean_t val); 5483221df98SKrishna Elango extern boolean_t pcie_get_rber_fatal(dev_info_t *dip); 549bf8fc234Set142600 550eae2e508Skrishnae extern uint32_t pcie_get_aer_uce_mask(); 551eae2e508Skrishnae extern uint32_t pcie_get_aer_ce_mask(); 552eae2e508Skrishnae extern uint32_t pcie_get_aer_suce_mask(); 553eae2e508Skrishnae extern uint32_t pcie_get_serr_mask(); 554eae2e508Skrishnae extern void pcie_set_aer_uce_mask(uint32_t mask); 555eae2e508Skrishnae extern void pcie_set_aer_ce_mask(uint32_t mask); 556eae2e508Skrishnae extern void pcie_set_aer_suce_mask(uint32_t mask); 557eae2e508Skrishnae extern void pcie_set_serr_mask(uint32_t mask); 558fc51f9bbSKrishna Elango extern void pcie_init_plat(dev_info_t *dip); 559fc51f9bbSKrishna Elango extern void pcie_fini_plat(dev_info_t *dip); 56026947304SEvan Yan extern int pcie_read_only_probe(dev_info_t *, char *, dev_info_t **); 56126947304SEvan Yan extern dev_info_t *pcie_func_to_dip(dev_info_t *dip, pcie_req_id_t function); 56226947304SEvan Yan extern int pcie_ari_disable(dev_info_t *dip); 56326947304SEvan Yan extern int pcie_ari_enable(dev_info_t *dip); 56426947304SEvan Yan 56526947304SEvan Yan #define PCIE_ARI_FORW_NOT_SUPPORTED 0 56626947304SEvan Yan #define PCIE_ARI_FORW_SUPPORTED 1 56726947304SEvan Yan 56826947304SEvan Yan extern int pcie_ari_supported(dev_info_t *dip); 56926947304SEvan Yan 57026947304SEvan Yan #define PCIE_ARI_FORW_DISABLED 0 57126947304SEvan Yan #define PCIE_ARI_FORW_ENABLED 1 57226947304SEvan Yan 57326947304SEvan Yan extern int pcie_ari_is_enabled(dev_info_t *dip); 57426947304SEvan Yan 57526947304SEvan Yan #define PCIE_NOT_ARI_DEVICE 0 57626947304SEvan Yan #define PCIE_ARI_DEVICE 1 57726947304SEvan Yan 57826947304SEvan Yan extern int pcie_ari_device(dev_info_t *dip); 57926947304SEvan Yan extern int pcie_ari_get_next_function(dev_info_t *dip, int *func); 580bf8fc234Set142600 581bf8fc234Set142600 /* PCIe error handling functions */ 582fc256490SJason Beloro extern void pf_eh_enter(pcie_bus_t *bus_p); 583fc256490SJason Beloro extern void pf_eh_exit(pcie_bus_t *bus_p); 584bf8fc234Set142600 extern int pf_scan_fabric(dev_info_t *rpdip, ddi_fm_error_t *derr, 585eae2e508Skrishnae pf_data_t *root_pfd_p); 586eae2e508Skrishnae extern void pf_init(dev_info_t *, ddi_iblock_cookie_t, ddi_attach_cmd_t); 587eae2e508Skrishnae extern void pf_fini(dev_info_t *, ddi_detach_cmd_t); 588eae2e508Skrishnae extern int pf_hdl_lookup(dev_info_t *, uint64_t, uint32_t, uint64_t, 589eae2e508Skrishnae pcie_req_id_t); 590eae2e508Skrishnae extern int pf_tlp_decode(pcie_bus_t *, pf_pcie_adv_err_regs_t *); 591a2de976fSPavel Potoplyak extern void pcie_force_fullscan(); 592f8d2de6bSjchu 59326947304SEvan Yan #ifdef DEBUG 59426947304SEvan Yan extern uint_t pcie_debug_flags; 59526947304SEvan Yan extern void pcie_dbg(char *fmt, ...); 59626947304SEvan Yan #endif /* DEBUG */ 59726947304SEvan Yan 598fc256490SJason Beloro /* PCIe IOV functions */ 599fc256490SJason Beloro extern dev_info_t *pcie_find_dip_by_bdf(dev_info_t *rootp, pcie_req_id_t bdf); 600fc256490SJason Beloro 601fc256490SJason Beloro extern boolean_t pf_in_bus_range(pcie_bus_t *, pcie_req_id_t); 602fc256490SJason Beloro extern boolean_t pf_in_assigned_addr(pcie_bus_t *, uint64_t); 603fc256490SJason Beloro extern int pf_pci_decode(pf_data_t *, uint16_t *); 604fc256490SJason Beloro extern pcie_bus_t *pf_find_busp_by_bdf(pf_impl_t *, pcie_req_id_t); 605fc256490SJason Beloro extern pcie_bus_t *pf_find_busp_by_addr(pf_impl_t *, uint64_t); 606fc256490SJason Beloro extern pcie_bus_t *pf_find_busp_by_aer(pf_impl_t *, pf_data_t *); 607fc256490SJason Beloro extern pcie_bus_t *pf_find_busp_by_saer(pf_impl_t *, pf_data_t *); 608fc256490SJason Beloro 609fc256490SJason Beloro extern int pciev_eh(pf_data_t *, pf_impl_t *); 610fc256490SJason Beloro extern pcie_bus_t *pciev_get_affected_dev(pf_impl_t *, pf_data_t *, 611fc256490SJason Beloro uint16_t, uint16_t); 612fc256490SJason Beloro extern void pciev_eh_exit(pf_data_t *, uint_t); 613fc256490SJason Beloro extern boolean_t pcie_in_domain(pcie_bus_t *, uint_t); 614fc256490SJason Beloro 615fc256490SJason Beloro #define PCIE_ZALLOC(data) kmem_zalloc(sizeof (data), KM_SLEEP) 616fc256490SJason Beloro 617fc256490SJason Beloro 618f8d2de6bSjchu #ifdef __cplusplus 619f8d2de6bSjchu } 620f8d2de6bSjchu #endif 621f8d2de6bSjchu 622f8d2de6bSjchu #endif /* _SYS_PCIE_IMPL_H */ 623