xref: /titanic_51/usr/src/uts/common/io/igb/igb_sw.h (revision 48633f182599946aebd63dccdc852ad722b57d0e)
1 /*
2  * CDDL HEADER START
3  *
4  * Copyright(c) 2007-2009 Intel Corporation. All rights reserved.
5  * The contents of this file are subject to the terms of the
6  * Common Development and Distribution License (the "License").
7  * You may not use this file except in compliance with the License.
8  *
9  * You can obtain a copy of the license at:
10  *	http://www.opensolaris.org/os/licensing.
11  * See the License for the specific language governing permissions
12  * and limitations under the License.
13  *
14  * When using or redistributing this file, you may do so under the
15  * License only. No other modification of this header is permitted.
16  *
17  * If applicable, add the following below this CDDL HEADER, with the
18  * fields enclosed by brackets "[]" replaced with your own identifying
19  * information: Portions Copyright [yyyy] [name of copyright owner]
20  *
21  * CDDL HEADER END
22  */
23 
24 /*
25  * Copyright 2009 Sun Microsystems, Inc.  All rights reserved.
26  * Use is subject to license terms of the CDDL.
27  */
28 
29 #ifndef	_IGB_SW_H
30 #define	_IGB_SW_H
31 
32 #ifdef __cplusplus
33 extern "C" {
34 #endif
35 
36 #include <sys/types.h>
37 #include <sys/conf.h>
38 #include <sys/debug.h>
39 #include <sys/stropts.h>
40 #include <sys/stream.h>
41 #include <sys/strsun.h>
42 #include <sys/strlog.h>
43 #include <sys/kmem.h>
44 #include <sys/stat.h>
45 #include <sys/kstat.h>
46 #include <sys/modctl.h>
47 #include <sys/errno.h>
48 #include <sys/dlpi.h>
49 #include <sys/mac_provider.h>
50 #include <sys/mac_ether.h>
51 #include <sys/vlan.h>
52 #include <sys/ddi.h>
53 #include <sys/sunddi.h>
54 #include <sys/pci.h>
55 #include <sys/pcie.h>
56 #include <sys/sdt.h>
57 #include <sys/ethernet.h>
58 #include <sys/pattr.h>
59 #include <sys/strsubr.h>
60 #include <sys/netlb.h>
61 #include <sys/random.h>
62 #include <inet/common.h>
63 #include <inet/ip.h>
64 #include <inet/mi.h>
65 #include <inet/nd.h>
66 #include <sys/ddifm.h>
67 #include <sys/fm/protocol.h>
68 #include <sys/fm/util.h>
69 #include <sys/fm/io/ddi.h>
70 #include "igb_api.h"
71 #include "igb_82575.h"
72 
73 
74 #define	MODULE_NAME			"igb"	/* module name */
75 
76 #define	IGB_SUCCESS			DDI_SUCCESS
77 #define	IGB_FAILURE			DDI_FAILURE
78 
79 #define	IGB_UNKNOWN			0x00
80 #define	IGB_INITIALIZED			0x01
81 #define	IGB_STARTED			0x02
82 #define	IGB_SUSPENDED			0x04
83 
84 #define	IGB_INTR_NONE			0
85 #define	IGB_INTR_MSIX			1
86 #define	IGB_INTR_MSI			2
87 #define	IGB_INTR_LEGACY			3
88 
89 #define	IGB_ADAPTER_REGSET		1	/* mapping adapter registers */
90 #define	IGB_ADAPTER_MSIXTAB		4	/* mapping msi-x table */
91 
92 #define	IGB_NO_POLL			-1
93 #define	IGB_NO_FREE_SLOT		-1
94 
95 #define	MAX_NUM_UNICAST_ADDRESSES	E1000_RAR_ENTRIES
96 #define	MAX_NUM_MULTICAST_ADDRESSES	256
97 #define	MAX_COOKIE			16
98 #define	MIN_NUM_TX_DESC			2
99 
100 /*
101  * Number of settings for interrupt throttle rate (ITR).  There is one of
102  * these per msi-x vector and it needs to be the maximum of all silicon
103  * types supported by this driver.
104  */
105 #define	MAX_NUM_EITR			25
106 
107 /*
108  * Maximum values for user configurable parameters
109  */
110 #define	MAX_TX_RING_SIZE		4096
111 #define	MAX_RX_RING_SIZE		4096
112 #define	MAX_RX_GROUP_NUM		4
113 
114 #define	MAX_MTU				9000
115 #define	MAX_RX_LIMIT_PER_INTR		4096
116 #define	MAX_RX_INTR_DELAY		65535
117 #define	MAX_RX_INTR_ABS_DELAY		65535
118 #define	MAX_TX_INTR_DELAY		65535
119 #define	MAX_TX_INTR_ABS_DELAY		65535
120 
121 #define	MAX_RX_COPY_THRESHOLD		9216
122 #define	MAX_TX_COPY_THRESHOLD		9216
123 #define	MAX_TX_RECYCLE_THRESHOLD	DEFAULT_TX_RING_SIZE
124 #define	MAX_TX_OVERLOAD_THRESHOLD	DEFAULT_TX_RING_SIZE
125 #define	MAX_TX_RESCHED_THRESHOLD	DEFAULT_TX_RING_SIZE
126 
127 /*
128  * Minimum values for user configurable parameters
129  */
130 #define	MIN_TX_RING_SIZE		64
131 #define	MIN_RX_RING_SIZE		64
132 #define	MIN_RX_GROUP_NUM		1
133 
134 #define	MIN_MTU				ETHERMIN
135 #define	MIN_RX_LIMIT_PER_INTR		16
136 #define	MIN_RX_INTR_DELAY		0
137 #define	MIN_RX_INTR_ABS_DELAY		0
138 #define	MIN_TX_INTR_DELAY		0
139 #define	MIN_TX_INTR_ABS_DELAY		0
140 #define	MIN_RX_COPY_THRESHOLD		0
141 #define	MIN_TX_COPY_THRESHOLD		0
142 #define	MIN_TX_RECYCLE_THRESHOLD	MIN_NUM_TX_DESC
143 #define	MIN_TX_OVERLOAD_THRESHOLD	MIN_NUM_TX_DESC
144 #define	MIN_TX_RESCHED_THRESHOLD	MIN_NUM_TX_DESC
145 
146 /*
147  * Default values for user configurable parameters
148  */
149 #define	DEFAULT_TX_RING_SIZE		512
150 #define	DEFAULT_RX_RING_SIZE		512
151 #define	DEFAULT_RX_GROUP_NUM		1
152 
153 #define	DEFAULT_MTU			ETHERMTU
154 #define	DEFAULT_RX_LIMIT_PER_INTR	256
155 #define	DEFAULT_RX_INTR_DELAY		0
156 #define	DEFAULT_RX_INTR_ABS_DELAY	0
157 #define	DEFAULT_TX_INTR_DELAY		300
158 #define	DEFAULT_TX_INTR_ABS_DELAY	0
159 #define	DEFAULT_RX_COPY_THRESHOLD	128
160 #define	DEFAULT_TX_COPY_THRESHOLD	512
161 #define	DEFAULT_TX_RECYCLE_THRESHOLD	MAX_COOKIE
162 #define	DEFAULT_TX_OVERLOAD_THRESHOLD	MIN_NUM_TX_DESC
163 #define	DEFAULT_TX_RESCHED_THRESHOLD	128
164 
165 #define	TX_DRAIN_TIME			200
166 #define	RX_DRAIN_TIME			200
167 
168 #define	STALL_WATCHDOG_TIMEOUT		8	/* 8 seconds */
169 #define	MAX_LINK_DOWN_TIMEOUT		8	/* 8 seconds */
170 
171 /*
172  * Defined for IP header alignment.
173  */
174 #define	IPHDR_ALIGN_ROOM		2
175 
176 /*
177  * Bit flags for attach_progress
178  */
179 #define	ATTACH_PROGRESS_PCI_CONFIG	0x0001	/* PCI config setup */
180 #define	ATTACH_PROGRESS_REGS_MAP	0x0002	/* Registers mapped */
181 #define	ATTACH_PROGRESS_PROPS		0x0004	/* Properties initialized */
182 #define	ATTACH_PROGRESS_ALLOC_INTR	0x0008	/* Interrupts allocated */
183 #define	ATTACH_PROGRESS_ALLOC_RINGS	0x0010	/* Rings allocated */
184 #define	ATTACH_PROGRESS_ADD_INTR	0x0020	/* Intr handlers added */
185 #define	ATTACH_PROGRESS_LOCKS		0x0040	/* Locks initialized */
186 #define	ATTACH_PROGRESS_INIT_ADAPTER	0x0080	/* Adapter initialized */
187 #define	ATTACH_PROGRESS_ALLOC_DMA	0x0100	/* DMA resources allocated */
188 #define	ATTACH_PROGRESS_STATS		0x0200	/* Kstats created */
189 #define	ATTACH_PROGRESS_NDD		0x0400	/* NDD initialized */
190 #define	ATTACH_PROGRESS_MAC		0x0800	/* MAC registered */
191 #define	ATTACH_PROGRESS_ENABLE_INTR	0x1000	/* DDI interrupts enabled */
192 #define	ATTACH_PROGRESS_FMINIT		0x2000	/* FMA initialized */
193 
194 #define	PROP_ADV_AUTONEG_CAP		"adv_autoneg_cap"
195 #define	PROP_ADV_1000FDX_CAP		"adv_1000fdx_cap"
196 #define	PROP_ADV_1000HDX_CAP		"adv_1000hdx_cap"
197 #define	PROP_ADV_100FDX_CAP		"adv_100fdx_cap"
198 #define	PROP_ADV_100HDX_CAP		"adv_100hdx_cap"
199 #define	PROP_ADV_10FDX_CAP		"adv_10fdx_cap"
200 #define	PROP_ADV_10HDX_CAP		"adv_10hdx_cap"
201 #define	PROP_DEFAULT_MTU		"default_mtu"
202 #define	PROP_FLOW_CONTROL		"flow_control"
203 #define	PROP_TX_RING_SIZE		"tx_ring_size"
204 #define	PROP_RX_RING_SIZE		"rx_ring_size"
205 #define	PROP_MR_ENABLE			"mr_enable"
206 #define	PROP_RX_GROUP_NUM		"rx_group_number"
207 
208 #define	PROP_INTR_FORCE			"intr_force"
209 #define	PROP_TX_HCKSUM_ENABLE		"tx_hcksum_enable"
210 #define	PROP_RX_HCKSUM_ENABLE		"rx_hcksum_enable"
211 #define	PROP_LSO_ENABLE			"lso_enable"
212 #define	PROP_TX_HEAD_WB_ENABLE		"tx_head_wb_enable"
213 #define	PROP_TX_COPY_THRESHOLD		"tx_copy_threshold"
214 #define	PROP_TX_RECYCLE_THRESHOLD	"tx_recycle_threshold"
215 #define	PROP_TX_OVERLOAD_THRESHOLD	"tx_overload_threshold"
216 #define	PROP_TX_RESCHED_THRESHOLD	"tx_resched_threshold"
217 #define	PROP_RX_COPY_THRESHOLD		"rx_copy_threshold"
218 #define	PROP_RX_LIMIT_PER_INTR		"rx_limit_per_intr"
219 #define	PROP_INTR_THROTTLING		"intr_throttling"
220 
221 #define	IGB_LB_NONE			0
222 #define	IGB_LB_EXTERNAL			1
223 #define	IGB_LB_INTERNAL_MAC		2
224 #define	IGB_LB_INTERNAL_PHY		3
225 #define	IGB_LB_INTERNAL_SERDES		4
226 
227 /*
228  * Shorthand for the NDD parameters
229  */
230 #define	param_autoneg_cap	nd_params[PARAM_AUTONEG_CAP].val
231 #define	param_pause_cap		nd_params[PARAM_PAUSE_CAP].val
232 #define	param_asym_pause_cap	nd_params[PARAM_ASYM_PAUSE_CAP].val
233 #define	param_1000fdx_cap	nd_params[PARAM_1000FDX_CAP].val
234 #define	param_1000hdx_cap	nd_params[PARAM_1000HDX_CAP].val
235 #define	param_100t4_cap		nd_params[PARAM_100T4_CAP].val
236 #define	param_100fdx_cap	nd_params[PARAM_100FDX_CAP].val
237 #define	param_100hdx_cap	nd_params[PARAM_100HDX_CAP].val
238 #define	param_10fdx_cap		nd_params[PARAM_10FDX_CAP].val
239 #define	param_10hdx_cap		nd_params[PARAM_10HDX_CAP].val
240 #define	param_rem_fault		nd_params[PARAM_REM_FAULT].val
241 
242 #define	param_adv_autoneg_cap	nd_params[PARAM_ADV_AUTONEG_CAP].val
243 #define	param_adv_pause_cap	nd_params[PARAM_ADV_PAUSE_CAP].val
244 #define	param_adv_asym_pause_cap nd_params[PARAM_ADV_ASYM_PAUSE_CAP].val
245 #define	param_adv_1000fdx_cap	nd_params[PARAM_ADV_1000FDX_CAP].val
246 #define	param_adv_1000hdx_cap	nd_params[PARAM_ADV_1000HDX_CAP].val
247 #define	param_adv_100t4_cap	nd_params[PARAM_ADV_100T4_CAP].val
248 #define	param_adv_100fdx_cap	nd_params[PARAM_ADV_100FDX_CAP].val
249 #define	param_adv_100hdx_cap	nd_params[PARAM_ADV_100HDX_CAP].val
250 #define	param_adv_10fdx_cap	nd_params[PARAM_ADV_10FDX_CAP].val
251 #define	param_adv_10hdx_cap	nd_params[PARAM_ADV_10HDX_CAP].val
252 #define	param_adv_rem_fault	nd_params[PARAM_ADV_REM_FAULT].val
253 
254 #define	param_lp_autoneg_cap	nd_params[PARAM_LP_AUTONEG_CAP].val
255 #define	param_lp_pause_cap	nd_params[PARAM_LP_PAUSE_CAP].val
256 #define	param_lp_asym_pause_cap	nd_params[PARAM_LP_ASYM_PAUSE_CAP].val
257 #define	param_lp_1000fdx_cap	nd_params[PARAM_LP_1000FDX_CAP].val
258 #define	param_lp_1000hdx_cap	nd_params[PARAM_LP_1000HDX_CAP].val
259 #define	param_lp_100t4_cap	nd_params[PARAM_LP_100T4_CAP].val
260 #define	param_lp_100fdx_cap	nd_params[PARAM_LP_100FDX_CAP].val
261 #define	param_lp_100hdx_cap	nd_params[PARAM_LP_100HDX_CAP].val
262 #define	param_lp_10fdx_cap	nd_params[PARAM_LP_10FDX_CAP].val
263 #define	param_lp_10hdx_cap	nd_params[PARAM_LP_10HDX_CAP].val
264 #define	param_lp_rem_fault	nd_params[PARAM_LP_REM_FAULT].val
265 
266 enum ioc_reply {
267 	IOC_INVAL = -1,	/* bad, NAK with EINVAL */
268 	IOC_DONE, 	/* OK, reply sent */
269 	IOC_ACK,	/* OK, just send ACK */
270 	IOC_REPLY	/* OK, just send reply */
271 };
272 
273 #define	MBLK_LEN(mp)		((uintptr_t)(mp)->b_wptr - \
274 				(uintptr_t)(mp)->b_rptr)
275 
276 #define	DMA_SYNC(area, flag)	((void) ddi_dma_sync((area)->dma_handle, \
277 				    0, 0, (flag)))
278 
279 /*
280  * Defined for ring index operations
281  * ASSERT(index < limit)
282  * ASSERT(step < limit)
283  * ASSERT(index1 < limit)
284  * ASSERT(index2 < limit)
285  */
286 #define	NEXT_INDEX(index, step, limit)	(((index) + (step)) < (limit) ? \
287 	(index) + (step) : (index) + (step) - (limit))
288 #define	PREV_INDEX(index, step, limit)	((index) >= (step) ? \
289 	(index) - (step) : (index) + (limit) - (step))
290 #define	OFFSET(index1, index2, limit)	((index1) <= (index2) ? \
291 	(index2) - (index1) : (index2) + (limit) - (index1))
292 
293 #define	LINK_LIST_INIT(_LH)	\
294 	(_LH)->head = (_LH)->tail = NULL
295 
296 #define	LIST_GET_HEAD(_LH)	((single_link_t *)((_LH)->head))
297 
298 #define	LIST_POP_HEAD(_LH)	\
299 	(single_link_t *)(_LH)->head; \
300 	{ \
301 		if ((_LH)->head != NULL) { \
302 			(_LH)->head = (_LH)->head->link; \
303 			if ((_LH)->head == NULL) \
304 				(_LH)->tail = NULL; \
305 		} \
306 	}
307 
308 #define	LIST_GET_TAIL(_LH)	((single_link_t *)((_LH)->tail))
309 
310 #define	LIST_PUSH_TAIL(_LH, _E)	\
311 	if ((_LH)->tail != NULL) { \
312 		(_LH)->tail->link = (single_link_t *)(_E); \
313 		(_LH)->tail = (single_link_t *)(_E); \
314 	} else { \
315 		(_LH)->head = (_LH)->tail = (single_link_t *)(_E); \
316 	} \
317 	(_E)->link = NULL;
318 
319 #define	LIST_GET_NEXT(_LH, _E)		\
320 	(((_LH)->tail == (single_link_t *)(_E)) ? \
321 	NULL : ((single_link_t *)(_E))->link)
322 
323 
324 typedef struct single_link {
325 	struct single_link	*link;
326 } single_link_t;
327 
328 typedef struct link_list {
329 	single_link_t		*head;
330 	single_link_t		*tail;
331 } link_list_t;
332 
333 /*
334  * Property lookups
335  */
336 #define	IGB_PROP_EXISTS(d, n)	ddi_prop_exists(DDI_DEV_T_ANY, (d), \
337 				    DDI_PROP_DONTPASS, (n))
338 #define	IGB_PROP_GET_INT(d, n)	ddi_prop_get_int(DDI_DEV_T_ANY, (d), \
339 				    DDI_PROP_DONTPASS, (n), -1)
340 
341 
342 /* capability/feature flags */
343 #define	IGB_FLAG_HAS_DCA	(1 << 0) /* has Direct Cache Access */
344 #define	IGB_FLAG_VMDQ_POOL	(1 << 1) /* has vmdq capability */
345 #define	IGB_FLAG_NEED_CTX_IDX	(1 << 2) /* context descriptor needs index */
346 
347 /* function pointer for nic-specific functions */
348 typedef void (*igb_nic_func_t)(struct igb *);
349 
350 /* adapter-specific info for each supported device type */
351 typedef struct adapter_info {
352 	/* limits */
353 	uint32_t	max_rx_que_num;	/* maximum number of rx queues */
354 	uint32_t	min_rx_que_num;	/* minimum number of rx queues */
355 	uint32_t	def_rx_que_num;	/* default number of rx queues */
356 	uint32_t	max_tx_que_num;	/* maximum number of tx queues */
357 	uint32_t	min_tx_que_num;	/* minimum number of tx queues */
358 	uint32_t	def_tx_que_num;	/* default number of tx queues */
359 	uint32_t	max_intr_throttle; /* maximum interrupt throttle */
360 	uint32_t	min_intr_throttle; /* minimum interrupt throttle */
361 	uint32_t	def_intr_throttle; /* default interrupt throttle */
362 	/* function pointers */
363 	igb_nic_func_t	enable_intr;	/* enable adapter interrupts */
364 	igb_nic_func_t	setup_msix;	/* set up msi-x vectors */
365 	/* capabilities */
366 	uint32_t	flags;		/* capability flags */
367 	uint32_t	rxdctl_mask;	/* mask for RXDCTL register */
368 } adapter_info_t;
369 
370 /*
371  * Named Data (ND) Parameter Management Structure
372  */
373 typedef struct {
374 	struct igb *private;
375 	uint32_t info;
376 	uint32_t min;
377 	uint32_t max;
378 	uint32_t val;
379 	char *name;
380 } nd_param_t;
381 
382 /*
383  * NDD parameter indexes, divided into:
384  *
385  *	read-only parameters describing the hardware's capabilities
386  *	read-write parameters controlling the advertised capabilities
387  *	read-only parameters describing the partner's capabilities
388  *	read-write parameters controlling the force speed and duplex
389  *	read-only parameters describing the link state
390  *	read-only parameters describing the driver properties
391  *	read-write parameters controlling the driver properties
392  */
393 enum {
394 	PARAM_AUTONEG_CAP,
395 	PARAM_PAUSE_CAP,
396 	PARAM_ASYM_PAUSE_CAP,
397 	PARAM_1000FDX_CAP,
398 	PARAM_1000HDX_CAP,
399 	PARAM_100T4_CAP,
400 	PARAM_100FDX_CAP,
401 	PARAM_100HDX_CAP,
402 	PARAM_10FDX_CAP,
403 	PARAM_10HDX_CAP,
404 	PARAM_REM_FAULT,
405 
406 	PARAM_ADV_AUTONEG_CAP,
407 	PARAM_ADV_PAUSE_CAP,
408 	PARAM_ADV_ASYM_PAUSE_CAP,
409 	PARAM_ADV_1000FDX_CAP,
410 	PARAM_ADV_1000HDX_CAP,
411 	PARAM_ADV_100T4_CAP,
412 	PARAM_ADV_100FDX_CAP,
413 	PARAM_ADV_100HDX_CAP,
414 	PARAM_ADV_10FDX_CAP,
415 	PARAM_ADV_10HDX_CAP,
416 	PARAM_ADV_REM_FAULT,
417 
418 	PARAM_LP_AUTONEG_CAP,
419 	PARAM_LP_PAUSE_CAP,
420 	PARAM_LP_ASYM_PAUSE_CAP,
421 	PARAM_LP_1000FDX_CAP,
422 	PARAM_LP_1000HDX_CAP,
423 	PARAM_LP_100T4_CAP,
424 	PARAM_LP_100FDX_CAP,
425 	PARAM_LP_100HDX_CAP,
426 	PARAM_LP_10FDX_CAP,
427 	PARAM_LP_10HDX_CAP,
428 	PARAM_LP_REM_FAULT,
429 
430 	PARAM_LINK_STATUS,
431 	PARAM_LINK_SPEED,
432 	PARAM_LINK_DUPLEX,
433 
434 	PARAM_COUNT
435 };
436 
437 typedef union igb_ether_addr {
438 	struct {
439 		uint32_t	high;
440 		uint32_t	low;
441 	} reg;
442 	struct {
443 		uint8_t		set;
444 		uint8_t		group_index;
445 		uint8_t		addr[ETHERADDRL];
446 	} mac;
447 } igb_ether_addr_t;
448 
449 typedef enum {
450 	USE_NONE,
451 	USE_COPY,
452 	USE_DMA
453 } tx_type_t;
454 
455 typedef enum {
456 	RCB_FREE,
457 	RCB_SENDUP
458 } rcb_state_t;
459 
460 typedef struct hcksum_context {
461 	uint32_t		hcksum_flags;
462 	uint32_t		ip_hdr_len;
463 	uint32_t		mac_hdr_len;
464 	uint32_t		l4_proto;
465 } hcksum_context_t;
466 
467 /* Hold address/length of each DMA segment */
468 typedef struct sw_desc {
469 	uint64_t		address;
470 	size_t			length;
471 } sw_desc_t;
472 
473 /* Handles and addresses of DMA buffer */
474 typedef struct dma_buffer {
475 	caddr_t			address;	/* Virtual address */
476 	uint64_t		dma_address;	/* DMA (Hardware) address */
477 	ddi_acc_handle_t	acc_handle;	/* Data access handle */
478 	ddi_dma_handle_t	dma_handle;	/* DMA handle */
479 	size_t			size;		/* Buffer size */
480 	size_t			len;		/* Data length in the buffer */
481 } dma_buffer_t;
482 
483 /*
484  * Tx Control Block
485  */
486 typedef struct tx_control_block {
487 	single_link_t		link;
488 	uint32_t		frag_num;
489 	uint32_t		desc_num;
490 	mblk_t			*mp;
491 	tx_type_t		tx_type;
492 	ddi_dma_handle_t	tx_dma_handle;
493 	dma_buffer_t		tx_buf;
494 	sw_desc_t		desc[MAX_COOKIE];
495 } tx_control_block_t;
496 
497 /*
498  * RX Control Block
499  */
500 typedef struct rx_control_block {
501 	mblk_t			*mp;
502 	rcb_state_t		state;
503 	dma_buffer_t		rx_buf;
504 	frtn_t			free_rtn;
505 	struct igb_rx_ring	*rx_ring;
506 } rx_control_block_t;
507 
508 /*
509  * Software Data Structure for Tx Ring
510  */
511 typedef struct igb_tx_ring {
512 	uint32_t		index;	/* Ring index */
513 	uint32_t		intr_vector;	/* Interrupt vector index */
514 
515 	/*
516 	 * Mutexes
517 	 */
518 	kmutex_t		tx_lock;
519 	kmutex_t		recycle_lock;
520 	kmutex_t		tcb_head_lock;
521 	kmutex_t		tcb_tail_lock;
522 
523 	/*
524 	 * Tx descriptor ring definitions
525 	 */
526 	dma_buffer_t		tbd_area;
527 	union e1000_adv_tx_desc	*tbd_ring;
528 	uint32_t		tbd_head; /* Index of next tbd to recycle */
529 	uint32_t		tbd_tail; /* Index of next tbd to transmit */
530 	uint32_t		tbd_free; /* Number of free tbd */
531 
532 	/*
533 	 * Tx control block list definitions
534 	 */
535 	tx_control_block_t	*tcb_area;
536 	tx_control_block_t	**work_list;
537 	tx_control_block_t	**free_list;
538 	uint32_t		tcb_head; /* Head index of free list */
539 	uint32_t		tcb_tail; /* Tail index of free list */
540 	uint32_t		tcb_free; /* Number of free tcb in free list */
541 
542 	uint32_t		*tbd_head_wb; /* Head write-back */
543 	uint32_t		(*tx_recycle)(struct igb_tx_ring *);
544 
545 	/*
546 	 * TCP/UDP checksum offload
547 	 */
548 	hcksum_context_t	hcksum_context;
549 
550 	/*
551 	 * Tx ring settings and status
552 	 */
553 	uint32_t		ring_size; /* Tx descriptor ring size */
554 	uint32_t		free_list_size;	/* Tx free list size */
555 	uint32_t		copy_thresh;
556 	uint32_t		recycle_thresh;
557 	uint32_t		overload_thresh;
558 	uint32_t		resched_thresh;
559 
560 	boolean_t		reschedule;
561 	uint32_t		recycle_fail;
562 	uint32_t		stall_watchdog;
563 
564 #ifdef IGB_DEBUG
565 	/*
566 	 * Debug statistics
567 	 */
568 	uint32_t		stat_overload;
569 	uint32_t		stat_fail_no_tbd;
570 	uint32_t		stat_fail_no_tcb;
571 	uint32_t		stat_fail_dma_bind;
572 	uint32_t		stat_reschedule;
573 	uint32_t		stat_pkt_cnt;
574 #endif
575 
576 	/*
577 	 * Pointer to the igb struct
578 	 */
579 	struct igb		*igb;
580 	mac_ring_handle_t	ring_handle;	/* call back ring handle */
581 } igb_tx_ring_t;
582 
583 /*
584  * Software Receive Ring
585  */
586 typedef struct igb_rx_ring {
587 	uint32_t		index;		/* Ring index */
588 	uint32_t		intr_vector;	/* Interrupt vector index */
589 
590 	/*
591 	 * Mutexes
592 	 */
593 	kmutex_t		rx_lock;	/* Rx access lock */
594 	kmutex_t		recycle_lock;	/* Recycle lock, for rcb_tail */
595 
596 	/*
597 	 * Rx descriptor ring definitions
598 	 */
599 	dma_buffer_t		rbd_area;	/* DMA buffer of rx desc ring */
600 	union e1000_adv_rx_desc	*rbd_ring;	/* Rx desc ring */
601 	uint32_t		rbd_next;	/* Index of next rx desc */
602 
603 	/*
604 	 * Rx control block list definitions
605 	 */
606 	rx_control_block_t	*rcb_area;
607 	rx_control_block_t	**work_list;	/* Work list of rcbs */
608 	rx_control_block_t	**free_list;	/* Free list of rcbs */
609 	uint32_t		rcb_head;	/* Index of next free rcb */
610 	uint32_t		rcb_tail;	/* Index to put recycled rcb */
611 	uint32_t		rcb_free;	/* Number of free rcbs */
612 
613 	/*
614 	 * Rx ring settings and status
615 	 */
616 	uint32_t		ring_size;	/* Rx descriptor ring size */
617 	uint32_t		free_list_size;	/* Rx free list size */
618 	uint32_t		limit_per_intr;	/* Max packets per interrupt */
619 	uint32_t		copy_thresh;
620 
621 #ifdef IGB_DEBUG
622 	/*
623 	 * Debug statistics
624 	 */
625 	uint32_t		stat_frame_error;
626 	uint32_t		stat_cksum_error;
627 	uint32_t		stat_exceed_pkt;
628 	uint32_t		stat_pkt_cnt;
629 #endif
630 
631 	struct igb		*igb;		/* Pointer to igb struct */
632 	mac_ring_handle_t	ring_handle;	/* call back ring handle */
633 	uint32_t		group_index;	/* group index */
634 	uint64_t		ring_gen_num;
635 } igb_rx_ring_t;
636 
637 /*
638  * Software Receive Ring Group
639  */
640 typedef struct igb_rx_group {
641 	uint32_t		index;		/* Group index */
642 	mac_group_handle_t	group_handle;   /* call back group handle */
643 	struct igb		*igb;		/* Pointer to igb struct */
644 } igb_rx_group_t;
645 
646 typedef struct igb {
647 	int 			instance;
648 	mac_handle_t		mac_hdl;
649 	dev_info_t		*dip;
650 	struct e1000_hw		hw;
651 	struct igb_osdep	osdep;
652 
653 	adapter_info_t		*capab;		/* adapter capabilities */
654 
655 	uint32_t		igb_state;
656 	link_state_t		link_state;
657 	uint32_t		link_speed;
658 	uint32_t		link_duplex;
659 	uint32_t		link_down_timeout;
660 
661 	uint32_t		reset_count;
662 	uint32_t		attach_progress;
663 	uint32_t		loopback_mode;
664 	uint32_t		max_frame_size;
665 	uint32_t		dout_sync;
666 
667 	uint32_t		mr_enable;	/* Enable multiple rings */
668 	uint32_t		vmdq_mode;	/* Mode of VMDq */
669 
670 	/*
671 	 * Receive Rings and Groups
672 	 */
673 	igb_rx_ring_t		*rx_rings;	/* Array of rx rings */
674 	uint32_t		num_rx_rings;	/* Number of rx rings in use */
675 	uint32_t		rx_ring_size;	/* Rx descriptor ring size */
676 	uint32_t		rx_buf_size;	/* Rx buffer size */
677 	igb_rx_group_t		*rx_groups;	/* Array of rx groups */
678 	uint32_t		num_rx_groups;	/* Number of rx groups in use */
679 
680 	/*
681 	 * Transmit Rings
682 	 */
683 	igb_tx_ring_t		*tx_rings;	/* Array of tx rings */
684 	uint32_t		num_tx_rings;	/* Number of tx rings in use */
685 	uint32_t		tx_ring_size;	/* Tx descriptor ring size */
686 	uint32_t		tx_buf_size;	/* Tx buffer size */
687 
688 	boolean_t		tx_head_wb_enable; /* Tx head wrtie-back */
689 	boolean_t		tx_hcksum_enable; /* Tx h/w cksum offload */
690 	boolean_t 		lso_enable; 	/* Large Segment Offload */
691 	uint32_t		tx_copy_thresh;	/* Tx copy threshold */
692 	uint32_t		tx_recycle_thresh; /* Tx recycle threshold */
693 	uint32_t		tx_overload_thresh; /* Tx overload threshold */
694 	uint32_t		tx_resched_thresh; /* Tx reschedule threshold */
695 	boolean_t		rx_hcksum_enable; /* Rx h/w cksum offload */
696 	uint32_t		rx_copy_thresh; /* Rx copy threshold */
697 	uint32_t		rx_limit_per_intr; /* Rx pkts per interrupt */
698 
699 	uint32_t		intr_throttling[MAX_NUM_EITR];
700 	uint32_t		intr_force;
701 
702 	int			intr_type;
703 	int			intr_cnt;
704 	int			intr_cap;
705 	size_t			intr_size;
706 	uint_t			intr_pri;
707 	ddi_intr_handle_t	*htable;
708 	uint32_t		eims_mask;
709 	uint32_t		ims_mask;
710 
711 	kmutex_t		gen_lock; /* General lock for device access */
712 	kmutex_t		watchdog_lock;
713 
714 	boolean_t		watchdog_enable;
715 	boolean_t		watchdog_start;
716 	timeout_id_t		watchdog_tid;
717 
718 	boolean_t		unicst_init;
719 	uint32_t		unicst_avail;
720 	uint32_t		unicst_total;
721 	igb_ether_addr_t	unicst_addr[MAX_NUM_UNICAST_ADDRESSES];
722 	uint32_t		mcast_count;
723 	struct ether_addr	mcast_table[MAX_NUM_MULTICAST_ADDRESSES];
724 
725 	/*
726 	 * Kstat definitions
727 	 */
728 	kstat_t			*igb_ks;
729 
730 	/*
731 	 * NDD definitions
732 	 */
733 	caddr_t			nd_data;
734 	nd_param_t		nd_params[PARAM_COUNT];
735 
736 	/*
737 	 * FMA capabilities
738 	 */
739 	int			fm_capabilities;
740 
741 } igb_t;
742 
743 typedef struct igb_stat {
744 
745 	kstat_named_t link_speed;	/* Link Speed */
746 	kstat_named_t reset_count;	/* Reset Count */
747 	kstat_named_t dout_sync;	/* DMA out of sync */
748 #ifdef IGB_DEBUG
749 	kstat_named_t rx_frame_error;	/* Rx Error in Packet */
750 	kstat_named_t rx_cksum_error;	/* Rx Checksum Error */
751 	kstat_named_t rx_exceed_pkt;	/* Rx Exceed Max Pkt Count */
752 
753 	kstat_named_t tx_overload;	/* Tx Desc Ring Overload */
754 	kstat_named_t tx_fail_no_tcb;	/* Tx Fail Freelist Empty */
755 	kstat_named_t tx_fail_no_tbd;	/* Tx Fail Desc Ring Empty */
756 	kstat_named_t tx_fail_dma_bind;	/* Tx Fail DMA bind */
757 	kstat_named_t tx_reschedule;	/* Tx Reschedule */
758 
759 	kstat_named_t gprc;	/* Good Packets Received Count */
760 	kstat_named_t gptc;	/* Good Packets Xmitted Count */
761 	kstat_named_t gor;	/* Good Octets Received Count */
762 	kstat_named_t got;	/* Good Octets Xmitd Count */
763 	kstat_named_t prc64;	/* Packets Received - 64b */
764 	kstat_named_t prc127;	/* Packets Received - 65-127b */
765 	kstat_named_t prc255;	/* Packets Received - 127-255b */
766 	kstat_named_t prc511;	/* Packets Received - 256-511b */
767 	kstat_named_t prc1023;	/* Packets Received - 511-1023b */
768 	kstat_named_t prc1522;	/* Packets Received - 1024-1522b */
769 	kstat_named_t ptc64;	/* Packets Xmitted (64b) */
770 	kstat_named_t ptc127;	/* Packets Xmitted (64-127b) */
771 	kstat_named_t ptc255;	/* Packets Xmitted (128-255b) */
772 	kstat_named_t ptc511;	/* Packets Xmitted (255-511b) */
773 	kstat_named_t ptc1023;	/* Packets Xmitted (512-1023b) */
774 	kstat_named_t ptc1522;	/* Packets Xmitted (1024-1522b */
775 #endif
776 	kstat_named_t crcerrs;	/* CRC Error Count */
777 	kstat_named_t symerrs;	/* Symbol Error Count */
778 	kstat_named_t mpc;	/* Missed Packet Count */
779 	kstat_named_t scc;	/* Single Collision Count */
780 	kstat_named_t ecol;	/* Excessive Collision Count */
781 	kstat_named_t mcc;	/* Multiple Collision Count */
782 	kstat_named_t latecol;	/* Late Collision Count */
783 	kstat_named_t colc;	/* Collision Count */
784 	kstat_named_t dc;	/* Defer Count */
785 	kstat_named_t sec;	/* Sequence Error Count */
786 	kstat_named_t rlec;	/* Receive Length Error Count */
787 	kstat_named_t xonrxc;	/* XON Received Count */
788 	kstat_named_t xontxc;	/* XON Xmitted Count */
789 	kstat_named_t xoffrxc;	/* XOFF Received Count */
790 	kstat_named_t xofftxc;	/* Xoff Xmitted Count */
791 	kstat_named_t fcruc;	/* Unknown Flow Conrol Packet Rcvd Count */
792 	kstat_named_t bprc;	/* Broadcasts Pkts Received Count */
793 	kstat_named_t mprc;	/* Multicast Pkts Received Count */
794 	kstat_named_t rnbc;	/* Receive No Buffers Count */
795 	kstat_named_t ruc;	/* Receive Undersize Count */
796 	kstat_named_t rfc;	/* Receive Frag Count */
797 	kstat_named_t roc;	/* Receive Oversize Count */
798 	kstat_named_t rjc;	/* Receive Jabber Count */
799 	kstat_named_t tor;	/* Total Octets Recvd Count */
800 	kstat_named_t tot;	/* Total Octets Xmted Count */
801 	kstat_named_t tpr;	/* Total Packets Received */
802 	kstat_named_t tpt;	/* Total Packets Xmitted */
803 	kstat_named_t mptc;	/* Multicast Packets Xmited Count */
804 	kstat_named_t bptc;	/* Broadcast Packets Xmited Count */
805 	kstat_named_t algnerrc;	/* Alignment Error count */
806 	kstat_named_t rxerrc;	/* Rx Error Count */
807 	kstat_named_t tncrs;	/* Transmit with no CRS */
808 	kstat_named_t cexterr;	/* Carrier Extension Error count */
809 	kstat_named_t tsctc;	/* TCP seg contexts xmit count */
810 	kstat_named_t tsctfc;	/* TCP seg contexts xmit fail count */
811 } igb_stat_t;
812 
813 /*
814  * Function prototypes in e1000_osdep.c
815  */
816 void e1000_rar_clear(struct e1000_hw *hw, uint32_t);
817 void e1000_rar_set_vmdq(struct e1000_hw *hw, const uint8_t *, uint32_t,
818     uint32_t, uint8_t);
819 
820 /*
821  * Function prototypes in igb_buf.c
822  */
823 int igb_alloc_dma(igb_t *);
824 void igb_free_dma(igb_t *);
825 
826 /*
827  * Function prototypes in igb_main.c
828  */
829 int igb_start(igb_t *);
830 void igb_stop(igb_t *);
831 int igb_setup_link(igb_t *, boolean_t);
832 int igb_unicst_find(igb_t *, const uint8_t *);
833 int igb_unicst_set(igb_t *, const uint8_t *, int);
834 int igb_multicst_add(igb_t *, const uint8_t *);
835 int igb_multicst_remove(igb_t *, const uint8_t *);
836 enum ioc_reply igb_loopback_ioctl(igb_t *, struct iocblk *, mblk_t *);
837 void igb_enable_watchdog_timer(igb_t *);
838 void igb_disable_watchdog_timer(igb_t *);
839 int igb_atomic_reserve(uint32_t *, uint32_t);
840 int igb_check_acc_handle(ddi_acc_handle_t);
841 int igb_check_dma_handle(ddi_dma_handle_t);
842 void igb_fm_ereport(igb_t *, char *);
843 void igb_set_fma_flags(int, int);
844 
845 /*
846  * Function prototypes in igb_gld.c
847  */
848 int igb_m_start(void *);
849 void igb_m_stop(void *);
850 int igb_m_promisc(void *, boolean_t);
851 int igb_m_multicst(void *, boolean_t, const uint8_t *);
852 int igb_m_unicst(void *, const uint8_t *);
853 int igb_m_stat(void *, uint_t, uint64_t *);
854 void igb_m_resources(void *);
855 void igb_m_ioctl(void *, queue_t *, mblk_t *);
856 boolean_t igb_m_getcapab(void *, mac_capab_t, void *);
857 void igb_fill_ring(void *, mac_ring_type_t, const int, const int,
858     mac_ring_info_t *, mac_ring_handle_t);
859 void igb_fill_group(void *arg, mac_ring_type_t, const int,
860     mac_group_info_t *, mac_group_handle_t);
861 int igb_rx_ring_intr_enable(mac_intr_handle_t);
862 int igb_rx_ring_intr_disable(mac_intr_handle_t);
863 
864 /*
865  * Function prototypes in igb_rx.c
866  */
867 mblk_t *igb_rx(igb_rx_ring_t *, int);
868 void igb_rx_recycle(caddr_t arg);
869 
870 /*
871  * Function prototypes in igb_tx.c
872  */
873 void igb_free_tcb(tx_control_block_t *);
874 void igb_put_free_list(igb_tx_ring_t *, link_list_t *);
875 uint32_t igb_tx_recycle_legacy(igb_tx_ring_t *);
876 uint32_t igb_tx_recycle_head_wb(igb_tx_ring_t *);
877 
878 /*
879  * Function prototypes in igb_log.c
880  */
881 void igb_notice(void *, const char *, ...);
882 void igb_log(void *, const char *, ...);
883 void igb_error(void *, const char *, ...);
884 
885 /*
886  * Function prototypes in igb_ndd.c
887  */
888 int igb_nd_init(igb_t *);
889 void igb_nd_cleanup(igb_t *);
890 enum ioc_reply igb_nd_ioctl(igb_t *, queue_t *, mblk_t *, struct iocblk *);
891 
892 /*
893  * Function prototypes in igb_stat.c
894  */
895 int igb_init_stats(igb_t *);
896 
897 mblk_t *igb_rx_ring_poll(void *, int);
898 mblk_t *igb_tx_ring_send(void *, mblk_t *);
899 
900 #ifdef __cplusplus
901 }
902 #endif
903 
904 #endif /* _IGB_SW_H */
905