xref: /titanic_51/usr/src/boot/include/dev/pci/pcireg.h (revision 4a5d661a82b942b6538acd26209d959ce98b593a)
1*4a5d661aSToomas Soome /*-
2*4a5d661aSToomas Soome  * Copyright (c) 1997, Stefan Esser <se@freebsd.org>
3*4a5d661aSToomas Soome  * All rights reserved.
4*4a5d661aSToomas Soome  *
5*4a5d661aSToomas Soome  * Redistribution and use in source and binary forms, with or without
6*4a5d661aSToomas Soome  * modification, are permitted provided that the following conditions
7*4a5d661aSToomas Soome  * are met:
8*4a5d661aSToomas Soome  * 1. Redistributions of source code must retain the above copyright
9*4a5d661aSToomas Soome  *    notice unmodified, this list of conditions, and the following
10*4a5d661aSToomas Soome  *    disclaimer.
11*4a5d661aSToomas Soome  * 2. Redistributions in binary form must reproduce the above copyright
12*4a5d661aSToomas Soome  *    notice, this list of conditions and the following disclaimer in the
13*4a5d661aSToomas Soome  *    documentation and/or other materials provided with the distribution.
14*4a5d661aSToomas Soome  *
15*4a5d661aSToomas Soome  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16*4a5d661aSToomas Soome  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17*4a5d661aSToomas Soome  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18*4a5d661aSToomas Soome  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19*4a5d661aSToomas Soome  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20*4a5d661aSToomas Soome  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21*4a5d661aSToomas Soome  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22*4a5d661aSToomas Soome  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23*4a5d661aSToomas Soome  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24*4a5d661aSToomas Soome  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25*4a5d661aSToomas Soome  *
26*4a5d661aSToomas Soome  * $FreeBSD$
27*4a5d661aSToomas Soome  *
28*4a5d661aSToomas Soome  */
29*4a5d661aSToomas Soome 
30*4a5d661aSToomas Soome /*
31*4a5d661aSToomas Soome  * PCIM_xxx: mask to locate subfield in register
32*4a5d661aSToomas Soome  * PCIR_xxx: config register offset
33*4a5d661aSToomas Soome  * PCIC_xxx: device class
34*4a5d661aSToomas Soome  * PCIS_xxx: device subclass
35*4a5d661aSToomas Soome  * PCIP_xxx: device programming interface
36*4a5d661aSToomas Soome  * PCIV_xxx: PCI vendor ID (only required to fixup ancient devices)
37*4a5d661aSToomas Soome  * PCID_xxx: device ID
38*4a5d661aSToomas Soome  * PCIY_xxx: capability identification number
39*4a5d661aSToomas Soome  * PCIZ_xxx: extended capability identification number
40*4a5d661aSToomas Soome  */
41*4a5d661aSToomas Soome 
42*4a5d661aSToomas Soome /* some PCI bus constants */
43*4a5d661aSToomas Soome #define	PCI_DOMAINMAX	65535	/* highest supported domain number */
44*4a5d661aSToomas Soome #define	PCI_BUSMAX	255	/* highest supported bus number */
45*4a5d661aSToomas Soome #define	PCI_SLOTMAX	31	/* highest supported slot number */
46*4a5d661aSToomas Soome #define	PCI_FUNCMAX	7	/* highest supported function number */
47*4a5d661aSToomas Soome #define	PCI_REGMAX	255	/* highest supported config register addr. */
48*4a5d661aSToomas Soome #define	PCIE_REGMAX	4095	/* highest supported config register addr. */
49*4a5d661aSToomas Soome #define	PCI_MAXHDRTYPE	2
50*4a5d661aSToomas Soome 
51*4a5d661aSToomas Soome #define	PCIE_ARI_SLOTMAX 0
52*4a5d661aSToomas Soome #define	PCIE_ARI_FUNCMAX 255
53*4a5d661aSToomas Soome 
54*4a5d661aSToomas Soome #define	PCI_RID_DOMAIN_SHIFT	16
55*4a5d661aSToomas Soome #define	PCI_RID_BUS_SHIFT	8
56*4a5d661aSToomas Soome #define	PCI_RID_SLOT_SHIFT	3
57*4a5d661aSToomas Soome #define	PCI_RID_FUNC_SHIFT	0
58*4a5d661aSToomas Soome 
59*4a5d661aSToomas Soome #define PCI_RID(bus, slot, func) \
60*4a5d661aSToomas Soome     ((((bus) & PCI_BUSMAX) << PCI_RID_BUS_SHIFT) | \
61*4a5d661aSToomas Soome     (((slot) & PCI_SLOTMAX) << PCI_RID_SLOT_SHIFT) | \
62*4a5d661aSToomas Soome     (((func) & PCI_FUNCMAX) << PCI_RID_FUNC_SHIFT))
63*4a5d661aSToomas Soome 
64*4a5d661aSToomas Soome #define PCI_ARI_RID(bus, func) \
65*4a5d661aSToomas Soome     ((((bus) & PCI_BUSMAX) << PCI_RID_BUS_SHIFT) | \
66*4a5d661aSToomas Soome     (((func) & PCIE_ARI_FUNCMAX) << PCI_RID_FUNC_SHIFT))
67*4a5d661aSToomas Soome 
68*4a5d661aSToomas Soome #define PCI_RID2BUS(rid) (((rid) >> PCI_RID_BUS_SHIFT) & PCI_BUSMAX)
69*4a5d661aSToomas Soome #define PCI_RID2SLOT(rid) (((rid) >> PCI_RID_SLOT_SHIFT) & PCI_SLOTMAX)
70*4a5d661aSToomas Soome #define PCI_RID2FUNC(rid) (((rid) >> PCI_RID_FUNC_SHIFT) & PCI_FUNCMAX)
71*4a5d661aSToomas Soome 
72*4a5d661aSToomas Soome #define PCIE_ARI_RID2SLOT(rid) (0)
73*4a5d661aSToomas Soome #define PCIE_ARI_RID2FUNC(rid) \
74*4a5d661aSToomas Soome     (((rid) >> PCI_RID_FUNC_SHIFT) & PCIE_ARI_FUNCMAX)
75*4a5d661aSToomas Soome 
76*4a5d661aSToomas Soome #define PCIE_ARI_SLOT(func) (((func) >> PCI_RID_SLOT_SHIFT) & PCI_SLOTMAX)
77*4a5d661aSToomas Soome #define PCIE_ARI_FUNC(func) (((func) >> PCI_RID_FUNC_SHIFT) & PCI_FUNCMAX)
78*4a5d661aSToomas Soome 
79*4a5d661aSToomas Soome /* PCI config header registers for all devices */
80*4a5d661aSToomas Soome 
81*4a5d661aSToomas Soome #define	PCIR_DEVVENDOR	0x00
82*4a5d661aSToomas Soome #define	PCIR_VENDOR	0x00
83*4a5d661aSToomas Soome #define	PCIR_DEVICE	0x02
84*4a5d661aSToomas Soome #define	PCIR_COMMAND	0x04
85*4a5d661aSToomas Soome #define	PCIM_CMD_PORTEN		0x0001
86*4a5d661aSToomas Soome #define	PCIM_CMD_MEMEN		0x0002
87*4a5d661aSToomas Soome #define	PCIM_CMD_BUSMASTEREN	0x0004
88*4a5d661aSToomas Soome #define	PCIM_CMD_SPECIALEN	0x0008
89*4a5d661aSToomas Soome #define	PCIM_CMD_MWRICEN	0x0010
90*4a5d661aSToomas Soome #define	PCIM_CMD_PERRESPEN	0x0040
91*4a5d661aSToomas Soome #define	PCIM_CMD_SERRESPEN	0x0100
92*4a5d661aSToomas Soome #define	PCIM_CMD_BACKTOBACK	0x0200
93*4a5d661aSToomas Soome #define	PCIM_CMD_INTxDIS	0x0400
94*4a5d661aSToomas Soome #define	PCIR_STATUS	0x06
95*4a5d661aSToomas Soome #define	PCIM_STATUS_INTxSTATE	0x0008
96*4a5d661aSToomas Soome #define	PCIM_STATUS_CAPPRESENT	0x0010
97*4a5d661aSToomas Soome #define	PCIM_STATUS_66CAPABLE	0x0020
98*4a5d661aSToomas Soome #define	PCIM_STATUS_BACKTOBACK	0x0080
99*4a5d661aSToomas Soome #define	PCIM_STATUS_MDPERR	0x0100
100*4a5d661aSToomas Soome #define	PCIM_STATUS_SEL_FAST	0x0000
101*4a5d661aSToomas Soome #define	PCIM_STATUS_SEL_MEDIMUM	0x0200
102*4a5d661aSToomas Soome #define	PCIM_STATUS_SEL_SLOW	0x0400
103*4a5d661aSToomas Soome #define	PCIM_STATUS_SEL_MASK	0x0600
104*4a5d661aSToomas Soome #define	PCIM_STATUS_STABORT	0x0800
105*4a5d661aSToomas Soome #define	PCIM_STATUS_RTABORT	0x1000
106*4a5d661aSToomas Soome #define	PCIM_STATUS_RMABORT	0x2000
107*4a5d661aSToomas Soome #define	PCIM_STATUS_SERR	0x4000
108*4a5d661aSToomas Soome #define	PCIM_STATUS_PERR	0x8000
109*4a5d661aSToomas Soome #define	PCIR_REVID	0x08
110*4a5d661aSToomas Soome #define	PCIR_PROGIF	0x09
111*4a5d661aSToomas Soome #define	PCIR_SUBCLASS	0x0a
112*4a5d661aSToomas Soome #define	PCIR_CLASS	0x0b
113*4a5d661aSToomas Soome #define	PCIR_CACHELNSZ	0x0c
114*4a5d661aSToomas Soome #define	PCIR_LATTIMER	0x0d
115*4a5d661aSToomas Soome #define	PCIR_HDRTYPE	0x0e
116*4a5d661aSToomas Soome #define	PCIM_HDRTYPE		0x7f
117*4a5d661aSToomas Soome #define	PCIM_HDRTYPE_NORMAL	0x00
118*4a5d661aSToomas Soome #define	PCIM_HDRTYPE_BRIDGE	0x01
119*4a5d661aSToomas Soome #define	PCIM_HDRTYPE_CARDBUS	0x02
120*4a5d661aSToomas Soome #define	PCIM_MFDEV		0x80
121*4a5d661aSToomas Soome #define	PCIR_BIST	0x0f
122*4a5d661aSToomas Soome 
123*4a5d661aSToomas Soome /* Capability Register Offsets */
124*4a5d661aSToomas Soome 
125*4a5d661aSToomas Soome #define	PCICAP_ID	0x0
126*4a5d661aSToomas Soome #define	PCICAP_NEXTPTR	0x1
127*4a5d661aSToomas Soome 
128*4a5d661aSToomas Soome /* Capability Identification Numbers */
129*4a5d661aSToomas Soome 
130*4a5d661aSToomas Soome #define	PCIY_PMG	0x01	/* PCI Power Management */
131*4a5d661aSToomas Soome #define	PCIY_AGP	0x02	/* AGP */
132*4a5d661aSToomas Soome #define	PCIY_VPD	0x03	/* Vital Product Data */
133*4a5d661aSToomas Soome #define	PCIY_SLOTID	0x04	/* Slot Identification */
134*4a5d661aSToomas Soome #define	PCIY_MSI	0x05	/* Message Signaled Interrupts */
135*4a5d661aSToomas Soome #define	PCIY_CHSWP	0x06	/* CompactPCI Hot Swap */
136*4a5d661aSToomas Soome #define	PCIY_PCIX	0x07	/* PCI-X */
137*4a5d661aSToomas Soome #define	PCIY_HT		0x08	/* HyperTransport */
138*4a5d661aSToomas Soome #define	PCIY_VENDOR	0x09	/* Vendor Unique */
139*4a5d661aSToomas Soome #define	PCIY_DEBUG	0x0a	/* Debug port */
140*4a5d661aSToomas Soome #define	PCIY_CRES	0x0b	/* CompactPCI central resource control */
141*4a5d661aSToomas Soome #define	PCIY_HOTPLUG	0x0c	/* PCI Hot-Plug */
142*4a5d661aSToomas Soome #define	PCIY_SUBVENDOR	0x0d	/* PCI-PCI bridge subvendor ID */
143*4a5d661aSToomas Soome #define	PCIY_AGP8X	0x0e	/* AGP 8x */
144*4a5d661aSToomas Soome #define	PCIY_SECDEV	0x0f	/* Secure Device */
145*4a5d661aSToomas Soome #define	PCIY_EXPRESS	0x10	/* PCI Express */
146*4a5d661aSToomas Soome #define	PCIY_MSIX	0x11	/* MSI-X */
147*4a5d661aSToomas Soome #define	PCIY_SATA	0x12	/* SATA */
148*4a5d661aSToomas Soome #define	PCIY_PCIAF	0x13	/* PCI Advanced Features */
149*4a5d661aSToomas Soome 
150*4a5d661aSToomas Soome /* Extended Capability Register Fields */
151*4a5d661aSToomas Soome 
152*4a5d661aSToomas Soome #define	PCIR_EXTCAP	0x100
153*4a5d661aSToomas Soome #define	PCIM_EXTCAP_ID		0x0000ffff
154*4a5d661aSToomas Soome #define	PCIM_EXTCAP_VER		0x000f0000
155*4a5d661aSToomas Soome #define	PCIM_EXTCAP_NEXTPTR	0xfff00000
156*4a5d661aSToomas Soome #define	PCI_EXTCAP_ID(ecap)	((ecap) & PCIM_EXTCAP_ID)
157*4a5d661aSToomas Soome #define	PCI_EXTCAP_VER(ecap)	(((ecap) & PCIM_EXTCAP_VER) >> 16)
158*4a5d661aSToomas Soome #define	PCI_EXTCAP_NEXTPTR(ecap) (((ecap) & PCIM_EXTCAP_NEXTPTR) >> 20)
159*4a5d661aSToomas Soome 
160*4a5d661aSToomas Soome /* Extended Capability Identification Numbers */
161*4a5d661aSToomas Soome 
162*4a5d661aSToomas Soome #define	PCIZ_AER	0x0001	/* Advanced Error Reporting */
163*4a5d661aSToomas Soome #define	PCIZ_VC		0x0002	/* Virtual Channel if MFVC Ext Cap not set */
164*4a5d661aSToomas Soome #define	PCIZ_SERNUM	0x0003	/* Device Serial Number */
165*4a5d661aSToomas Soome #define	PCIZ_PWRBDGT	0x0004	/* Power Budgeting */
166*4a5d661aSToomas Soome #define	PCIZ_RCLINK_DCL	0x0005	/* Root Complex Link Declaration */
167*4a5d661aSToomas Soome #define	PCIZ_RCLINK_CTL	0x0006	/* Root Complex Internal Link Control */
168*4a5d661aSToomas Soome #define	PCIZ_RCEC_ASSOC	0x0007	/* Root Complex Event Collector Association */
169*4a5d661aSToomas Soome #define	PCIZ_MFVC	0x0008	/* Multi-Function Virtual Channel */
170*4a5d661aSToomas Soome #define	PCIZ_VC2	0x0009	/* Virtual Channel if MFVC Ext Cap set */
171*4a5d661aSToomas Soome #define	PCIZ_RCRB	0x000a	/* RCRB Header */
172*4a5d661aSToomas Soome #define	PCIZ_VENDOR	0x000b	/* Vendor Unique */
173*4a5d661aSToomas Soome #define	PCIZ_CAC	0x000c	/* Configuration Access Correction -- obsolete */
174*4a5d661aSToomas Soome #define	PCIZ_ACS	0x000d	/* Access Control Services */
175*4a5d661aSToomas Soome #define	PCIZ_ARI	0x000e	/* Alternative Routing-ID Interpretation */
176*4a5d661aSToomas Soome #define	PCIZ_ATS	0x000f	/* Address Translation Services */
177*4a5d661aSToomas Soome #define	PCIZ_SRIOV	0x0010	/* Single Root IO Virtualization */
178*4a5d661aSToomas Soome #define	PCIZ_MRIOV	0x0011	/* Multiple Root IO Virtualization */
179*4a5d661aSToomas Soome #define	PCIZ_MULTICAST	0x0012	/* Multicast */
180*4a5d661aSToomas Soome #define	PCIZ_PAGE_REQ	0x0013	/* Page Request */
181*4a5d661aSToomas Soome #define	PCIZ_AMD	0x0014	/* Reserved for AMD */
182*4a5d661aSToomas Soome #define	PCIZ_RESIZE_BAR	0x0015	/* Resizable BAR */
183*4a5d661aSToomas Soome #define	PCIZ_DPA	0x0016	/* Dynamic Power Allocation */
184*4a5d661aSToomas Soome #define	PCIZ_TPH_REQ	0x0017	/* TPH Requester */
185*4a5d661aSToomas Soome #define	PCIZ_LTR	0x0018	/* Latency Tolerance Reporting */
186*4a5d661aSToomas Soome #define	PCIZ_SEC_PCIE	0x0019	/* Secondary PCI Express */
187*4a5d661aSToomas Soome #define	PCIZ_PMUX	0x001a	/* Protocol Multiplexing */
188*4a5d661aSToomas Soome #define	PCIZ_PASID	0x001b	/* Process Address Space ID */
189*4a5d661aSToomas Soome #define	PCIZ_LN_REQ	0x001c	/* LN Requester */
190*4a5d661aSToomas Soome #define	PCIZ_DPC	0x001d	/* Downstream Porto Containment */
191*4a5d661aSToomas Soome #define	PCIZ_L1PM	0x001e	/* L1 PM Substates */
192*4a5d661aSToomas Soome 
193*4a5d661aSToomas Soome /* config registers for header type 0 devices */
194*4a5d661aSToomas Soome 
195*4a5d661aSToomas Soome #define	PCIR_BARS	0x10
196*4a5d661aSToomas Soome #define	PCIR_BAR(x)		(PCIR_BARS + (x) * 4)
197*4a5d661aSToomas Soome #define	PCIR_MAX_BAR_0		5
198*4a5d661aSToomas Soome #define	PCI_RID2BAR(rid)	(((rid) - PCIR_BARS) / 4)
199*4a5d661aSToomas Soome #define	PCI_BAR_IO(x)		(((x) & PCIM_BAR_SPACE) == PCIM_BAR_IO_SPACE)
200*4a5d661aSToomas Soome #define	PCI_BAR_MEM(x)		(((x) & PCIM_BAR_SPACE) == PCIM_BAR_MEM_SPACE)
201*4a5d661aSToomas Soome #define	PCIM_BAR_SPACE		0x00000001
202*4a5d661aSToomas Soome #define	PCIM_BAR_MEM_SPACE	0
203*4a5d661aSToomas Soome #define	PCIM_BAR_IO_SPACE	1
204*4a5d661aSToomas Soome #define	PCIM_BAR_MEM_TYPE	0x00000006
205*4a5d661aSToomas Soome #define	PCIM_BAR_MEM_32		0
206*4a5d661aSToomas Soome #define	PCIM_BAR_MEM_1MB	2	/* Locate below 1MB in PCI <= 2.1 */
207*4a5d661aSToomas Soome #define	PCIM_BAR_MEM_64		4
208*4a5d661aSToomas Soome #define	PCIM_BAR_MEM_PREFETCH	0x00000008
209*4a5d661aSToomas Soome #define	PCIM_BAR_MEM_BASE	0xfffffffffffffff0ULL
210*4a5d661aSToomas Soome #define	PCIM_BAR_IO_RESERVED	0x00000002
211*4a5d661aSToomas Soome #define	PCIM_BAR_IO_BASE	0xfffffffc
212*4a5d661aSToomas Soome #define	PCIR_CIS	0x28
213*4a5d661aSToomas Soome #define	PCIM_CIS_ASI_MASK	0x00000007
214*4a5d661aSToomas Soome #define	PCIM_CIS_ASI_CONFIG	0
215*4a5d661aSToomas Soome #define	PCIM_CIS_ASI_BAR0	1
216*4a5d661aSToomas Soome #define	PCIM_CIS_ASI_BAR1	2
217*4a5d661aSToomas Soome #define	PCIM_CIS_ASI_BAR2	3
218*4a5d661aSToomas Soome #define	PCIM_CIS_ASI_BAR3	4
219*4a5d661aSToomas Soome #define	PCIM_CIS_ASI_BAR4	5
220*4a5d661aSToomas Soome #define	PCIM_CIS_ASI_BAR5	6
221*4a5d661aSToomas Soome #define	PCIM_CIS_ASI_ROM	7
222*4a5d661aSToomas Soome #define	PCIM_CIS_ADDR_MASK	0x0ffffff8
223*4a5d661aSToomas Soome #define	PCIM_CIS_ROM_MASK	0xf0000000
224*4a5d661aSToomas Soome #define	PCIM_CIS_CONFIG_MASK	0xff
225*4a5d661aSToomas Soome #define	PCIR_SUBVEND_0	0x2c
226*4a5d661aSToomas Soome #define	PCIR_SUBDEV_0	0x2e
227*4a5d661aSToomas Soome #define	PCIR_BIOS	0x30
228*4a5d661aSToomas Soome #define	PCIM_BIOS_ENABLE	0x01
229*4a5d661aSToomas Soome #define	PCIM_BIOS_ADDR_MASK	0xfffff800
230*4a5d661aSToomas Soome #define	PCIR_CAP_PTR	0x34
231*4a5d661aSToomas Soome #define	PCIR_INTLINE	0x3c
232*4a5d661aSToomas Soome #define	PCIR_INTPIN	0x3d
233*4a5d661aSToomas Soome #define	PCIR_MINGNT	0x3e
234*4a5d661aSToomas Soome #define	PCIR_MAXLAT	0x3f
235*4a5d661aSToomas Soome 
236*4a5d661aSToomas Soome /* config registers for header type 1 (PCI-to-PCI bridge) devices */
237*4a5d661aSToomas Soome 
238*4a5d661aSToomas Soome #define	PCIR_MAX_BAR_1	1
239*4a5d661aSToomas Soome #define	PCIR_SECSTAT_1	0x1e
240*4a5d661aSToomas Soome 
241*4a5d661aSToomas Soome #define	PCIR_PRIBUS_1	0x18
242*4a5d661aSToomas Soome #define	PCIR_SECBUS_1	0x19
243*4a5d661aSToomas Soome #define	PCIR_SUBBUS_1	0x1a
244*4a5d661aSToomas Soome #define	PCIR_SECLAT_1	0x1b
245*4a5d661aSToomas Soome 
246*4a5d661aSToomas Soome #define	PCIR_IOBASEL_1	0x1c
247*4a5d661aSToomas Soome #define	PCIR_IOLIMITL_1	0x1d
248*4a5d661aSToomas Soome #define	PCIR_IOBASEH_1	0x30
249*4a5d661aSToomas Soome #define	PCIR_IOLIMITH_1	0x32
250*4a5d661aSToomas Soome #define	PCIM_BRIO_16		0x0
251*4a5d661aSToomas Soome #define	PCIM_BRIO_32		0x1
252*4a5d661aSToomas Soome #define	PCIM_BRIO_MASK		0xf
253*4a5d661aSToomas Soome 
254*4a5d661aSToomas Soome #define	PCIR_MEMBASE_1	0x20
255*4a5d661aSToomas Soome #define	PCIR_MEMLIMIT_1	0x22
256*4a5d661aSToomas Soome 
257*4a5d661aSToomas Soome #define	PCIR_PMBASEL_1	0x24
258*4a5d661aSToomas Soome #define	PCIR_PMLIMITL_1	0x26
259*4a5d661aSToomas Soome #define	PCIR_PMBASEH_1	0x28
260*4a5d661aSToomas Soome #define	PCIR_PMLIMITH_1	0x2c
261*4a5d661aSToomas Soome #define	PCIM_BRPM_32		0x0
262*4a5d661aSToomas Soome #define	PCIM_BRPM_64		0x1
263*4a5d661aSToomas Soome #define	PCIM_BRPM_MASK		0xf
264*4a5d661aSToomas Soome 
265*4a5d661aSToomas Soome #define	PCIR_BIOS_1	0x38
266*4a5d661aSToomas Soome #define	PCIR_BRIDGECTL_1 0x3e
267*4a5d661aSToomas Soome 
268*4a5d661aSToomas Soome /* config registers for header type 2 (CardBus) devices */
269*4a5d661aSToomas Soome 
270*4a5d661aSToomas Soome #define	PCIR_MAX_BAR_2	0
271*4a5d661aSToomas Soome #define	PCIR_CAP_PTR_2	0x14
272*4a5d661aSToomas Soome #define	PCIR_SECSTAT_2	0x16
273*4a5d661aSToomas Soome 
274*4a5d661aSToomas Soome #define	PCIR_PRIBUS_2	0x18
275*4a5d661aSToomas Soome #define	PCIR_SECBUS_2	0x19
276*4a5d661aSToomas Soome #define	PCIR_SUBBUS_2	0x1a
277*4a5d661aSToomas Soome #define	PCIR_SECLAT_2	0x1b
278*4a5d661aSToomas Soome 
279*4a5d661aSToomas Soome #define	PCIR_MEMBASE0_2	0x1c
280*4a5d661aSToomas Soome #define	PCIR_MEMLIMIT0_2 0x20
281*4a5d661aSToomas Soome #define	PCIR_MEMBASE1_2	0x24
282*4a5d661aSToomas Soome #define	PCIR_MEMLIMIT1_2 0x28
283*4a5d661aSToomas Soome #define	PCIR_IOBASE0_2	0x2c
284*4a5d661aSToomas Soome #define	PCIR_IOLIMIT0_2	0x30
285*4a5d661aSToomas Soome #define	PCIR_IOBASE1_2	0x34
286*4a5d661aSToomas Soome #define	PCIR_IOLIMIT1_2	0x38
287*4a5d661aSToomas Soome 
288*4a5d661aSToomas Soome #define	PCIR_BRIDGECTL_2 0x3e
289*4a5d661aSToomas Soome 
290*4a5d661aSToomas Soome #define	PCIR_SUBVEND_2	0x40
291*4a5d661aSToomas Soome #define	PCIR_SUBDEV_2	0x42
292*4a5d661aSToomas Soome 
293*4a5d661aSToomas Soome #define	PCIR_PCCARDIF_2	0x44
294*4a5d661aSToomas Soome 
295*4a5d661aSToomas Soome /* PCI device class, subclass and programming interface definitions */
296*4a5d661aSToomas Soome 
297*4a5d661aSToomas Soome #define	PCIC_OLD	0x00
298*4a5d661aSToomas Soome #define	PCIS_OLD_NONVGA		0x00
299*4a5d661aSToomas Soome #define	PCIS_OLD_VGA		0x01
300*4a5d661aSToomas Soome 
301*4a5d661aSToomas Soome #define	PCIC_STORAGE	0x01
302*4a5d661aSToomas Soome #define	PCIS_STORAGE_SCSI	0x00
303*4a5d661aSToomas Soome #define	PCIS_STORAGE_IDE	0x01
304*4a5d661aSToomas Soome #define	PCIP_STORAGE_IDE_MODEPRIM	0x01
305*4a5d661aSToomas Soome #define	PCIP_STORAGE_IDE_PROGINDPRIM	0x02
306*4a5d661aSToomas Soome #define	PCIP_STORAGE_IDE_MODESEC	0x04
307*4a5d661aSToomas Soome #define	PCIP_STORAGE_IDE_PROGINDSEC	0x08
308*4a5d661aSToomas Soome #define	PCIP_STORAGE_IDE_MASTERDEV	0x80
309*4a5d661aSToomas Soome #define	PCIS_STORAGE_FLOPPY	0x02
310*4a5d661aSToomas Soome #define	PCIS_STORAGE_IPI	0x03
311*4a5d661aSToomas Soome #define	PCIS_STORAGE_RAID	0x04
312*4a5d661aSToomas Soome #define	PCIS_STORAGE_ATA_ADMA	0x05
313*4a5d661aSToomas Soome #define	PCIS_STORAGE_SATA	0x06
314*4a5d661aSToomas Soome #define	PCIP_STORAGE_SATA_AHCI_1_0	0x01
315*4a5d661aSToomas Soome #define	PCIS_STORAGE_SAS	0x07
316*4a5d661aSToomas Soome #define	PCIS_STORAGE_NVM	0x08
317*4a5d661aSToomas Soome #define	PCIP_STORAGE_NVM_NVMHCI_1_0	0x01
318*4a5d661aSToomas Soome #define	PCIP_STORAGE_NVM_ENTERPRISE_NVMHCI_1_0	0x02
319*4a5d661aSToomas Soome #define	PCIS_STORAGE_OTHER	0x80
320*4a5d661aSToomas Soome 
321*4a5d661aSToomas Soome #define	PCIC_NETWORK	0x02
322*4a5d661aSToomas Soome #define	PCIS_NETWORK_ETHERNET	0x00
323*4a5d661aSToomas Soome #define	PCIS_NETWORK_TOKENRING	0x01
324*4a5d661aSToomas Soome #define	PCIS_NETWORK_FDDI	0x02
325*4a5d661aSToomas Soome #define	PCIS_NETWORK_ATM	0x03
326*4a5d661aSToomas Soome #define	PCIS_NETWORK_ISDN	0x04
327*4a5d661aSToomas Soome #define	PCIS_NETWORK_WORLDFIP	0x05
328*4a5d661aSToomas Soome #define	PCIS_NETWORK_PICMG	0x06
329*4a5d661aSToomas Soome #define	PCIS_NETWORK_OTHER	0x80
330*4a5d661aSToomas Soome 
331*4a5d661aSToomas Soome #define	PCIC_DISPLAY	0x03
332*4a5d661aSToomas Soome #define	PCIS_DISPLAY_VGA	0x00
333*4a5d661aSToomas Soome #define	PCIS_DISPLAY_XGA	0x01
334*4a5d661aSToomas Soome #define	PCIS_DISPLAY_3D		0x02
335*4a5d661aSToomas Soome #define	PCIS_DISPLAY_OTHER	0x80
336*4a5d661aSToomas Soome 
337*4a5d661aSToomas Soome #define	PCIC_MULTIMEDIA	0x04
338*4a5d661aSToomas Soome #define	PCIS_MULTIMEDIA_VIDEO	0x00
339*4a5d661aSToomas Soome #define	PCIS_MULTIMEDIA_AUDIO	0x01
340*4a5d661aSToomas Soome #define	PCIS_MULTIMEDIA_TELE	0x02
341*4a5d661aSToomas Soome #define	PCIS_MULTIMEDIA_HDA	0x03
342*4a5d661aSToomas Soome #define	PCIS_MULTIMEDIA_OTHER	0x80
343*4a5d661aSToomas Soome 
344*4a5d661aSToomas Soome #define	PCIC_MEMORY	0x05
345*4a5d661aSToomas Soome #define	PCIS_MEMORY_RAM		0x00
346*4a5d661aSToomas Soome #define	PCIS_MEMORY_FLASH	0x01
347*4a5d661aSToomas Soome #define	PCIS_MEMORY_OTHER	0x80
348*4a5d661aSToomas Soome 
349*4a5d661aSToomas Soome #define	PCIC_BRIDGE	0x06
350*4a5d661aSToomas Soome #define	PCIS_BRIDGE_HOST	0x00
351*4a5d661aSToomas Soome #define	PCIS_BRIDGE_ISA		0x01
352*4a5d661aSToomas Soome #define	PCIS_BRIDGE_EISA	0x02
353*4a5d661aSToomas Soome #define	PCIS_BRIDGE_MCA		0x03
354*4a5d661aSToomas Soome #define	PCIS_BRIDGE_PCI		0x04
355*4a5d661aSToomas Soome #define	PCIP_BRIDGE_PCI_SUBTRACTIVE	0x01
356*4a5d661aSToomas Soome #define	PCIS_BRIDGE_PCMCIA	0x05
357*4a5d661aSToomas Soome #define	PCIS_BRIDGE_NUBUS	0x06
358*4a5d661aSToomas Soome #define	PCIS_BRIDGE_CARDBUS	0x07
359*4a5d661aSToomas Soome #define	PCIS_BRIDGE_RACEWAY	0x08
360*4a5d661aSToomas Soome #define	PCIS_BRIDGE_PCI_TRANSPARENT 0x09
361*4a5d661aSToomas Soome #define	PCIS_BRIDGE_INFINIBAND	0x0a
362*4a5d661aSToomas Soome #define	PCIS_BRIDGE_OTHER	0x80
363*4a5d661aSToomas Soome 
364*4a5d661aSToomas Soome #define	PCIC_SIMPLECOMM	0x07
365*4a5d661aSToomas Soome #define	PCIS_SIMPLECOMM_UART	0x00
366*4a5d661aSToomas Soome #define	PCIP_SIMPLECOMM_UART_8250	0x00
367*4a5d661aSToomas Soome #define	PCIP_SIMPLECOMM_UART_16450A	0x01
368*4a5d661aSToomas Soome #define	PCIP_SIMPLECOMM_UART_16550A	0x02
369*4a5d661aSToomas Soome #define	PCIP_SIMPLECOMM_UART_16650A	0x03
370*4a5d661aSToomas Soome #define	PCIP_SIMPLECOMM_UART_16750A	0x04
371*4a5d661aSToomas Soome #define	PCIP_SIMPLECOMM_UART_16850A	0x05
372*4a5d661aSToomas Soome #define	PCIP_SIMPLECOMM_UART_16950A	0x06
373*4a5d661aSToomas Soome #define	PCIS_SIMPLECOMM_PAR	0x01
374*4a5d661aSToomas Soome #define	PCIS_SIMPLECOMM_MULSER	0x02
375*4a5d661aSToomas Soome #define	PCIS_SIMPLECOMM_MODEM	0x03
376*4a5d661aSToomas Soome #define	PCIS_SIMPLECOMM_GPIB	0x04
377*4a5d661aSToomas Soome #define	PCIS_SIMPLECOMM_SMART_CARD 0x05
378*4a5d661aSToomas Soome #define	PCIS_SIMPLECOMM_OTHER	0x80
379*4a5d661aSToomas Soome 
380*4a5d661aSToomas Soome #define	PCIC_BASEPERIPH	0x08
381*4a5d661aSToomas Soome #define	PCIS_BASEPERIPH_PIC	0x00
382*4a5d661aSToomas Soome #define	PCIP_BASEPERIPH_PIC_8259A	0x00
383*4a5d661aSToomas Soome #define	PCIP_BASEPERIPH_PIC_ISA		0x01
384*4a5d661aSToomas Soome #define	PCIP_BASEPERIPH_PIC_EISA	0x02
385*4a5d661aSToomas Soome #define	PCIP_BASEPERIPH_PIC_IO_APIC	0x10
386*4a5d661aSToomas Soome #define	PCIP_BASEPERIPH_PIC_IOX_APIC	0x20
387*4a5d661aSToomas Soome #define	PCIS_BASEPERIPH_DMA	0x01
388*4a5d661aSToomas Soome #define	PCIS_BASEPERIPH_TIMER	0x02
389*4a5d661aSToomas Soome #define	PCIS_BASEPERIPH_RTC	0x03
390*4a5d661aSToomas Soome #define	PCIS_BASEPERIPH_PCIHOT	0x04
391*4a5d661aSToomas Soome #define	PCIS_BASEPERIPH_SDHC	0x05
392*4a5d661aSToomas Soome #define	PCIS_BASEPERIPH_IOMMU	0x06
393*4a5d661aSToomas Soome #define	PCIS_BASEPERIPH_OTHER	0x80
394*4a5d661aSToomas Soome 
395*4a5d661aSToomas Soome #define	PCIC_INPUTDEV	0x09
396*4a5d661aSToomas Soome #define	PCIS_INPUTDEV_KEYBOARD	0x00
397*4a5d661aSToomas Soome #define	PCIS_INPUTDEV_DIGITIZER	0x01
398*4a5d661aSToomas Soome #define	PCIS_INPUTDEV_MOUSE	0x02
399*4a5d661aSToomas Soome #define	PCIS_INPUTDEV_SCANNER	0x03
400*4a5d661aSToomas Soome #define	PCIS_INPUTDEV_GAMEPORT	0x04
401*4a5d661aSToomas Soome #define	PCIS_INPUTDEV_OTHER	0x80
402*4a5d661aSToomas Soome 
403*4a5d661aSToomas Soome #define	PCIC_DOCKING	0x0a
404*4a5d661aSToomas Soome #define	PCIS_DOCKING_GENERIC	0x00
405*4a5d661aSToomas Soome #define	PCIS_DOCKING_OTHER	0x80
406*4a5d661aSToomas Soome 
407*4a5d661aSToomas Soome #define	PCIC_PROCESSOR	0x0b
408*4a5d661aSToomas Soome #define	PCIS_PROCESSOR_386	0x00
409*4a5d661aSToomas Soome #define	PCIS_PROCESSOR_486	0x01
410*4a5d661aSToomas Soome #define	PCIS_PROCESSOR_PENTIUM	0x02
411*4a5d661aSToomas Soome #define	PCIS_PROCESSOR_ALPHA	0x10
412*4a5d661aSToomas Soome #define	PCIS_PROCESSOR_POWERPC	0x20
413*4a5d661aSToomas Soome #define	PCIS_PROCESSOR_MIPS	0x30
414*4a5d661aSToomas Soome #define	PCIS_PROCESSOR_COPROC	0x40
415*4a5d661aSToomas Soome 
416*4a5d661aSToomas Soome #define	PCIC_SERIALBUS	0x0c
417*4a5d661aSToomas Soome #define	PCIS_SERIALBUS_FW	0x00
418*4a5d661aSToomas Soome #define	PCIS_SERIALBUS_ACCESS	0x01
419*4a5d661aSToomas Soome #define	PCIS_SERIALBUS_SSA	0x02
420*4a5d661aSToomas Soome #define	PCIS_SERIALBUS_USB	0x03
421*4a5d661aSToomas Soome #define	PCIP_SERIALBUS_USB_UHCI		0x00
422*4a5d661aSToomas Soome #define	PCIP_SERIALBUS_USB_OHCI		0x10
423*4a5d661aSToomas Soome #define	PCIP_SERIALBUS_USB_EHCI		0x20
424*4a5d661aSToomas Soome #define	PCIP_SERIALBUS_USB_XHCI		0x30
425*4a5d661aSToomas Soome #define	PCIP_SERIALBUS_USB_DEVICE	0xfe
426*4a5d661aSToomas Soome #define	PCIS_SERIALBUS_FC	0x04
427*4a5d661aSToomas Soome #define	PCIS_SERIALBUS_SMBUS	0x05
428*4a5d661aSToomas Soome #define	PCIS_SERIALBUS_INFINIBAND 0x06
429*4a5d661aSToomas Soome #define	PCIS_SERIALBUS_IPMI	0x07
430*4a5d661aSToomas Soome #define	PCIP_SERIALBUS_IPMI_SMIC	0x00
431*4a5d661aSToomas Soome #define	PCIP_SERIALBUS_IPMI_KCS		0x01
432*4a5d661aSToomas Soome #define	PCIP_SERIALBUS_IPMI_BT		0x02
433*4a5d661aSToomas Soome #define	PCIS_SERIALBUS_SERCOS	0x08
434*4a5d661aSToomas Soome #define	PCIS_SERIALBUS_CANBUS	0x09
435*4a5d661aSToomas Soome 
436*4a5d661aSToomas Soome #define	PCIC_WIRELESS	0x0d
437*4a5d661aSToomas Soome #define	PCIS_WIRELESS_IRDA	0x00
438*4a5d661aSToomas Soome #define	PCIS_WIRELESS_IR	0x01
439*4a5d661aSToomas Soome #define	PCIS_WIRELESS_RF	0x10
440*4a5d661aSToomas Soome #define	PCIS_WIRELESS_BLUETOOTH	0x11
441*4a5d661aSToomas Soome #define	PCIS_WIRELESS_BROADBAND	0x12
442*4a5d661aSToomas Soome #define	PCIS_WIRELESS_80211A	0x20
443*4a5d661aSToomas Soome #define	PCIS_WIRELESS_80211B	0x21
444*4a5d661aSToomas Soome #define	PCIS_WIRELESS_OTHER	0x80
445*4a5d661aSToomas Soome 
446*4a5d661aSToomas Soome #define	PCIC_INTELLIIO	0x0e
447*4a5d661aSToomas Soome #define	PCIS_INTELLIIO_I2O	0x00
448*4a5d661aSToomas Soome 
449*4a5d661aSToomas Soome #define	PCIC_SATCOM	0x0f
450*4a5d661aSToomas Soome #define	PCIS_SATCOM_TV		0x01
451*4a5d661aSToomas Soome #define	PCIS_SATCOM_AUDIO	0x02
452*4a5d661aSToomas Soome #define	PCIS_SATCOM_VOICE	0x03
453*4a5d661aSToomas Soome #define	PCIS_SATCOM_DATA	0x04
454*4a5d661aSToomas Soome 
455*4a5d661aSToomas Soome #define	PCIC_CRYPTO	0x10
456*4a5d661aSToomas Soome #define	PCIS_CRYPTO_NETCOMP	0x00
457*4a5d661aSToomas Soome #define	PCIS_CRYPTO_ENTERTAIN	0x10
458*4a5d661aSToomas Soome #define	PCIS_CRYPTO_OTHER	0x80
459*4a5d661aSToomas Soome 
460*4a5d661aSToomas Soome #define	PCIC_DASP	0x11
461*4a5d661aSToomas Soome #define	PCIS_DASP_DPIO		0x00
462*4a5d661aSToomas Soome #define	PCIS_DASP_PERFCNTRS	0x01
463*4a5d661aSToomas Soome #define	PCIS_DASP_COMM_SYNC	0x10
464*4a5d661aSToomas Soome #define	PCIS_DASP_MGMT_CARD	0x20
465*4a5d661aSToomas Soome #define	PCIS_DASP_OTHER		0x80
466*4a5d661aSToomas Soome 
467*4a5d661aSToomas Soome #define	PCIC_OTHER	0xff
468*4a5d661aSToomas Soome 
469*4a5d661aSToomas Soome /* Bridge Control Values. */
470*4a5d661aSToomas Soome #define	PCIB_BCR_PERR_ENABLE		0x0001
471*4a5d661aSToomas Soome #define	PCIB_BCR_SERR_ENABLE		0x0002
472*4a5d661aSToomas Soome #define	PCIB_BCR_ISA_ENABLE		0x0004
473*4a5d661aSToomas Soome #define	PCIB_BCR_VGA_ENABLE		0x0008
474*4a5d661aSToomas Soome #define	PCIB_BCR_MASTER_ABORT_MODE	0x0020
475*4a5d661aSToomas Soome #define	PCIB_BCR_SECBUS_RESET		0x0040
476*4a5d661aSToomas Soome #define	PCIB_BCR_SECBUS_BACKTOBACK	0x0080
477*4a5d661aSToomas Soome #define	PCIB_BCR_PRI_DISCARD_TIMEOUT	0x0100
478*4a5d661aSToomas Soome #define	PCIB_BCR_SEC_DISCARD_TIMEOUT	0x0200
479*4a5d661aSToomas Soome #define	PCIB_BCR_DISCARD_TIMER_STATUS	0x0400
480*4a5d661aSToomas Soome #define	PCIB_BCR_DISCARD_TIMER_SERREN	0x0800
481*4a5d661aSToomas Soome 
482*4a5d661aSToomas Soome /* PCI power manangement */
483*4a5d661aSToomas Soome #define	PCIR_POWER_CAP		0x2
484*4a5d661aSToomas Soome #define	PCIM_PCAP_SPEC			0x0007
485*4a5d661aSToomas Soome #define	PCIM_PCAP_PMEREQCLK		0x0008
486*4a5d661aSToomas Soome #define	PCIM_PCAP_DEVSPECINIT		0x0020
487*4a5d661aSToomas Soome #define	PCIM_PCAP_AUXPWR_0		0x0000
488*4a5d661aSToomas Soome #define	PCIM_PCAP_AUXPWR_55		0x0040
489*4a5d661aSToomas Soome #define	PCIM_PCAP_AUXPWR_100		0x0080
490*4a5d661aSToomas Soome #define	PCIM_PCAP_AUXPWR_160		0x00c0
491*4a5d661aSToomas Soome #define	PCIM_PCAP_AUXPWR_220		0x0100
492*4a5d661aSToomas Soome #define	PCIM_PCAP_AUXPWR_270		0x0140
493*4a5d661aSToomas Soome #define	PCIM_PCAP_AUXPWR_320		0x0180
494*4a5d661aSToomas Soome #define	PCIM_PCAP_AUXPWR_375		0x01c0
495*4a5d661aSToomas Soome #define	PCIM_PCAP_AUXPWRMASK		0x01c0
496*4a5d661aSToomas Soome #define	PCIM_PCAP_D1SUPP		0x0200
497*4a5d661aSToomas Soome #define	PCIM_PCAP_D2SUPP		0x0400
498*4a5d661aSToomas Soome #define	PCIM_PCAP_D0PME			0x0800
499*4a5d661aSToomas Soome #define	PCIM_PCAP_D1PME			0x1000
500*4a5d661aSToomas Soome #define	PCIM_PCAP_D2PME			0x2000
501*4a5d661aSToomas Soome #define	PCIM_PCAP_D3PME_HOT		0x4000
502*4a5d661aSToomas Soome #define	PCIM_PCAP_D3PME_COLD		0x8000
503*4a5d661aSToomas Soome 
504*4a5d661aSToomas Soome #define	PCIR_POWER_STATUS	0x4
505*4a5d661aSToomas Soome #define	PCIM_PSTAT_D0			0x0000
506*4a5d661aSToomas Soome #define	PCIM_PSTAT_D1			0x0001
507*4a5d661aSToomas Soome #define	PCIM_PSTAT_D2			0x0002
508*4a5d661aSToomas Soome #define	PCIM_PSTAT_D3			0x0003
509*4a5d661aSToomas Soome #define	PCIM_PSTAT_DMASK		0x0003
510*4a5d661aSToomas Soome #define	PCIM_PSTAT_NOSOFTRESET		0x0008
511*4a5d661aSToomas Soome #define	PCIM_PSTAT_PMEENABLE		0x0100
512*4a5d661aSToomas Soome #define	PCIM_PSTAT_D0POWER		0x0000
513*4a5d661aSToomas Soome #define	PCIM_PSTAT_D1POWER		0x0200
514*4a5d661aSToomas Soome #define	PCIM_PSTAT_D2POWER		0x0400
515*4a5d661aSToomas Soome #define	PCIM_PSTAT_D3POWER		0x0600
516*4a5d661aSToomas Soome #define	PCIM_PSTAT_D0HEAT		0x0800
517*4a5d661aSToomas Soome #define	PCIM_PSTAT_D1HEAT		0x0a00
518*4a5d661aSToomas Soome #define	PCIM_PSTAT_D2HEAT		0x0c00
519*4a5d661aSToomas Soome #define	PCIM_PSTAT_D3HEAT		0x0e00
520*4a5d661aSToomas Soome #define	PCIM_PSTAT_DATASELMASK		0x1e00
521*4a5d661aSToomas Soome #define	PCIM_PSTAT_DATAUNKN		0x0000
522*4a5d661aSToomas Soome #define	PCIM_PSTAT_DATADIV10		0x2000
523*4a5d661aSToomas Soome #define	PCIM_PSTAT_DATADIV100		0x4000
524*4a5d661aSToomas Soome #define	PCIM_PSTAT_DATADIV1000		0x6000
525*4a5d661aSToomas Soome #define	PCIM_PSTAT_DATADIVMASK		0x6000
526*4a5d661aSToomas Soome #define	PCIM_PSTAT_PME			0x8000
527*4a5d661aSToomas Soome 
528*4a5d661aSToomas Soome #define	PCIR_POWER_BSE		0x6
529*4a5d661aSToomas Soome #define	PCIM_PMCSR_BSE_D3B3		0x00
530*4a5d661aSToomas Soome #define	PCIM_PMCSR_BSE_D3B2		0x40
531*4a5d661aSToomas Soome #define	PCIM_PMCSR_BSE_BPCCE		0x80
532*4a5d661aSToomas Soome 
533*4a5d661aSToomas Soome #define	PCIR_POWER_DATA		0x7
534*4a5d661aSToomas Soome 
535*4a5d661aSToomas Soome /* VPD capability registers */
536*4a5d661aSToomas Soome #define	PCIR_VPD_ADDR		0x2
537*4a5d661aSToomas Soome #define	PCIR_VPD_DATA		0x4
538*4a5d661aSToomas Soome 
539*4a5d661aSToomas Soome /* PCI Message Signalled Interrupts (MSI) */
540*4a5d661aSToomas Soome #define	PCIR_MSI_CTRL		0x2
541*4a5d661aSToomas Soome #define	PCIM_MSICTRL_VECTOR		0x0100
542*4a5d661aSToomas Soome #define	PCIM_MSICTRL_64BIT		0x0080
543*4a5d661aSToomas Soome #define	PCIM_MSICTRL_MME_MASK		0x0070
544*4a5d661aSToomas Soome #define	PCIM_MSICTRL_MME_1		0x0000
545*4a5d661aSToomas Soome #define	PCIM_MSICTRL_MME_2		0x0010
546*4a5d661aSToomas Soome #define	PCIM_MSICTRL_MME_4		0x0020
547*4a5d661aSToomas Soome #define	PCIM_MSICTRL_MME_8		0x0030
548*4a5d661aSToomas Soome #define	PCIM_MSICTRL_MME_16		0x0040
549*4a5d661aSToomas Soome #define	PCIM_MSICTRL_MME_32		0x0050
550*4a5d661aSToomas Soome #define	PCIM_MSICTRL_MMC_MASK		0x000E
551*4a5d661aSToomas Soome #define	PCIM_MSICTRL_MMC_1		0x0000
552*4a5d661aSToomas Soome #define	PCIM_MSICTRL_MMC_2		0x0002
553*4a5d661aSToomas Soome #define	PCIM_MSICTRL_MMC_4		0x0004
554*4a5d661aSToomas Soome #define	PCIM_MSICTRL_MMC_8		0x0006
555*4a5d661aSToomas Soome #define	PCIM_MSICTRL_MMC_16		0x0008
556*4a5d661aSToomas Soome #define	PCIM_MSICTRL_MMC_32		0x000A
557*4a5d661aSToomas Soome #define	PCIM_MSICTRL_MSI_ENABLE		0x0001
558*4a5d661aSToomas Soome #define	PCIR_MSI_ADDR		0x4
559*4a5d661aSToomas Soome #define	PCIR_MSI_ADDR_HIGH	0x8
560*4a5d661aSToomas Soome #define	PCIR_MSI_DATA		0x8
561*4a5d661aSToomas Soome #define	PCIR_MSI_DATA_64BIT	0xc
562*4a5d661aSToomas Soome #define	PCIR_MSI_MASK		0x10
563*4a5d661aSToomas Soome #define	PCIR_MSI_PENDING	0x14
564*4a5d661aSToomas Soome 
565*4a5d661aSToomas Soome /* PCI-X definitions */
566*4a5d661aSToomas Soome 
567*4a5d661aSToomas Soome /* For header type 0 devices */
568*4a5d661aSToomas Soome #define	PCIXR_COMMAND		0x2
569*4a5d661aSToomas Soome #define	PCIXM_COMMAND_DPERR_E		0x0001	/* Data Parity Error Recovery */
570*4a5d661aSToomas Soome #define	PCIXM_COMMAND_ERO		0x0002	/* Enable Relaxed Ordering */
571*4a5d661aSToomas Soome #define	PCIXM_COMMAND_MAX_READ		0x000c	/* Maximum Burst Read Count */
572*4a5d661aSToomas Soome #define	PCIXM_COMMAND_MAX_READ_512	0x0000
573*4a5d661aSToomas Soome #define	PCIXM_COMMAND_MAX_READ_1024	0x0004
574*4a5d661aSToomas Soome #define	PCIXM_COMMAND_MAX_READ_2048	0x0008
575*4a5d661aSToomas Soome #define	PCIXM_COMMAND_MAX_READ_4096	0x000c
576*4a5d661aSToomas Soome #define	PCIXM_COMMAND_MAX_SPLITS 	0x0070	/* Maximum Split Transactions */
577*4a5d661aSToomas Soome #define	PCIXM_COMMAND_MAX_SPLITS_1	0x0000
578*4a5d661aSToomas Soome #define	PCIXM_COMMAND_MAX_SPLITS_2	0x0010
579*4a5d661aSToomas Soome #define	PCIXM_COMMAND_MAX_SPLITS_3	0x0020
580*4a5d661aSToomas Soome #define	PCIXM_COMMAND_MAX_SPLITS_4	0x0030
581*4a5d661aSToomas Soome #define	PCIXM_COMMAND_MAX_SPLITS_8	0x0040
582*4a5d661aSToomas Soome #define	PCIXM_COMMAND_MAX_SPLITS_12	0x0050
583*4a5d661aSToomas Soome #define	PCIXM_COMMAND_MAX_SPLITS_16	0x0060
584*4a5d661aSToomas Soome #define	PCIXM_COMMAND_MAX_SPLITS_32	0x0070
585*4a5d661aSToomas Soome #define	PCIXM_COMMAND_VERSION		0x3000
586*4a5d661aSToomas Soome #define	PCIXR_STATUS		0x4
587*4a5d661aSToomas Soome #define	PCIXM_STATUS_DEVFN		0x000000FF
588*4a5d661aSToomas Soome #define	PCIXM_STATUS_BUS		0x0000FF00
589*4a5d661aSToomas Soome #define	PCIXM_STATUS_64BIT		0x00010000
590*4a5d661aSToomas Soome #define	PCIXM_STATUS_133CAP		0x00020000
591*4a5d661aSToomas Soome #define	PCIXM_STATUS_SC_DISCARDED	0x00040000
592*4a5d661aSToomas Soome #define	PCIXM_STATUS_UNEXP_SC		0x00080000
593*4a5d661aSToomas Soome #define	PCIXM_STATUS_COMPLEX_DEV	0x00100000
594*4a5d661aSToomas Soome #define	PCIXM_STATUS_MAX_READ		0x00600000
595*4a5d661aSToomas Soome #define	PCIXM_STATUS_MAX_READ_512	0x00000000
596*4a5d661aSToomas Soome #define	PCIXM_STATUS_MAX_READ_1024	0x00200000
597*4a5d661aSToomas Soome #define	PCIXM_STATUS_MAX_READ_2048	0x00400000
598*4a5d661aSToomas Soome #define	PCIXM_STATUS_MAX_READ_4096	0x00600000
599*4a5d661aSToomas Soome #define	PCIXM_STATUS_MAX_SPLITS		0x03800000
600*4a5d661aSToomas Soome #define	PCIXM_STATUS_MAX_SPLITS_1	0x00000000
601*4a5d661aSToomas Soome #define	PCIXM_STATUS_MAX_SPLITS_2	0x00800000
602*4a5d661aSToomas Soome #define	PCIXM_STATUS_MAX_SPLITS_3	0x01000000
603*4a5d661aSToomas Soome #define	PCIXM_STATUS_MAX_SPLITS_4	0x01800000
604*4a5d661aSToomas Soome #define	PCIXM_STATUS_MAX_SPLITS_8	0x02000000
605*4a5d661aSToomas Soome #define	PCIXM_STATUS_MAX_SPLITS_12	0x02800000
606*4a5d661aSToomas Soome #define	PCIXM_STATUS_MAX_SPLITS_16	0x03000000
607*4a5d661aSToomas Soome #define	PCIXM_STATUS_MAX_SPLITS_32	0x03800000
608*4a5d661aSToomas Soome #define	PCIXM_STATUS_MAX_CUM_READ	0x1C000000
609*4a5d661aSToomas Soome #define	PCIXM_STATUS_RCVD_SC_ERR	0x20000000
610*4a5d661aSToomas Soome #define	PCIXM_STATUS_266CAP		0x40000000
611*4a5d661aSToomas Soome #define	PCIXM_STATUS_533CAP		0x80000000
612*4a5d661aSToomas Soome 
613*4a5d661aSToomas Soome /* For header type 1 devices (PCI-X bridges) */
614*4a5d661aSToomas Soome #define	PCIXR_SEC_STATUS	0x2
615*4a5d661aSToomas Soome #define	PCIXM_SEC_STATUS_64BIT		0x0001
616*4a5d661aSToomas Soome #define	PCIXM_SEC_STATUS_133CAP		0x0002
617*4a5d661aSToomas Soome #define	PCIXM_SEC_STATUS_SC_DISC	0x0004
618*4a5d661aSToomas Soome #define	PCIXM_SEC_STATUS_UNEXP_SC	0x0008
619*4a5d661aSToomas Soome #define	PCIXM_SEC_STATUS_SC_OVERRUN	0x0010
620*4a5d661aSToomas Soome #define	PCIXM_SEC_STATUS_SR_DELAYED	0x0020
621*4a5d661aSToomas Soome #define	PCIXM_SEC_STATUS_BUS_MODE	0x03c0
622*4a5d661aSToomas Soome #define	PCIXM_SEC_STATUS_VERSION	0x3000
623*4a5d661aSToomas Soome #define	PCIXM_SEC_STATUS_266CAP		0x4000
624*4a5d661aSToomas Soome #define	PCIXM_SEC_STATUS_533CAP		0x8000
625*4a5d661aSToomas Soome #define	PCIXR_BRIDGE_STATUS	0x4
626*4a5d661aSToomas Soome #define	PCIXM_BRIDGE_STATUS_DEVFN	0x000000FF
627*4a5d661aSToomas Soome #define	PCIXM_BRIDGE_STATUS_BUS		0x0000FF00
628*4a5d661aSToomas Soome #define	PCIXM_BRIDGE_STATUS_64BIT	0x00010000
629*4a5d661aSToomas Soome #define	PCIXM_BRIDGE_STATUS_133CAP	0x00020000
630*4a5d661aSToomas Soome #define	PCIXM_BRIDGE_STATUS_SC_DISCARDED 0x00040000
631*4a5d661aSToomas Soome #define	PCIXM_BRIDGE_STATUS_UNEXP_SC	0x00080000
632*4a5d661aSToomas Soome #define	PCIXM_BRIDGE_STATUS_SC_OVERRUN	0x00100000
633*4a5d661aSToomas Soome #define	PCIXM_BRIDGE_STATUS_SR_DELAYED	0x00200000
634*4a5d661aSToomas Soome #define	PCIXM_BRIDGE_STATUS_DEVID_MSGCAP 0x20000000
635*4a5d661aSToomas Soome #define	PCIXM_BRIDGE_STATUS_266CAP	0x40000000
636*4a5d661aSToomas Soome #define	PCIXM_BRIDGE_STATUS_533CAP	0x80000000
637*4a5d661aSToomas Soome 
638*4a5d661aSToomas Soome /* HT (HyperTransport) Capability definitions */
639*4a5d661aSToomas Soome #define	PCIR_HT_COMMAND		0x2
640*4a5d661aSToomas Soome #define	PCIM_HTCMD_CAP_MASK		0xf800	/* Capability type. */
641*4a5d661aSToomas Soome #define	PCIM_HTCAP_SLAVE		0x0000	/* 000xx */
642*4a5d661aSToomas Soome #define	PCIM_HTCAP_HOST			0x2000	/* 001xx */
643*4a5d661aSToomas Soome #define	PCIM_HTCAP_SWITCH		0x4000	/* 01000 */
644*4a5d661aSToomas Soome #define	PCIM_HTCAP_INTERRUPT		0x8000	/* 10000 */
645*4a5d661aSToomas Soome #define	PCIM_HTCAP_REVISION_ID		0x8800	/* 10001 */
646*4a5d661aSToomas Soome #define	PCIM_HTCAP_UNITID_CLUMPING	0x9000	/* 10010 */
647*4a5d661aSToomas Soome #define	PCIM_HTCAP_EXT_CONFIG_SPACE	0x9800	/* 10011 */
648*4a5d661aSToomas Soome #define	PCIM_HTCAP_ADDRESS_MAPPING	0xa000	/* 10100 */
649*4a5d661aSToomas Soome #define	PCIM_HTCAP_MSI_MAPPING		0xa800	/* 10101 */
650*4a5d661aSToomas Soome #define	PCIM_HTCAP_DIRECT_ROUTE		0xb000	/* 10110 */
651*4a5d661aSToomas Soome #define	PCIM_HTCAP_VCSET		0xb800	/* 10111 */
652*4a5d661aSToomas Soome #define	PCIM_HTCAP_RETRY_MODE		0xc000	/* 11000 */
653*4a5d661aSToomas Soome #define	PCIM_HTCAP_X86_ENCODING		0xc800	/* 11001 */
654*4a5d661aSToomas Soome #define	PCIM_HTCAP_GEN3			0xd000	/* 11010 */
655*4a5d661aSToomas Soome #define	PCIM_HTCAP_FLE			0xd800	/* 11011 */
656*4a5d661aSToomas Soome #define	PCIM_HTCAP_PM			0xe000	/* 11100 */
657*4a5d661aSToomas Soome #define	PCIM_HTCAP_HIGH_NODE_COUNT	0xe800	/* 11101 */
658*4a5d661aSToomas Soome 
659*4a5d661aSToomas Soome /* HT MSI Mapping Capability definitions. */
660*4a5d661aSToomas Soome #define	PCIM_HTCMD_MSI_ENABLE		0x0001
661*4a5d661aSToomas Soome #define	PCIM_HTCMD_MSI_FIXED		0x0002
662*4a5d661aSToomas Soome #define	PCIR_HTMSI_ADDRESS_LO	0x4
663*4a5d661aSToomas Soome #define	PCIR_HTMSI_ADDRESS_HI	0x8
664*4a5d661aSToomas Soome 
665*4a5d661aSToomas Soome /* PCI Vendor capability definitions */
666*4a5d661aSToomas Soome #define	PCIR_VENDOR_LENGTH	0x2
667*4a5d661aSToomas Soome #define	PCIR_VENDOR_DATA	0x3
668*4a5d661aSToomas Soome 
669*4a5d661aSToomas Soome /* PCI EHCI Debug Port definitions */
670*4a5d661aSToomas Soome #define	PCIR_DEBUG_PORT		0x2
671*4a5d661aSToomas Soome #define	PCIM_DEBUG_PORT_OFFSET		0x1FFF
672*4a5d661aSToomas Soome #define	PCIM_DEBUG_PORT_BAR		0xe000
673*4a5d661aSToomas Soome 
674*4a5d661aSToomas Soome /* PCI-PCI Bridge Subvendor definitions */
675*4a5d661aSToomas Soome #define	PCIR_SUBVENDCAP_ID	0x4
676*4a5d661aSToomas Soome 
677*4a5d661aSToomas Soome /* PCI Express definitions */
678*4a5d661aSToomas Soome #define	PCIER_FLAGS		0x2
679*4a5d661aSToomas Soome #define	PCIEM_FLAGS_VERSION		0x000F
680*4a5d661aSToomas Soome #define	PCIEM_FLAGS_TYPE		0x00F0
681*4a5d661aSToomas Soome #define	PCIEM_TYPE_ENDPOINT		0x0000
682*4a5d661aSToomas Soome #define	PCIEM_TYPE_LEGACY_ENDPOINT	0x0010
683*4a5d661aSToomas Soome #define	PCIEM_TYPE_ROOT_PORT		0x0040
684*4a5d661aSToomas Soome #define	PCIEM_TYPE_UPSTREAM_PORT	0x0050
685*4a5d661aSToomas Soome #define	PCIEM_TYPE_DOWNSTREAM_PORT	0x0060
686*4a5d661aSToomas Soome #define	PCIEM_TYPE_PCI_BRIDGE		0x0070
687*4a5d661aSToomas Soome #define	PCIEM_TYPE_PCIE_BRIDGE		0x0080
688*4a5d661aSToomas Soome #define	PCIEM_TYPE_ROOT_INT_EP		0x0090
689*4a5d661aSToomas Soome #define	PCIEM_TYPE_ROOT_EC		0x00a0
690*4a5d661aSToomas Soome #define	PCIEM_FLAGS_SLOT		0x0100
691*4a5d661aSToomas Soome #define	PCIEM_FLAGS_IRQ			0x3e00
692*4a5d661aSToomas Soome #define	PCIER_DEVICE_CAP	0x4
693*4a5d661aSToomas Soome #define	PCIEM_CAP_MAX_PAYLOAD		0x00000007
694*4a5d661aSToomas Soome #define	PCIEM_CAP_PHANTHOM_FUNCS	0x00000018
695*4a5d661aSToomas Soome #define	PCIEM_CAP_EXT_TAG_FIELD		0x00000020
696*4a5d661aSToomas Soome #define	PCIEM_CAP_L0S_LATENCY		0x000001c0
697*4a5d661aSToomas Soome #define	PCIEM_CAP_L1_LATENCY		0x00000e00
698*4a5d661aSToomas Soome #define	PCIEM_CAP_ROLE_ERR_RPT		0x00008000
699*4a5d661aSToomas Soome #define	PCIEM_CAP_SLOT_PWR_LIM_VAL	0x03fc0000
700*4a5d661aSToomas Soome #define	PCIEM_CAP_SLOT_PWR_LIM_SCALE	0x0c000000
701*4a5d661aSToomas Soome #define	PCIEM_CAP_FLR			0x10000000
702*4a5d661aSToomas Soome #define	PCIER_DEVICE_CTL	0x8
703*4a5d661aSToomas Soome #define	PCIEM_CTL_COR_ENABLE		0x0001
704*4a5d661aSToomas Soome #define	PCIEM_CTL_NFER_ENABLE		0x0002
705*4a5d661aSToomas Soome #define	PCIEM_CTL_FER_ENABLE		0x0004
706*4a5d661aSToomas Soome #define	PCIEM_CTL_URR_ENABLE		0x0008
707*4a5d661aSToomas Soome #define	PCIEM_CTL_RELAXED_ORD_ENABLE	0x0010
708*4a5d661aSToomas Soome #define	PCIEM_CTL_MAX_PAYLOAD		0x00e0
709*4a5d661aSToomas Soome #define	PCIEM_CTL_EXT_TAG_FIELD		0x0100
710*4a5d661aSToomas Soome #define	PCIEM_CTL_PHANTHOM_FUNCS	0x0200
711*4a5d661aSToomas Soome #define	PCIEM_CTL_AUX_POWER_PM		0x0400
712*4a5d661aSToomas Soome #define	PCIEM_CTL_NOSNOOP_ENABLE	0x0800
713*4a5d661aSToomas Soome #define	PCIEM_CTL_MAX_READ_REQUEST	0x7000
714*4a5d661aSToomas Soome #define	PCIEM_CTL_BRDG_CFG_RETRY	0x8000	/* PCI-E - PCI/PCI-X bridges */
715*4a5d661aSToomas Soome #define	PCIEM_CTL_INITIATE_FLR		0x8000	/* FLR capable endpoints */
716*4a5d661aSToomas Soome #define	PCIER_DEVICE_STA	0xa
717*4a5d661aSToomas Soome #define	PCIEM_STA_CORRECTABLE_ERROR	0x0001
718*4a5d661aSToomas Soome #define	PCIEM_STA_NON_FATAL_ERROR	0x0002
719*4a5d661aSToomas Soome #define	PCIEM_STA_FATAL_ERROR		0x0004
720*4a5d661aSToomas Soome #define	PCIEM_STA_UNSUPPORTED_REQ	0x0008
721*4a5d661aSToomas Soome #define	PCIEM_STA_AUX_POWER		0x0010
722*4a5d661aSToomas Soome #define	PCIEM_STA_TRANSACTION_PND	0x0020
723*4a5d661aSToomas Soome #define	PCIER_LINK_CAP		0xc
724*4a5d661aSToomas Soome #define	PCIEM_LINK_CAP_MAX_SPEED	0x0000000f
725*4a5d661aSToomas Soome #define	PCIEM_LINK_CAP_MAX_WIDTH	0x000003f0
726*4a5d661aSToomas Soome #define	PCIEM_LINK_CAP_ASPM		0x00000c00
727*4a5d661aSToomas Soome #define	PCIEM_LINK_CAP_L0S_EXIT		0x00007000
728*4a5d661aSToomas Soome #define	PCIEM_LINK_CAP_L1_EXIT		0x00038000
729*4a5d661aSToomas Soome #define	PCIEM_LINK_CAP_CLOCK_PM		0x00040000
730*4a5d661aSToomas Soome #define	PCIEM_LINK_CAP_SURPRISE_DOWN	0x00080000
731*4a5d661aSToomas Soome #define	PCIEM_LINK_CAP_DL_ACTIVE	0x00100000
732*4a5d661aSToomas Soome #define	PCIEM_LINK_CAP_LINK_BW_NOTIFY	0x00200000
733*4a5d661aSToomas Soome #define	PCIEM_LINK_CAP_ASPM_COMPLIANCE	0x00400000
734*4a5d661aSToomas Soome #define	PCIEM_LINK_CAP_PORT		0xff000000
735*4a5d661aSToomas Soome #define	PCIER_LINK_CTL		0x10
736*4a5d661aSToomas Soome #define	PCIEM_LINK_CTL_ASPMC_DIS	0x0000
737*4a5d661aSToomas Soome #define	PCIEM_LINK_CTL_ASPMC_L0S	0x0001
738*4a5d661aSToomas Soome #define	PCIEM_LINK_CTL_ASPMC_L1		0x0002
739*4a5d661aSToomas Soome #define	PCIEM_LINK_CTL_ASPMC		0x0003
740*4a5d661aSToomas Soome #define	PCIEM_LINK_CTL_RCB		0x0008
741*4a5d661aSToomas Soome #define	PCIEM_LINK_CTL_LINK_DIS		0x0010
742*4a5d661aSToomas Soome #define	PCIEM_LINK_CTL_RETRAIN_LINK	0x0020
743*4a5d661aSToomas Soome #define	PCIEM_LINK_CTL_COMMON_CLOCK	0x0040
744*4a5d661aSToomas Soome #define	PCIEM_LINK_CTL_EXTENDED_SYNC	0x0080
745*4a5d661aSToomas Soome #define	PCIEM_LINK_CTL_ECPM		0x0100
746*4a5d661aSToomas Soome #define	PCIEM_LINK_CTL_HAWD		0x0200
747*4a5d661aSToomas Soome #define	PCIEM_LINK_CTL_LBMIE		0x0400
748*4a5d661aSToomas Soome #define	PCIEM_LINK_CTL_LABIE		0x0800
749*4a5d661aSToomas Soome #define	PCIER_LINK_STA		0x12
750*4a5d661aSToomas Soome #define	PCIEM_LINK_STA_SPEED		0x000f
751*4a5d661aSToomas Soome #define	PCIEM_LINK_STA_WIDTH		0x03f0
752*4a5d661aSToomas Soome #define	PCIEM_LINK_STA_TRAINING_ERROR	0x0400
753*4a5d661aSToomas Soome #define	PCIEM_LINK_STA_TRAINING		0x0800
754*4a5d661aSToomas Soome #define	PCIEM_LINK_STA_SLOT_CLOCK	0x1000
755*4a5d661aSToomas Soome #define	PCIEM_LINK_STA_DL_ACTIVE	0x2000
756*4a5d661aSToomas Soome #define	PCIEM_LINK_STA_LINK_BW_MGMT	0x4000
757*4a5d661aSToomas Soome #define	PCIEM_LINK_STA_LINK_AUTO_BW	0x8000
758*4a5d661aSToomas Soome #define	PCIER_SLOT_CAP		0x14
759*4a5d661aSToomas Soome #define	PCIEM_SLOT_CAP_APB		0x00000001
760*4a5d661aSToomas Soome #define	PCIEM_SLOT_CAP_PCP		0x00000002
761*4a5d661aSToomas Soome #define	PCIEM_SLOT_CAP_MRLSP		0x00000004
762*4a5d661aSToomas Soome #define	PCIEM_SLOT_CAP_AIP		0x00000008
763*4a5d661aSToomas Soome #define	PCIEM_SLOT_CAP_PIP		0x00000010
764*4a5d661aSToomas Soome #define	PCIEM_SLOT_CAP_HPS		0x00000020
765*4a5d661aSToomas Soome #define	PCIEM_SLOT_CAP_HPC		0x00000040
766*4a5d661aSToomas Soome #define	PCIEM_SLOT_CAP_SPLV		0x00007f80
767*4a5d661aSToomas Soome #define	PCIEM_SLOT_CAP_SPLS		0x00018000
768*4a5d661aSToomas Soome #define	PCIEM_SLOT_CAP_EIP		0x00020000
769*4a5d661aSToomas Soome #define	PCIEM_SLOT_CAP_NCCS		0x00040000
770*4a5d661aSToomas Soome #define	PCIEM_SLOT_CAP_PSN		0xfff80000
771*4a5d661aSToomas Soome #define	PCIER_SLOT_CTL		0x18
772*4a5d661aSToomas Soome #define	PCIEM_SLOT_CTL_ABPE		0x0001
773*4a5d661aSToomas Soome #define	PCIEM_SLOT_CTL_PFDE		0x0002
774*4a5d661aSToomas Soome #define	PCIEM_SLOT_CTL_MRLSCE		0x0004
775*4a5d661aSToomas Soome #define	PCIEM_SLOT_CTL_PDCE		0x0008
776*4a5d661aSToomas Soome #define	PCIEM_SLOT_CTL_CCIE		0x0010
777*4a5d661aSToomas Soome #define	PCIEM_SLOT_CTL_HPIE		0x0020
778*4a5d661aSToomas Soome #define	PCIEM_SLOT_CTL_AIC		0x00c0
779*4a5d661aSToomas Soome #define	PCIEM_SLOT_CTL_PIC		0x0300
780*4a5d661aSToomas Soome #define	PCIEM_SLOT_CTL_PCC		0x0400
781*4a5d661aSToomas Soome #define	PCIEM_SLOT_CTL_EIC		0x0800
782*4a5d661aSToomas Soome #define	PCIEM_SLOT_CTL_DLLSCE		0x1000
783*4a5d661aSToomas Soome #define	PCIER_SLOT_STA		0x1a
784*4a5d661aSToomas Soome #define	PCIEM_SLOT_STA_ABP		0x0001
785*4a5d661aSToomas Soome #define	PCIEM_SLOT_STA_PFD		0x0002
786*4a5d661aSToomas Soome #define	PCIEM_SLOT_STA_MRLSC		0x0004
787*4a5d661aSToomas Soome #define	PCIEM_SLOT_STA_PDC		0x0008
788*4a5d661aSToomas Soome #define	PCIEM_SLOT_STA_CC		0x0010
789*4a5d661aSToomas Soome #define	PCIEM_SLOT_STA_MRLSS		0x0020
790*4a5d661aSToomas Soome #define	PCIEM_SLOT_STA_PDS		0x0040
791*4a5d661aSToomas Soome #define	PCIEM_SLOT_STA_EIS		0x0080
792*4a5d661aSToomas Soome #define	PCIEM_SLOT_STA_DLLSC		0x0100
793*4a5d661aSToomas Soome #define	PCIER_ROOT_CTL		0x1c
794*4a5d661aSToomas Soome #define	PCIEM_ROOT_CTL_SERR_CORR	0x0001
795*4a5d661aSToomas Soome #define	PCIEM_ROOT_CTL_SERR_NONFATAL	0x0002
796*4a5d661aSToomas Soome #define	PCIEM_ROOT_CTL_SERR_FATAL	0x0004
797*4a5d661aSToomas Soome #define	PCIEM_ROOT_CTL_PME		0x0008
798*4a5d661aSToomas Soome #define	PCIEM_ROOT_CTL_CRS_VIS		0x0010
799*4a5d661aSToomas Soome #define	PCIER_ROOT_CAP		0x1e
800*4a5d661aSToomas Soome #define	PCIEM_ROOT_CAP_CRS_VIS		0x0001
801*4a5d661aSToomas Soome #define	PCIER_ROOT_STA		0x20
802*4a5d661aSToomas Soome #define	PCIEM_ROOT_STA_PME_REQID_MASK	0x0000ffff
803*4a5d661aSToomas Soome #define	PCIEM_ROOT_STA_PME_STATUS	0x00010000
804*4a5d661aSToomas Soome #define	PCIEM_ROOT_STA_PME_PEND		0x00020000
805*4a5d661aSToomas Soome #define	PCIER_DEVICE_CAP2	0x24
806*4a5d661aSToomas Soome #define	PCIEM_CAP2_ARI		0x20
807*4a5d661aSToomas Soome #define	PCIER_DEVICE_CTL2	0x28
808*4a5d661aSToomas Soome #define	PCIEM_CTL2_COMP_TIMEOUT_VAL	0x000f
809*4a5d661aSToomas Soome #define	PCIEM_CTL2_COMP_TIMEOUT_DIS	0x0010
810*4a5d661aSToomas Soome #define	PCIEM_CTL2_ARI			0x0020
811*4a5d661aSToomas Soome #define	PCIEM_CTL2_ATOMIC_REQ_ENABLE	0x0040
812*4a5d661aSToomas Soome #define	PCIEM_CTL2_ATOMIC_EGR_BLOCK	0x0080
813*4a5d661aSToomas Soome #define	PCIEM_CTL2_ID_ORDERED_REQ_EN	0x0100
814*4a5d661aSToomas Soome #define	PCIEM_CTL2_ID_ORDERED_CMP_EN	0x0200
815*4a5d661aSToomas Soome #define	PCIEM_CTL2_LTR_ENABLE		0x0400
816*4a5d661aSToomas Soome #define	PCIEM_CTL2_OBFF			0x6000
817*4a5d661aSToomas Soome #define	PCIEM_OBFF_DISABLE		0x0000
818*4a5d661aSToomas Soome #define	PCIEM_OBFF_MSGA_ENABLE		0x2000
819*4a5d661aSToomas Soome #define	PCIEM_OBFF_MSGB_ENABLE		0x4000
820*4a5d661aSToomas Soome #define	PCIEM_OBFF_WAKE_ENABLE		0x6000
821*4a5d661aSToomas Soome #define	PCIEM_CTL2_END2END_TLP		0x8000
822*4a5d661aSToomas Soome #define	PCIER_DEVICE_STA2	0x2a
823*4a5d661aSToomas Soome #define	PCIER_LINK_CAP2		0x2c
824*4a5d661aSToomas Soome #define	PCIER_LINK_CTL2		0x30
825*4a5d661aSToomas Soome #define	PCIER_LINK_STA2		0x32
826*4a5d661aSToomas Soome #define	PCIER_SLOT_CAP2		0x34
827*4a5d661aSToomas Soome #define	PCIER_SLOT_CTL2		0x38
828*4a5d661aSToomas Soome #define	PCIER_SLOT_STA2		0x3a
829*4a5d661aSToomas Soome 
830*4a5d661aSToomas Soome /* MSI-X definitions */
831*4a5d661aSToomas Soome #define	PCIR_MSIX_CTRL		0x2
832*4a5d661aSToomas Soome #define	PCIM_MSIXCTRL_MSIX_ENABLE	0x8000
833*4a5d661aSToomas Soome #define	PCIM_MSIXCTRL_FUNCTION_MASK	0x4000
834*4a5d661aSToomas Soome #define	PCIM_MSIXCTRL_TABLE_SIZE	0x07FF
835*4a5d661aSToomas Soome #define	PCIR_MSIX_TABLE		0x4
836*4a5d661aSToomas Soome #define	PCIR_MSIX_PBA		0x8
837*4a5d661aSToomas Soome #define	PCIM_MSIX_BIR_MASK		0x7
838*4a5d661aSToomas Soome #define	PCIM_MSIX_BIR_BAR_10		0
839*4a5d661aSToomas Soome #define	PCIM_MSIX_BIR_BAR_14		1
840*4a5d661aSToomas Soome #define	PCIM_MSIX_BIR_BAR_18		2
841*4a5d661aSToomas Soome #define	PCIM_MSIX_BIR_BAR_1C		3
842*4a5d661aSToomas Soome #define	PCIM_MSIX_BIR_BAR_20		4
843*4a5d661aSToomas Soome #define	PCIM_MSIX_BIR_BAR_24		5
844*4a5d661aSToomas Soome #define	PCIM_MSIX_VCTRL_MASK		0x1
845*4a5d661aSToomas Soome 
846*4a5d661aSToomas Soome /* PCI Advanced Features definitions */
847*4a5d661aSToomas Soome #define	PCIR_PCIAF_CAP		0x3
848*4a5d661aSToomas Soome #define	PCIM_PCIAFCAP_TP	0x01
849*4a5d661aSToomas Soome #define	PCIM_PCIAFCAP_FLR	0x02
850*4a5d661aSToomas Soome #define	PCIR_PCIAF_CTRL		0x4
851*4a5d661aSToomas Soome #define	PCIR_PCIAFCTRL_FLR	0x01
852*4a5d661aSToomas Soome #define	PCIR_PCIAF_STATUS	0x5
853*4a5d661aSToomas Soome #define	PCIR_PCIAFSTATUS_TP	0x01
854*4a5d661aSToomas Soome 
855*4a5d661aSToomas Soome /* Advanced Error Reporting */
856*4a5d661aSToomas Soome #define	PCIR_AER_UC_STATUS	0x04
857*4a5d661aSToomas Soome #define	PCIM_AER_UC_TRAINING_ERROR	0x00000001
858*4a5d661aSToomas Soome #define	PCIM_AER_UC_DL_PROTOCOL_ERROR	0x00000010
859*4a5d661aSToomas Soome #define	PCIM_AER_UC_SURPRISE_LINK_DOWN	0x00000020
860*4a5d661aSToomas Soome #define	PCIM_AER_UC_POISONED_TLP	0x00001000
861*4a5d661aSToomas Soome #define	PCIM_AER_UC_FC_PROTOCOL_ERROR	0x00002000
862*4a5d661aSToomas Soome #define	PCIM_AER_UC_COMPLETION_TIMEOUT	0x00004000
863*4a5d661aSToomas Soome #define	PCIM_AER_UC_COMPLETER_ABORT	0x00008000
864*4a5d661aSToomas Soome #define	PCIM_AER_UC_UNEXPECTED_COMPLETION 0x00010000
865*4a5d661aSToomas Soome #define	PCIM_AER_UC_RECEIVER_OVERFLOW	0x00020000
866*4a5d661aSToomas Soome #define	PCIM_AER_UC_MALFORMED_TLP	0x00040000
867*4a5d661aSToomas Soome #define	PCIM_AER_UC_ECRC_ERROR		0x00080000
868*4a5d661aSToomas Soome #define	PCIM_AER_UC_UNSUPPORTED_REQUEST	0x00100000
869*4a5d661aSToomas Soome #define	PCIM_AER_UC_ACS_VIOLATION	0x00200000
870*4a5d661aSToomas Soome #define	PCIM_AER_UC_INTERNAL_ERROR	0x00400000
871*4a5d661aSToomas Soome #define	PCIM_AER_UC_MC_BLOCKED_TLP	0x00800000
872*4a5d661aSToomas Soome #define	PCIM_AER_UC_ATOMIC_EGRESS_BLK	0x01000000
873*4a5d661aSToomas Soome #define	PCIM_AER_UC_TLP_PREFIX_BLOCKED	0x02000000
874*4a5d661aSToomas Soome #define	PCIR_AER_UC_MASK	0x08	/* Shares bits with UC_STATUS */
875*4a5d661aSToomas Soome #define	PCIR_AER_UC_SEVERITY	0x0c	/* Shares bits with UC_STATUS */
876*4a5d661aSToomas Soome #define	PCIR_AER_COR_STATUS	0x10
877*4a5d661aSToomas Soome #define	PCIM_AER_COR_RECEIVER_ERROR	0x00000001
878*4a5d661aSToomas Soome #define	PCIM_AER_COR_BAD_TLP		0x00000040
879*4a5d661aSToomas Soome #define	PCIM_AER_COR_BAD_DLLP		0x00000080
880*4a5d661aSToomas Soome #define	PCIM_AER_COR_REPLAY_ROLLOVER	0x00000100
881*4a5d661aSToomas Soome #define	PCIM_AER_COR_REPLAY_TIMEOUT	0x00001000
882*4a5d661aSToomas Soome #define	PCIM_AER_COR_ADVISORY_NF_ERROR	0x00002000
883*4a5d661aSToomas Soome #define	PCIM_AER_COR_INTERNAL_ERROR	0x00004000
884*4a5d661aSToomas Soome #define	PCIM_AER_COR_HEADER_LOG_OVFLOW	0x00008000
885*4a5d661aSToomas Soome #define	PCIR_AER_COR_MASK	0x14	/* Shares bits with COR_STATUS */
886*4a5d661aSToomas Soome #define	PCIR_AER_CAP_CONTROL	0x18
887*4a5d661aSToomas Soome #define	PCIM_AER_FIRST_ERROR_PTR	0x0000001f
888*4a5d661aSToomas Soome #define	PCIM_AER_ECRC_GEN_CAPABLE	0x00000020
889*4a5d661aSToomas Soome #define	PCIM_AER_ECRC_GEN_ENABLE	0x00000040
890*4a5d661aSToomas Soome #define	PCIM_AER_ECRC_CHECK_CAPABLE	0x00000080
891*4a5d661aSToomas Soome #define	PCIM_AER_ECRC_CHECK_ENABLE	0x00000100
892*4a5d661aSToomas Soome #define	PCIM_AER_MULT_HDR_CAPABLE	0x00000200
893*4a5d661aSToomas Soome #define	PCIM_AER_MULT_HDR_ENABLE	0x00000400
894*4a5d661aSToomas Soome #define	PCIM_AER_TLP_PREFIX_LOG_PRESENT	0x00000800
895*4a5d661aSToomas Soome #define	PCIR_AER_HEADER_LOG	0x1c
896*4a5d661aSToomas Soome #define	PCIR_AER_ROOTERR_CMD	0x2c	/* Only for root complex ports */
897*4a5d661aSToomas Soome #define	PCIM_AER_ROOTERR_COR_ENABLE	0x00000001
898*4a5d661aSToomas Soome #define	PCIM_AER_ROOTERR_NF_ENABLE	0x00000002
899*4a5d661aSToomas Soome #define	PCIM_AER_ROOTERR_F_ENABLE	0x00000004
900*4a5d661aSToomas Soome #define	PCIR_AER_ROOTERR_STATUS	0x30	/* Only for root complex ports */
901*4a5d661aSToomas Soome #define	PCIM_AER_ROOTERR_COR_ERR	0x00000001
902*4a5d661aSToomas Soome #define	PCIM_AER_ROOTERR_MULTI_COR_ERR	0x00000002
903*4a5d661aSToomas Soome #define	PCIM_AER_ROOTERR_UC_ERR		0x00000004
904*4a5d661aSToomas Soome #define	PCIM_AER_ROOTERR_MULTI_UC_ERR	0x00000008
905*4a5d661aSToomas Soome #define	PCIM_AER_ROOTERR_FIRST_UC_FATAL	0x00000010
906*4a5d661aSToomas Soome #define	PCIM_AER_ROOTERR_NF_ERR		0x00000020
907*4a5d661aSToomas Soome #define	PCIM_AER_ROOTERR_F_ERR		0x00000040
908*4a5d661aSToomas Soome #define	PCIM_AER_ROOTERR_INT_MESSAGE	0xf8000000
909*4a5d661aSToomas Soome #define	PCIR_AER_COR_SOURCE_ID	0x34	/* Only for root complex ports */
910*4a5d661aSToomas Soome #define	PCIR_AER_ERR_SOURCE_ID	0x36	/* Only for root complex ports */
911*4a5d661aSToomas Soome #define	PCIR_AER_TLP_PREFIX_LOG	0x38	/* Only for TLP prefix functions */
912*4a5d661aSToomas Soome 
913*4a5d661aSToomas Soome /* Virtual Channel definitions */
914*4a5d661aSToomas Soome #define	PCIR_VC_CAP1		0x04
915*4a5d661aSToomas Soome #define	PCIM_VC_CAP1_EXT_COUNT		0x00000007
916*4a5d661aSToomas Soome #define	PCIM_VC_CAP1_LOWPRI_EXT_COUNT	0x00000070
917*4a5d661aSToomas Soome #define	PCIR_VC_CAP2		0x08
918*4a5d661aSToomas Soome #define	PCIR_VC_CONTROL		0x0C
919*4a5d661aSToomas Soome #define	PCIR_VC_STATUS		0x0E
920*4a5d661aSToomas Soome #define	PCIR_VC_RESOURCE_CAP(n)	(0x10 + (n) * 0x0C)
921*4a5d661aSToomas Soome #define	PCIR_VC_RESOURCE_CTL(n)	(0x14 + (n) * 0x0C)
922*4a5d661aSToomas Soome #define	PCIR_VC_RESOURCE_STA(n)	(0x18 + (n) * 0x0C)
923*4a5d661aSToomas Soome 
924*4a5d661aSToomas Soome /* Serial Number definitions */
925*4a5d661aSToomas Soome #define	PCIR_SERIAL_LOW		0x04
926*4a5d661aSToomas Soome #define	PCIR_SERIAL_HIGH	0x08
927*4a5d661aSToomas Soome 
928*4a5d661aSToomas Soome /* SR-IOV definitions */
929*4a5d661aSToomas Soome #define	PCIR_SRIOV_CTL		0x08
930*4a5d661aSToomas Soome #define	PCIM_SRIOV_VF_EN	0x01
931*4a5d661aSToomas Soome #define	PCIM_SRIOV_VF_MSE	0x08	/* Memory space enable. */
932*4a5d661aSToomas Soome #define	PCIM_SRIOV_ARI_EN	0x10
933*4a5d661aSToomas Soome #define	PCIR_SRIOV_TOTAL_VFS	0x0E
934*4a5d661aSToomas Soome #define	PCIR_SRIOV_NUM_VFS	0x10
935*4a5d661aSToomas Soome #define	PCIR_SRIOV_VF_OFF	0x14
936*4a5d661aSToomas Soome #define	PCIR_SRIOV_VF_STRIDE	0x16
937*4a5d661aSToomas Soome #define	PCIR_SRIOV_VF_DID	0x1A
938*4a5d661aSToomas Soome #define	PCIR_SRIOV_PAGE_CAP	0x1C
939*4a5d661aSToomas Soome #define	PCIR_SRIOV_PAGE_SIZE	0x20
940*4a5d661aSToomas Soome 
941*4a5d661aSToomas Soome #define	PCI_SRIOV_BASE_PAGE_SHIFT	12
942*4a5d661aSToomas Soome 
943*4a5d661aSToomas Soome #define	PCIR_SRIOV_BARS		0x24
944*4a5d661aSToomas Soome #define	PCIR_SRIOV_BAR(x)	(PCIR_SRIOV_BARS + (x) * 4)
945*4a5d661aSToomas Soome 
946