1*4a5d661aSToomas Soome /*- 2*4a5d661aSToomas Soome * Copyright (c) 1991 The Regents of the University of California. 3*4a5d661aSToomas Soome * All rights reserved. 4*4a5d661aSToomas Soome * 5*4a5d661aSToomas Soome * Redistribution and use in source and binary forms, with or without 6*4a5d661aSToomas Soome * modification, are permitted provided that the following conditions 7*4a5d661aSToomas Soome * are met: 8*4a5d661aSToomas Soome * 1. Redistributions of source code must retain the above copyright 9*4a5d661aSToomas Soome * notice, this list of conditions and the following disclaimer. 10*4a5d661aSToomas Soome * 2. Redistributions in binary form must reproduce the above copyright 11*4a5d661aSToomas Soome * notice, this list of conditions and the following disclaimer in the 12*4a5d661aSToomas Soome * documentation and/or other materials provided with the distribution. 13*4a5d661aSToomas Soome * 4. Neither the name of the University nor the names of its contributors 14*4a5d661aSToomas Soome * may be used to endorse or promote products derived from this software 15*4a5d661aSToomas Soome * without specific prior written permission. 16*4a5d661aSToomas Soome * 17*4a5d661aSToomas Soome * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 18*4a5d661aSToomas Soome * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 19*4a5d661aSToomas Soome * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20*4a5d661aSToomas Soome * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 21*4a5d661aSToomas Soome * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 22*4a5d661aSToomas Soome * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 23*4a5d661aSToomas Soome * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 24*4a5d661aSToomas Soome * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 25*4a5d661aSToomas Soome * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 26*4a5d661aSToomas Soome * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 27*4a5d661aSToomas Soome * SUCH DAMAGE. 28*4a5d661aSToomas Soome * 29*4a5d661aSToomas Soome * from: @(#)ns16550.h 7.1 (Berkeley) 5/9/91 30*4a5d661aSToomas Soome * $FreeBSD$ 31*4a5d661aSToomas Soome */ 32*4a5d661aSToomas Soome 33*4a5d661aSToomas Soome /* 34*4a5d661aSToomas Soome * NS8250... UART registers. 35*4a5d661aSToomas Soome */ 36*4a5d661aSToomas Soome 37*4a5d661aSToomas Soome /* 8250 registers #[0-6]. */ 38*4a5d661aSToomas Soome 39*4a5d661aSToomas Soome #define com_data 0 /* data register (R/W) */ 40*4a5d661aSToomas Soome #define REG_DATA com_data 41*4a5d661aSToomas Soome 42*4a5d661aSToomas Soome #define com_ier 1 /* interrupt enable register (W) */ 43*4a5d661aSToomas Soome #define REG_IER com_ier 44*4a5d661aSToomas Soome #define IER_ERXRDY 0x1 45*4a5d661aSToomas Soome #define IER_ETXRDY 0x2 46*4a5d661aSToomas Soome #define IER_ERLS 0x4 47*4a5d661aSToomas Soome #define IER_EMSC 0x8 48*4a5d661aSToomas Soome 49*4a5d661aSToomas Soome #define IER_BITS "\20\1ERXRDY\2ETXRDY\3ERLS\4EMSC" 50*4a5d661aSToomas Soome 51*4a5d661aSToomas Soome #define com_iir 2 /* interrupt identification register (R) */ 52*4a5d661aSToomas Soome #define REG_IIR com_iir 53*4a5d661aSToomas Soome #define IIR_IMASK 0xf 54*4a5d661aSToomas Soome #define IIR_RXTOUT 0xc 55*4a5d661aSToomas Soome #define IIR_BUSY 0x7 56*4a5d661aSToomas Soome #define IIR_RLS 0x6 57*4a5d661aSToomas Soome #define IIR_RXRDY 0x4 58*4a5d661aSToomas Soome #define IIR_TXRDY 0x2 59*4a5d661aSToomas Soome #define IIR_NOPEND 0x1 60*4a5d661aSToomas Soome #define IIR_MLSC 0x0 61*4a5d661aSToomas Soome #define IIR_FIFO_MASK 0xc0 /* set if FIFOs are enabled */ 62*4a5d661aSToomas Soome 63*4a5d661aSToomas Soome #define IIR_BITS "\20\1NOPEND\2TXRDY\3RXRDY" 64*4a5d661aSToomas Soome 65*4a5d661aSToomas Soome #define com_lcr 3 /* line control register (R/W) */ 66*4a5d661aSToomas Soome #define com_cfcr com_lcr /* character format control register (R/W) */ 67*4a5d661aSToomas Soome #define REG_LCR com_lcr 68*4a5d661aSToomas Soome #define LCR_DLAB 0x80 69*4a5d661aSToomas Soome #define CFCR_DLAB LCR_DLAB 70*4a5d661aSToomas Soome #define LCR_EFR_ENABLE 0xbf /* magic to enable EFR on 16650 up */ 71*4a5d661aSToomas Soome #define CFCR_EFR_ENABLE LCR_EFR_ENABLE 72*4a5d661aSToomas Soome #define LCR_SBREAK 0x40 73*4a5d661aSToomas Soome #define CFCR_SBREAK LCR_SBREAK 74*4a5d661aSToomas Soome #define LCR_PZERO 0x30 75*4a5d661aSToomas Soome #define CFCR_PZERO LCR_PZERO 76*4a5d661aSToomas Soome #define LCR_PONE 0x20 77*4a5d661aSToomas Soome #define CFCR_PONE LCR_PONE 78*4a5d661aSToomas Soome #define LCR_PEVEN 0x10 79*4a5d661aSToomas Soome #define CFCR_PEVEN LCR_PEVEN 80*4a5d661aSToomas Soome #define LCR_PODD 0x00 81*4a5d661aSToomas Soome #define CFCR_PODD LCR_PODD 82*4a5d661aSToomas Soome #define LCR_PENAB 0x08 83*4a5d661aSToomas Soome #define CFCR_PENAB LCR_PENAB 84*4a5d661aSToomas Soome #define LCR_STOPB 0x04 85*4a5d661aSToomas Soome #define CFCR_STOPB LCR_STOPB 86*4a5d661aSToomas Soome #define LCR_8BITS 0x03 87*4a5d661aSToomas Soome #define CFCR_8BITS LCR_8BITS 88*4a5d661aSToomas Soome #define LCR_7BITS 0x02 89*4a5d661aSToomas Soome #define CFCR_7BITS LCR_7BITS 90*4a5d661aSToomas Soome #define LCR_6BITS 0x01 91*4a5d661aSToomas Soome #define CFCR_6BITS LCR_6BITS 92*4a5d661aSToomas Soome #define LCR_5BITS 0x00 93*4a5d661aSToomas Soome #define CFCR_5BITS LCR_5BITS 94*4a5d661aSToomas Soome 95*4a5d661aSToomas Soome #define com_mcr 4 /* modem control register (R/W) */ 96*4a5d661aSToomas Soome #define REG_MCR com_mcr 97*4a5d661aSToomas Soome #define MCR_PRESCALE 0x80 /* only available on 16650 up */ 98*4a5d661aSToomas Soome #define MCR_LOOPBACK 0x10 99*4a5d661aSToomas Soome #define MCR_IE 0x08 100*4a5d661aSToomas Soome #define MCR_IENABLE MCR_IE 101*4a5d661aSToomas Soome #define MCR_DRS 0x04 102*4a5d661aSToomas Soome #define MCR_RTS 0x02 103*4a5d661aSToomas Soome #define MCR_DTR 0x01 104*4a5d661aSToomas Soome 105*4a5d661aSToomas Soome #define MCR_BITS "\20\1DTR\2RTS\3DRS\4IE\5LOOPBACK\10PRESCALE" 106*4a5d661aSToomas Soome 107*4a5d661aSToomas Soome #define com_lsr 5 /* line status register (R/W) */ 108*4a5d661aSToomas Soome #define REG_LSR com_lsr 109*4a5d661aSToomas Soome #define LSR_RCV_FIFO 0x80 110*4a5d661aSToomas Soome #define LSR_TEMT 0x40 111*4a5d661aSToomas Soome #define LSR_TSRE LSR_TEMT 112*4a5d661aSToomas Soome #define LSR_THRE 0x20 113*4a5d661aSToomas Soome #define LSR_TXRDY LSR_THRE 114*4a5d661aSToomas Soome #define LSR_BI 0x10 115*4a5d661aSToomas Soome #define LSR_FE 0x08 116*4a5d661aSToomas Soome #define LSR_PE 0x04 117*4a5d661aSToomas Soome #define LSR_OE 0x02 118*4a5d661aSToomas Soome #define LSR_RXRDY 0x01 119*4a5d661aSToomas Soome #define LSR_RCV_MASK 0x1f 120*4a5d661aSToomas Soome 121*4a5d661aSToomas Soome #define LSR_BITS "\20\1RXRDY\2OE\3PE\4FE\5BI\6THRE\7TEMT\10RCV_FIFO" 122*4a5d661aSToomas Soome 123*4a5d661aSToomas Soome #define com_msr 6 /* modem status register (R/W) */ 124*4a5d661aSToomas Soome #define REG_MSR com_msr 125*4a5d661aSToomas Soome #define MSR_DCD 0x80 126*4a5d661aSToomas Soome #define MSR_RI 0x40 127*4a5d661aSToomas Soome #define MSR_DSR 0x20 128*4a5d661aSToomas Soome #define MSR_CTS 0x10 129*4a5d661aSToomas Soome #define MSR_DDCD 0x08 130*4a5d661aSToomas Soome #define MSR_TERI 0x04 131*4a5d661aSToomas Soome #define MSR_DDSR 0x02 132*4a5d661aSToomas Soome #define MSR_DCTS 0x01 133*4a5d661aSToomas Soome 134*4a5d661aSToomas Soome #define MSR_BITS "\20\1DCTS\2DDSR\3TERI\4DDCD\5CTS\6DSR\7RI\10DCD" 135*4a5d661aSToomas Soome 136*4a5d661aSToomas Soome /* 8250 multiplexed registers #[0-1]. Access enabled by LCR[7]. */ 137*4a5d661aSToomas Soome #define com_dll 0 /* divisor latch low (R/W) */ 138*4a5d661aSToomas Soome #define com_dlbl com_dll 139*4a5d661aSToomas Soome #define com_dlm 1 /* divisor latch high (R/W) */ 140*4a5d661aSToomas Soome #define com_dlbh com_dlm 141*4a5d661aSToomas Soome #define REG_DLL com_dll 142*4a5d661aSToomas Soome #define REG_DLH com_dlm 143*4a5d661aSToomas Soome 144*4a5d661aSToomas Soome /* 16450 register #7. Not multiplexed. */ 145*4a5d661aSToomas Soome #define com_scr 7 /* scratch register (R/W) */ 146*4a5d661aSToomas Soome 147*4a5d661aSToomas Soome /* 16550 register #2. Not multiplexed. */ 148*4a5d661aSToomas Soome #define com_fcr 2 /* FIFO control register (W) */ 149*4a5d661aSToomas Soome #define com_fifo com_fcr 150*4a5d661aSToomas Soome #define REG_FCR com_fcr 151*4a5d661aSToomas Soome #define FCR_ENABLE 0x01 152*4a5d661aSToomas Soome #define FIFO_ENABLE FCR_ENABLE 153*4a5d661aSToomas Soome #define FCR_RCV_RST 0x02 154*4a5d661aSToomas Soome #define FIFO_RCV_RST FCR_RCV_RST 155*4a5d661aSToomas Soome #define FCR_XMT_RST 0x04 156*4a5d661aSToomas Soome #define FIFO_XMT_RST FCR_XMT_RST 157*4a5d661aSToomas Soome #define FCR_DMA 0x08 158*4a5d661aSToomas Soome #define FIFO_DMA_MODE FCR_DMA 159*4a5d661aSToomas Soome #define FCR_RX_LOW 0x00 160*4a5d661aSToomas Soome #define FIFO_RX_LOW FCR_RX_LOW 161*4a5d661aSToomas Soome #define FCR_RX_MEDL 0x40 162*4a5d661aSToomas Soome #define FIFO_RX_MEDL FCR_RX_MEDL 163*4a5d661aSToomas Soome #define FCR_RX_MEDH 0x80 164*4a5d661aSToomas Soome #define FIFO_RX_MEDH FCR_RX_MEDH 165*4a5d661aSToomas Soome #define FCR_RX_HIGH 0xc0 166*4a5d661aSToomas Soome #define FIFO_RX_HIGH FCR_RX_HIGH 167*4a5d661aSToomas Soome 168*4a5d661aSToomas Soome #define FCR_BITS "\20\1ENABLE\2RCV_RST\3XMT_RST\4DMA" 169*4a5d661aSToomas Soome 170*4a5d661aSToomas Soome /* 16650 registers #2,[4-7]. Access enabled by LCR_EFR_ENABLE. */ 171*4a5d661aSToomas Soome 172*4a5d661aSToomas Soome #define com_efr 2 /* enhanced features register (R/W) */ 173*4a5d661aSToomas Soome #define REG_EFR com_efr 174*4a5d661aSToomas Soome #define EFR_CTS 0x80 175*4a5d661aSToomas Soome #define EFR_AUTOCTS EFR_CTS 176*4a5d661aSToomas Soome #define EFR_RTS 0x40 177*4a5d661aSToomas Soome #define EFR_AUTORTS EFR_RTS 178*4a5d661aSToomas Soome #define EFR_EFE 0x10 /* enhanced functions enable */ 179*4a5d661aSToomas Soome 180*4a5d661aSToomas Soome #define com_xon1 4 /* XON 1 character (R/W) */ 181*4a5d661aSToomas Soome #define com_xon2 5 /* XON 2 character (R/W) */ 182*4a5d661aSToomas Soome #define com_xoff1 6 /* XOFF 1 character (R/W) */ 183*4a5d661aSToomas Soome #define com_xoff2 7 /* XOFF 2 character (R/W) */ 184*4a5d661aSToomas Soome 185*4a5d661aSToomas Soome #define DW_REG_USR 31 /* DesignWare derived Uart Status Reg */ 186*4a5d661aSToomas Soome #define com_usr 39 /* Octeon 16750/16550 Uart Status Reg */ 187*4a5d661aSToomas Soome #define REG_USR com_usr 188*4a5d661aSToomas Soome #define USR_BUSY 1 /* Uart Busy. Serial transfer in progress */ 189*4a5d661aSToomas Soome #define USR_TXFIFO_NOTFULL 2 /* Uart TX FIFO Not full */ 190*4a5d661aSToomas Soome 191*4a5d661aSToomas Soome /* 16950 register #1. Access enabled by ACR[7]. Also requires !LCR[7]. */ 192*4a5d661aSToomas Soome #define com_asr 1 /* additional status register (R[0-7]/W[0-1]) */ 193*4a5d661aSToomas Soome 194*4a5d661aSToomas Soome /* 16950 register #3. R/W access enabled by ACR[7]. */ 195*4a5d661aSToomas Soome #define com_rfl 3 /* receiver fifo level (R) */ 196*4a5d661aSToomas Soome 197*4a5d661aSToomas Soome /* 198*4a5d661aSToomas Soome * 16950 register #4. Access enabled by ACR[7]. Also requires 199*4a5d661aSToomas Soome * !LCR_EFR_ENABLE. 200*4a5d661aSToomas Soome */ 201*4a5d661aSToomas Soome #define com_tfl 4 /* transmitter fifo level (R) */ 202*4a5d661aSToomas Soome 203*4a5d661aSToomas Soome /* 204*4a5d661aSToomas Soome * 16950 register #5. Accessible if !LCR_EFR_ENABLE. Read access also 205*4a5d661aSToomas Soome * requires ACR[6]. 206*4a5d661aSToomas Soome */ 207*4a5d661aSToomas Soome #define com_icr 5 /* index control register (R/W) */ 208*4a5d661aSToomas Soome 209*4a5d661aSToomas Soome /* 210*4a5d661aSToomas Soome * 16950 register #7. It is the same as com_scr except it has a different 211*4a5d661aSToomas Soome * abbreviation in the manufacturer's data sheet and it also serves as an 212*4a5d661aSToomas Soome * index into the Indexed Control register set. 213*4a5d661aSToomas Soome */ 214*4a5d661aSToomas Soome #define com_spr com_scr /* scratch pad (and index) register (R/W) */ 215*4a5d661aSToomas Soome #define REG_SPR com_scr 216*4a5d661aSToomas Soome 217*4a5d661aSToomas Soome /* 218*4a5d661aSToomas Soome * 16950 indexed control registers #[0-0x13]. Access is via index in SPR, 219*4a5d661aSToomas Soome * data in ICR (if ICR is accessible). 220*4a5d661aSToomas Soome */ 221*4a5d661aSToomas Soome 222*4a5d661aSToomas Soome #define com_acr 0 /* additional control register (R/W) */ 223*4a5d661aSToomas Soome #define ACR_ASE 0x80 /* ASR/RFL/TFL enable */ 224*4a5d661aSToomas Soome #define ACR_ICRE 0x40 /* ICR enable */ 225*4a5d661aSToomas Soome #define ACR_TLE 0x20 /* TTL/RTL enable */ 226*4a5d661aSToomas Soome 227*4a5d661aSToomas Soome #define com_cpr 1 /* clock prescaler register (R/W) */ 228*4a5d661aSToomas Soome #define com_tcr 2 /* times clock register (R/W) */ 229*4a5d661aSToomas Soome #define com_ttl 4 /* transmitter trigger level (R/W) */ 230*4a5d661aSToomas Soome #define com_rtl 5 /* receiver trigger level (R/W) */ 231*4a5d661aSToomas Soome /* ... */ 232*4a5d661aSToomas Soome 233*4a5d661aSToomas Soome /* Hardware extension mode register for RSB-2000/3000. */ 234*4a5d661aSToomas Soome #define com_emr com_msr 235*4a5d661aSToomas Soome #define EMR_EXBUFF 0x04 236*4a5d661aSToomas Soome #define EMR_CTSFLW 0x08 237*4a5d661aSToomas Soome #define EMR_DSRFLW 0x10 238*4a5d661aSToomas Soome #define EMR_RTSFLW 0x20 239*4a5d661aSToomas Soome #define EMR_DTRFLW 0x40 240*4a5d661aSToomas Soome #define EMR_EFMODE 0x80 241