xref: /titanic_50/usr/src/uts/sun4v/cpu/niagara2_asm.s (revision 1d53067866b073ea6710000ba4dd448441361988)
1/*
2 * CDDL HEADER START
3 *
4 * The contents of this file are subject to the terms of the
5 * Common Development and Distribution License (the "License").
6 * You may not use this file except in compliance with the License.
7 *
8 * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
9 * or http://www.opensolaris.org/os/licensing.
10 * See the License for the specific language governing permissions
11 * and limitations under the License.
12 *
13 * When distributing Covered Code, include this CDDL HEADER in each
14 * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
15 * If applicable, add the following below this CDDL HEADER, with the
16 * fields enclosed by brackets "[]" replaced with your own identifying
17 * information: Portions Copyright [yyyy] [name of copyright owner]
18 *
19 * CDDL HEADER END
20 */
21/*
22 * Copyright 2007 Sun Microsystems, Inc.  All rights reserved.
23 * Use is subject to license terms.
24 */
25
26#pragma ident	"%Z%%M%	%I%	%E% SMI"
27
28#if !defined(lint)
29#include "assym.h"
30#endif
31
32/*
33 * Niagara2 processor specific assembly routines
34 */
35
36#include <sys/asm_linkage.h>
37#include <sys/machasi.h>
38#include <sys/machparam.h>
39#include <sys/hypervisor_api.h>
40#include <sys/niagara2regs.h>
41#include <sys/machasi.h>
42#include <sys/niagaraasi.h>
43#include <vm/hat_sfmmu.h>
44
45#if defined(lint)
46/*ARGSUSED*/
47uint64_t
48hv_niagara_getperf(uint64_t perfreg, uint64_t *datap)
49{ return (0); }
50
51/*ARGSUSED*/
52uint64_t
53hv_niagara_setperf(uint64_t perfreg, uint64_t data)
54{ return (0); }
55
56#else   /* lint */
57
58	/*
59	 * hv_niagara_getperf(uint64_t perfreg, uint64_t *datap)
60	 */
61	ENTRY(hv_niagara_getperf)
62	mov     %o1, %o4                        ! save datap
63	mov     HV_NIAGARA2_GETPERF, %o5
64	ta      FAST_TRAP
65	brz,a   %o0, 1f
66	stx     %o1, [%o4]
671:
68	retl
69	nop
70	SET_SIZE(hv_niagara_getperf)
71
72	/*
73	 * hv_niagara_setperf(uint64_t perfreg, uint64_t data)
74	 */
75	ENTRY(hv_niagara_setperf)
76	mov     HV_NIAGARA2_SETPERF, %o5
77	ta      FAST_TRAP
78	retl
79	nop
80	SET_SIZE(hv_niagara_setperf)
81
82#endif /* !lint */
83
84#if defined (lint)
85/*
86 * Invalidate all of the entries within the TSB, by setting the inv bit
87 * in the tte_tag field of each tsbe.
88 *
89 * We take advantage of the fact that the TSBs are page aligned and a
90 * multiple of PAGESIZE to use ASI_BLK_INIT_xxx ASI.
91 *
92 * See TSB_LOCK_ENTRY and the miss handlers for how this works in practice
93 * (in short, we set all bits in the upper word of the tag, and we give the
94 * invalid bit precedence over other tag bits in both places).
95 */
96/*ARGSUSED*/
97void
98cpu_inv_tsb(caddr_t tsb_base, uint_t tsb_bytes)
99{}
100
101#else /* lint */
102
103	ENTRY(cpu_inv_tsb)
104
105	/*
106	 * The following code assumes that the tsb_base (%o0) is 256 bytes
107	 * aligned and the tsb_bytes count is multiple of 256 bytes.
108	 */
109
110	wr	%g0, ASI_BLK_INIT_ST_QUAD_LDD_P, %asi
111	set	TSBTAG_INVALID, %o2
112	sllx	%o2, 32, %o2		! INV bit in upper 32 bits of the tag
1131:
114	stxa	%o2, [%o0+0x0]%asi
115	stxa	%o2, [%o0+0x40]%asi
116	stxa	%o2, [%o0+0x80]%asi
117	stxa	%o2, [%o0+0xc0]%asi
118
119	stxa	%o2, [%o0+0x10]%asi
120	stxa	%o2, [%o0+0x20]%asi
121	stxa	%o2, [%o0+0x30]%asi
122
123	stxa	%o2, [%o0+0x50]%asi
124	stxa	%o2, [%o0+0x60]%asi
125	stxa	%o2, [%o0+0x70]%asi
126
127	stxa	%o2, [%o0+0x90]%asi
128	stxa	%o2, [%o0+0xa0]%asi
129	stxa	%o2, [%o0+0xb0]%asi
130
131	stxa	%o2, [%o0+0xd0]%asi
132	stxa	%o2, [%o0+0xe0]%asi
133	stxa	%o2, [%o0+0xf0]%asi
134
135	subcc	%o1, 0x100, %o1
136	bgu,pt	%ncc, 1b
137	add	%o0, 0x100, %o0
138
139	membar	#Sync
140	retl
141	nop
142
143	SET_SIZE(cpu_inv_tsb)
144#endif /* lint */
145
146#ifdef N2_1x_CPC_WORKAROUNDS
147/*
148 * This workaround will be removed prior to the FCS release.
149 */
150
151#if defined(lint)
152
153/*ARGSUSED*/
154uint64_t
155niagara2_getver(uint64_t ni_getver_ra, uint64_t *cpu_version)
156{ return (0); }
157
158#else   /* lint */
159
160/*
161* The following hypervisor calls are used to get the CPU version register
162*/
163#define HV_DIAG_RA2PA           0x200
164#define HV_DIAG_HEXEC           0x201
165
166	/*
167	 * niagara2_getver(uint64_t ni_getver_ra, uint64_t *cpu_version)
168	 */
169	ENTRY(niagara2_getver)
170	mov     %o1, %o4                ! save cpu_version pointer
171	mov     HV_DIAG_RA2PA, %o5      ! get PA of ni_getver routine
172	ta      FAST_TRAP
173	brnz,pn %o0, 2f                 ! return error in not successful
174	nop
175
176	mov     %o1, %o0                ! move ni_getver PA to %o0
177	mov     HV_DIAG_HEXEC, %o5
178	ta      FAST_TRAP
179	brnz,pn %o0, 2f
180	nop
181	stx     %o1, [%o4]              ! copy version
1822:
183	retl
184	nop
185	SET_SIZE(niagara2_getver)
186	/*
187	 * Hypervisor code sequence to get chip version via HV_DIAG_HEXEC.
188	 * Returns E_HOK in %o0 and %hver register value in %o1.
189	 */
190	.global ni2_getver
191	.align  16
192ni2_getver:
193	mov     H_EOK, %o0
194	rdhpr   %hver, %o1
195	done
196#endif  /* lint */
197#endif
198