xref: /titanic_50/usr/src/uts/sfmmu/vm/hat_sfmmu.h (revision e07d9cb85217949d497b02d7211de8a197d2f2eb)
1 /*
2  * CDDL HEADER START
3  *
4  * The contents of this file are subject to the terms of the
5  * Common Development and Distribution License (the "License").
6  * You may not use this file except in compliance with the License.
7  *
8  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
9  * or http://www.opensolaris.org/os/licensing.
10  * See the License for the specific language governing permissions
11  * and limitations under the License.
12  *
13  * When distributing Covered Code, include this CDDL HEADER in each
14  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
15  * If applicable, add the following below this CDDL HEADER, with the
16  * fields enclosed by brackets "[]" replaced with your own identifying
17  * information: Portions Copyright [yyyy] [name of copyright owner]
18  *
19  * CDDL HEADER END
20  */
21 /*
22  * Copyright 2007 Sun Microsystems, Inc.  All rights reserved.
23  * Use is subject to license terms.
24  */
25 
26 /*
27  * VM - Hardware Address Translation management.
28  *
29  * This file describes the contents of the sun-reference-mmu(sfmmu)-
30  * specific hat data structures and the sfmmu-specific hat procedures.
31  * The machine-independent interface is described in <vm/hat.h>.
32  */
33 
34 #ifndef	_VM_HAT_SFMMU_H
35 #define	_VM_HAT_SFMMU_H
36 
37 #pragma ident	"%Z%%M%	%I%	%E% SMI"
38 
39 #ifdef	__cplusplus
40 extern "C" {
41 #endif
42 
43 #ifndef _ASM
44 
45 #include <sys/types.h>
46 
47 #endif /* _ASM */
48 
49 #ifdef	_KERNEL
50 
51 #include <sys/pte.h>
52 #include <vm/mach_sfmmu.h>
53 #include <sys/mmu.h>
54 
55 /*
56  * Don't alter these without considering changes to ism_map_t.
57  */
58 #define	DEFAULT_ISM_PAGESIZE		MMU_PAGESIZE4M
59 #define	ISM_PG_SIZE(ism_vbshift)	(1 << ism_vbshift)
60 #define	ISM_SZ_MASK(ism_vbshift)	(ISM_PG_SIZE(ism_vbshift) - 1)
61 #define	ISM_MAP_SLOTS	8	/* Change this carefully. */
62 
63 #ifndef _ASM
64 
65 #include <sys/t_lock.h>
66 #include <vm/hat.h>
67 #include <vm/seg.h>
68 #include <sys/machparam.h>
69 #include <sys/systm.h>
70 #include <sys/x_call.h>
71 #include <vm/page.h>
72 #include <sys/ksynch.h>
73 
74 typedef struct hat sfmmu_t;
75 typedef struct sf_scd sf_scd_t;
76 
77 /*
78  * SFMMU attributes for hat_memload/hat_devload
79  */
80 #define	SFMMU_UNCACHEPTTE	0x01000000	/* unencache in physical $ */
81 #define	SFMMU_UNCACHEVTTE	0x02000000	/* unencache in virtual $ */
82 #define	SFMMU_SIDEFFECT		0x04000000	/* set side effect bit */
83 #define	SFMMU_LOAD_ALLATTR	(HAT_PROT_MASK | HAT_ORDER_MASK |	\
84 		HAT_ENDIAN_MASK | HAT_NOFAULT | HAT_NOSYNC |		\
85 		SFMMU_UNCACHEPTTE | SFMMU_UNCACHEVTTE | SFMMU_SIDEFFECT)
86 
87 
88 /*
89  * sfmmu flags for hat_memload/hat_devload
90  */
91 #define	SFMMU_NO_TSBLOAD	0x08000000	/* do not preload tsb */
92 #define	SFMMU_LOAD_ALLFLAG	(HAT_LOAD | HAT_LOAD_LOCK |		\
93 		HAT_LOAD_ADV | HAT_LOAD_CONTIG | HAT_LOAD_NOCONSIST |	\
94 		HAT_LOAD_SHARE | HAT_LOAD_REMAP | SFMMU_NO_TSBLOAD |	\
95 		HAT_RELOAD_SHARE | HAT_NO_KALLOC | HAT_LOAD_TEXT)
96 
97 /*
98  * sfmmu internal flag to hat_pageunload that spares locked mappings
99  */
100 #define	SFMMU_KERNEL_RELOC	0x8000
101 
102 /*
103  * mode for sfmmu_chgattr
104  */
105 #define	SFMMU_SETATTR	0x0
106 #define	SFMMU_CLRATTR	0x1
107 #define	SFMMU_CHGATTR	0x2
108 
109 /*
110  * sfmmu specific flags for page_t
111  */
112 #define	P_PNC	0x8		/* non-caching is permanent bit */
113 #define	P_TNC	0x10		/* non-caching is temporary bit */
114 #define	P_KPMS	0x20		/* kpm mapped small (vac alias prevention) */
115 #define	P_KPMC	0x40		/* kpm conflict page (vac alias prevention) */
116 
117 #define	PP_GENERIC_ATTR(pp)	((pp)->p_nrm & (P_MOD | P_REF | P_RO))
118 #define	PP_ISMOD(pp)		((pp)->p_nrm & P_MOD)
119 #define	PP_ISREF(pp)		((pp)->p_nrm & P_REF)
120 #define	PP_ISRO(pp)		((pp)->p_nrm & P_RO)
121 #define	PP_ISNC(pp)		((pp)->p_nrm & (P_PNC|P_TNC))
122 #define	PP_ISPNC(pp)		((pp)->p_nrm & P_PNC)
123 #ifdef VAC
124 #define	PP_ISTNC(pp)		((pp)->p_nrm & P_TNC)
125 #endif
126 #define	PP_ISKPMS(pp)		((pp)->p_nrm & P_KPMS)
127 #define	PP_ISKPMC(pp)		((pp)->p_nrm & P_KPMC)
128 
129 #define	PP_SETMOD(pp)		((pp)->p_nrm |= P_MOD)
130 #define	PP_SETREF(pp)		((pp)->p_nrm |= P_REF)
131 #define	PP_SETREFMOD(pp)	((pp)->p_nrm |= (P_REF|P_MOD))
132 #define	PP_SETRO(pp)		((pp)->p_nrm |= P_RO)
133 #define	PP_SETREFRO(pp)		((pp)->p_nrm |= (P_REF|P_RO))
134 #define	PP_SETPNC(pp)		((pp)->p_nrm |= P_PNC)
135 #ifdef VAC
136 #define	PP_SETTNC(pp)		((pp)->p_nrm |= P_TNC)
137 #endif
138 #define	PP_SETKPMS(pp)		((pp)->p_nrm |= P_KPMS)
139 #define	PP_SETKPMC(pp)		((pp)->p_nrm |= P_KPMC)
140 
141 #define	PP_CLRMOD(pp)		((pp)->p_nrm &= ~P_MOD)
142 #define	PP_CLRREF(pp)		((pp)->p_nrm &= ~P_REF)
143 #define	PP_CLRREFMOD(pp)	((pp)->p_nrm &= ~(P_REF|P_MOD))
144 #define	PP_CLRRO(pp)		((pp)->p_nrm &= ~P_RO)
145 #define	PP_CLRPNC(pp)		((pp)->p_nrm &= ~P_PNC)
146 #ifdef VAC
147 #define	PP_CLRTNC(pp)		((pp)->p_nrm &= ~P_TNC)
148 #endif
149 #define	PP_CLRKPMS(pp)		((pp)->p_nrm &= ~P_KPMS)
150 #define	PP_CLRKPMC(pp)		((pp)->p_nrm &= ~P_KPMC)
151 
152 /*
153  * All shared memory segments attached with the SHM_SHARE_MMU flag (ISM)
154  * will be constrained to a 4M, 32M or 256M alignment. Also since every newly-
155  * created ISM segment is created out of a new address space at base va
156  * of 0 we don't need to store it.
157  */
158 #define	ISM_ALIGN(shift)	(1 << shift)	/* base va aligned to <n>M  */
159 #define	ISM_ALIGNED(shift, va)	(((uintptr_t)va & (ISM_ALIGN(shift) - 1)) == 0)
160 #define	ISM_SHIFT(shift, x)	((uintptr_t)x >> (shift))
161 
162 /*
163  * Pad locks out to cache sub-block boundaries to prevent
164  * false sharing, so several processes don't contend for
165  * the same line if they aren't using the same lock.  Since
166  * this is a typedef we also have a bit of freedom in
167  * changing lock implementations later if we decide it
168  * is necessary.
169  */
170 typedef struct hat_lock {
171 	kmutex_t hl_mutex;
172 	uchar_t hl_pad[64 - sizeof (kmutex_t)];
173 } hatlock_t;
174 
175 #define	HATLOCK_MUTEXP(hatlockp)	(&((hatlockp)->hl_mutex))
176 
177 /*
178  * All segments mapped with ISM are guaranteed to be 4M, 32M or 256M aligned.
179  * Also size is guaranteed to be in 4M, 32M or 256M chunks.
180  * ism_seg consists of the following members:
181  * [XX..22] base address of ism segment. XX is 63 or 31 depending whether
182  *	caddr_t is 64 bits or 32 bits.
183  * [21..0] size of segment.
184  *
185  * NOTE: Don't alter this structure without changing defines above and
186  * the tsb_miss and protection handlers.
187  */
188 typedef struct ism_map {
189 	uintptr_t	imap_seg;  	/* base va + sz of ISM segment */
190 	uchar_t		imap_vb_shift;	/* mmu_pageshift for ism page size */
191 	uchar_t		imap_rid;	/* region id for ism */
192 	ushort_t	imap_hatflags;	/* primary ism page size */
193 	uint_t		imap_sz_mask;	/* mmu_pagemask for ism page size */
194 	sfmmu_t		*imap_ismhat; 	/* hat id of dummy ISM as */
195 	struct ism_ment	*imap_ment;	/* pointer to mapping list entry */
196 } ism_map_t;
197 
198 #define	ism_start(map)	((caddr_t)((map).imap_seg & \
199 				~ISM_SZ_MASK((map).imap_vb_shift)))
200 #define	ism_size(map)	((map).imap_seg & ISM_SZ_MASK((map).imap_vb_shift))
201 #define	ism_end(map)	((caddr_t)(ism_start(map) + (ism_size(map) * \
202 				ISM_PG_SIZE((map).imap_vb_shift))))
203 /*
204  * ISM mapping entry. Used to link all hat's sharing a ism_hat.
205  * Same function as the p_mapping list for a page.
206  */
207 typedef struct ism_ment {
208 	sfmmu_t		*iment_hat;	/* back pointer to hat_share() hat */
209 	caddr_t		iment_base_va;	/* hat's va base for this ism seg */
210 	struct ism_ment	*iment_next;	/* next ism map entry */
211 	struct ism_ment	*iment_prev;	/* prev ism map entry */
212 } ism_ment_t;
213 
214 /*
215  * ISM segment block. One will be hung off the sfmmu structure if a
216  * a process uses ISM.  More will be linked using ismblk_next if more
217  * than ISM_MAP_SLOTS segments are attached to this proc.
218  *
219  * All modifications to fields in this structure will be protected
220  * by the hat mutex.  In order to avoid grabbing this lock in low level
221  * routines (tsb miss/protection handlers and vatopfn) while not
222  * introducing any race conditions with hat_unshare, we will set
223  * CTX_ISM_BUSY bit in the ctx struct. Any mmu traps that occur
224  * for this ctx while this bit is set will be handled in sfmmu_tsb_excption
225  * where it will synchronize behind the hat mutex.
226  */
227 typedef struct ism_blk {
228 	ism_map_t		iblk_maps[ISM_MAP_SLOTS];
229 	struct ism_blk		*iblk_next;
230 	uint64_t		iblk_nextpa;
231 } ism_blk_t;
232 
233 /*
234  * TSB access information.  All fields are protected by the process's
235  * hat lock.
236  */
237 
238 struct tsb_info {
239 	caddr_t		tsb_va;		/* tsb base virtual address */
240 	uint64_t	tsb_pa;		/* tsb base physical address */
241 	struct tsb_info	*tsb_next;	/* next tsb used by this process */
242 	uint16_t	tsb_szc;	/* tsb size code */
243 	uint16_t	tsb_flags;	/* flags for this tsb; see below */
244 	uint_t		tsb_ttesz_mask;	/* page size masks; see below */
245 
246 	tte_t		tsb_tte;	/* tte to lock into DTLB */
247 	sfmmu_t		*tsb_sfmmu;	/* sfmmu */
248 	kmem_cache_t	*tsb_cache;	/* cache from which mem allocated */
249 	vmem_t		*tsb_vmp;	/* vmem arena from which mem alloc'd */
250 };
251 
252 /*
253  * Values for "tsb_ttesz_mask" bitmask.
254  */
255 #define	TSB8K	(1 << TTE8K)
256 #define	TSB64K  (1 << TTE64K)
257 #define	TSB512K (1 << TTE512K)
258 #define	TSB4M   (1 << TTE4M)
259 #define	TSB32M  (1 << TTE32M)
260 #define	TSB256M (1 << TTE256M)
261 
262 /*
263  * Values for "tsb_flags" field.
264  */
265 #define	TSB_RELOC_FLAG		0x1
266 #define	TSB_FLUSH_NEEDED	0x2
267 #define	TSB_SWAPPED	0x4
268 #define	TSB_SHAREDCTX		0x8
269 
270 #endif	/* !_ASM */
271 
272 /*
273  * Data structures for shared hmeblk support.
274  */
275 
276 /*
277  * Do not increase the maximum number of ism/hme regions without checking first
278  * the impact on ism_map_t, TSB miss area, hblk tag and region id type in
279  * sf_region structure.
280  * Initially, shared hmes will only be used for the main text segment
281  * therefore this value will be set to 64, it will be increased when shared
282  * libraries are included.
283  */
284 
285 #define	SFMMU_MAX_HME_REGIONS		(64)
286 #define	SFMMU_HMERGNMAP_WORDS		BT_BITOUL(SFMMU_MAX_HME_REGIONS)
287 
288 #define	SFMMU_PRIVATE	0
289 #define	SFMMU_SHARED	1
290 
291 #ifndef _ASM
292 
293 #define	SFMMU_MAX_ISM_REGIONS		(64)
294 #define	SFMMU_ISMRGNMAP_WORDS		BT_BITOUL(SFMMU_MAX_ISM_REGIONS)
295 
296 #define	SFMMU_RGNMAP_WORDS	(SFMMU_HMERGNMAP_WORDS + SFMMU_ISMRGNMAP_WORDS)
297 
298 #define	SFMMU_MAX_REGION_BUCKETS	(128)
299 #define	SFMMU_MAX_SRD_BUCKETS		(2048)
300 
301 typedef struct sf_hmeregion_map {
302 	ulong_t	bitmap[SFMMU_HMERGNMAP_WORDS];
303 } sf_hmeregion_map_t;
304 
305 typedef struct sf_ismregion_map {
306 	ulong_t	bitmap[SFMMU_ISMRGNMAP_WORDS];
307 } sf_ismregion_map_t;
308 
309 typedef union sf_region_map_u {
310 	struct _h_rmap_s {
311 		sf_hmeregion_map_t hmeregion_map;
312 		sf_ismregion_map_t ismregion_map;
313 	} h_rmap_s;
314 	ulong_t	bitmap[SFMMU_RGNMAP_WORDS];
315 } sf_region_map_t;
316 
317 #define	SF_RGNMAP_ZERO(map) {				\
318 	int _i;						\
319 	for (_i = 0; _i < SFMMU_RGNMAP_WORDS; _i++) {	\
320 		(map).bitmap[_i] = 0;			\
321 	}						\
322 }
323 
324 /*
325  * Returns 1 if map1 and map2 are equal.
326  */
327 #define	SF_RGNMAP_EQUAL(map1, map2, rval)	{		\
328 	int _i;							\
329 	for (_i = 0; _i < SFMMU_RGNMAP_WORDS; _i++) {		\
330 		if ((map1)->bitmap[_i] != (map2)->bitmap[_i])	\
331 			break;					\
332 	}							\
333 	if (_i < SFMMU_RGNMAP_WORDS)				\
334 		rval = 0;					\
335 	else							\
336 		rval = 1;					\
337 }
338 
339 #define	SF_RGNMAP_ADD(map, r)		BT_SET((map).bitmap, r)
340 #define	SF_RGNMAP_DEL(map, r)		BT_CLEAR((map).bitmap, r)
341 #define	SF_RGNMAP_TEST(map, r)		BT_TEST((map).bitmap, r)
342 
343 /*
344  * Tests whether map2 is a subset of map1, returns 1 if
345  * this assertion is true.
346  */
347 #define	SF_RGNMAP_IS_SUBSET(map1, map2, rval)	{		\
348 	int _i;							\
349 	for (_i = 0; _i < SFMMU_RGNMAP_WORDS; _i++) {		\
350 		if (((map1)->bitmap[_i]	& (map2)->bitmap[_i])	\
351 		    != (map2)->bitmap[_i])  {	 		\
352 			break;					\
353 		}						\
354 	}							\
355 	if (_i < SFMMU_RGNMAP_WORDS)		 		\
356 		rval = 0;					\
357 	else							\
358 		rval = 1;					\
359 }
360 
361 #define	SF_SCD_INCR_REF(scdp) {						\
362 	atomic_add_32((volatile uint32_t *)&(scdp)->scd_refcnt, 1);	\
363 }
364 
365 #define	SF_SCD_DECR_REF(srdp, scdp) {				\
366 	sf_region_map_t _scd_rmap = (scdp)->scd_region_map;	\
367 	if (!atomic_add_32_nv(					\
368 	    (volatile uint32_t *)&(scdp)->scd_refcnt, -1)) {	\
369 		sfmmu_destroy_scd((srdp), (scdp), &_scd_rmap);	\
370 	}							\
371 }
372 
373 /*
374  * A sfmmup link in the link list of sfmmups that share the same region.
375  */
376 typedef struct sf_rgn_link {
377 	sfmmu_t	*next;
378 	sfmmu_t *prev;
379 } sf_rgn_link_t;
380 
381 /*
382  * rgn_flags values.
383  */
384 #define	SFMMU_REGION_HME	0x1
385 #define	SFMMU_REGION_ISM	0x2
386 #define	SFMMU_REGION_FREE	0x8
387 
388 #define	SFMMU_REGION_TYPE_MASK	(0x3)
389 
390 /*
391  * sf_region defines a text or (D)ISM segment which map
392  * the same underlying physical object.
393  */
394 typedef struct sf_region {
395 	caddr_t			rgn_saddr;   /* base addr of attached seg */
396 	size_t			rgn_size;    /* size of attached seg */
397 	void			*rgn_obj;    /* the underlying object id */
398 	u_offset_t		rgn_objoff;  /* offset in the object mapped */
399 	uchar_t			rgn_perm;    /* PROT_READ/WRITE/EXEC */
400 	uchar_t			rgn_pgszc;   /* page size of the region */
401 	uchar_t			rgn_flags;   /* region type, free flag */
402 	uchar_t			rgn_id;
403 	int			rgn_refcnt;  /* # of hats sharing the region */
404 	/* callback function for hat_unload_callback */
405 	hat_rgn_cb_func_t	rgn_cb_function;
406 	struct sf_region	*rgn_hash;   /* hash chain linking the rgns */
407 	kmutex_t		rgn_mutex;   /* protect region sfmmu list */
408 	/* A link list of processes attached to this region */
409 	sfmmu_t			*rgn_sfmmu_head;
410 	ulong_t			rgn_ttecnt[MMU_PAGE_SIZES];
411 	uint16_t		rgn_hmeflags; /* rgn tte size flags */
412 } sf_region_t;
413 
414 #define	rgn_next	rgn_hash
415 
416 /* srd */
417 typedef struct sf_shared_region_domain {
418 	vnode_t			*srd_evp;	/* executable vnode */
419 	/* hme region table */
420 	sf_region_t		*srd_hmergnp[SFMMU_MAX_HME_REGIONS];
421 	/* ism region table */
422 	sf_region_t		*srd_ismrgnp[SFMMU_MAX_ISM_REGIONS];
423 	/* hash chain linking srds */
424 	struct sf_shared_region_domain *srd_hash;
425 	/* pointer to the next free hme region */
426 	sf_region_t		*srd_hmergnfree;
427 	/* pointer to the next free ism region */
428 	sf_region_t		*srd_ismrgnfree;
429 	/* id of next ism rgn created */
430 	uint16_t		srd_next_ismrid;
431 	/* pointer of next hme region created */
432 	uint16_t		srd_next_hmerid;
433 	uint16_t		srd_ismbusyrgns; /* # of ism rgns in use */
434 	uint16_t		srd_hmebusyrgns; /* # of hme rgns in use */
435 	int			srd_refcnt;	 /* # of procs in the srd */
436 	kmutex_t		srd_mutex;	 /* sync add/remove rgns */
437 	kmutex_t		srd_scd_mutex;
438 	sf_scd_t		*srd_scdp;	 /* list of scds in srd */
439 	/* hash of regions associated with the same executable */
440 	sf_region_t		*srd_rgnhash[SFMMU_MAX_REGION_BUCKETS];
441 } sf_srd_t;
442 
443 typedef struct sf_srd_bucket {
444 	kmutex_t	srdb_lock;
445 	sf_srd_t	*srdb_srdp;
446 } sf_srd_bucket_t;
447 
448 /*
449  * The value of SFMMU_L1_HMERLINKS and SFMMU_L2_HMERLINKS will be increased
450  * to 16 when the use of shared hmes for shared libraries is enabled.
451  */
452 
453 #define	SFMMU_L1_HMERLINKS		(8)
454 #define	SFMMU_L2_HMERLINKS		(8)
455 #define	SFMMU_L1_HMERLINKS_SHIFT	(3)
456 #define	SFMMU_L1_HMERLINKS_MASK		(SFMMU_L1_HMERLINKS - 1)
457 #define	SFMMU_L2_HMERLINKS_MASK		(SFMMU_L2_HMERLINKS - 1)
458 #define	SFMMU_L1_HMERLINKS_SIZE		\
459 	(SFMMU_L1_HMERLINKS * sizeof (sf_rgn_link_t *))
460 #define	SFMMU_L2_HMERLINKS_SIZE		\
461 	(SFMMU_L2_HMERLINKS * sizeof (sf_rgn_link_t))
462 
463 #if (SFMMU_L1_HMERLINKS * SFMMU_L2_HMERLINKS < SFMMU_MAX_HME_REGIONS)
464 #error Not Enough HMERLINKS
465 #endif
466 
467 /*
468  * This macro grabs hat lock and allocates level 2 hat chain
469  * associated with a shme rgn. In the majority of cases, the macro
470  * is called with alloc = 0, and lock = 0.
471  */
472 #define	SFMMU_HMERID2RLINKP(sfmmup, rid, lnkp, alloc, lock)		\
473 {									\
474 	int _l1ix = ((rid) >> SFMMU_L1_HMERLINKS_SHIFT) &		\
475 	    SFMMU_L1_HMERLINKS_MASK;					\
476 	int _l2ix = ((rid) & SFMMU_L2_HMERLINKS_MASK);			\
477 	hatlock_t *_hatlockp;						\
478 	lnkp = (sfmmup)->sfmmu_hmeregion_links[_l1ix];			\
479 	if (lnkp != NULL) {						\
480 		lnkp = &lnkp[_l2ix];					\
481 	} else if (alloc && lock) {					\
482 		lnkp = kmem_zalloc(SFMMU_L2_HMERLINKS_SIZE, KM_SLEEP);	\
483 		_hatlockp = sfmmu_hat_enter(sfmmup);			\
484 		if ((sfmmup)->sfmmu_hmeregion_links[_l1ix] != NULL) {	\
485 			sfmmu_hat_exit(_hatlockp);			\
486 			kmem_free(lnkp, SFMMU_L2_HMERLINKS_SIZE);	\
487 			lnkp = (sfmmup)->sfmmu_hmeregion_links[_l1ix];	\
488 			ASSERT(lnkp != NULL);				\
489 		} else {						\
490 			(sfmmup)->sfmmu_hmeregion_links[_l1ix] = lnkp;	\
491 			sfmmu_hat_exit(_hatlockp);			\
492 		}							\
493 		lnkp = &lnkp[_l2ix];					\
494 	} else if (alloc) {						\
495 		lnkp = kmem_zalloc(SFMMU_L2_HMERLINKS_SIZE, KM_SLEEP);	\
496 		ASSERT((sfmmup)->sfmmu_hmeregion_links[_l1ix] == NULL);	\
497 		(sfmmup)->sfmmu_hmeregion_links[_l1ix] = lnkp;		\
498 		lnkp = &lnkp[_l2ix];					\
499 	}								\
500 }
501 
502 /*
503  * Per-MMU context domain kstats.
504  *
505  * TSB Miss Exceptions
506  *	Number of times a TSB miss exception is handled in an MMU. See
507  *	sfmmu_tsbmiss_exception() for more details.
508  * TSB Raise Exception
509  *	Number of times the CPUs within an MMU are cross-called
510  *	to invalidate either a specific process context (when the process
511  *	switches MMU contexts) or the context of any process that is
512  *	running on those CPUs (as part of the MMU context wrap-around).
513  * Wrap Around
514  *	The number of times a wrap-around of MMU context happens.
515  */
516 typedef enum mmu_ctx_stat_types {
517 	MMU_CTX_TSB_EXCEPTIONS,		/* TSB miss exceptions handled */
518 	MMU_CTX_TSB_RAISE_EXCEPTION,	/* ctx invalidation cross calls */
519 	MMU_CTX_WRAP_AROUND,		/* wraparounds */
520 	MMU_CTX_NUM_STATS
521 } mmu_ctx_stat_t;
522 
523 /*
524  * Per-MMU context domain structure. This is instantiated the first time a CPU
525  * belonging to the MMU context domain is configured into the system, at boot
526  * time or at DR time.
527  *
528  * mmu_gnum
529  *	The current generation number for the context IDs on this MMU context
530  *	domain. It is protected by mmu_lock.
531  * mmu_cnum
532  *	The current cnum to be allocated on this MMU context domain. It
533  *	is protected via CAS.
534  * mmu_nctxs
535  *	The max number of context IDs supported on every CPU in this
536  *	MMU context domain. It is 8K except for Rock where it is 64K.
537  *      This is needed here in case the system supports mixed type of
538  *      processors/MMUs. It also helps to make ctx switch code access
539  *      fewer cache lines i.e. no need to retrieve it from some global nctxs.
540  * mmu_lock
541  *	The mutex spin lock used to serialize context ID wrap around
542  * mmu_idx
543  *	The index for this MMU context domain structure in the global array
544  *	mmu_ctxdoms.
545  * mmu_ncpus
546  *	The actual number of CPUs that have been configured in this
547  *	MMU context domain. This also acts as a reference count for the
548  *	structure. When the last CPU in an MMU context domain is unconfigured,
549  *	the structure is freed. It is protected by mmu_lock.
550  * mmu_cpuset
551  *	The CPU set of configured CPUs for this MMU context domain. Used
552  *	to cross-call all the CPUs in the MMU context domain to invalidate
553  *	context IDs during a wraparound operation. It is protected by mmu_lock.
554  */
555 
556 typedef struct mmu_ctx {
557 	uint64_t	mmu_gnum;
558 	uint_t		mmu_cnum;
559 	uint_t		mmu_nctxs;
560 	kmutex_t	mmu_lock;
561 	uint_t		mmu_idx;
562 	uint_t		mmu_ncpus;
563 	cpuset_t	mmu_cpuset;
564 	kstat_t		*mmu_kstat;
565 	kstat_named_t	mmu_kstat_data[MMU_CTX_NUM_STATS];
566 } mmu_ctx_t;
567 
568 #define	mmu_tsb_exceptions	\
569 		mmu_kstat_data[MMU_CTX_TSB_EXCEPTIONS].value.ui64
570 #define	mmu_tsb_raise_exception	\
571 		mmu_kstat_data[MMU_CTX_TSB_RAISE_EXCEPTION].value.ui64
572 #define	mmu_wrap_around		\
573 		mmu_kstat_data[MMU_CTX_WRAP_AROUND].value.ui64
574 
575 extern uint_t		max_mmu_ctxdoms;
576 extern mmu_ctx_t	**mmu_ctxs_tbl;
577 
578 extern void	sfmmu_cpu_init(cpu_t *);
579 extern void	sfmmu_cpu_cleanup(cpu_t *);
580 
581 /*
582  * The following structure is used to get MMU context domain information for
583  * a CPU from the platform.
584  *
585  * mmu_idx
586  *	The MMU context domain index within the global array mmu_ctxs
587  * mmu_nctxs
588  *	The number of context IDs supported in the MMU context domain
589  *	(64K for Rock)
590  */
591 typedef struct mmu_ctx_info {
592 	uint_t		mmu_idx;
593 	uint_t		mmu_nctxs;
594 } mmu_ctx_info_t;
595 
596 #pragma weak plat_cpuid_to_mmu_ctx_info
597 
598 extern void	plat_cpuid_to_mmu_ctx_info(processorid_t, mmu_ctx_info_t *);
599 
600 /*
601  * Each address space has an array of sfmmu_ctx_t structures, one structure
602  * per MMU context domain.
603  *
604  * cnum
605  *	The context ID allocated for an address space on an MMU context domain
606  * gnum
607  *	The generation number for the context ID in the MMU context domain.
608  *
609  * This structure needs to be a power-of-two in size.
610  */
611 typedef struct sfmmu_ctx {
612 	uint64_t	gnum:48;
613 	uint64_t	cnum:16;
614 } sfmmu_ctx_t;
615 
616 
617 /*
618  * The platform dependent hat structure.
619  * tte counts should be protected by cas.
620  * cpuset is protected by cas.
621  *
622  * Note that sfmmu_xhat_provider MUST be the first element.
623  */
624 struct hat {
625 	void		*sfmmu_xhat_provider;	/* NULL for CPU hat */
626 	cpuset_t	sfmmu_cpusran;	/* cpu bit mask for efficient xcalls */
627 	struct	as	*sfmmu_as;	/* as this hat provides mapping for */
628 	/* per pgsz private ttecnt + shme rgns ttecnt for rgns not in SCD */
629 	ulong_t		sfmmu_ttecnt[MMU_PAGE_SIZES];
630 	/* shme rgns ttecnt for rgns in SCD */
631 	ulong_t		sfmmu_scdrttecnt[MMU_PAGE_SIZES];
632 	/* est. ism ttes that are NOT in a SCD */
633 	ulong_t		sfmmu_ismttecnt[MMU_PAGE_SIZES];
634 	/* ttecnt for isms that are in a SCD */
635 	ulong_t		sfmmu_scdismttecnt[MMU_PAGE_SIZES];
636 	/* inflate tsb0 to allow for large page alloc failure in region */
637 	ulong_t		sfmmu_tsb0_4minflcnt;
638 	union _h_un {
639 		ism_blk_t	*sfmmu_iblkp;  /* maps to ismhat(s) */
640 		ism_ment_t	*sfmmu_imentp; /* ism hat's mapping list */
641 	} h_un;
642 	uint_t		sfmmu_free:1;	/* hat to be freed - set on as_free */
643 	uint_t		sfmmu_ismhat:1;	/* hat is dummy ism hatid */
644 	uint_t		sfmmu_scdhat:1;	/* hat is dummy scd hatid */
645 	uchar_t		sfmmu_rmstat;	/* refmod stats refcnt */
646 	ushort_t	sfmmu_clrstart;	/* start color bin for page coloring */
647 	ushort_t	sfmmu_clrbin;	/* per as phys page coloring bin */
648 	ushort_t	sfmmu_flags;	/* flags */
649 	uchar_t		sfmmu_tteflags;	/* pgsz flags */
650 	uchar_t		sfmmu_rtteflags; /* pgsz flags for SRD hmes */
651 	struct tsb_info	*sfmmu_tsb;	/* list of per as tsbs */
652 	uint64_t	sfmmu_ismblkpa; /* pa of sfmmu_iblkp, or -1 */
653 	lock_t		sfmmu_ctx_lock;	/* sync ctx alloc and invalidation */
654 	kcondvar_t	sfmmu_tsb_cv;	/* signals TSB swapin or relocation */
655 	uchar_t		sfmmu_cext;	/* context page size encoding */
656 	uint8_t		sfmmu_pgsz[MMU_PAGE_SIZES];  /* ranking for MMU */
657 	sf_srd_t	*sfmmu_srdp;
658 	sf_scd_t	*sfmmu_scdp;	/* scd this address space belongs to */
659 	sf_region_map_t	sfmmu_region_map;
660 	sf_rgn_link_t	*sfmmu_hmeregion_links[SFMMU_L1_HMERLINKS];
661 	sf_rgn_link_t	sfmmu_scd_link;	/* link to scd or pending queue */
662 #ifdef sun4v
663 	struct hv_tsb_block sfmmu_hvblock;
664 #endif
665 	/*
666 	 * sfmmu_ctxs is a variable length array of max_mmu_ctxdoms # of
667 	 * elements. max_mmu_ctxdoms is determined at run-time.
668 	 * sfmmu_ctxs[1] is just the fist element of an array, it always
669 	 * has to be the last field to ensure that the memory allocated
670 	 * for sfmmu_ctxs is consecutive with the memory of the rest of
671 	 * the hat data structure.
672 	 */
673 	sfmmu_ctx_t	sfmmu_ctxs[1];
674 
675 };
676 
677 #define	sfmmu_iblk	h_un.sfmmu_iblkp
678 #define	sfmmu_iment	h_un.sfmmu_imentp
679 
680 #define	sfmmu_hmeregion_map	sfmmu_region_map.h_rmap_s.hmeregion_map
681 #define	sfmmu_ismregion_map	sfmmu_region_map.h_rmap_s.ismregion_map
682 
683 #define	SF_RGNMAP_ISNULL(sfmmup)	\
684 	(sfrgnmap_isnull(&(sfmmup)->sfmmu_region_map))
685 #define	SF_HMERGNMAP_ISNULL(sfmmup)	\
686 	(sfhmergnmap_isnull(&(sfmmup)->sfmmu_hmeregion_map))
687 
688 struct sf_scd {
689 	sfmmu_t		*scd_sfmmup;	/* shared context hat */
690 	/* per pgsz ttecnt for shme rgns in SCD */
691 	ulong_t		scd_rttecnt[MMU_PAGE_SIZES];
692 	uint_t		scd_refcnt;	/* address spaces attached to scd */
693 	sf_region_map_t scd_region_map; /* bit mask of attached segments */
694 	sf_scd_t	*scd_next;	/* link pointers for srd_scd list */
695 	sf_scd_t	*scd_prev;
696 	sfmmu_t 	*scd_sf_list;	/* list of doubly linked hat structs */
697 	kmutex_t 	scd_mutex;
698 	/*
699 	 * Link used to add an scd to the sfmmu_iment list.
700 	 */
701 	ism_ment_t	scd_ism_links[SFMMU_MAX_ISM_REGIONS];
702 };
703 
704 #define	scd_hmeregion_map	scd_region_map.h_rmap_s.hmeregion_map
705 #define	scd_ismregion_map	scd_region_map.h_rmap_s.ismregion_map
706 
707 #define	scd_hmeregion_map	scd_region_map.h_rmap_s.hmeregion_map
708 #define	scd_ismregion_map	scd_region_map.h_rmap_s.ismregion_map
709 
710 extern int disable_shctx;
711 extern int shctx_on;
712 
713 /*
714  * bit mask for managing vac conflicts on large pages.
715  * bit 1 is for uncache flag.
716  * bits 2 through min(num of cache colors + 1,31) are
717  * for cache colors that have already been flushed.
718  */
719 #ifdef VAC
720 #define	CACHE_NUM_COLOR		(shm_alignment >> MMU_PAGESHIFT)
721 #else
722 #define	CACHE_NUM_COLOR		1
723 #endif
724 
725 #define	CACHE_VCOLOR_MASK(vcolor)	(2 << (vcolor & (CACHE_NUM_COLOR - 1)))
726 
727 #define	CacheColor_IsFlushed(flag, vcolor) \
728 					((flag) & CACHE_VCOLOR_MASK(vcolor))
729 
730 #define	CacheColor_SetFlushed(flag, vcolor) \
731 					((flag) |= CACHE_VCOLOR_MASK(vcolor))
732 /*
733  * Flags passed to sfmmu_page_cache to flush page from vac or not.
734  */
735 #define	CACHE_FLUSH	0
736 #define	CACHE_NO_FLUSH	1
737 
738 /*
739  * Flags passed to sfmmu_tlbcache_demap
740  */
741 #define	FLUSH_NECESSARY_CPUS	0
742 #define	FLUSH_ALL_CPUS		1
743 
744 #ifdef	DEBUG
745 /*
746  * For debugging purpose only. Maybe removed later.
747  */
748 struct ctx_trace {
749 	sfmmu_t		*sc_sfmmu_stolen;
750 	sfmmu_t		*sc_sfmmu_stealing;
751 	clock_t		sc_time;
752 	ushort_t	sc_type;
753 	ushort_t	sc_cnum;
754 };
755 #define	CTX_TRC_STEAL	0x1
756 #define	CTX_TRC_FREE	0x0
757 #define	TRSIZE	0x400
758 #define	NEXT_CTXTR(ptr)	(((ptr) >= ctx_trace_last) ? \
759 		ctx_trace_first : ((ptr) + 1))
760 #define	TRACE_CTXS(mutex, ptr, cnum, stolen_sfmmu, stealing_sfmmu, type) \
761 	mutex_enter(mutex);						\
762 	(ptr)->sc_sfmmu_stolen = (stolen_sfmmu);			\
763 	(ptr)->sc_sfmmu_stealing = (stealing_sfmmu);			\
764 	(ptr)->sc_cnum = (cnum);					\
765 	(ptr)->sc_type = (type);					\
766 	(ptr)->sc_time = lbolt;						\
767 	(ptr) = NEXT_CTXTR(ptr);					\
768 	num_ctx_stolen += (type);					\
769 	mutex_exit(mutex);
770 #else
771 
772 #define	TRACE_CTXS(mutex, ptr, cnum, stolen_sfmmu, stealing_sfmmu, type)
773 
774 #endif	/* DEBUG */
775 
776 #endif	/* !_ASM */
777 
778 /*
779  * Macros for sfmmup->sfmmu_flags access.  The macros that change the flags
780  * ASSERT() that we're holding the HAT lock before changing the flags;
781  * however callers that read the flags may do so without acquiring the lock
782  * in a fast path, and then recheck the flag after acquiring the lock in
783  * a slow path.
784  */
785 #define	SFMMU_FLAGS_ISSET(sfmmup, flags) \
786 	(((sfmmup)->sfmmu_flags & (flags)) == (flags))
787 
788 #define	SFMMU_FLAGS_CLEAR(sfmmup, flags) \
789 	(ASSERT(sfmmu_hat_lock_held((sfmmup))), \
790 	(sfmmup)->sfmmu_flags &= ~(flags))
791 
792 #define	SFMMU_FLAGS_SET(sfmmup, flags) \
793 	(ASSERT(sfmmu_hat_lock_held((sfmmup))), \
794 	(sfmmup)->sfmmu_flags |= (flags))
795 
796 #define	SFMMU_TTEFLAGS_ISSET(sfmmup, flags) \
797 	((((sfmmup)->sfmmu_tteflags | (sfmmup)->sfmmu_rtteflags) & (flags)) == \
798 	    (flags))
799 
800 
801 /*
802  * sfmmu tte HAT flags, must fit in 8 bits
803  */
804 #define	HAT_CHKCTX1_FLAG 0x1
805 #define	HAT_64K_FLAG	(0x1 << TTE64K)
806 #define	HAT_512K_FLAG	(0x1 << TTE512K)
807 #define	HAT_4M_FLAG	(0x1 << TTE4M)
808 #define	HAT_32M_FLAG	(0x1 << TTE32M)
809 #define	HAT_256M_FLAG	(0x1 << TTE256M)
810 
811 /*
812  * sfmmu HAT flags, 16 bits at the moment.
813  */
814 #define	HAT_4MTEXT_FLAG		0x01
815 #define	HAT_32M_ISM		0x02
816 #define	HAT_256M_ISM		0x04
817 #define	HAT_SWAPPED		0x08 /* swapped out */
818 #define	HAT_SWAPIN		0x10 /* swapping in */
819 #define	HAT_BUSY		0x20 /* replacing TSB(s) */
820 #define	HAT_ISMBUSY		0x40 /* adding/removing/traversing ISM maps */
821 
822 #define	HAT_CTX1_FLAG   	0x100 /* ISM imap hatflag for ctx1 */
823 #define	HAT_JOIN_SCD		0x200 /* region is joining scd */
824 #define	HAT_ALLCTX_INVALID	0x400 /* all per-MMU ctxs are invalidated */
825 
826 #define	SFMMU_LGPGS_INUSE(sfmmup)					\
827 	(((sfmmup)->sfmmu_tteflags | (sfmmup)->sfmmu_rtteflags) ||	\
828 	    ((sfmmup)->sfmmu_iblk != NULL))
829 
830 /*
831  * Starting with context 0, the first NUM_LOCKED_CTXS contexts
832  * are locked so that sfmmu_getctx can't steal any of these
833  * contexts.  At the time this software was being developed, the
834  * only context that needs to be locked is context 0 (the kernel
835  * context), and context 1 (reserved for stolen context). So this constant
836  * was originally defined to be 2.
837  *
838  * For sun4v only, USER_CONTEXT_TYPE represents any user context.  Many
839  * routines only care whether the context is kernel, invalid or user.
840  */
841 
842 #define	NUM_LOCKED_CTXS 2
843 #define	INVALID_CONTEXT	1
844 
845 #ifdef sun4v
846 #define	USER_CONTEXT_TYPE	NUM_LOCKED_CTXS
847 #endif
848 
849 #ifndef	_ASM
850 
851 /*
852  * Kernel page relocation stuff.
853  */
854 struct sfmmu_callback {
855 	int key;
856 	int (*prehandler)(caddr_t, uint_t, uint_t, void *);
857 	int (*posthandler)(caddr_t, uint_t, uint_t, void *, pfn_t);
858 	int (*errhandler)(caddr_t, uint_t, uint_t, void *);
859 	int capture_cpus;
860 };
861 
862 extern int sfmmu_max_cb_id;
863 extern struct sfmmu_callback *sfmmu_cb_table;
864 
865 extern int hat_kpr_enabled;
866 
867 struct pa_hment;
868 
869 /*
870  * RFE: With multihat gone we gain back an int.  We could use this to
871  * keep ref bits on a per cpu basis to eliminate xcalls.
872  */
873 struct sf_hment {
874 	tte_t hme_tte;			/* tte for this hment */
875 
876 	union {
877 		struct page *page;	/* what page this maps */
878 		struct pa_hment *data;	/* pa_hment */
879 	} sf_hment_un;
880 
881 	struct	sf_hment *hme_next;	/* next hment */
882 	struct	sf_hment *hme_prev;	/* prev hment */
883 };
884 
885 struct pa_hment {
886 	caddr_t		addr;		/* va */
887 	uint_t		len;		/* bytes */
888 	ushort_t	flags;		/* internal flags */
889 	ushort_t	refcnt;		/* reference count */
890 	id_t		cb_id;		/* callback id, table index */
891 	void		*pvt;		/* handler's private data */
892 	struct sf_hment	sfment;		/* corresponding dummy sf_hment */
893 };
894 
895 #define	hme_page		sf_hment_un.page
896 #define	hme_data		sf_hment_un.data
897 #define	hme_size(sfhmep)	((int)(TTE_CSZ(&(sfhmep)->hme_tte)))
898 #define	PAHME_SZ		(sizeof (struct pa_hment))
899 #define	SFHME_SZ		(sizeof (struct sf_hment))
900 
901 #define	IS_PAHME(hme)	((hme)->hme_tte.ll == 0)
902 
903 /*
904  * hmeblk_tag structure
905  * structure used to obtain a match on a hme_blk.  Currently consists of
906  * the address of the sfmmu struct (or hatid), the base page address of the
907  * hme_blk, and the rehash count.  The rehash count is actually only 2 bits
908  * and has the following meaning:
909  * 1 = 8k or 64k hash sequence.
910  * 2 = 512k hash sequence.
911  * 3 = 4M hash sequence.
912  * We require this count because we don't want to get a false hit on a 512K or
913  * 4M rehash with a base address corresponding to a 8k or 64k hmeblk.
914  * Note:  The ordering and size of the hmeblk_tag members are implictly known
915  * by the tsb miss handlers written in assembly.  Do not change this structure
916  * without checking those routines.  See HTAG_SFMMUPSZ define.
917  */
918 
919 /*
920  * In private hmeblks hblk_rid field must be SFMMU_INVALID_RID.
921  */
922 typedef union {
923 	struct {
924 		uint64_t	hblk_basepg: 51,	/* hme_blk base pg # */
925 				hblk_rehash: 3,		/* rehash number */
926 				hblk_rid: 10;		/* hme_blk region id */
927 		void		*hblk_id;
928 	} hblk_tag_un;
929 	uint64_t		htag_tag[2];
930 } hmeblk_tag;
931 
932 #define	htag_id		hblk_tag_un.hblk_id
933 #define	htag_bspage	hblk_tag_un.hblk_basepg
934 #define	htag_rehash	hblk_tag_un.hblk_rehash
935 #define	htag_rid	hblk_tag_un.hblk_rid
936 
937 #endif /* !_ASM */
938 
939 #define	HTAG_REHASH_SHIFT	10
940 #define	HTAG_MAX_RID	(((0x1 << HTAG_REHASH_SHIFT) - 1))
941 #define	HTAG_RID_MASK	HTAG_MAX_RID
942 
943 /* used for tagging all per sfmmu (i.e. non SRD) private hmeblks */
944 #define	SFMMU_INVALID_SHMERID	HTAG_MAX_RID
945 
946 #if SFMMU_INVALID_SHMERID < SFMMU_MAX_HME_REGIONS
947 #error SFMMU_INVALID_SHMERID < SFMMU_MAX_HME_REGIONS
948 #endif
949 
950 #define	SFMMU_IS_SHMERID_VALID(rid)	((rid) != SFMMU_INVALID_SHMERID)
951 
952 /* ISM regions */
953 #define	SFMMU_INVALID_ISMRID	0xff
954 
955 #if SFMMU_INVALID_ISMRID < SFMMU_MAX_ISM_REGIONS
956 #error SFMMU_INVALID_ISMRID < SFMMU_MAX_ISM_REGIONS
957 #endif
958 
959 #define	SFMMU_IS_ISMRID_VALID(rid)	((rid) != SFMMU_INVALID_ISMRID)
960 
961 
962 #define	HTAGS_EQ(tag1, tag2)	(((tag1.htag_tag[0] ^ tag2.htag_tag[0]) | \
963 				(tag1.htag_tag[1] ^ tag2.htag_tag[1])) == 0)
964 
965 /*
966  * this macro must only be used for comparing tags in shared hmeblks.
967  */
968 #define	HTAGS_EQ_SHME(hmetag, tag, hrmap)				\
969 	(((hmetag).htag_rid != SFMMU_INVALID_SHMERID) &&	        \
970 	(((((hmetag).htag_tag[0] ^ (tag).htag_tag[0]) &			\
971 		~HTAG_RID_MASK) |	        			\
972 	    ((hmetag).htag_tag[1] ^ (tag).htag_tag[1])) == 0) &&	\
973 	SF_RGNMAP_TEST(hrmap, hmetag.htag_rid))
974 
975 #define	HME_REHASH(sfmmup)						\
976 	((sfmmup)->sfmmu_ttecnt[TTE512K] != 0 ||			\
977 	(sfmmup)->sfmmu_ttecnt[TTE4M] != 0 ||				\
978 	(sfmmup)->sfmmu_ttecnt[TTE32M] != 0 ||				\
979 	(sfmmup)->sfmmu_ttecnt[TTE256M] != 0)
980 
981 #define	NHMENTS		8		/* # of hments in an 8k hme_blk */
982 					/* needs to be multiple of 2 */
983 
984 #ifndef	_ASM
985 
986 #ifdef	HBLK_TRACE
987 
988 #define	HBLK_LOCK		1
989 #define	HBLK_UNLOCK		0
990 #define	HBLK_STACK_DEPTH	6
991 #define	HBLK_AUDIT_CACHE_SIZE	16
992 #define	HBLK_LOCK_PATTERN	0xaaaaaaaa
993 #define	HBLK_UNLOCK_PATTERN	0xbbbbbbbb
994 
995 struct hblk_lockcnt_audit {
996 	int		flag;		/* lock or unlock */
997 	kthread_id_t	thread;
998 	int		depth;
999 	pc_t		stack[HBLK_STACK_DEPTH];
1000 };
1001 
1002 #endif	/* HBLK_TRACE */
1003 
1004 
1005 /*
1006  * Hment block structure.
1007  * The hme_blk is the node data structure which the hash structure
1008  * mantains. An hme_blk can have 2 different sizes depending on the
1009  * number of hments it implicitly contains.  When dealing with 64K, 512K,
1010  * or 4M hments there is one hment per hme_blk.  When dealing with
1011  * 8k hments we allocate an hme_blk plus an additional 7 hments to
1012  * give us a total of 8 (NHMENTS) hments that can be referenced through a
1013  * hme_blk.
1014  *
1015  * The hmeblk structure contains 2 tte reference counters used to determine if
1016  * it is ok to free up the hmeblk.  Both counters have to be zero in order
1017  * to be able to free up hmeblk.  They are protected by cas.
1018  * hblk_hmecnt is the number of hments present on pp mapping lists.
1019  * hblk_vcnt reflects number of valid ttes in hmeblk.
1020  *
1021  * The hmeblk now also has per tte lock cnts.  This is required because
1022  * the counts can be high and there are not enough bits in the tte. When
1023  * physio is fixed to not lock the translations we should be able to move
1024  * the lock cnt back to the tte.  See bug id 1198554.
1025  *
1026  * Note that xhat_hme_blk's layout follows this structure: hme_blk_misc
1027  * and sf_hment are at the same offsets in both structures. Whenever
1028  * hme_blk is changed, xhat_hme_blk may need to be updated as well.
1029  */
1030 
1031 struct hme_blk_misc {
1032 	uint_t	notused:25;
1033 	uint_t	shared_bit:1;	/* set for SRD shared hmeblk */
1034 	uint_t	xhat_bit:1;	/* set for an xhat hme_blk */
1035 	uint_t	shadow_bit:1;	/* set for a shadow hme_blk */
1036 	uint_t	nucleus_bit:1;	/* set for a nucleus hme_blk */
1037 	uint_t	ttesize:3;	/* contains ttesz of hmeblk */
1038 };
1039 
1040 struct hme_blk {
1041 	uint64_t	hblk_nextpa;	/* physical address for hash list */
1042 
1043 	hmeblk_tag	hblk_tag;	/* tag used to obtain an hmeblk match */
1044 
1045 	struct hme_blk	*hblk_next;	/* on free list or on hash list */
1046 					/* protected by hash lock */
1047 
1048 	struct hme_blk	*hblk_shadow;	/* pts to shadow hblk */
1049 					/* protected by hash lock */
1050 	uint_t		hblk_span;	/* span of memory hmeblk maps */
1051 
1052 	struct hme_blk_misc	hblk_misc;
1053 
1054 	union {
1055 		struct {
1056 			ushort_t hblk_hmecount;	/* hment on mlists counter */
1057 			ushort_t hblk_validcnt;	/* valid tte reference count */
1058 		} hblk_counts;
1059 		uint_t		hblk_shadow_mask;
1060 	} hblk_un;
1061 
1062 	uint_t		hblk_lckcnt;
1063 
1064 #ifdef	HBLK_TRACE
1065 	kmutex_t	hblk_audit_lock;	/* lock to protect index */
1066 	uint_t		hblk_audit_index;	/* index into audit_cache */
1067 	struct	hblk_lockcnt_audit hblk_audit_cache[HBLK_AUDIT_CACHE_SIZE];
1068 #endif	/* HBLK_AUDIT */
1069 
1070 	struct sf_hment hblk_hme[1];	/* hment array */
1071 };
1072 
1073 #define	hblk_shared	hblk_misc.shared_bit
1074 #define	hblk_xhat_bit   hblk_misc.xhat_bit
1075 #define	hblk_shw_bit	hblk_misc.shadow_bit
1076 #define	hblk_nuc_bit	hblk_misc.nucleus_bit
1077 #define	hblk_ttesz	hblk_misc.ttesize
1078 #define	hblk_hmecnt	hblk_un.hblk_counts.hblk_hmecount
1079 #define	hblk_vcnt	hblk_un.hblk_counts.hblk_validcnt
1080 #define	hblk_shw_mask	hblk_un.hblk_shadow_mask
1081 
1082 #define	MAX_HBLK_LCKCNT	0xFFFFFFFF
1083 #define	HMEBLK_ALIGN	0x8		/* hmeblk has to be double aligned */
1084 
1085 #ifdef	HBLK_TRACE
1086 
1087 #define	HBLK_STACK_TRACE(hmeblkp, lock)					\
1088 {									\
1089 	int flag = lock;	/* to pacify lint */			\
1090 	int audit_index;						\
1091 									\
1092 	mutex_enter(&hmeblkp->hblk_audit_lock);				\
1093 	audit_index = hmeblkp->hblk_audit_index;			\
1094 	hmeblkp->hblk_audit_index = ((hmeblkp->hblk_audit_index + 1) &	\
1095 	    (HBLK_AUDIT_CACHE_SIZE - 1));				\
1096 	mutex_exit(&hmeblkp->hblk_audit_lock);				\
1097 									\
1098 	if (flag)							\
1099 		hmeblkp->hblk_audit_cache[audit_index].flag =		\
1100 		    HBLK_LOCK_PATTERN;					\
1101 	else								\
1102 		hmeblkp->hblk_audit_cache[audit_index].flag =		\
1103 		    HBLK_UNLOCK_PATTERN;				\
1104 									\
1105 	hmeblkp->hblk_audit_cache[audit_index].thread = curthread;	\
1106 	hmeblkp->hblk_audit_cache[audit_index].depth =			\
1107 	    getpcstack(hmeblkp->hblk_audit_cache[audit_index].stack,	\
1108 	    HBLK_STACK_DEPTH);						\
1109 }
1110 
1111 #else
1112 
1113 #define	HBLK_STACK_TRACE(hmeblkp, lock)
1114 
1115 #endif	/* HBLK_TRACE */
1116 
1117 #define	HMEHASH_FACTOR	16	/* used to calc # of buckets in hme hash */
1118 
1119 /*
1120  * A maximum number of user hmeblks is defined in order to place an upper
1121  * limit on how much nucleus memory is required and to avoid overflowing the
1122  * tsbmiss uhashsz and khashsz data areas. The number below corresponds to
1123  * the number of buckets required, for an average hash chain length of 4 on
1124  * a 16TB machine.
1125  */
1126 
1127 #define	MAX_UHME_BUCKETS	(0x1 << 30)
1128 #define	MAX_KHME_BUCKETS	(0x1 << 30)
1129 
1130 /*
1131  * The minimum number of kernel hash buckets.
1132  */
1133 #define	MIN_KHME_BUCKETS	0x800
1134 
1135 /*
1136  * The number of hash buckets must be a power of 2. If the initial calculated
1137  * value is less than USER_BUCKETS_THRESHOLD we round up to the next greater
1138  * power of 2, otherwise we round down to avoid huge over allocations.
1139  */
1140 #define	USER_BUCKETS_THRESHOLD	(1<<22)
1141 
1142 #define	MAX_NUCUHME_BUCKETS	0x4000
1143 #define	MAX_NUCKHME_BUCKETS	0x2000
1144 
1145 /*
1146  * There are 2 locks in the hmehash bucket.  The hmehash_mutex is
1147  * a regular mutex used to make sure operations on a hash link are only
1148  * done by one thread.  Any operation which comes into the hat with
1149  * a <vaddr, as> will grab the hmehash_mutex.  Normally one would expect
1150  * the tsb miss handlers to grab the hash lock to make sure the hash list
1151  * is consistent while we traverse it.  Unfortunately this can lead to
1152  * deadlocks or recursive mutex enters since it is possible for
1153  * someone holding the lock to take a tlb/tsb miss.
1154  * To solve this problem we have added the hmehash_listlock.  This lock
1155  * is only grabbed by the tsb miss handlers, vatopfn, and while
1156  * adding/removing a hmeblk from the hash list. The code is written to
1157  * guarantee we won't take a tlb miss while holding this lock.
1158  */
1159 struct hmehash_bucket {
1160 	kmutex_t	hmehash_mutex;
1161 	uint64_t	hmeh_nextpa;	/* physical address for hash list */
1162 	struct hme_blk *hmeblkp;
1163 	uint_t		hmeh_listlock;
1164 };
1165 
1166 #endif /* !_ASM */
1167 
1168 #define	SFMMU_PGCNT_MASK	0x3f
1169 #define	SFMMU_PGCNT_SHIFT	6
1170 #define	INVALID_MMU_ID		-1
1171 #define	SFMMU_MMU_GNUM_RSHIFT	16
1172 #define	SFMMU_MMU_CNUM_LSHIFT	(64 - SFMMU_MMU_GNUM_RSHIFT)
1173 #define	MAX_SFMMU_CTX_VAL	((1 << 16) - 1) /* for sanity check */
1174 #define	MAX_SFMMU_GNUM_VAL	((0x1UL << 48) - 1)
1175 
1176 /*
1177  * The tsb miss handlers written in assembly know that sfmmup
1178  * is a 64 bit ptr.
1179  *
1180  * The bspage and re-hash part is 64 bits, with the sfmmup being another 64
1181  * bits.
1182  */
1183 #define	HTAG_SFMMUPSZ		0	/* Not really used for LP64 */
1184 #define	HTAG_BSPAGE_SHIFT	13
1185 
1186 /*
1187  * Assembly routines need to be able to get to ttesz
1188  */
1189 #define	HBLK_SZMASK		0x7
1190 
1191 #ifndef _ASM
1192 
1193 /*
1194  * Returns the number of bytes that an hmeblk spans given its tte size
1195  */
1196 #define	get_hblk_span(hmeblkp) ((hmeblkp)->hblk_span)
1197 #define	get_hblk_ttesz(hmeblkp)	((hmeblkp)->hblk_ttesz)
1198 #define	get_hblk_cache(hmeblkp)	(((hmeblkp)->hblk_ttesz == TTE8K) ? \
1199 	sfmmu8_cache : sfmmu1_cache)
1200 #define	HMEBLK_SPAN(ttesz)						\
1201 	((ttesz == TTE8K)? (TTEBYTES(ttesz) * NHMENTS) : TTEBYTES(ttesz))
1202 
1203 #define	set_hblk_sz(hmeblkp, ttesz)				\
1204 	(hmeblkp)->hblk_ttesz = (ttesz);			\
1205 	(hmeblkp)->hblk_span = HMEBLK_SPAN(ttesz)
1206 
1207 #define	get_hblk_base(hmeblkp)					\
1208 	((uintptr_t)(hmeblkp)->hblk_tag.htag_bspage << MMU_PAGESHIFT)
1209 
1210 #define	get_hblk_endaddr(hmeblkp)				\
1211 	((caddr_t)(get_hblk_base(hmeblkp) + get_hblk_span(hmeblkp)))
1212 
1213 #define	in_hblk_range(hmeblkp, vaddr)					\
1214 	(((uintptr_t)(vaddr) >= get_hblk_base(hmeblkp)) &&		\
1215 	((uintptr_t)(vaddr) < (get_hblk_base(hmeblkp) +			\
1216 	get_hblk_span(hmeblkp))))
1217 
1218 #define	tte_to_vaddr(hmeblkp, tte)	((caddr_t)(get_hblk_base(hmeblkp) \
1219 	+ (TTEBYTES(TTE_CSZ(&tte)) * (tte).tte_hmenum)))
1220 
1221 #define	tte_to_evaddr(hmeblkp, ttep)	((caddr_t)(get_hblk_base(hmeblkp) \
1222 	+ (TTEBYTES(TTE_CSZ(ttep)) * ((ttep)->tte_hmenum + 1))))
1223 
1224 #define	vaddr_to_vshift(hblktag, vaddr, shwsz)				\
1225 	((((uintptr_t)(vaddr) >> MMU_PAGESHIFT) - (hblktag.htag_bspage)) >>\
1226 	TTE_BSZS_SHIFT((shwsz) - 1))
1227 
1228 #define	HME8BLK_SZ	(sizeof (struct hme_blk) + \
1229 			(NHMENTS - 1) * sizeof (struct sf_hment))
1230 #define	HME1BLK_SZ	(sizeof (struct hme_blk))
1231 #define	H1MIN		(2 + MAX_BIGKTSB_TTES)	/* nucleus text+data, ktsb */
1232 
1233 /*
1234  * Hme_blk hash structure
1235  * Active mappings are kept in a hash structure of hme_blks.  The hash
1236  * function is based on (ctx, vaddr) The size of the hash table size is a
1237  * power of 2 such that the average hash chain lenth is HMENT_HASHAVELEN.
1238  * The hash actually consists of 2 separate hashes.  One hash is for the user
1239  * address space and the other hash is for the kernel address space.
1240  * The number of buckets are calculated at boot time and stored in the global
1241  * variables "uhmehash_num" and "khmehash_num".  By making the hash table size
1242  * a power of 2 we can use a simply & function to derive an index instead of
1243  * a divide.
1244  *
1245  * HME_HASH_FUNCTION(hatid, vaddr, shift) returns a pointer to a hme_hash
1246  * bucket.
1247  * An hme hash bucket contains a pointer to an hme_blk and the mutex that
1248  * protects the link list.
1249  * Spitfire supports 4 page sizes.  8k and 64K pages only need one hash.
1250  * 512K pages need 2 hashes and 4M pages need 3 hashes.
1251  * The 'shift' parameter controls how many bits the vaddr will be shifted in
1252  * the hash function. It is calculated in the HME_HASH_SHIFT(ttesz) function
1253  * and it varies depending on the page size as follows:
1254  *	8k pages:  	HBLK_RANGE_SHIFT
1255  *	64k pages:	MMU_PAGESHIFT64K
1256  *	512K pages:	MMU_PAGESHIFT512K
1257  *	4M pages:	MMU_PAGESHIFT4M
1258  * An assembly version of the hash function exists in sfmmu_ktsb_miss(). All
1259  * changes should be reflected in both versions.  This function and the TSB
1260  * miss handlers are the only places which know about the two hashes.
1261  *
1262  * HBLK_RANGE_SHIFT controls range of virtual addresses that will fall
1263  * into the same bucket for a particular process.  It is currently set to
1264  * be equivalent to 64K range or one hme_blk.
1265  *
1266  * The hme_blks in the hash are protected by a per hash bucket mutex
1267  * known as SFMMU_HASH_LOCK.
1268  * You need to acquire this lock before traversing the hash bucket link
1269  * list, while adding/removing a hme_blk to the list, and while
1270  * modifying an hme_blk.  A possible optimization is to replace these
1271  * mutexes by readers/writer lock but right now it is not clear whether
1272  * this is a win or not.
1273  *
1274  * The HME_HASH_TABLE_SEARCH will search the hash table for the
1275  * hme_blk that contains the hment that corresponds to the passed
1276  * ctx and vaddr.  It assumed the SFMMU_HASH_LOCK is held.
1277  */
1278 
1279 #endif /* ! _ASM */
1280 
1281 #define	KHATID			ksfmmup
1282 #define	UHMEHASH_SZ		uhmehash_num
1283 #define	KHMEHASH_SZ		khmehash_num
1284 #define	HMENT_HASHAVELEN	4
1285 #define	HBLK_RANGE_SHIFT	MMU_PAGESHIFT64K /* shift for HBLK_BS_MASK */
1286 #define	HBLK_MIN_TTESZ		1
1287 #define	HBLK_MIN_BYTES		MMU_PAGESIZE64K
1288 #define	HBLK_MIN_SHIFT		MMU_PAGESHIFT64K
1289 #define	MAX_HASHCNT		5
1290 #define	DEFAULT_MAX_HASHCNT	3
1291 
1292 #ifndef _ASM
1293 
1294 #define	HASHADDR_MASK(hashno)	TTE_PAGEMASK(hashno)
1295 
1296 #define	HME_HASH_SHIFT(ttesz)						\
1297 	((ttesz == TTE8K)? HBLK_RANGE_SHIFT : TTE_PAGE_SHIFT(ttesz))
1298 
1299 #define	HME_HASH_ADDR(vaddr, hmeshift)					\
1300 	((caddr_t)(((uintptr_t)(vaddr) >> (hmeshift)) << (hmeshift)))
1301 
1302 #define	HME_HASH_BSPAGE(vaddr, hmeshift)				\
1303 	(((uintptr_t)(vaddr) >> (hmeshift)) << ((hmeshift) - MMU_PAGESHIFT))
1304 
1305 #define	HME_HASH_REHASH(ttesz)						\
1306 	(((ttesz) < TTE512K)? 1 : (ttesz))
1307 
1308 #define	HME_HASH_FUNCTION(hatid, vaddr, shift)				     \
1309 	((((void *)hatid) != ((void *)KHATID)) ?			     \
1310 	(&uhme_hash[ (((uintptr_t)(hatid) ^ ((uintptr_t)vaddr >> (shift))) & \
1311 	    UHMEHASH_SZ) ]):						     \
1312 	(&khme_hash[ (((uintptr_t)(hatid) ^ ((uintptr_t)vaddr >> (shift))) & \
1313 	    KHMEHASH_SZ) ]))
1314 
1315 /*
1316  * This macro will traverse a hmeblk hash link list looking for an hme_blk
1317  * that owns the specified vaddr and hatid.  If if doesn't find one , hmeblkp
1318  * will be set to NULL, otherwise it will point to the correct hme_blk.
1319  * This macro also cleans empty hblks.
1320  */
1321 #define	HME_HASH_SEARCH_PREV(hmebp, hblktag, hblkp, hblkpa,		\
1322 	pr_hblk, prevpa, listp)						\
1323 {									\
1324 	struct hme_blk *nx_hblk;					\
1325 	uint64_t 	nx_pa;						\
1326 									\
1327 	ASSERT(SFMMU_HASH_LOCK_ISHELD(hmebp));				\
1328 	hblkp = hmebp->hmeblkp;						\
1329 	hblkpa = hmebp->hmeh_nextpa;					\
1330 	prevpa = 0;							\
1331 	pr_hblk = NULL;							\
1332 	while (hblkp) {							\
1333 		if (HTAGS_EQ(hblkp->hblk_tag, hblktag)) {		\
1334 			/* found hme_blk */				\
1335 			break;						\
1336 		}							\
1337 		nx_hblk = hblkp->hblk_next;				\
1338 		nx_pa = hblkp->hblk_nextpa;				\
1339 		if (!hblkp->hblk_vcnt && !hblkp->hblk_hmecnt) {		\
1340 			sfmmu_hblk_hash_rm(hmebp, hblkp, prevpa, pr_hblk); \
1341 			sfmmu_hblk_free(hmebp, hblkp, hblkpa, listp);   \
1342 		} else {						\
1343 			pr_hblk = hblkp;				\
1344 			prevpa = hblkpa;				\
1345 		}							\
1346 		hblkp = nx_hblk;					\
1347 		hblkpa = nx_pa;						\
1348 	}								\
1349 }
1350 
1351 #define	HME_HASH_SEARCH(hmebp, hblktag, hblkp, listp)			\
1352 {									\
1353 	struct hme_blk *pr_hblk;					\
1354 	uint64_t hblkpa, prevpa;					\
1355 									\
1356 	HME_HASH_SEARCH_PREV(hmebp, hblktag, hblkp, hblkpa, pr_hblk,	\
1357 		prevpa, listp);						\
1358 }
1359 
1360 /*
1361  * This macro will traverse a hmeblk hash link list looking for an hme_blk
1362  * that owns the specified vaddr and hatid.  If if doesn't find one , hmeblkp
1363  * will be set to NULL, otherwise it will point to the correct hme_blk.
1364  * It doesn't remove empty hblks.
1365  */
1366 #define	HME_HASH_FAST_SEARCH(hmebp, hblktag, hblkp)			\
1367 	ASSERT(SFMMU_HASH_LOCK_ISHELD(hmebp));				\
1368 	for (hblkp = hmebp->hmeblkp; hblkp;				\
1369 	    hblkp = hblkp->hblk_next) {					\
1370 		if (HTAGS_EQ(hblkp->hblk_tag, hblktag)) {		\
1371 			/* found hme_blk */				\
1372 			break;						\
1373 		}							\
1374 	}
1375 
1376 #define	SFMMU_HASH_LOCK(hmebp)						\
1377 		(mutex_enter(&hmebp->hmehash_mutex))
1378 
1379 #define	SFMMU_HASH_UNLOCK(hmebp)					\
1380 		(mutex_exit(&hmebp->hmehash_mutex))
1381 
1382 #define	SFMMU_HASH_LOCK_TRYENTER(hmebp)					\
1383 		(mutex_tryenter(&hmebp->hmehash_mutex))
1384 
1385 #define	SFMMU_HASH_LOCK_ISHELD(hmebp)					\
1386 		(mutex_owned(&hmebp->hmehash_mutex))
1387 
1388 #define	SFMMU_XCALL_STATS(sfmmup)					\
1389 {									\
1390 	if (sfmmup == ksfmmup) {					\
1391 		SFMMU_STAT(sf_kernel_xcalls);				\
1392 	} else {							\
1393 		SFMMU_STAT(sf_user_xcalls);				\
1394 	}								\
1395 }
1396 
1397 #define	astosfmmu(as)		((as)->a_hat)
1398 #define	hblktosfmmu(hmeblkp)	((sfmmu_t *)(hmeblkp)->hblk_tag.htag_id)
1399 #define	hblktosrd(hmeblkp)	((sf_srd_t *)(hmeblkp)->hblk_tag.htag_id)
1400 #define	sfmmutoas(sfmmup)	((sfmmup)->sfmmu_as)
1401 
1402 #define	sfmmutohtagid(sfmmup, rid)			   \
1403 	(((rid) == SFMMU_INVALID_SHMERID) ? (void *)(sfmmup) : \
1404 	(void *)((sfmmup)->sfmmu_srdp))
1405 
1406 /*
1407  * We use the sfmmu data structure to keep the per as page coloring info.
1408  */
1409 #define	as_color_bin(as)	(astosfmmu(as)->sfmmu_clrbin)
1410 #define	as_color_start(as)	(astosfmmu(as)->sfmmu_clrstart)
1411 
1412 typedef struct {
1413 	char	h8[HME8BLK_SZ];
1414 } hblk8_t;
1415 
1416 typedef struct {
1417 	char	h1[HME1BLK_SZ];
1418 } hblk1_t;
1419 
1420 typedef struct {
1421 	ulong_t  	index;
1422 	ulong_t  	len;
1423 	hblk8_t		*list;
1424 } nucleus_hblk8_info_t;
1425 
1426 typedef struct {
1427 	ulong_t		index;
1428 	ulong_t		len;
1429 	hblk1_t		*list;
1430 } nucleus_hblk1_info_t;
1431 
1432 /*
1433  * This struct is used for accumlating information about a range
1434  * of pages that are unloading so that a single xcall can flush
1435  * the entire range from remote tlbs. A function that must demap
1436  * a range of virtual addresses declares one of these structures
1437  * and initializes using DEMP_RANGE_INIT(). It then passes a pointer to this
1438  * struct to the appropriate sfmmu_hblk_* level function which does
1439  * all the bookkeeping using the other macros. When the function has
1440  * finished the virtual address range, it needs to call DEMAP_RANGE_FLUSH()
1441  * macro to take care of any remaining unflushed mappings.
1442  *
1443  * The maximum range this struct can represent is the number of bits
1444  * in the dmr_bitvec field times the pagesize in dmr_pgsz. Currently, only
1445  * MMU_PAGESIZE pages are supported.
1446  *
1447  * Since there are now cases where it's no longer necessary to do
1448  * flushes (e.g. when the process isn't runnable because it's swapping
1449  * out or exiting) we allow these macros to take a NULL dmr input and do
1450  * nothing in that case.
1451  */
1452 typedef struct {
1453 	sfmmu_t		*dmr_sfmmup;	/* relevant hat */
1454 	caddr_t		dmr_addr;	/* beginning address */
1455 	caddr_t		dmr_endaddr;	/* ending  address */
1456 	ulong_t		dmr_bitvec;	/* valid pages found */
1457 	ulong_t		dmr_bit;	/* next page to examine */
1458 	ulong_t		dmr_maxbit;	/* highest page in range */
1459 	ulong_t		dmr_pgsz;	/* page size in range */
1460 } demap_range_t;
1461 
1462 #define	DMR_MAXBIT ((ulong_t)1<<63) /* dmr_bit high bit */
1463 
1464 #define	DEMAP_RANGE_INIT(sfmmup, dmrp) \
1465 	if ((dmrp) != NULL) { \
1466 	(dmrp)->dmr_sfmmup = (sfmmup); \
1467 	(dmrp)->dmr_bitvec = 0; \
1468 	(dmrp)->dmr_maxbit = sfmmu_dmr_maxbit; \
1469 	(dmrp)->dmr_pgsz = MMU_PAGESIZE; \
1470 	}
1471 
1472 #define	DEMAP_RANGE_PGSZ(dmrp) ((dmrp)? (dmrp)->dmr_pgsz : MMU_PAGESIZE)
1473 
1474 #define	DEMAP_RANGE_CONTINUE(dmrp, addr, endaddr) \
1475 	if ((dmrp) != NULL) { \
1476 	if ((dmrp)->dmr_bitvec != 0 && (dmrp)->dmr_endaddr != (addr)) \
1477 		sfmmu_tlb_range_demap(dmrp); \
1478 	(dmrp)->dmr_endaddr = (endaddr); \
1479 	}
1480 
1481 #define	DEMAP_RANGE_FLUSH(dmrp) \
1482 	if ((dmrp) != NULL) { \
1483 		if ((dmrp)->dmr_bitvec != 0) \
1484 			sfmmu_tlb_range_demap(dmrp); \
1485 	}
1486 
1487 #define	DEMAP_RANGE_MARKPG(dmrp, addr) \
1488 	if ((dmrp) != NULL) { \
1489 		if ((dmrp)->dmr_bitvec == 0) { \
1490 			(dmrp)->dmr_addr = (addr); \
1491 			(dmrp)->dmr_bit = 1; \
1492 		} \
1493 		(dmrp)->dmr_bitvec |= (dmrp)->dmr_bit; \
1494 	}
1495 
1496 #define	DEMAP_RANGE_NEXTPG(dmrp) \
1497 	if ((dmrp) != NULL && (dmrp)->dmr_bitvec != 0) { \
1498 		if ((dmrp)->dmr_bit & (dmrp)->dmr_maxbit) { \
1499 			sfmmu_tlb_range_demap(dmrp); \
1500 		} else { \
1501 			(dmrp)->dmr_bit <<= 1; \
1502 		} \
1503 	}
1504 
1505 /*
1506  * TSB related structures
1507  *
1508  * The TSB is made up of tte entries.  Both the tag and data are present
1509  * in the TSB.  The TSB locking is managed as follows:
1510  * A software bit in the tsb tag is used to indicate that entry is locked.
1511  * If a cpu servicing a tsb miss reads a locked entry the tag compare will
1512  * fail forcing the cpu to go to the hat hash for the translation.
1513  * The cpu who holds the lock can then modify the data side, and the tag side.
1514  * The last write should be to the word containing the lock bit which will
1515  * clear the lock and allow the tsb entry to be read.  It is assumed that all
1516  * cpus reading the tsb will do so with atomic 128-bit loads.  An atomic 128
1517  * bit load is required to prevent the following from happening:
1518  *
1519  * cpu 0			cpu 1			comments
1520  *
1521  * ldx tag						tag unlocked
1522  *				ldstub lock		set lock
1523  *				stx data
1524  *				stx tag			unlock
1525  * ldx tag						incorrect tte!!!
1526  *
1527  * The software also maintains a bit in the tag to indicate an invalid
1528  * tsb entry.  The purpose of this bit is to allow the tsb invalidate code
1529  * to invalidate a tsb entry with a single cas.  See code for details.
1530  */
1531 
1532 union tsb_tag {
1533 	struct {
1534 		uint32_t	tag_res0:16;	/* reserved - context area */
1535 		uint32_t	tag_inv:1;	/* sw - invalid tsb entry */
1536 		uint32_t	tag_lock:1;	/* sw - locked tsb entry */
1537 		uint32_t	tag_res1:4;	/* reserved */
1538 		uint32_t	tag_va_hi:10;	/* va[63:54] */
1539 		uint32_t	tag_va_lo;	/* va[53:22] */
1540 	} tagbits;
1541 	struct tsb_tagints {
1542 		uint32_t	inthi;
1543 		uint32_t	intlo;
1544 	} tagints;
1545 };
1546 #define	tag_invalid		tagbits.tag_inv
1547 #define	tag_locked		tagbits.tag_lock
1548 #define	tag_vahi		tagbits.tag_va_hi
1549 #define	tag_valo		tagbits.tag_va_lo
1550 #define	tag_inthi		tagints.inthi
1551 #define	tag_intlo		tagints.intlo
1552 
1553 struct tsbe {
1554 	union tsb_tag	tte_tag;
1555 	tte_t		tte_data;
1556 };
1557 
1558 /*
1559  * A per cpu struct is kept that duplicates some info
1560  * used by the tl>0 tsb miss handlers plus it provides
1561  * a scratch area.  Its purpose is to minimize cache misses
1562  * in the tsb miss handler and is 128 bytes (2 e$ lines).
1563  *
1564  * There should be one allocated per cpu in nucleus memory
1565  * and should be aligned on an ecache line boundary.
1566  */
1567 struct tsbmiss {
1568 	sfmmu_t			*ksfmmup;	/* kernel hat id */
1569 	sfmmu_t			*usfmmup;	/* user hat id */
1570 	sf_srd_t		*usrdp;		/* user's SRD hat id */
1571 	struct tsbe		*tsbptr;	/* hardware computed ptr */
1572 	struct tsbe		*tsbptr4m;	/* hardware computed ptr */
1573 	struct tsbe		*tsbscdptr;	/* hardware computed ptr */
1574 	struct tsbe		*tsbscdptr4m;	/* hardware computed ptr */
1575 	uint64_t		ismblkpa;
1576 	struct hmehash_bucket	*khashstart;
1577 	struct hmehash_bucket	*uhashstart;
1578 	uint_t			khashsz;
1579 	uint_t			uhashsz;
1580 	uint16_t 		dcache_line_mask; /* used to flush dcache */
1581 	uchar_t			uhat_tteflags;	/* private page sizes */
1582 	uchar_t			uhat_rtteflags;	/* SHME pagesizes */
1583 	uint32_t		utsb_misses;
1584 	uint32_t		ktsb_misses;
1585 	uint16_t		uprot_traps;
1586 	uint16_t		kprot_traps;
1587 	/*
1588 	 * scratch[0] -> TSB_TAGACC
1589 	 * scratch[1] -> TSBMISS_HMEBP
1590 	 * scratch[2] -> TSBMISS_HATID
1591 	 */
1592 	uintptr_t		scratch[3];
1593 	ulong_t		shmermap[SFMMU_HMERGNMAP_WORDS];	/* 8 bytes */
1594 	ulong_t		scd_shmermap[SFMMU_HMERGNMAP_WORDS];	/* 8 bytes */
1595 	uint8_t		pad[48];			/* pad to 64 bytes */
1596 };
1597 
1598 /*
1599  * A per cpu struct is kept for the use within the tl>0 kpm tsb
1600  * miss handler. Some members are duplicates of common data or
1601  * the physical addresses of common data. A few members are also
1602  * written by the tl>0 kpm tsb miss handler. Its purpose is to
1603  * minimize cache misses in the kpm tsb miss handler and occupies
1604  * one ecache line. There should be one allocated per cpu in
1605  * nucleus memory and it should be aligned on an ecache line
1606  * boundary. It is not merged w/ struct tsbmiss since there is
1607  * not much to share and the tsbmiss pathes are different, so
1608  * a kpm tlbmiss/tsbmiss only touches one cacheline, except for
1609  * (DEBUG || SFMMU_STAT_GATHER) where the dtlb_misses counter
1610  * of struct tsbmiss is used on every dtlb miss.
1611  */
1612 struct kpmtsbm {
1613 	caddr_t		vbase;		/* start of address kpm range */
1614 	caddr_t		vend;		/* end of address kpm range */
1615 	uchar_t		flags;		/* flags needed in TL tsbmiss handler */
1616 	uchar_t		sz_shift;	/* for single kpm window */
1617 	uchar_t		kpmp_shift;	/* hash lock shift */
1618 	uchar_t		kpmp2pshft;	/* kpm page to page shift */
1619 	uint_t		kpmp_table_sz;	/* size of kpmp_table or kpmp_stable */
1620 	uint64_t	kpmp_tablepa;	/* paddr of kpmp_table or kpmp_stable */
1621 	uint64_t	msegphashpa;	/* paddr of memseg_phash */
1622 	struct tsbe	*tsbptr;	/* saved ktsb pointer */
1623 	uint_t		kpm_dtlb_misses; /* kpm tlbmiss counter */
1624 	uint_t		kpm_tsb_misses;	/* kpm tsbmiss counter */
1625 	uintptr_t	pad[1];
1626 };
1627 
1628 extern size_t	tsb_slab_size;
1629 extern uint_t	tsb_slab_shift;
1630 extern size_t	tsb_slab_mask;
1631 
1632 #endif /* !_ASM */
1633 
1634 /*
1635  * Flags for TL kpm tsbmiss handler
1636  */
1637 #define	KPMTSBM_ENABLE_FLAG	0x01	/* bit copy of kpm_enable */
1638 #define	KPMTSBM_TLTSBM_FLAG	0x02	/* use TL tsbmiss handler */
1639 #define	KPMTSBM_TSBPHYS_FLAG	0x04	/* use ASI_MEM for TSB update */
1640 
1641 /*
1642  * The TSB
1643  * All TSB sizes supported by the hardware are now supported (8K - 1M).
1644  * For kernel TSBs we may go beyond the hardware supported sizes and support
1645  * larger TSBs via software.
1646  * All TTE sizes are supported in the TSB; the manner in which this is
1647  * done is cpu dependent.
1648  */
1649 #define	TSB_MIN_SZCODE		TSB_8K_SZCODE	/* min. supported TSB size */
1650 #define	TSB_MIN_OFFSET_MASK	(TSB_OFFSET_MASK(TSB_MIN_SZCODE))
1651 
1652 #ifdef sun4v
1653 #define	UTSB_MAX_SZCODE		TSB_256M_SZCODE /* max. supported TSB size */
1654 #else /* sun4u */
1655 #define	UTSB_MAX_SZCODE		TSB_1M_SZCODE	/* max. supported TSB size */
1656 #endif /* sun4v */
1657 
1658 #define	UTSB_MAX_OFFSET_MASK	(TSB_OFFSET_MASK(UTSB_MAX_SZCODE))
1659 
1660 #define	TSB_FREEMEM_MIN		0x1000		/* 32 mb */
1661 #define	TSB_FREEMEM_LARGE	0x10000		/* 512 mb */
1662 #define	TSB_8K_SZCODE		0		/* 512 entries */
1663 #define	TSB_16K_SZCODE		1		/* 1k entries */
1664 #define	TSB_32K_SZCODE		2		/* 2k entries */
1665 #define	TSB_64K_SZCODE		3		/* 4k entries */
1666 #define	TSB_128K_SZCODE		4		/* 8k entries */
1667 #define	TSB_256K_SZCODE		5		/* 16k entries */
1668 #define	TSB_512K_SZCODE		6		/* 32k entries */
1669 #define	TSB_1M_SZCODE		7		/* 64k entries */
1670 #define	TSB_2M_SZCODE		8		/* 128k entries */
1671 #define	TSB_4M_SZCODE		9		/* 256k entries */
1672 #define	TSB_8M_SZCODE		10		/* 512k entries */
1673 #define	TSB_16M_SZCODE		11		/* 1M entries */
1674 #define	TSB_32M_SZCODE		12		/* 2M entries */
1675 #define	TSB_64M_SZCODE		13		/* 4M entries */
1676 #define	TSB_128M_SZCODE		14		/* 8M entries */
1677 #define	TSB_256M_SZCODE		15		/* 16M entries */
1678 #define	TSB_ENTRY_SHIFT		4	/* each entry = 128 bits = 16 bytes */
1679 #define	TSB_ENTRY_SIZE		(1 << 4)
1680 #define	TSB_START_SIZE		9
1681 #define	TSB_ENTRIES(tsbsz)	(1 << (TSB_START_SIZE + tsbsz))
1682 #define	TSB_BYTES(tsbsz)	(TSB_ENTRIES(tsbsz) << TSB_ENTRY_SHIFT)
1683 #define	TSB_OFFSET_MASK(tsbsz)	(TSB_ENTRIES(tsbsz) - 1)
1684 #define	TSB_BASEADDR_MASK	((1 << 12) - 1)
1685 
1686 /*
1687  * sun4u platforms
1688  * ---------------
1689  * We now support two user TSBs with one TSB base register.
1690  * Hence the TSB base register is split up as follows:
1691  *
1692  * When only one TSB present:
1693  *   [63  62..42  41..13  12..4  3..0]
1694  *     ^   ^       ^       ^     ^
1695  *     |   |       |       |     |
1696  *     |   |       |       |     |_ TSB size code
1697  *     |   |       |       |
1698  *     |   |       |       |_ Reserved 0
1699  *     |   |       |
1700  *     |   |       |_ TSB VA[41..13]
1701  *     |   |
1702  *     |   |_ VA hole (Spitfire), zeros (Cheetah and beyond)
1703  *     |
1704  *     |_ 0
1705  *
1706  * When second TSB present:
1707  *   [63  62..42  41..33  32..29  28..22  21..13  12..4  3..0]
1708  *     ^   ^       ^       ^       ^       ^       ^     ^
1709  *     |   |       |       |       |       |       |     |
1710  *     |   |       |       |       |       |       |     |_ First TSB size code
1711  *     |   |       |       |       |       |       |
1712  *     |   |       |       |       |       |       |_ Reserved 0
1713  *     |   |       |       |       |       |
1714  *     |   |       |       |       |       |_ First TSB's VA[21..13]
1715  *     |   |       |       |       |
1716  *     |   |       |       |       |_ Reserved for future use
1717  *     |   |       |       |
1718  *     |   |       |       |_ Second TSB's size code
1719  *     |   |       |
1720  *     |   |       |_ Second TSB's VA[21..13]
1721  *     |   |
1722  *     |   |_ VA hole (Spitfire) / ones (Cheetah and beyond)
1723  *     |
1724  *     |_ 1
1725  *
1726  * Note that since we store 21..13 of each TSB's VA, TSBs and their slabs
1727  * may be up to 4M in size.  For now, only hardware supported TSB sizes
1728  * are supported, though the slabs are usually 4M in size.
1729  *
1730  * sun4u platforms that define UTSB_PHYS use physical addressing to access
1731  * the user TSBs at TL>0.  The first user TSB base is in the MMU I/D TSB Base
1732  * registers.  The second TSB base uses a dedicated scratchpad register which
1733  * requires a definition of SCRATCHPAD_UTSBREG in mach_sfmmu.h.  The layout for
1734  * both registers is equivalent to sun4v below, except the TSB PA range is
1735  * [46..13] for sun4u.
1736  *
1737  * sun4v platforms
1738  * ---------------
1739  * On sun4v platforms, we use two dedicated scratchpad registers as pseudo
1740  * hardware TSB base registers to hold up to two different user TSBs.
1741  *
1742  * Each register contains TSB's physical base and size code information
1743  * as follows:
1744  *
1745  *   [63..56  55..13  12..4  3..0]
1746  *      ^       ^       ^     ^
1747  *      |       |       |     |
1748  *      |       |       |     |_ TSB size code
1749  *      |       |       |
1750  *      |       |       |_ Reserved 0
1751  *      |       |
1752  *      |       |_ TSB PA[55..13]
1753  *      |
1754  *      |
1755  *      |
1756  *      |_ 0 for valid TSB
1757  *
1758  * Absence of a user TSB (primarily the second user TSB) is indicated by
1759  * storing a negative value in the TSB base register. This allows us to
1760  * check for presence of a user TSB by simply checking bit# 63.
1761  */
1762 #define	TSBREG_MSB_SHIFT	32		/* set upper bits */
1763 #define	TSBREG_MSB_CONST	0xfffff800	/* set bits 63..43 */
1764 #define	TSBREG_FIRTSB_SHIFT	42		/* to clear bits 63:22 */
1765 #define	TSBREG_SECTSB_MKSHIFT	20		/* 21:13 --> 41:33 */
1766 #define	TSBREG_SECTSB_LSHIFT	22		/* to clear bits 63:42 */
1767 #define	TSBREG_SECTSB_RSHIFT	(TSBREG_SECTSB_MKSHIFT + TSBREG_SECTSB_LSHIFT)
1768 						/* sectsb va -> bits 21:13 */
1769 						/* after clearing upper bits */
1770 #define	TSBREG_SECSZ_SHIFT	29		/* to get sectsb szc to 3:0 */
1771 #define	TSBREG_VAMASK_SHIFT	13		/* set up VA mask */
1772 
1773 #define	BIGKTSB_SZ_MASK		0xf
1774 #define	TSB_SOFTSZ_MASK		BIGKTSB_SZ_MASK
1775 #define	MIN_BIGKTSB_SZCODE	9	/* 256k entries */
1776 #define	MAX_BIGKTSB_SZCODE	11	/* 1024k entries */
1777 #define	MAX_BIGKTSB_TTES	(TSB_BYTES(MAX_BIGKTSB_SZCODE) / MMU_PAGESIZE4M)
1778 
1779 #define	TAG_VALO_SHIFT		22		/* tag's va are bits 63-22 */
1780 /*
1781  * sw bits used on tsb_tag - bit masks used only in assembly
1782  * use only a sethi for these fields.
1783  */
1784 #define	TSBTAG_INVALID	0x00008000		/* tsb_tag.tag_invalid */
1785 #define	TSBTAG_LOCKED	0x00004000		/* tsb_tag.tag_locked */
1786 
1787 #ifdef	_ASM
1788 
1789 /*
1790  * Marker to indicate that this instruction will be hot patched at runtime
1791  * to some other value.
1792  * This value must be zero since it fills in the imm bits of the target
1793  * instructions to be patched
1794  */
1795 #define	RUNTIME_PATCH	(0)
1796 
1797 /*
1798  * V9 defines nop instruction as the following, which we use
1799  * at runtime to nullify some instructions we don't want to
1800  * execute in the trap handlers on certain platforms.
1801  */
1802 #define	MAKE_NOP_INSTR(reg)	\
1803 	sethi	%hi(0x1000000), reg
1804 
1805 /*
1806  * This macro constructs a SPARC V9 "jmpl <source reg>, %g0"
1807  * instruction, with the source register specified by the jump_reg_number.
1808  * The jmp opcode [24:19] = 11 1000 and source register is bits [18:14].
1809  * The instruction is returned in reg. The macro is used to patch in a jmpl
1810  * instruction at runtime.
1811  */
1812 #define	MAKE_JMP_INSTR(jump_reg_number, reg, tmp)	\
1813 	sethi	%hi(0x81c00000), reg;			\
1814 	mov	jump_reg_number, tmp;			\
1815 	sll	tmp, 14, tmp;				\
1816 	or	reg, tmp, reg
1817 
1818 /*
1819  * Macro to get hat per-MMU cnum on this CPU.
1820  * sfmmu - In, pass in "sfmmup" from the caller.
1821  * cnum	- Out, return 'cnum' to the caller
1822  * scr	- scratch
1823  */
1824 #define	SFMMU_CPU_CNUM(sfmmu, cnum, scr)				      \
1825 	CPU_ADDR(scr, cnum);	/* scr = load CPU struct addr */	      \
1826 	ld	[scr + CPU_MMU_IDX], cnum;	/* cnum = mmuid */	      \
1827 	add	sfmmu, SFMMU_CTXS, scr;	/* scr = sfmmup->sfmmu_ctxs[] */      \
1828 	sllx    cnum, SFMMU_MMU_CTX_SHIFT, cnum;			      \
1829 	add	scr, cnum, scr;		/* scr = sfmmup->sfmmu_ctxs[id] */    \
1830 	ldx	[scr + SFMMU_MMU_GC_NUM], scr;	/* sfmmu_ctxs[id].gcnum */    \
1831 	sllx    scr, SFMMU_MMU_CNUM_LSHIFT, scr;			      \
1832 	srlx    scr, SFMMU_MMU_CNUM_LSHIFT, cnum;	/* cnum = sfmmu cnum */
1833 
1834 /*
1835  * Macro to get hat gnum & cnum assocaited with sfmmu_ctx[mmuid] entry
1836  * entry - In,  pass in (&sfmmu_ctxs[mmuid] - SFMMU_CTXS) from the caller.
1837  * gnum - Out, return sfmmu gnum
1838  * cnum - Out, return sfmmu cnum
1839  * reg	- scratch
1840  */
1841 #define	SFMMU_MMUID_GNUM_CNUM(entry, gnum, cnum, reg)			     \
1842 	ldx	[entry + SFMMU_CTXS], reg;  /* reg = sfmmu (gnum | cnum) */  \
1843 	srlx	reg, SFMMU_MMU_GNUM_RSHIFT, gnum;    /* gnum = sfmmu gnum */ \
1844 	sllx	reg, SFMMU_MMU_CNUM_LSHIFT, cnum;			     \
1845 	srlx	cnum, SFMMU_MMU_CNUM_LSHIFT, cnum;   /* cnum = sfmmu cnum */
1846 
1847 /*
1848  * Macro to get this CPU's tsbmiss area.
1849  */
1850 #define	CPU_TSBMISS_AREA(tsbmiss, tmp1)					\
1851 	CPU_INDEX(tmp1, tsbmiss);		/* tmp1 = cpu idx */	\
1852 	sethi	%hi(tsbmiss_area), tsbmiss;	/* tsbmiss base ptr */	\
1853 	mulx    tmp1, TSBMISS_SIZE, tmp1;	/* byte offset */	\
1854 	or	tsbmiss, %lo(tsbmiss_area), tsbmiss;			\
1855 	add	tsbmiss, tmp1, tsbmiss		/* tsbmiss area of CPU */
1856 
1857 
1858 /*
1859  * Macro to set kernel context + page size codes in DMMU primary context
1860  * register. It is only necessary for sun4u because sun4v does not need
1861  * page size codes
1862  */
1863 #ifdef sun4v
1864 
1865 #define	SET_KCONTEXTREG(reg0, reg1, reg2, reg3, reg4, label1, label2, label3)
1866 
1867 #else
1868 
1869 #define	SET_KCONTEXTREG(reg0, reg1, reg2, reg3, reg4, label1, label2, label3) \
1870 	sethi	%hi(kcontextreg), reg0;					\
1871 	ldx	[reg0 + %lo(kcontextreg)], reg0;			\
1872 	mov	MMU_PCONTEXT, reg1;					\
1873 	ldxa	[reg1]ASI_MMU_CTX, reg2;				\
1874 	xor	reg0, reg2, reg2;					\
1875 	brz	reg2, label3;						\
1876 	srlx	reg2, CTXREG_NEXT_SHIFT, reg2;				\
1877 	rdpr	%pstate, reg3;		/* disable interrupts */	\
1878 	btst	PSTATE_IE, reg3;					\
1879 /*CSTYLED*/								\
1880 	bnz,a,pt %icc, label1;						\
1881 	wrpr	reg3, PSTATE_IE, %pstate;				\
1882 /*CSTYLED*/								\
1883 label1:;								\
1884 	brz	reg2, label2;	   /* need demap if N_pgsz0/1 change */	\
1885 	sethi	%hi(FLUSH_ADDR), reg4;					\
1886 	mov	DEMAP_ALL_TYPE, reg2;					\
1887 	stxa	%g0, [reg2]ASI_DTLB_DEMAP;				\
1888 	stxa	%g0, [reg2]ASI_ITLB_DEMAP;				\
1889 /*CSTYLED*/								\
1890 label2:;								\
1891 	stxa	reg0, [reg1]ASI_MMU_CTX;				\
1892 	flush	reg4;							\
1893 	btst	PSTATE_IE, reg3;					\
1894 /*CSTYLED*/								\
1895 	bnz,a,pt %icc, label3;						\
1896 	wrpr	%g0, reg3, %pstate;	/* restore interrupt state */	\
1897 label3:;
1898 
1899 #endif
1900 
1901 /*
1902  * Macro to setup arguments with kernel sfmmup context + page size before
1903  * calling sfmmu_setctx_sec()
1904  */
1905 #ifdef sun4v
1906 #define	SET_KAS_CTXSEC_ARGS(sfmmup, arg0, arg1)			\
1907 	set	KCONTEXT, arg0;					\
1908 	set	0, arg1;
1909 #else
1910 #define	SET_KAS_CTXSEC_ARGS(sfmmup, arg0, arg1)			\
1911 	ldub	[sfmmup + SFMMU_CEXT], arg1;			\
1912 	set	KCONTEXT, arg0;					\
1913 	sll	arg1, CTXREG_EXT_SHIFT, arg1;
1914 #endif
1915 
1916 #define	PANIC_IF_INTR_DISABLED_PSTR(pstatereg, label, scr)	       	\
1917 	andcc	pstatereg, PSTATE_IE, %g0;	/* panic if intrs */	\
1918 /*CSTYLED*/								\
1919 	bnz,pt	%icc, label;			/* already disabled */	\
1920 	nop;								\
1921 									\
1922 	sethi	%hi(panicstr), scr;					\
1923 	ldx	[scr + %lo(panicstr)], scr;				\
1924 	tst	scr;							\
1925 /*CSTYLED*/								\
1926 	bnz,pt	%xcc, label;						\
1927 	nop;								\
1928 									\
1929 	save	%sp, -SA(MINFRAME), %sp;				\
1930 	sethi	%hi(sfmmu_panic1), %o0;					\
1931 	call	panic;							\
1932 	or	%o0, %lo(sfmmu_panic1), %o0;				\
1933 /*CSTYLED*/								\
1934 label:
1935 
1936 #define	PANIC_IF_INTR_ENABLED_PSTR(label, scr)				\
1937 	/*								\
1938 	 * The caller must have disabled interrupts.			\
1939 	 * If interrupts are not disabled, panic			\
1940 	 */								\
1941 	rdpr	%pstate, scr;						\
1942 	andcc	scr, PSTATE_IE, %g0;					\
1943 /*CSTYLED*/								\
1944 	bz,pt	%icc, label;						\
1945 	nop;								\
1946 									\
1947 	sethi	%hi(panicstr), scr;					\
1948 	ldx	[scr + %lo(panicstr)], scr;				\
1949 	tst	scr;							\
1950 /*CSTYLED*/								\
1951 	bnz,pt	%xcc, label;						\
1952 	nop;								\
1953 									\
1954 	sethi	%hi(sfmmu_panic6), %o0;					\
1955 	call	panic;							\
1956 	or	%o0, %lo(sfmmu_panic6), %o0;				\
1957 /*CSTYLED*/								\
1958 label:
1959 
1960 #endif	/* _ASM */
1961 
1962 #ifndef _ASM
1963 
1964 #ifdef VAC
1965 /*
1966  * Page coloring
1967  * The p_vcolor field of the page struct (1 byte) is used to store the
1968  * virtual page color.  This provides for 255 colors.  The value zero is
1969  * used to mean the page has no color - never been mapped or somehow
1970  * purified.
1971  */
1972 
1973 #define	PP_GET_VCOLOR(pp)	(((pp)->p_vcolor) - 1)
1974 #define	PP_NEWPAGE(pp)		(!(pp)->p_vcolor)
1975 #define	PP_SET_VCOLOR(pp, color)                                          \
1976 	((pp)->p_vcolor = ((color) + 1))
1977 
1978 /*
1979  * As mentioned p_vcolor == 0 means there is no color for this page.
1980  * But PP_SET_VCOLOR(pp, color) expects 'color' to be real color minus
1981  * one so we define this constant.
1982  */
1983 #define	NO_VCOLOR	(-1)
1984 
1985 #define	addr_to_vcolor(addr) \
1986 	(((uint_t)(uintptr_t)(addr) >> MMU_PAGESHIFT) & vac_colors_mask)
1987 #else	/* VAC */
1988 #define	addr_to_vcolor(addr)	(0)
1989 #endif	/* VAC */
1990 
1991 /*
1992  * The field p_index in the psm page structure is for large pages support.
1993  * P_index is a bit-vector of the different mapping sizes that a given page
1994  * is part of. An hme structure for a large mapping is only added in the
1995  * group leader page (first page). All pages covered by a given large mapping
1996  * have the corrosponding mapping bit set in their p_index field. This allows
1997  * us to only store an explicit hme structure in the leading page which
1998  * simplifies the mapping link list management. Furthermore, it provides us
1999  * a fast mechanism for determining the largest mapping a page is part of. For
2000  * exmaple, a page with a 64K and a 4M mappings has a p_index value of 0x0A.
2001  *
2002  * Implementation note: even though the first bit in p_index is reserved
2003  * for 8K mappings, it is NOT USED by the code and SHOULD NOT be set.
2004  * In addition, the upper four bits of the p_index field are used by the
2005  * code as temporaries
2006  */
2007 
2008 /*
2009  * Defines for psm page struct fields and large page support
2010  */
2011 #define	SFMMU_INDEX_SHIFT		6
2012 #define	SFMMU_INDEX_MASK		((1 << SFMMU_INDEX_SHIFT) - 1)
2013 
2014 /* Return the mapping index */
2015 #define	PP_MAPINDEX(pp)	((pp)->p_index & SFMMU_INDEX_MASK)
2016 
2017 /*
2018  * These macros rely on the following property:
2019  * All pages constituting a large page are covered by a virtually
2020  * contiguous set of page_t's.
2021  */
2022 
2023 /* Return the leader for this mapping size */
2024 #define	PP_GROUPLEADER(pp, sz) \
2025 	(&(pp)[-(int)(pp->p_pagenum & (TTEPAGES(sz)-1))])
2026 
2027 /* Return the root page for this page based on p_szc */
2028 #define	PP_PAGEROOT(pp)	((pp)->p_szc == 0 ? (pp) : \
2029 	PP_GROUPLEADER((pp), (pp)->p_szc))
2030 
2031 #define	PP_PAGENEXT_N(pp, n)	((pp) + (n))
2032 #define	PP_PAGENEXT(pp)		PP_PAGENEXT_N((pp), 1)
2033 
2034 #define	PP_PAGEPREV_N(pp, n)	((pp) - (n))
2035 #define	PP_PAGEPREV(pp)		PP_PAGEPREV_N((pp), 1)
2036 
2037 #define	PP_ISMAPPED_LARGE(pp)	(PP_MAPINDEX(pp) != 0)
2038 
2039 /* Need function to test the page mappping which takes p_index into account */
2040 #define	PP_ISMAPPED(pp)	((pp)->p_mapping || PP_ISMAPPED_LARGE(pp))
2041 
2042 /*
2043  * Don't call this macro with sz equal to zero. 8K mappings SHOULD NOT
2044  * set p_index field.
2045  */
2046 #define	PAGESZ_TO_INDEX(sz)	(1 << (sz))
2047 
2048 
2049 /*
2050  * prototypes for hat assembly routines.  Some of these are
2051  * known to machine dependent VM code.
2052  */
2053 extern uint64_t sfmmu_make_tsbtag(caddr_t);
2054 extern struct tsbe *
2055 		sfmmu_get_tsbe(uint64_t, caddr_t, int, int);
2056 extern void	sfmmu_load_tsbe(struct tsbe *, uint64_t, tte_t *, int);
2057 extern void	sfmmu_unload_tsbe(struct tsbe *, uint64_t, int);
2058 extern void	sfmmu_load_mmustate(sfmmu_t *);
2059 extern void	sfmmu_raise_tsb_exception(uint64_t, uint64_t);
2060 #ifndef sun4v
2061 extern void	sfmmu_itlb_ld_kva(caddr_t, tte_t *);
2062 extern void	sfmmu_dtlb_ld_kva(caddr_t, tte_t *);
2063 #endif /* sun4v */
2064 extern void	sfmmu_copytte(tte_t *, tte_t *);
2065 extern int	sfmmu_modifytte(tte_t *, tte_t *, tte_t *);
2066 extern int	sfmmu_modifytte_try(tte_t *, tte_t *, tte_t *);
2067 extern pfn_t	sfmmu_ttetopfn(tte_t *, caddr_t);
2068 extern void	sfmmu_hblk_hash_rm(struct hmehash_bucket *,
2069 			struct hme_blk *, uint64_t, struct hme_blk *);
2070 extern void	sfmmu_hblk_hash_add(struct hmehash_bucket *, struct hme_blk *,
2071 			uint64_t);
2072 extern uint_t	sfmmu_disable_intrs(void);
2073 extern void	sfmmu_enable_intrs(uint_t);
2074 /*
2075  * functions exported to machine dependent VM code
2076  */
2077 extern void	sfmmu_patch_ktsb(void);
2078 #ifndef UTSB_PHYS
2079 extern void	sfmmu_patch_utsb(void);
2080 #endif /* UTSB_PHYS */
2081 extern pfn_t	sfmmu_vatopfn(caddr_t, sfmmu_t *, tte_t *);
2082 extern void	sfmmu_vatopfn_suspended(caddr_t, sfmmu_t *, tte_t *);
2083 extern pfn_t	sfmmu_kvaszc2pfn(caddr_t, int);
2084 #ifdef	DEBUG
2085 extern void	sfmmu_check_kpfn(pfn_t);
2086 #else
2087 #define		sfmmu_check_kpfn(pfn)	/* disabled */
2088 #endif	/* DEBUG */
2089 extern void	sfmmu_memtte(tte_t *, pfn_t, uint_t, int);
2090 extern void	sfmmu_tteload(struct hat *, tte_t *, caddr_t, page_t *,	uint_t);
2091 extern void	sfmmu_tsbmiss_exception(struct regs *, uintptr_t, uint_t);
2092 extern void	sfmmu_init_tsbs(void);
2093 extern caddr_t  sfmmu_ktsb_alloc(caddr_t);
2094 extern int	sfmmu_getctx_pri(void);
2095 extern int	sfmmu_getctx_sec(void);
2096 extern void	sfmmu_setctx_sec(uint_t);
2097 extern void	sfmmu_inv_tsb(caddr_t, uint_t);
2098 extern void	sfmmu_init_ktsbinfo(void);
2099 extern int	sfmmu_setup_4lp(void);
2100 extern void	sfmmu_patch_mmu_asi(int);
2101 extern void	sfmmu_init_nucleus_hblks(caddr_t, size_t, int, int);
2102 extern void	sfmmu_cache_flushall(void);
2103 extern pgcnt_t  sfmmu_tte_cnt(sfmmu_t *, uint_t);
2104 extern void	*sfmmu_tsb_segkmem_alloc(vmem_t *, size_t, int);
2105 extern void	sfmmu_tsb_segkmem_free(vmem_t *, void *, size_t);
2106 extern void	sfmmu_reprog_pgsz_arr(sfmmu_t *, uint8_t *);
2107 
2108 extern void	hat_kern_setup(void);
2109 extern int	hat_page_relocate(page_t **, page_t **, spgcnt_t *);
2110 extern int	sfmmu_get_ppvcolor(struct page *);
2111 extern int	sfmmu_get_addrvcolor(caddr_t);
2112 extern int	sfmmu_hat_lock_held(sfmmu_t *);
2113 extern int	sfmmu_alloc_ctx(sfmmu_t *, int, struct cpu *, int);
2114 
2115 /*
2116  * Functions exported to xhat_sfmmu.c
2117  */
2118 extern kmutex_t *sfmmu_mlist_enter(page_t *);
2119 extern void	sfmmu_mlist_exit(kmutex_t *);
2120 extern int	sfmmu_mlist_held(struct page *);
2121 extern struct hme_blk *sfmmu_hmetohblk(struct sf_hment *);
2122 
2123 /*
2124  * MMU-specific functions optionally imported from the CPU module
2125  */
2126 #pragma weak mmu_large_pages_disabled
2127 #pragma weak mmu_set_ctx_page_sizes
2128 #pragma weak mmu_check_page_sizes
2129 
2130 extern uint_t mmu_large_pages_disabled(uint_t);
2131 extern void mmu_set_ctx_page_sizes(sfmmu_t *);
2132 extern void mmu_check_page_sizes(sfmmu_t *, uint64_t *);
2133 
2134 extern sfmmu_t 		*ksfmmup;
2135 extern caddr_t		ktsb_base;
2136 extern uint64_t		ktsb_pbase;
2137 extern int		ktsb_sz;
2138 extern int		ktsb_szcode;
2139 extern caddr_t		ktsb4m_base;
2140 extern uint64_t		ktsb4m_pbase;
2141 extern int		ktsb4m_sz;
2142 extern int		ktsb4m_szcode;
2143 extern uint64_t		kpm_tsbbase;
2144 extern int		kpm_tsbsz;
2145 extern int		ktsb_phys;
2146 extern int		enable_bigktsb;
2147 #ifndef sun4v
2148 extern int		utsb_dtlb_ttenum;
2149 extern int		utsb4m_dtlb_ttenum;
2150 #endif /* sun4v */
2151 extern int		uhmehash_num;
2152 extern int		khmehash_num;
2153 extern struct hmehash_bucket *uhme_hash;
2154 extern struct hmehash_bucket *khme_hash;
2155 extern kmutex_t		*mml_table;
2156 extern uint_t		mml_table_sz;
2157 extern uint_t		mml_shift;
2158 extern uint_t		hblk_alloc_dynamic;
2159 extern struct tsbmiss	tsbmiss_area[NCPU];
2160 extern struct kpmtsbm	kpmtsbm_area[NCPU];
2161 
2162 #ifndef sun4v
2163 extern int		dtlb_resv_ttenum;
2164 extern caddr_t		utsb_vabase;
2165 extern caddr_t		utsb4m_vabase;
2166 #endif /* sun4v */
2167 extern vmem_t		*kmem_tsb_default_arena[];
2168 extern int		tsb_lgrp_affinity;
2169 
2170 extern uint_t		disable_large_pages;
2171 extern uint_t		disable_ism_large_pages;
2172 extern uint_t		disable_auto_data_large_pages;
2173 extern uint_t		disable_auto_text_large_pages;
2174 
2175 /* kpm externals */
2176 extern pfn_t		sfmmu_kpm_vatopfn(caddr_t);
2177 extern void		sfmmu_kpm_patch_tlbm(void);
2178 extern void		sfmmu_kpm_patch_tsbm(void);
2179 extern void		sfmmu_patch_shctx(void);
2180 extern void		sfmmu_kpm_load_tsb(caddr_t, tte_t *, int);
2181 extern void		sfmmu_kpm_unload_tsb(caddr_t, int);
2182 extern void		sfmmu_kpm_tsbmtl(short *, uint_t *, int);
2183 extern int		sfmmu_kpm_stsbmtl(char *, uint_t *, int);
2184 extern caddr_t		kpm_vbase;
2185 extern size_t		kpm_size;
2186 extern struct memseg	*memseg_hash[];
2187 extern uint64_t		memseg_phash[];
2188 extern kpm_hlk_t	*kpmp_table;
2189 extern kpm_shlk_t	*kpmp_stable;
2190 extern uint_t		kpmp_table_sz;
2191 extern uint_t		kpmp_stable_sz;
2192 extern uchar_t		kpmp_shift;
2193 
2194 #define	PP_ISMAPPED_KPM(pp)	((pp)->p_kpmref > 0)
2195 
2196 #define	IS_KPM_ALIAS_RANGE(vaddr)					\
2197 	(((vaddr) - kpm_vbase) >> (uintptr_t)kpm_size_shift > 0)
2198 
2199 #endif /* !_ASM */
2200 
2201 /* sfmmu_kpm_tsbmtl flags */
2202 #define	KPMTSBM_STOP		0
2203 #define	KPMTSBM_START		1
2204 
2205 /* kpm_smallpages kp_mapped values */
2206 #define	KPM_MAPPEDS		-1	/* small mapping valid, no conflict */
2207 #define	KPM_MAPPEDSC		1	/* small mapping valid, conflict */
2208 
2209 /* Physical memseg address NULL marker */
2210 #define	MSEG_NULLPTR_PA		-1
2211 
2212 /*
2213  * Memseg hash defines for kpm trap level tsbmiss handler.
2214  * Must be in sync w/ page.h .
2215  */
2216 #define	SFMMU_MEM_HASH_SHIFT		0x9
2217 #define	SFMMU_N_MEM_SLOTS		0x200
2218 #define	SFMMU_MEM_HASH_ENTRY_SHIFT	3
2219 
2220 #ifndef	_ASM
2221 #if (SFMMU_MEM_HASH_SHIFT != MEM_HASH_SHIFT)
2222 #error SFMMU_MEM_HASH_SHIFT != MEM_HASH_SHIFT
2223 #endif
2224 #if (SFMMU_N_MEM_SLOTS != N_MEM_SLOTS)
2225 #error SFMMU_N_MEM_SLOTS != N_MEM_SLOTS
2226 #endif
2227 
2228 /* Physical memseg address NULL marker */
2229 #define	SFMMU_MEMSEG_NULLPTR_PA		-1
2230 
2231 /*
2232  * Check KCONTEXT to be zero, asm parts depend on that assumption.
2233  */
2234 #if (KCONTEXT != 0)
2235 #error KCONTEXT != 0
2236 #endif
2237 #endif	/* !_ASM */
2238 
2239 
2240 #endif /* _KERNEL */
2241 
2242 #ifndef _ASM
2243 /*
2244  * ctx, hmeblk, mlistlock and other stats for sfmmu
2245  */
2246 struct sfmmu_global_stat {
2247 	int		sf_tsb_exceptions;	/* # of tsb exceptions */
2248 	int		sf_tsb_raise_exception;	/* # tsb exc. w/o TLB flush */
2249 
2250 	int		sf_pagefaults;		/* # of pagefaults */
2251 
2252 	int		sf_uhash_searches;	/* # of user hash searches */
2253 	int		sf_uhash_links;		/* # of user hash links */
2254 	int		sf_khash_searches;	/* # of kernel hash searches */
2255 	int		sf_khash_links;		/* # of kernel hash links */
2256 
2257 	int		sf_swapout;		/* # times hat swapped out */
2258 
2259 	int		sf_tsb_alloc;		/* # TSB allocations */
2260 	int		sf_tsb_allocfail;	/* # times TSB alloc fail */
2261 	int		sf_tsb_sectsb_create;	/* # times second TSB added */
2262 
2263 	int		sf_scd_1sttsb_alloc;	/* # SCD 1st TSB allocations */
2264 	int		sf_scd_2ndtsb_alloc;	/* # SCD 2nd TSB allocations */
2265 	int		sf_scd_1sttsb_allocfail; /* # SCD 1st TSB alloc fail */
2266 	int		sf_scd_2ndtsb_allocfail; /* # SCD 2nd TSB alloc fail */
2267 
2268 
2269 	int		sf_tteload8k;		/* calls to sfmmu_tteload */
2270 	int		sf_tteload64k;		/* calls to sfmmu_tteload */
2271 	int		sf_tteload512k;		/* calls to sfmmu_tteload */
2272 	int		sf_tteload4m;		/* calls to sfmmu_tteload */
2273 	int		sf_tteload32m;		/* calls to sfmmu_tteload */
2274 	int		sf_tteload256m;		/* calls to sfmmu_tteload */
2275 
2276 	int		sf_tsb_load8k;		/* # times loaded 8K tsbent */
2277 	int		sf_tsb_load4m;		/* # times loaded 4M tsbent */
2278 
2279 	int		sf_hblk_hit;		/* found hblk during tteload */
2280 	int		sf_hblk8_ncreate;	/* static hblk8's created */
2281 	int		sf_hblk8_nalloc;	/* static hblk8's allocated */
2282 	int		sf_hblk1_ncreate;	/* static hblk1's created */
2283 	int		sf_hblk1_nalloc;	/* static hblk1's allocated */
2284 	int		sf_hblk_slab_cnt;	/* sfmmu8_cache slab creates */
2285 	int		sf_hblk_reserve_cnt;	/* hblk_reserve usage */
2286 	int		sf_hblk_recurse_cnt;	/* hblk_reserve	owner reqs */
2287 	int		sf_hblk_reserve_hit;	/* hblk_reserve hash hits */
2288 	int		sf_get_free_success;	/* reserve list allocs */
2289 	int		sf_get_free_throttle;	/* fails due to throttling */
2290 	int		sf_get_free_fail;	/* fails due to empty list */
2291 	int		sf_put_free_success;	/* reserve list frees */
2292 	int		sf_put_free_fail;	/* fails due to full list */
2293 
2294 	int		sf_pgcolor_conflict;	/* VAC conflict resolution */
2295 	int		sf_uncache_conflict;	/* VAC conflict resolution */
2296 	int		sf_unload_conflict;	/* VAC unload resolution */
2297 	int		sf_ism_uncache;		/* VAC conflict resolution */
2298 	int		sf_ism_recache;		/* VAC conflict resolution */
2299 	int		sf_recache;		/* VAC conflict resolution */
2300 
2301 	int		sf_steal_count;		/* # of hblks stolen */
2302 
2303 	int		sf_pagesync;		/* # of pagesyncs */
2304 	int		sf_clrwrt;		/* # of clear write perms */
2305 	int		sf_pagesync_invalid;	/* pagesync with inv tte */
2306 
2307 	int		sf_kernel_xcalls;	/* # of kernel cross calls */
2308 	int		sf_user_xcalls;		/* # of user cross calls */
2309 
2310 	int		sf_tsb_grow;		/* # of user tsb grows */
2311 	int		sf_tsb_shrink;		/* # of user tsb shrinks */
2312 	int		sf_tsb_resize_failures;	/* # of user tsb resize */
2313 	int		sf_tsb_reloc;		/* # of user tsb relocations */
2314 
2315 	int		sf_user_vtop;		/* # of user vatopfn calls */
2316 
2317 	int		sf_ctx_inv;		/* #times invalidate MMU ctx */
2318 
2319 	int		sf_tlb_reprog_pgsz;	/* # times switch TLB pgsz */
2320 
2321 	int		sf_region_remap_demap;	/* # times shme remap demap */
2322 
2323 	int		sf_create_scd;		/* # times SCD is created */
2324 	int		sf_join_scd;		/* # process joined scd */
2325 	int		sf_leave_scd;		/* # process left scd */
2326 	int		sf_destroy_scd;		/* # times SCD is destroyed */
2327 };
2328 
2329 struct sfmmu_tsbsize_stat {
2330 	int		sf_tsbsz_8k;
2331 	int		sf_tsbsz_16k;
2332 	int		sf_tsbsz_32k;
2333 	int		sf_tsbsz_64k;
2334 	int		sf_tsbsz_128k;
2335 	int		sf_tsbsz_256k;
2336 	int		sf_tsbsz_512k;
2337 	int		sf_tsbsz_1m;
2338 	int		sf_tsbsz_2m;
2339 	int		sf_tsbsz_4m;
2340 	int		sf_tsbsz_8m;
2341 	int		sf_tsbsz_16m;
2342 	int		sf_tsbsz_32m;
2343 	int		sf_tsbsz_64m;
2344 	int		sf_tsbsz_128m;
2345 	int		sf_tsbsz_256m;
2346 };
2347 
2348 struct sfmmu_percpu_stat {
2349 	int	sf_itlb_misses;		/* # of itlb misses */
2350 	int	sf_dtlb_misses;		/* # of dtlb misses */
2351 	int	sf_utsb_misses;		/* # of user tsb misses */
2352 	int	sf_ktsb_misses;		/* # of kernel tsb misses */
2353 	int	sf_tsb_hits;		/* # of tsb hits */
2354 	int	sf_umod_faults;		/* # of mod (prot viol) flts */
2355 	int	sf_kmod_faults;		/* # of mod (prot viol) flts */
2356 };
2357 
2358 #define	SFMMU_STAT(stat)		sfmmu_global_stat.stat++
2359 #define	SFMMU_STAT_ADD(stat, amount)	sfmmu_global_stat.stat += (amount)
2360 #define	SFMMU_STAT_SET(stat, count)	sfmmu_global_stat.stat = (count)
2361 
2362 #define	SFMMU_MMU_STAT(stat)		CPU->cpu_m.cpu_mmu_ctxp->stat++
2363 
2364 #endif /* !_ASM */
2365 
2366 #ifdef	__cplusplus
2367 }
2368 #endif
2369 
2370 #endif	/* _VM_HAT_SFMMU_H */
2371