xref: /titanic_50/usr/src/uts/intel/sys/mc_amd.h (revision 15d9d0b528387242011cdcc6190c9e598cfe3a07)
1 /*
2  * CDDL HEADER START
3  *
4  * The contents of this file are subject to the terms of the
5  * Common Development and Distribution License (the "License").
6  * You may not use this file except in compliance with the License.
7  *
8  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
9  * or http://www.opensolaris.org/os/licensing.
10  * See the License for the specific language governing permissions
11  * and limitations under the License.
12  *
13  * When distributing Covered Code, include this CDDL HEADER in each
14  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
15  * If applicable, add the following below this CDDL HEADER, with the
16  * fields enclosed by brackets "[]" replaced with your own identifying
17  * information: Portions Copyright [yyyy] [name of copyright owner]
18  *
19  * CDDL HEADER END
20  *
21  * Copyright 2007 Sun Microsystems, Inc.  All rights reserved.
22  * Use is subject to license terms.
23  */
24 
25 #ifndef _MC_AMD_H
26 #define	_MC_AMD_H
27 
28 #pragma ident	"%Z%%M%	%I%	%E% SMI"
29 
30 #include <sys/mc.h>
31 #include <sys/isa_defs.h>
32 #include <sys/x86_archext.h>
33 
34 #ifdef __cplusplus
35 extern "C" {
36 #endif
37 
38 /*
39  * Definitions, register offsets, register structure etc pertaining to
40  * the memory controller on AMD64 systems.  These are used by both the
41  * AMD cpu module and the mc-amd driver.
42  */
43 
44 /*
45  * The mc-amd driver exports an nvlist to userland, where the primary
46  * consumer is the "chip" topology enumerator for this platform type which
47  * builds a full topology subtree from this information.  Others can use
48  * it, too, but don't depend on it not changing without an ARC contract
49  * (and the contract should probably concern the topology, not this nvlist).
50  *
51  * In the initial mc-amd implementation this nvlist was not versioned;
52  * we'll think of that as version 0 and it may be recognised by the absence
53  * of a "mcamd-nvlist-version member.
54  *
55  * Version 1 is defined as follows.  A name in square brackets indicates
56  * that member is optional (only present if the actual value is valid).
57  *
58  * Name			Type		Description
59  * -------------------- --------------- ---------------------------------------
60  * mcamd-nvlist-version	uint8		Exported nvlist version number
61  * num			uint64		Chip id of this memory controller
62  * revision		uint64		cpuid_getchiprev() result
63  * revname		string		cpuid_getchiprevstr() result
64  * socket		string		"Socket 755|939|940|AM2|F(1207)|S1g1"
65  * ecc-type		string		"ChipKill 128/16" or "Normal 64/8"
66  * base-addr		uint64		Node base address
67  * lim-addr		uint64		Node limit address
68  * node-ilen		uint64		0|1|3|7 for 0/2/4/8 way node interleave
69  * node-ilsel		uint64		Node interleave position of this node
70  * cs-intlv-factor	uint64		chip-select interleave: 1/2/4/8
71  * dram-hole-size	uint64		size in bytes from dram hole addr reg
72  * access-width		uint64		MC mode, 64 or 128 bit
73  * bank-mapping		uint64		Raw DRAM Bank Address Mapping Register
74  * bankswizzle		uint64		1 if bank swizzling enabled; else 0
75  * mismatched-dimm-support uint64	1 if active; else 0
76  * [spare-csnum]	uint64		Chip-select pair number of any spare
77  * [bad-csnum]		uint64		Chip-select pair number of swapped cs
78  * cslist		nvlist array	See below; may have 0 members
79  * dimmlist		nvlist array	See below; may have 0 members
80  *
81  * cslist is an array of nvlist, each as follows:
82  *
83  * Name			Type		Description
84  * -------------------- --------------- ---------------------------------------
85  * num			uint64		Chip-select base/mask pair number
86  * base-addr		uint64		Chip-select base address (rel to node)
87  * mask			uint64		Chip-select mask
88  * size			uint64		Chip-select size in bytes
89  * dimm1-num		uint64		First dimm (lodimm if a pair)
90  * dimm1-csname		string		Socket cs# line name for 1st dimm rank
91  * [dimm2-num]		uint64		Second dimm if applicable (updimm)
92  * [dimm2-csname]	string		Socket cs# line name for 2nd dimm rank
93  *
94  * dimmlist is an array of nvlist, each as follows:
95  *
96  * Name			Type		Description
97  * -------------------- --------------- ---------------------------------------
98  * num			uint64		DIMM instance number
99  * size			uint64		DIMM size in bytes
100  * csnums		uint64 array	CS base/mask pair(s) on this DIMM
101  * csnames		string array	Socket cs# line name(s) on this DIMM
102  *
103  *	The n'th csnums entry corresponds to the n'th csnames entry
104  */
105 #define	MC_NVLIST_VERSTR	"mcamd-nvlist-version"
106 #define	MC_NVLIST_VERS0		0
107 #define	MC_NVLIST_VERS1		1
108 #define	MC_NVLIST_VERS		MC_NVLIST_VERS1
109 
110 /*
111  * Constants and feature/revision test macros that are not expected to vary
112  * among different AMD family 0xf processor revisions.
113  */
114 
115 /*
116  * Configuration constants
117  */
118 #define	MC_CHIP_MAXNODES	8	/* max number of MCs in system */
119 #define	MC_CHIP_NDIMM		8	/* max dimms per MC */
120 #define	MC_CHIP_NCS		8	/* number of chip-selects per MC */
121 #define	MC_CHIP_NDRAMCHAN	2	/* maximum number of dram channels */
122 #define	MC_CHIP_DIMMRANKMAX	4	/* largest number of ranks per dimm */
123 #define	MC_CHIP_DIMMPERCS	2	/* max number of dimms per cs */
124 #define	MC_CHIP_DIMMPAIR(csnum)	(csnum / MC_CHIP_DIMMPERCS)
125 
126 /*
127  * Memory controller registers are read via PCI config space accesses on
128  * bus 0, device 0x18 + NodeId, and function as follows:
129  *
130  * Function 0: HyperTransport Technology Configuration
131  * Function 1: Address Map
132  * Function 2: DRAM Controller & HyperTransport Technology Trace Mode
133  * Function 3: Miscellaneous Control
134  */
135 
136 #define	MC_AMD_DEV_OFFSET	0x18	/* node ID + offset == PCI dev num */
137 
138 enum mc_funcnum {
139 	MC_FUNC_HTCONFIG = 0,
140 	MC_FUNC_ADDRMAP	= 1,
141 	MC_FUNC_DRAMCTL = 2,
142 	MC_FUNC_MISCCTL = 3
143 };
144 
145 /*
146  * For a given (bus, device, function) a particular offset selects the
147  * desired register.  All registers are 32-bits wide.
148  *
149  * Different family 0xf processor revisions vary slightly in the content
150  * of these configuration registers.  The biggest change is with rev F
151  * where DDR2 support has been introduced along with some hardware-controlled
152  * correctable memory error thresholding.  Fortunately most of the config info
153  * required by the mc-amd driver is similar across revisions.
154  *
155  * We will try to insulate most of the driver code from config register
156  * details by reading all memory-controller PCI config registers that we
157  * will need at driver attach time for each of functions 0 through 3, and
158  * storing them in a "cooked" form as memory controller properties.
159  * These are to be accessed directly where we have an mc_t to hand, otherwise
160  * through mcamd_get_numprop.  As such we expect most/all use of the
161  * structures and macros defined below to be in those attach codepaths.
162  */
163 
164 /*
165  * Function 0 (HT Config) offsets
166  */
167 #define	MC_HT_REG_RTBL_NODE_0	0x40
168 #define	MC_HT_REG_RTBL_INCR	4
169 #define	MC_HT_REG_NODEID	0x60
170 #define	MC_HT_REG_UNITID	0x64
171 
172 /*
173  * Function 1 (address map) offsets for DRAM base, DRAM limit, DRAM hole
174  * registers.
175  */
176 #define	MC_AM_REG_DRAMBASE_0	0x40	/* Offset for DRAM Base 0 */
177 #define	MC_AM_REG_DRAMLIM_0	0x44	/* Offset for DRAM Limit 0 */
178 #define	MC_AM_REG_DRAM_INCR	8	/* incr between base/limit pairs */
179 #define	MC_AM_REG_HOLEADDR	0xf0	/* DRAM Hole Address Register */
180 
181 /*
182  * Function 2 (dram controller) offsets for chip-select base, chip-select mask,
183  * DRAM bank address mapping, DRAM configuration registers.
184  */
185 #define	MC_DC_REG_CS_INCR	4	/* incr for CS base and mask */
186 #define	MC_DC_REG_CSBASE_0	0x40	/* 0x40 - 0x5c */
187 #define	MC_DC_REG_CSMASK_0	0x60	/* 0x60 - 0x7c */
188 #define	MC_DC_REG_BANKADDRMAP	0x80	/* DRAM Bank Address Mapping */
189 #define	MC_DC_REG_DRAMCFGLO	0x90	/* DRAM Configuration Low */
190 #define	MC_DC_REG_DRAMCFGHI	0x94	/* DRAM Configuration High */
191 #define	MC_DC_REG_DRAMMISC	0xa0	/* DRAM Miscellaneous */
192 
193 /*
194  * Function 3 (misc control) offset for NB MCA config, scrubber control,
195  * online spare control and NB capabilities.
196  */
197 #define	MC_CTL_REG_NBCFG	0x44	/* MCA NB configuration register */
198 #define	MC_CTL_REG_SCRUBCTL	0x58	/* Scrub control register */
199 #define	MC_CTL_REG_SCRUBADDR_LO	0x5c	/* DRAM Scrub Address Low */
200 #define	MC_CTL_REG_SCRUBADDR_HI	0x60	/* DRAM Scrub Address High */
201 #define	MC_CTL_REG_SPARECTL	0xb0	/* On-line spare control register */
202 #define	MC_CTL_REG_NBCAP	0xe8	/* NB Capabilities */
203 
204 #define	MC_NBCAP_L3CAPABLE	0x02000000
205 
206 /*
207  * MC4_MISC MSR and MC4_MISCj MSRs
208  */
209 #define	MC_MSR_NB_MISC0		0x413
210 #define	MC_MSR_NB_MISC1		0xc0000408
211 #define	MC_MSR_NB_MISC2		0xc0000409
212 #define	MC_MSR_NB_MISC3		0xc000040a
213 #define	MC_MSR_NB_MISC(j) \
214 	((j) == 0 ? MC_MSR_NB_MISC0 : MC_MSR_NB_MISC1 + (j) - 1)
215 
216 /*
217  * PCI registers will be represented as unions, with one fixed-width unsigned
218  * integer member providing access to the raw register value and one or more
219  * structs breaking the register out into bitfields (more than one struct if
220  * the register definitions varies across processor revisions).
221  *
222  * The "raw" union member will always be '_val32'.  Use MCREG_VAL32 to
223  * access this member.
224  *
225  * The bitfield structs are all named _fmt_xxx where xxx identifies the
226  * processor revision to which it applies.  At this point the only xxx
227  * values in use are:
228  *			'cmn' - applies to all revisions
229  *			'f_preF' - applies to revisions E and earlier
230  *			'f_revFG' - applies to revisions F and G
231  *
232  * Variants such as 'preD', 'revDE', 'postCG' etc should be introduced
233  * as requirements arise.  The MC_REV_* and MC_REV_MATCH etc macros
234  * will also need to grow to match.  Use MCREG_FIELD_* to access the
235  * individual bitfields of a register, perhaps using MC_REV_* and MC_REV_MATCH
236  * to decide which revision suffix to provide.  Where a bitfield appears
237  * in different revisions but has the same use it should be named identically
238  * (even if the BKDG varies a little) so that the MC_REG_FIELD_* macros
239  * can lookup that member based on revision only.
240  */
241 
242 #define	MC_REV_UNKNOWN	X86_CHIPREV_UNKNOWN
243 
244 #define	MC_F_REV_B	X86_CHIPREV_AMD_F_REV_B
245 #define	MC_F_REV_C	(X86_CHIPREV_AMD_F_REV_C0 | X86_CHIPREV_AMD_F_REV_CG)
246 #define	MC_F_REV_D	X86_CHIPREV_AMD_F_REV_D
247 #define	MC_F_REV_E	X86_CHIPREV_AMD_F_REV_E
248 #define	MC_F_REV_F	X86_CHIPREV_AMD_F_REV_F
249 #define	MC_F_REV_G	X86_CHIPREV_AMD_F_REV_G
250 
251 #define	MC_10_REV_A	X86_CHIPREV_AMD_10_REV_A
252 #define	MC_10_REV_B	X86_CHIPREV_AMD_10_REV_B
253 
254 /*
255  * The most common groupings for memory controller features.
256  */
257 #define	MC_F_REVS_BC	(MC_F_REV_B | MC_F_REV_C)
258 #define	MC_F_REVS_DE	(MC_F_REV_D | MC_F_REV_E)
259 #define	MC_F_REVS_BCDE	(MC_F_REVS_BC | MC_F_REVS_DE)
260 #define	MC_F_REVS_FG	(MC_F_REV_F | MC_F_REV_G)
261 
262 #define	MC_10_REVS_AB	(MC_10_REV_A | MC_10_REV_B)
263 
264 /*
265  * Is 'rev' included in the 'revmask' bitmask?
266  */
267 #define	MC_REV_MATCH(rev, revmask)	X86_CHIPREV_MATCH(rev, revmask)
268 
269 /*
270  * Is 'rev' at least revision 'revmin' or greater
271  */
272 #define	MC_REV_ATLEAST(rev, minrev)	X86_CHIPREV_ATLEAST(rev, minrev)
273 
274 #define	_MCREG_FIELD(up, revsuffix, field) ((up)->_fmt_##revsuffix.field)
275 
276 #define	MCREG_VAL32(up) ((up)->_val32)
277 
278 /*
279  * Access a field that has the same structure in all families and revisions
280  */
281 #define	MCREG_FIELD_CMN(up, field)	_MCREG_FIELD(up, cmn, field)
282 
283 /*
284  * Access a field as defined for family 0xf prior to revision F
285  */
286 #define	MCREG_FIELD_F_preF(up, field)	_MCREG_FIELD(up, f_preF, field)
287 
288 /*
289  * Access a field as defined for family 0xf revisions F and G
290  */
291 #define	MCREG_FIELD_F_revFG(up, field)	_MCREG_FIELD(up, f_revFG, field)
292 
293 /*
294  * Access a field as defined for family 0x10 revisions A and
295  */
296 #define	MCREG_FIELD_10_revAB(up, field)	_MCREG_FIELD(up, 10_revAB, field)
297 
298 /*
299  * We will only define the register bitfields for little-endian order
300  */
301 #ifdef	_BIT_FIELDS_LTOH
302 
303 /*
304  * Function 0 - HT Configuration: Routing Table Node Register
305  */
306 union mcreg_htroute {
307 	uint32_t	_val32;
308 	struct {
309 		uint32_t	RQRte:4;	/*  3:0 */
310 		uint32_t	reserved1:4;	/*  7:4 */
311 		uint32_t	RPRte:4;	/* 11:8 */
312 		uint32_t	reserved2:4;	/* 15:12 */
313 		uint32_t	BCRte:4;	/* 19:16 */
314 		uint32_t	reserved3:12;	/* 31:20 */
315 	} _fmt_cmn;
316 };
317 
318 /*
319  * Function 0 - HT Configuration: Node ID Register
320  */
321 union mcreg_nodeid {
322 	uint32_t	_val32;
323 	struct {
324 		uint32_t	NodeId:3;	/*  2:0 */
325 		uint32_t	reserved1:1;	/*  3:3 */
326 		uint32_t	NodeCnt:3;	/*  6:4 */
327 		uint32_t	reserved2:1;	/*  7:7 */
328 		uint32_t	SbNode:3;	/* 10:8 */
329 		uint32_t	reserved3:1;	/* 11:11 */
330 		uint32_t	LkNode:3;	/* 14:12 */
331 		uint32_t	reserved4:1;	/* 15:15 */
332 		uint32_t	CpuCnt:4;	/* 19:16 */
333 		uint32_t	reserved:12;	/* 31:20 */
334 	} _fmt_cmn;
335 };
336 
337 #define	HT_COHERENTNODES(up)	(MCREG_FIELD_CMN(up, NodeCnt) + 1)
338 #define	HT_SYSTEMCORECOUNT(up)	(MCREG_FIELD_CMN(up, CpuCnt) + 1)
339 
340 /*
341  * Function 0 - HT Configuration: Unit ID Register
342  */
343 union mcreg_unitid {
344 	uint32_t	_val32;
345 	struct {
346 		uint32_t	C0Unit:2;	/*  1:0 */
347 		uint32_t	C1Unit:2;	/*  3:2 */
348 		uint32_t	McUnit:2;	/*  5:4 */
349 		uint32_t	HbUnit:2;	/*  7:6 */
350 		uint32_t	SbLink:2;	/*  9:8 */
351 		uint32_t	reserved:22;	/* 31:10 */
352 	} _fmt_cmn;
353 };
354 
355 /*
356  * Function 1 - DRAM Address Map: DRAM Base i Registers
357  *
358  */
359 
360 union mcreg_drambase {
361 	uint32_t	_val32;
362 	struct {
363 		uint32_t	RE:1;		/*  0:0  - Read Enable */
364 		uint32_t	WE:1;		/*  1:1  - Write Enable */
365 		uint32_t	reserved1:6;	/*  7:2 */
366 		uint32_t	IntlvEn:3;	/* 10:8  - Interleave Enable */
367 		uint32_t	reserved2:5;	/* 15:11 */
368 		uint32_t	DRAMBasei:16;	/* 31:16 - Base Addr 39:24 */
369 	} _fmt_cmn;
370 };
371 
372 #define	MC_DRAMBASE(up)	((uint64_t)MCREG_FIELD_CMN(up, DRAMBasei) << 24)
373 
374 /*
375  * Function 1 - DRAM Address Map: DRAM Limit i Registers
376  *
377  */
378 
379 union mcreg_dramlimit {
380 	uint32_t	_val32;
381 	struct {
382 		uint32_t	DstNode:3;	/*  2:0  - Destination Node */
383 		uint32_t	reserved1:5;	/*  7:3 */
384 		uint32_t	IntlvSel:3;	/* 10:8  - Interleave Select */
385 		uint32_t	reserved2:5;	/* 15:11 */
386 		uint32_t	DRAMLimiti:16;	/* 31:16 - Limit Addr 39:24 */
387 	} _fmt_cmn;
388 };
389 
390 #define	MC_DRAMLIM(up) \
391 	((uint64_t)MCREG_FIELD_CMN(up, DRAMLimiti) << 24 |		\
392 	(MCREG_FIELD_CMN(up, DRAMLimiti) ?  ((1 << 24) - 1) : 0))
393 
394 /*
395  * Function 1 - DRAM Address Map: DRAM Hole Address Register
396  */
397 
398 union mcreg_dramhole {
399 	uint32_t	_val32;
400 	struct {
401 		uint32_t	DramHoleValid:1;	/*  0:0 */
402 		uint32_t	reserved1:7;		/*  7:1 */
403 		uint32_t	DramHoleOffset:8;	/* 15:8 */
404 		uint32_t	reserved2:8;		/* 23:16 */
405 		uint32_t	DramHoleBase:8;		/* 31:24 */
406 	} _fmt_cmn;
407 };
408 
409 #define	MC_DRAMHOLE_SIZE(up) (MCREG_FIELD_CMN(up, DramHoleOffset) << 24)
410 
411 /*
412  * Function 2 - DRAM Controller: DRAM CS Base Address Registers
413  */
414 
415 union mcreg_csbase {
416 	uint32_t	_val32;
417 	/*
418 	 * Register format in family 0xf revisions E and earlier
419 	 */
420 	struct {
421 		uint32_t	CSEnable:1;	/*  0:0  - CS Bank Enable */
422 		uint32_t	reserved1:8;	/*  8:1 */
423 		uint32_t	BaseAddrLo:7;	/* 15:9  - Base Addr 19:13 */
424 		uint32_t	reserved2:5;	/* 20:16 */
425 		uint32_t	BaseAddrHi:11;	/* 31:21 - Base Addr 35:25 */
426 	} _fmt_f_preF;
427 	/*
428 	 * Register format in family 0xf revisions F and G
429 	 */
430 	struct {
431 		uint32_t	CSEnable:1;	/*  0:0  - CS Bank Enable */
432 		uint32_t	Spare:1;	/*  1:1  - Spare Rank */
433 		uint32_t	TestFail:1;	/*  2:2  - Memory Test Failed */
434 		uint32_t	reserved1:2;	/*  4:3 */
435 		uint32_t	BaseAddrLo:9;	/* 13:5  - Base Addr 21:13 */
436 		uint32_t	reserved2:5;	/* 18:14 */
437 		uint32_t	BaseAddrHi:10;	/* 28:19 - Base Addr 36:27 */
438 		uint32_t	reserved3:3;	/* 31:39 */
439 	} _fmt_f_revFG;
440 };
441 
442 #define	MC_CSBASE(up, rev) (MC_REV_MATCH(rev, MC_F_REVS_FG) ?	\
443 	(uint64_t)MCREG_FIELD_F_revFG(up, BaseAddrHi) << 27 |		\
444 	(uint64_t)MCREG_FIELD_F_revFG(up, BaseAddrLo) << 13 :		\
445 	(uint64_t)MCREG_FIELD_F_preF(up, BaseAddrHi) << 25 |		\
446 	(uint64_t)MCREG_FIELD_F_preF(up, BaseAddrLo) << 13)
447 
448 /*
449  * Function 2 - DRAM Controller: DRAM CS Mask Registers
450  */
451 
452 union mcreg_csmask {
453 	uint32_t	_val32;
454 	/*
455 	 * Register format in family 0xf revisions E and earlier
456 	 */
457 	struct {
458 		uint32_t	reserved1:9;	/*  8:0 */
459 		uint32_t	AddrMaskLo:7;	/* 15:9  - Addr Mask 19:13 */
460 		uint32_t	reserved2:5;	/* 20:16 */
461 		uint32_t	AddrMaskHi:9;	/* 29:21 - Addr Mask 33:25 */
462 		uint32_t	reserved3:2;	/* 31:30 */
463 	} _fmt_f_preF;
464 	/*
465 	 * Register format in family 0xf revisions F and G
466 	 */
467 	struct {
468 		uint32_t	reserved1:5;	/*  4:0 */
469 		uint32_t	AddrMaskLo:9;	/* 13:5  - Addr Mask 21:13 */
470 		uint32_t	reserved2:5;	/* 18:14 */
471 		uint32_t	AddrMaskHi:10;	/* 28:19 - Addr Mask 36:27 */
472 		uint32_t	reserved3:3;	/* 31:29 */
473 	} _fmt_f_revFG;
474 };
475 
476 #define	MC_CSMASKLO_LOBIT(rev) (MC_REV_MATCH(rev, MC_F_REVS_FG) ? 13 : 13)
477 #define	MC_CSMASKLO_HIBIT(rev) (MC_REV_MATCH(rev, MC_F_REVS_FG) ? 21 : 19)
478 
479 #define	MC_CSMASKHI_LOBIT(rev) (MC_REV_MATCH(rev, MC_F_REVS_FG) ? 27 : 25)
480 #define	MC_CSMASKHI_HIBIT(rev) (MC_REV_MATCH(rev, MC_F_REVS_FG) ? 36 : 33)
481 
482 #define	MC_CSMASK_UNMASKABLE(rev) (MC_REV_MATCH(rev, MC_F_REVS_FG) ? 0 : 2)
483 
484 #define	MC_CSMASK(up, rev) (MC_REV_MATCH(rev, MC_F_REVS_FG) ? \
485 	(uint64_t)MCREG_FIELD_F_revFG(up, AddrMaskHi) << 27 | \
486 	(uint64_t)MCREG_FIELD_F_revFG(up, AddrMaskLo) << 13 | 0x7c01fff : \
487 	(uint64_t)MCREG_FIELD_F_preF(up, AddrMaskHi) << 25 | \
488 	(uint64_t)MCREG_FIELD_F_preF(up, AddrMaskLo) << 13 | 0x1f01fff)
489 
490 /*
491  * Function 2 - DRAM Controller: DRAM Bank Address Mapping Registers
492  */
493 
494 union mcreg_bankaddrmap {
495 	uint32_t	_val32;
496 	/*
497 	 * Register format in family 0xf revisions E and earlier
498 	 */
499 	struct {
500 		uint32_t	cs10:4;			/*  3:0  - CS1/0 */
501 		uint32_t	cs32:4;			/*  7:4  - CS3/2 */
502 		uint32_t	cs54:4;			/* 11:8  - CS5/4 */
503 		uint32_t	cs76:4;			/* 15:12 - CS7/6 */
504 		uint32_t	reserved1:14;		/* 29:16 */
505 		uint32_t	BankSwizzleMode:1;	/* 30:30 */
506 		uint32_t	reserved2:1;		/* 31:31 */
507 	} _fmt_f_preF;
508 	/*
509 	 * Register format in family 0xf revisions F and G
510 	 */
511 	struct {
512 		uint32_t	cs10:4;			/*  3:0  - CS1/0 */
513 		uint32_t	cs32:4;			/*  7:4  - CS3/2 */
514 		uint32_t	cs54:4;			/* 11:8  - CS5/4 */
515 		uint32_t	cs76:4;			/* 15:12 - CS7/6 */
516 		uint32_t	reserved1:16;		/* 31:16 */
517 	} _fmt_f_revFG;
518 	/*
519 	 * Accessing all mode encodings as one uint16
520 	 */
521 	struct {
522 		uint32_t	allcsmodes:16;		/* 15:0 */
523 		uint32_t	pad:16;			/* 31:16 */
524 	} _fmt_bankmodes;
525 };
526 
527 #define	MC_DC_BAM_CSBANK_MASK	0x0000000f
528 #define	MC_DC_BAM_CSBANK_SHIFT	4
529 
530 #define	MC_CSBANKMODE(up, csnum) ((up)->_fmt_bankmodes.allcsmodes >>	\
531     MC_DC_BAM_CSBANK_SHIFT * MC_CHIP_DIMMPAIR(csnum) & MC_DC_BAM_CSBANK_MASK)
532 
533 /*
534  * Function 2 - DRAM Controller: DRAM Configuration Low and High
535  */
536 
537 union mcreg_dramcfg_lo {
538 	uint32_t _val32;
539 	/*
540 	 * Register format in family 0xf revisions E and earlier.
541 	 * Bit 7 is a BIOS ScratchBit in revs D and earlier,
542 	 * PwrDwnTriEn in revision E;  we don't use it so
543 	 * we'll call it ambig1.
544 	 */
545 	struct {
546 		uint32_t	DLL_Dis:1;	/* 0 */
547 		uint32_t	D_DRV:1;	/* 1 */
548 		uint32_t	QFC_EN:1;	/* 2 */
549 		uint32_t	DisDqsHys:1;	/* 3 */
550 		uint32_t	reserved1:1;	/* 4 */
551 		uint32_t	Burst2Opt:1;	/* 5 */
552 		uint32_t	Mod64BitMux:1;	/* 6 */
553 		uint32_t	ambig1:1;	/* 7 */
554 		uint32_t	DramInit:1;	/* 8 */
555 		uint32_t	DualDimmEn:1;	/* 9 */
556 		uint32_t	DramEnable:1;	/* 10 */
557 		uint32_t	MemClrStatus:1;	/* 11 */
558 		uint32_t	ESR:1;		/* 12 */
559 		uint32_t	SR_S:1;		/* 13 */
560 		uint32_t	RdWrQByp:2;	/* 15:14 */
561 		uint32_t	Width128:1;	/* 16 */
562 		uint32_t	DimmEcEn:1;	/* 17 */
563 		uint32_t	UnBufDimm:1;	/* 18 */
564 		uint32_t	ByteEn32:1;	/* 19 */
565 		uint32_t	x4DIMMs:4;	/* 23:20 */
566 		uint32_t	DisInRcvrs:1;	/* 24 */
567 		uint32_t	BypMax:3;	/* 27:25 */
568 		uint32_t	En2T:1;		/* 28 */
569 		uint32_t	UpperCSMap:1;	/* 29 */
570 		uint32_t	PwrDownCtl:2;	/* 31:30 */
571 	} _fmt_f_preF;
572 	/*
573 	 * Register format in family 0xf revisions F and G
574 	 */
575 	struct {
576 		uint32_t	InitDram:1;		/* 0 */
577 		uint32_t	ExitSelfRef:1;		/* 1 */
578 		uint32_t	reserved1:2;		/* 3:2 */
579 		uint32_t	DramTerm:2;		/* 5:4 */
580 		uint32_t	reserved2:1;		/* 6 */
581 		uint32_t	DramDrvWeak:1;		/* 7 */
582 		uint32_t	ParEn:1;		/* 8 */
583 		uint32_t	SelRefRateEn:1;		/* 9 */
584 		uint32_t	BurstLength32:1;	/* 10 */
585 		uint32_t	Width128:1;		/* 11 */
586 		uint32_t	x4DIMMs:4;		/* 15:12 */
587 		uint32_t	UnBuffDimm:1;		/* 16 */
588 		uint32_t	reserved3:2;		/* 18:17 */
589 		uint32_t	DimmEccEn:1;		/* 19 */
590 		uint32_t	reserved4:12;		/* 31:20 */
591 	} _fmt_f_revFG;
592 };
593 
594 /*
595  * Function 2 - DRAM Controller: DRAM Controller Miscellaneous Data
596  */
597 
598 union mcreg_drammisc {
599 	uint32_t _val32;
600 	/*
601 	 * Register format in family 0xf revisions F and G
602 	 */
603 	struct {
604 		uint32_t	reserved2:1;		/* 0 */
605 		uint32_t	DisableJitter:1;	/* 1 */
606 		uint32_t	RdWrQByp:2;		/* 3:2 */
607 		uint32_t	Mod64Mux:1;		/* 4 */
608 		uint32_t	DCC_EN:1;		/* 5 */
609 		uint32_t	ILD_lmt:3;		/* 8:6 */
610 		uint32_t	DramEnabled:1;		/* 9 */
611 		uint32_t	PwrSavingsEn:1;		/* 10 */
612 		uint32_t	reserved1:13;		/* 23:11 */
613 		uint32_t	MemClkDis:8;		/* 31:24 */
614 	} _fmt_f_revFG;
615 };
616 
617 union mcreg_dramcfg_hi {
618 	uint32_t _val32;
619 	/*
620 	 * Register format in family 0xf revisions E and earlier.
621 	 */
622 	struct {
623 		uint32_t	AsyncLat:4;		/* 3:0 */
624 		uint32_t	reserved1:4;		/* 7:4 */
625 		uint32_t	RdPreamble:4;		/* 11:8 */
626 		uint32_t	reserved2:1;		/* 12 */
627 		uint32_t	MemDQDrvStren:2;	/* 14:13 */
628 		uint32_t	DisableJitter:1;	/* 15 */
629 		uint32_t	ILD_lmt:3;		/* 18:16 */
630 		uint32_t	DCC_EN:1;		/* 19 */
631 		uint32_t	MemClk:3;		/* 22:20 */
632 		uint32_t	reserved3:2;		/* 24:23 */
633 		uint32_t	MCR:1;			/* 25 */
634 		uint32_t	MC0_EN:1;		/* 26 */
635 		uint32_t	MC1_EN:1;		/* 27 */
636 		uint32_t	MC2_EN:1;		/* 28 */
637 		uint32_t	MC3_EN:1;		/* 29 */
638 		uint32_t	reserved4:1;		/* 30 */
639 		uint32_t	OddDivisorCorrect:1;	/* 31 */
640 	} _fmt_f_preF;
641 	/*
642 	 * Register format in family 0xf revisions F and G
643 	 */
644 	struct {
645 		uint32_t	MemClkFreq:3;		/* 2:0 */
646 		uint32_t	MemClkFreqVal:1;	/* 3 */
647 		uint32_t	MaxAsyncLat:4;		/* 7:4 */
648 		uint32_t	reserved1:4;		/* 11:8 */
649 		uint32_t	RDqsEn:1;		/* 12 */
650 		uint32_t	reserved2:1;		/* 13 */
651 		uint32_t	DisDramInterface:1;	/* 14 */
652 		uint32_t	PowerDownEn:1;		/* 15 */
653 		uint32_t	PowerDownMode:1;	/* 16 */
654 		uint32_t	FourRankSODimm:1;	/* 17 */
655 		uint32_t	FourRankRDimm:1;	/* 18 */
656 		uint32_t	reserved3:1;		/* 19 */
657 		uint32_t	SlowAccessMode:1;	/* 20 */
658 		uint32_t	reserved4:1;		/* 21 */
659 		uint32_t	BankSwizzleMode:1;	/* 22 */
660 		uint32_t	undocumented1:1;	/* 23 */
661 		uint32_t	DcqBypassMax:4;		/* 27:24 */
662 		uint32_t	FourActWindow:4;	/* 31:28 */
663 	} _fmt_f_revFG;
664 };
665 
666 /*
667  * Function 3 - Miscellaneous Control: Scrub Control Register
668  */
669 
670 union mcreg_scrubctl {
671 	uint32_t _val32;
672 	struct {
673 		uint32_t	DramScrub:5;		/* 4:0 */
674 		uint32_t	reserved3:3;		/* 7:5 */
675 		uint32_t	L2Scrub:5;		/* 12:8 */
676 		uint32_t	reserved2:3;		/* 15:13 */
677 		uint32_t	DcacheScrub:5;		/* 20:16 */
678 		uint32_t	reserved1:11;		/* 31:21 */
679 	} _fmt_cmn;
680 };
681 
682 union mcreg_dramscrublo {
683 	uint32_t _val32;
684 	struct {
685 		uint32_t	ScrubReDirEn:1;		/* 0 */
686 		uint32_t	reserved:5;		/* 5:1 */
687 		uint32_t	ScrubAddrLo:26;		/* 31:6 */
688 	} _fmt_cmn;
689 };
690 
691 union mcreg_dramscrubhi {
692 	uint32_t _val32;
693 	struct {
694 		uint32_t	ScrubAddrHi:8;		/* 7:0 */
695 		uint32_t	reserved:24;		/* 31:8 */
696 	} _fmt_cmn;
697 };
698 
699 /*
700  * Function 3 - Miscellaneous Control: On-Line Spare Control Register
701  */
702 
703 union mcreg_nbcfg {
704 	uint32_t _val32;
705 	/*
706 	 * Register format in family 0xf revisions E and earlier.
707 	 */
708 	struct {
709 		uint32_t	CpuEccErrEn:1;			/* 0 */
710 		uint32_t	CpuRdDatErrEn:1;		/* 1 */
711 		uint32_t	SyncOnUcEccEn:1;		/* 2 */
712 		uint32_t	SyncPktGenDis:1;		/* 3 */
713 		uint32_t	SyncPktPropDis:1;		/* 4 */
714 		uint32_t	IoMstAbortDis:1;		/* 5 */
715 		uint32_t	CpuErrDis:1;			/* 6 */
716 		uint32_t	IoErrDis:1;			/* 7 */
717 		uint32_t	WdogTmrDis:1;			/* 8 */
718 		uint32_t	WdogTmrCntSel:3;		/* 11:9 */
719 		uint32_t	WdogTmrBaseSel:2;		/* 13:12 */
720 		uint32_t	LdtLinkSel:2;			/* 15:14 */
721 		uint32_t	GenCrcErrByte0:1;		/* 16 */
722 		uint32_t	GenCrcErrByte1:1;		/* 17 */
723 		uint32_t	reserved1:2;			/* 19:18 */
724 		uint32_t	SyncOnWdogEn:1;			/* 20 */
725 		uint32_t	SyncOnAnyErrEn:1;		/* 21 */
726 		uint32_t	EccEn:1;			/* 22 */
727 		uint32_t	ChipKillEccEn:1;		/* 23 */
728 		uint32_t	IoRdDatErrEn:1;			/* 24 */
729 		uint32_t	DisPciCfgCpuErrRsp:1;		/* 25 */
730 		uint32_t	reserved2:1;			/* 26 */
731 		uint32_t	NbMcaToMstCpuEn:1;		/* 27 */
732 		uint32_t	reserved3:4;			/* 31:28 */
733 	} _fmt_f_preF;
734 	/*
735 	 * Register format in family 0xf revisions F and G
736 	 */
737 	struct {
738 		uint32_t	CpuEccErrEn:1;			/* 0 */
739 		uint32_t	CpuRdDatErrEn:1;		/* 1 */
740 		uint32_t	SyncOnUcEccEn:1;		/* 2 */
741 		uint32_t	SyncPktGenDis:1;		/* 3 */
742 		uint32_t	SyncPktPropDis:1;		/* 4 */
743 		uint32_t	IoMstAbortDis:1;		/* 5 */
744 		uint32_t	CpuErrDis:1;			/* 6 */
745 		uint32_t	IoErrDis:1;			/* 7 */
746 		uint32_t	WdogTmrDis:1;			/* 8 */
747 		uint32_t	WdogTmrCntSel:3;		/* 11:9 */
748 		uint32_t	WdogTmrBaseSel:2;		/* 13:12 */
749 		uint32_t	LdtLinkSel:2;			/* 15:14 */
750 		uint32_t	GenCrcErrByte0:1;		/* 16 */
751 		uint32_t	GenCrcErrByte1:1;		/* 17 */
752 		uint32_t	reserved1:2;			/* 19:18 */
753 		uint32_t	SyncOnWdogEn:1;			/* 20 */
754 		uint32_t	SyncOnAnyErrEn:1;		/* 21 */
755 		uint32_t	EccEn:1;			/* 22 */
756 		uint32_t	ChipKillEccEn:1;		/* 23 */
757 		uint32_t	IoRdDatErrEn:1;			/* 24 */
758 		uint32_t	DisPciCfgCpuErrRsp:1;		/* 25 */
759 		uint32_t	reserved2:1;			/* 26 */
760 		uint32_t	NbMcaToMstCpuEn:1;		/* 27 */
761 		uint32_t	DisTgtAbtCpuErrRsp:1;		/* 28 */
762 		uint32_t	DisMstAbtCpuErrRsp:1;		/* 29 */
763 		uint32_t	SyncOnDramAdrParErrEn:1;	/* 30 */
764 		uint32_t	reserved3:1;			/* 31 */
765 
766 	} _fmt_f_revFG;
767 };
768 
769 /*
770  * Function 3 - Miscellaneous Control: On-Line Spare Control Register
771  */
772 
773 union mcreg_sparectl {
774 	uint32_t _val32;
775 	/*
776 	 * Register format in family 0xf revisions F and G
777 	 */
778 	struct {
779 		uint32_t	SwapEn:1;		/* 0 */
780 		uint32_t	SwapDone:1;		/* 1 */
781 		uint32_t	reserved1:2;		/* 3:2 */
782 		uint32_t	BadDramCs:3;		/* 6:4 */
783 		uint32_t	reserved2:5;		/* 11:7 */
784 		uint32_t	SwapDoneInt:2;		/* 13:12 */
785 		uint32_t	EccErrInt:2;		/* 15:14 */
786 		uint32_t	EccErrCntDramCs:3;	/* 18:16 */
787 		uint32_t	reserved3:1;		/* 19 */
788 		uint32_t	EccErrCntDramChan:1;	/* 20 */
789 		uint32_t	reserved4:2;		/* 22:21 */
790 		uint32_t	EccErrCntWrEn:1;	/* 23 */
791 		uint32_t	EccErrCnt:4;		/* 27:24 */
792 		uint32_t	reserved5:4;		/* 31:28 */
793 	} _fmt_f_revFG;
794 	/*
795 	 * Regiser format in family 0x10 revisions A and B
796 	 */
797 	struct {
798 		uint32_t	SwapEn0:1;		/* 0 */
799 		uint32_t	SwapDone0:1;		/* 1 */
800 		uint32_t	SwapEn1:1;		/* 2 */
801 		uint32_t	SwapDone1:1;		/* 3 */
802 		uint32_t	BadDramCs0:3;		/* 6:4 */
803 		uint32_t	reserved1:1;		/* 7 */
804 		uint32_t	BadDramCs1:3;		/* 10:8 */
805 		uint32_t	reserved2:1;		/* 11 */
806 		uint32_t	SwapDoneInt:2;		/* 13:12 */
807 		uint32_t	EccErrInt:2;		/* 15:14 */
808 		uint32_t	EccErrCntDramCs:4;	/* 19:16 */
809 		uint32_t	EccErrCntDramChan:2;	/* 21:20 */
810 		uint32_t	reserved4:1;		/* 22 */
811 		uint32_t	EccErrCntWrEn:1;	/* 23 */
812 		uint32_t	EccErrCnt:4;		/* 27:24 */
813 		uint32_t	LvtOffset:4;		/* 31:28 */
814 	} _fmt_10_revAB;
815 };
816 
817 /*
818  * Since the NB is on-chip some registers are also accessible as MSRs.
819  * We will represent such registers as bitfields as in the 32-bit PCI
820  * registers above, with the restriction that we must compile for 32-bit
821  * kernels and so 64-bit bitfields cannot be used.
822  */
823 
824 #define	_MCMSR_FIELD(up, revsuffix, field) ((up)->_fmt_##revsuffix.field)
825 
826 #define	MCMSR_VAL(up) ((up)->_val64)
827 
828 #define	MCMSR_FIELD_CMN(up, field)	_MCMSR_FIELD(up, cmn, field)
829 #define	MCMSR_FIELD_F_preF(up, field)	_MCMSR_FIELD(up, f_preF, field)
830 #define	MCMSR_FIELD_F_revFG(up, field)	_MCMSR_FIELD(up, f_revFG, field)
831 #define	MCMSR_FIELD_10_revAB(up, field)	_MCMSR_FIELD(up, 10_revAB, field)
832 
833 /*
834  * The NB MISC registers.  On family 0xf rev F this was introduced with
835  * a 12-bit ECC error count of all ECC errors observed on this memory-
836  * controller (regardless of channel or chip-select) and the ability to
837  * raise an interrupt or SMI on overflow.  In family 0x10 it has a similar
838  * purpose, but the register is is split into 4 misc registers
839  * MC4_MISC{0,1,2,3} accessible via both MSRs and PCI config space;
840  * they perform thresholding for dram, l3, HT errors.
841  */
842 
843 union mcmsr_nbmisc {
844 	uint64_t _val64;
845 	/*
846 	 * MSR format in family 0xf revision F and later
847 	 */
848 	struct {
849 		/*
850 		 * Lower 32 bits
851 		 */
852 		struct {
853 			uint32_t _reserved;			/* 31:0 */
854 		} _mcimisc_lo;
855 		/*
856 		 * Upper 32 bits
857 		 */
858 		struct {
859 			uint32_t _ErrCount:12;			/* 43:32 */
860 			uint32_t _reserved1:4;			/* 47:44 */
861 			uint32_t _Ovrflw:1;			/* 48 */
862 			uint32_t _IntType:2;			/* 50:49 */
863 			uint32_t _CntEn:1;			/* 51 */
864 			uint32_t _LvtOff:4;			/* 55:52 */
865 			uint32_t _reserved2:5;			/* 60:56 */
866 			uint32_t _Locked:1;			/* 61 */
867 			uint32_t _CntP:1;			/* 62 */
868 			uint32_t _Valid:1;			/* 63 */
869 		} _mcimisc_hi;
870 	} _fmt_f_revFG;
871 	/*
872 	 * MSR format in family 0x10 revisions A and B
873 	 */
874 	struct {
875 		/*
876 		 * Lower 32 bits
877 		 */
878 		struct {
879 			uint32_t _reserved:24;			/* 23:0 */
880 			uint32_t _BlkPtr:8;			/* 31:24 */
881 		} _mcimisc_lo;
882 		/*
883 		 * Upper 32 bits
884 		 */
885 		struct {
886 			uint32_t _ErrCnt:12;			/* 43:32 */
887 			uint32_t _reserved1:4;			/* 47:44 */
888 			uint32_t _Ovrflw:1;			/* 48 */
889 			uint32_t _IntType:2;			/* 50:49 */
890 			uint32_t _CntEn:1;			/* 51 */
891 			uint32_t _LvtOff:4;			/* 55:52 */
892 			uint32_t _reserved2:5;			/* 60:56 */
893 			uint32_t _Locked:1;			/* 61 */
894 			uint32_t _CntP:1;			/* 62 */
895 			uint32_t _Valid:1;			/* 63 */
896 
897 		} _mcimisc_hi;
898 	} _fmt_10_revAB;
899 };
900 
901 #define	mcmisc_BlkPtr	_mcimisc_lo._BlkPtr
902 #define	mcmisc_ErrCount	_mcimisc_hi._ErrCount
903 #define	mcmisc_Ovrflw	_mcimisc_hi._Ovrflw
904 #define	mcmisc_IntType	_mcimisc_hi._IntType
905 #define	mcmisc_CntEn	_mcimisc_hi._CntEn
906 #define	mcmisc_LvtOff	_mcimisc_hi._LvtOff
907 #define	mcmisc_Locked	_mcimisc_hi._Locked
908 #define	mcmisc_CntP	_mcimisc_hi._CntP
909 #define	mcmisc_Valid	_mcimisc_hi._Valid
910 
911 #endif /* _BIT_FIELDS_LTOH */
912 
913 #ifdef __cplusplus
914 }
915 #endif
916 
917 #endif /* _MC_AMD_H */
918