xref: /titanic_50/usr/src/uts/i86pc/os/lgrpplat.c (revision 2baa66a090105c68f5f57d75153a2aaafdbe8536)
17c478bd9Sstevel@tonic-gate /*
27c478bd9Sstevel@tonic-gate  * CDDL HEADER START
37c478bd9Sstevel@tonic-gate  *
47c478bd9Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
5c39996a7Sstevel  * Common Development and Distribution License (the "License").
6c39996a7Sstevel  * You may not use this file except in compliance with the License.
77c478bd9Sstevel@tonic-gate  *
87c478bd9Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
97c478bd9Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
107c478bd9Sstevel@tonic-gate  * See the License for the specific language governing permissions
117c478bd9Sstevel@tonic-gate  * and limitations under the License.
127c478bd9Sstevel@tonic-gate  *
137c478bd9Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
147c478bd9Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
157c478bd9Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
167c478bd9Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
177c478bd9Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
187c478bd9Sstevel@tonic-gate  *
197c478bd9Sstevel@tonic-gate  * CDDL HEADER END
207c478bd9Sstevel@tonic-gate  */
21c39996a7Sstevel 
227c478bd9Sstevel@tonic-gate /*
23*2baa66a0SJonathan Chew  * Copyright 2009 Sun Microsystems, Inc.  All rights reserved.
247c478bd9Sstevel@tonic-gate  * Use is subject to license terms.
257c478bd9Sstevel@tonic-gate  */
267c478bd9Sstevel@tonic-gate 
272e2c009bSjjc /*
282e2c009bSjjc  * LOCALITY GROUP (LGROUP) PLATFORM SUPPORT FOR X86/AMD64 PLATFORMS
292e2c009bSjjc  * ================================================================
302e2c009bSjjc  * Multiprocessor AMD and Intel systems may have Non Uniform Memory Access
312e2c009bSjjc  * (NUMA).  A NUMA machine consists of one or more "nodes" that each consist of
322e2c009bSjjc  * one or more CPUs and some local memory.  The CPUs in each node can access
332e2c009bSjjc  * the memory in the other nodes but at a higher latency than accessing their
342e2c009bSjjc  * local memory.  Typically, a system with only one node has Uniform Memory
352e2c009bSjjc  * Access (UMA), but it may be possible to have a one node system that has
362e2c009bSjjc  * some global memory outside of the node which is higher latency.
372e2c009bSjjc  *
382e2c009bSjjc  * Module Description
392e2c009bSjjc  * ------------------
402e2c009bSjjc  * This module provides a platform interface for determining which CPUs and
412e2c009bSjjc  * which memory (and how much) are in a NUMA node and how far each node is from
422e2c009bSjjc  * each other.  The interface is used by the Virtual Memory (VM) system and the
432e2c009bSjjc  * common lgroup framework.  The VM system uses the plat_*() routines to fill
442e2c009bSjjc  * in its memory node (memnode) array with the physical address range spanned
452e2c009bSjjc  * by each NUMA node to know which memory belongs to which node, so it can
462e2c009bSjjc  * build and manage a physical page free list for each NUMA node and allocate
472e2c009bSjjc  * local memory from each node as needed.  The common lgroup framework uses the
482e2c009bSjjc  * exported lgrp_plat_*() routines to figure out which CPUs and memory belong
492e2c009bSjjc  * to each node (leaf lgroup) and how far each node is from each other, so it
502e2c009bSjjc  * can build the latency (lgroup) topology for the machine in order to optimize
512e2c009bSjjc  * for locality.  Also, an lgroup platform handle instead of lgroups are used
522e2c009bSjjc  * in the interface with this module, so this module shouldn't need to know
532e2c009bSjjc  * anything about lgroups.  Instead, it just needs to know which CPUs, memory,
542e2c009bSjjc  * etc. are in each NUMA node, how far each node is from each other, and to use
552e2c009bSjjc  * a unique lgroup platform handle to refer to each node through the interface.
562e2c009bSjjc  *
572e2c009bSjjc  * Determining NUMA Configuration
582e2c009bSjjc  * ------------------------------
592e2c009bSjjc  * By default, this module will try to determine the NUMA configuration of the
602e2c009bSjjc  * machine by reading the ACPI System Resource Affinity Table (SRAT) and System
612e2c009bSjjc  * Locality Information Table (SLIT).  The SRAT contains info to tell which
622e2c009bSjjc  * CPUs and memory are local to a given proximity domain (NUMA node).  The SLIT
632e2c009bSjjc  * is a matrix that gives the distance between each system locality (which is
642e2c009bSjjc  * a NUMA node and should correspond to proximity domains in the SRAT).  For
652e2c009bSjjc  * more details on the SRAT and SLIT, please refer to an ACPI 3.0 or newer
662e2c009bSjjc  * specification.
672e2c009bSjjc  *
682e2c009bSjjc  * If the SRAT doesn't exist on a system with AMD Opteron processors, we
692e2c009bSjjc  * examine registers in PCI configuration space to determine how many nodes are
702e2c009bSjjc  * in the system and which CPUs and memory are in each node.
712e2c009bSjjc  * do while booting the kernel.
722e2c009bSjjc  *
732e2c009bSjjc  * NOTE: Using these PCI configuration space registers to determine this
742e2c009bSjjc  *       locality info is not guaranteed to work or be compatible across all
752e2c009bSjjc  *	 Opteron processor families.
762e2c009bSjjc  *
772e2c009bSjjc  * If the SLIT does not exist or look right, the kernel will probe to determine
782e2c009bSjjc  * the distance between nodes as long as the NUMA CPU and memory configuration
792e2c009bSjjc  * has been determined (see lgrp_plat_probe() for details).
802e2c009bSjjc  *
812e2c009bSjjc  * Data Structures
822e2c009bSjjc  * ---------------
832e2c009bSjjc  * The main data structures used by this code are the following:
842e2c009bSjjc  *
85dae2fa37Sjjc  * - lgrp_plat_cpu_node[]		CPU to node ID mapping table indexed by
86dae2fa37Sjjc  *					CPU ID (only used for SRAT)
872e2c009bSjjc  *
882e2c009bSjjc  * - lgrp_plat_lat_stats.latencies[][]	Table of latencies between same and
892e2c009bSjjc  *					different nodes indexed by node ID
902e2c009bSjjc  *
912e2c009bSjjc  * - lgrp_plat_node_cnt			Number of NUMA nodes in system
922e2c009bSjjc  *
932e2c009bSjjc  * - lgrp_plat_node_domain[]		Node ID to proximity domain ID mapping
942e2c009bSjjc  *					table indexed by node ID (only used
952e2c009bSjjc  *					for SRAT)
962e2c009bSjjc  *
972e2c009bSjjc  * - lgrp_plat_node_memory[]		Table with physical address range for
982e2c009bSjjc  *					each node indexed by node ID
992e2c009bSjjc  *
1002e2c009bSjjc  * The code is implemented to make the following always be true:
1012e2c009bSjjc  *
1022e2c009bSjjc  *	lgroup platform handle == node ID == memnode ID
1032e2c009bSjjc  *
1042e2c009bSjjc  * Moreover, it allows for the proximity domain ID to be equal to all of the
1052e2c009bSjjc  * above as long as the proximity domains IDs are numbered from 0 to <number of
1062e2c009bSjjc  * nodes - 1>.  This is done by hashing each proximity domain ID into the range
1072e2c009bSjjc  * from 0 to <number of nodes - 1>.  Then proximity ID N will hash into node ID
1082e2c009bSjjc  * N and proximity domain ID N will be entered into lgrp_plat_node_domain[N]
1092e2c009bSjjc  * and be assigned node ID N.  If the proximity domain IDs aren't numbered
1102e2c009bSjjc  * from 0 to <number of nodes - 1>, then hashing the proximity domain IDs into
1112e2c009bSjjc  * lgrp_plat_node_domain[] will still work for assigning proximity domain IDs
1122e2c009bSjjc  * to node IDs.  However, the proximity domain IDs may not map to the
1132e2c009bSjjc  * equivalent node ID since we want to keep the node IDs numbered from 0 to
1142e2c009bSjjc  * <number of nodes - 1> to minimize cost of searching and potentially space.
1152e2c009bSjjc  */
1162e2c009bSjjc 
1172e2c009bSjjc 
1187c478bd9Sstevel@tonic-gate #include <sys/archsystm.h>	/* for {in,out}{b,w,l}() */
119dae2fa37Sjjc #include <sys/bootconf.h>
1207c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h>
121f78a91cdSjjc #include <sys/controlregs.h>
1227c478bd9Sstevel@tonic-gate #include <sys/cpupart.h>
1237c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h>
1247c478bd9Sstevel@tonic-gate #include <sys/lgrp.h>
1257c478bd9Sstevel@tonic-gate #include <sys/machsystm.h>
1267c478bd9Sstevel@tonic-gate #include <sys/memlist.h>
1277c478bd9Sstevel@tonic-gate #include <sys/memnode.h>
1287c478bd9Sstevel@tonic-gate #include <sys/mman.h>
129ef50d8c0Sesaxe #include <sys/pci_cfgspace.h>
130ef50d8c0Sesaxe #include <sys/pci_impl.h>
1317c478bd9Sstevel@tonic-gate #include <sys/param.h>
132fb2f18f8Sesaxe #include <sys/pghw.h>
1337c478bd9Sstevel@tonic-gate #include <sys/promif.h>		/* for prom_printf() */
1342e2c009bSjjc #include <sys/sysmacros.h>
1357c478bd9Sstevel@tonic-gate #include <sys/systm.h>
1367c478bd9Sstevel@tonic-gate #include <sys/thread.h>
1377c478bd9Sstevel@tonic-gate #include <sys/types.h>
1387c478bd9Sstevel@tonic-gate #include <sys/var.h>
1397c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h>	/* for x86_feature and X86_AMD */
1407c478bd9Sstevel@tonic-gate #include <vm/hat_i86.h>
1417c478bd9Sstevel@tonic-gate #include <vm/seg_kmem.h>
142affbd3ccSkchow #include <vm/vm_dep.h>
1437c478bd9Sstevel@tonic-gate 
1442e2c009bSjjc #include "acpi_fw.h"		/* for SRAT and SLIT */
1457c478bd9Sstevel@tonic-gate 
1467c478bd9Sstevel@tonic-gate 
1477c478bd9Sstevel@tonic-gate #define	MAX_NODES		8
1487c478bd9Sstevel@tonic-gate #define	NLGRP			(MAX_NODES * (MAX_NODES - 1) + 1)
1497c478bd9Sstevel@tonic-gate 
1502e2c009bSjjc /*
1512e2c009bSjjc  * Constants for configuring probing
1522e2c009bSjjc  */
1537c478bd9Sstevel@tonic-gate #define	LGRP_PLAT_PROBE_NROUNDS		64	/* default laps for probing */
1547c478bd9Sstevel@tonic-gate #define	LGRP_PLAT_PROBE_NSAMPLES	1	/* default samples to take */
1558949bcd6Sandrei #define	LGRP_PLAT_PROBE_NREADS		256	/* number of vendor ID reads */
1567c478bd9Sstevel@tonic-gate 
1577c478bd9Sstevel@tonic-gate /*
1582e2c009bSjjc  * Flags for probing
1592e2c009bSjjc  */
1602e2c009bSjjc #define	LGRP_PLAT_PROBE_ENABLE		0x1	/* enable probing */
1612e2c009bSjjc #define	LGRP_PLAT_PROBE_PGCPY		0x2	/* probe using page copy */
1622e2c009bSjjc #define	LGRP_PLAT_PROBE_VENDOR		0x4	/* probe vendor ID register */
1632e2c009bSjjc 
1642e2c009bSjjc /*
1652e2c009bSjjc  * Hash proximity domain ID into node to domain mapping table using to minimize
1662e2c009bSjjc  * span of entries used
1672e2c009bSjjc  */
168d821f0f0Sjjc #define	NODE_DOMAIN_HASH(domain, node_cnt)	((domain) % node_cnt)
1692e2c009bSjjc 
1702e2c009bSjjc 
1712e2c009bSjjc /*
172dae2fa37Sjjc  * CPU to node ID mapping structure (only used with SRAT)
1732e2c009bSjjc  */
1742e2c009bSjjc typedef	struct cpu_node_map {
1752e2c009bSjjc 	int		exists;
1762e2c009bSjjc 	uint_t		node;
1772e2c009bSjjc 	uint32_t	apicid;
1782e2c009bSjjc 	uint32_t	prox_domain;
1792e2c009bSjjc } cpu_node_map_t;
1802e2c009bSjjc 
1812e2c009bSjjc /*
1822e2c009bSjjc  * Latency statistics
1832e2c009bSjjc  */
1842e2c009bSjjc typedef struct lgrp_plat_latency_stats {
1852e2c009bSjjc 	hrtime_t	latencies[MAX_NODES][MAX_NODES];
1862e2c009bSjjc 	hrtime_t	latency_max;
1872e2c009bSjjc 	hrtime_t	latency_min;
1882e2c009bSjjc } lgrp_plat_latency_stats_t;
1892e2c009bSjjc 
1902e2c009bSjjc /*
1912e2c009bSjjc  * Memory configuration for probing
1922e2c009bSjjc  */
1932e2c009bSjjc typedef struct lgrp_plat_probe_mem_config {
1942e2c009bSjjc 	size_t	probe_memsize;		/* how much memory to probe per node */
1952e2c009bSjjc 	caddr_t	probe_va[MAX_NODES];	/* where memory mapped for probing */
1962e2c009bSjjc 	pfn_t	probe_pfn[MAX_NODES];	/* physical pages to map for probing */
1972e2c009bSjjc } lgrp_plat_probe_mem_config_t;
1982e2c009bSjjc 
1992e2c009bSjjc /*
2002e2c009bSjjc  * Statistics kept for probing
2012e2c009bSjjc  */
2022e2c009bSjjc typedef struct lgrp_plat_probe_stats {
2032e2c009bSjjc 	hrtime_t	flush_cost;
2042e2c009bSjjc 	hrtime_t	probe_cost;
2052e2c009bSjjc 	hrtime_t	probe_cost_total;
2062e2c009bSjjc 	hrtime_t	probe_error_code;
2072e2c009bSjjc 	hrtime_t	probe_errors[MAX_NODES][MAX_NODES];
2082e2c009bSjjc 	int		probe_suspect[MAX_NODES][MAX_NODES];
2092e2c009bSjjc 	hrtime_t	probe_max[MAX_NODES][MAX_NODES];
2102e2c009bSjjc 	hrtime_t	probe_min[MAX_NODES][MAX_NODES];
2112e2c009bSjjc } lgrp_plat_probe_stats_t;
2122e2c009bSjjc 
2132e2c009bSjjc /*
2142e2c009bSjjc  * Node to proximity domain ID mapping structure (only used with SRAT)
2152e2c009bSjjc  */
2162e2c009bSjjc typedef	struct node_domain_map {
2172e2c009bSjjc 	int		exists;
2182e2c009bSjjc 	uint32_t	prox_domain;
2192e2c009bSjjc } node_domain_map_t;
2202e2c009bSjjc 
2212e2c009bSjjc /*
2222e2c009bSjjc  * Node ID and starting and ending page for physical memory in node
2232e2c009bSjjc  */
2242e2c009bSjjc typedef	struct node_phys_addr_map {
2252e2c009bSjjc 	pfn_t		start;
2262e2c009bSjjc 	pfn_t		end;
2272e2c009bSjjc 	int		exists;
2282e2c009bSjjc 	uint32_t	prox_domain;
2292e2c009bSjjc } node_phys_addr_map_t;
2302e2c009bSjjc 
231dae2fa37Sjjc /*
232d821f0f0Sjjc  * Number of CPUs for which we got APIC IDs
233dae2fa37Sjjc  */
234d821f0f0Sjjc static int				lgrp_plat_apic_ncpus = 0;
2352e2c009bSjjc 
2362e2c009bSjjc /*
237dae2fa37Sjjc  * CPU to node ID mapping table (only used for SRAT)
2382e2c009bSjjc  */
2392e2c009bSjjc static cpu_node_map_t			lgrp_plat_cpu_node[NCPU];
2402e2c009bSjjc 
2412e2c009bSjjc /*
2422e2c009bSjjc  * Latency statistics
2432e2c009bSjjc  */
2442e2c009bSjjc lgrp_plat_latency_stats_t		lgrp_plat_lat_stats;
2452e2c009bSjjc 
2462e2c009bSjjc /*
2472e2c009bSjjc  * Whether memory is interleaved across nodes causing MPO to be disabled
2482e2c009bSjjc  */
2492e2c009bSjjc static int				lgrp_plat_mem_intrlv = 0;
2502e2c009bSjjc 
2512e2c009bSjjc /*
2522e2c009bSjjc  * Node ID to proximity domain ID mapping table (only used for SRAT)
2532e2c009bSjjc  */
2542e2c009bSjjc static node_domain_map_t		lgrp_plat_node_domain[MAX_NODES];
2552e2c009bSjjc 
2562e2c009bSjjc /*
2572e2c009bSjjc  * Physical address range for memory in each node
2582e2c009bSjjc  */
2592e2c009bSjjc static node_phys_addr_map_t		lgrp_plat_node_memory[MAX_NODES];
2602e2c009bSjjc 
2612e2c009bSjjc /*
2622e2c009bSjjc  * Statistics gotten from probing
2632e2c009bSjjc  */
2642e2c009bSjjc static lgrp_plat_probe_stats_t		lgrp_plat_probe_stats;
2652e2c009bSjjc 
2662e2c009bSjjc /*
2672e2c009bSjjc  * Memory configuration for probing
2682e2c009bSjjc  */
2692e2c009bSjjc static lgrp_plat_probe_mem_config_t	lgrp_plat_probe_mem_config;
2702e2c009bSjjc 
2712e2c009bSjjc /*
2722e2c009bSjjc  * Error code from processing ACPI SRAT
2732e2c009bSjjc  */
2742e2c009bSjjc static int				lgrp_plat_srat_error = 0;
2752e2c009bSjjc 
2762e2c009bSjjc /*
2772e2c009bSjjc  * Error code from processing ACPI SLIT
2782e2c009bSjjc  */
2792e2c009bSjjc static int				lgrp_plat_slit_error = 0;
2802e2c009bSjjc 
2812e2c009bSjjc /*
2822e2c009bSjjc  * Allocate lgroup array statically
2832e2c009bSjjc  */
2842e2c009bSjjc static lgrp_t				lgrp_space[NLGRP];
2852e2c009bSjjc static int				nlgrps_alloc;
2862e2c009bSjjc 
2872e2c009bSjjc 
2882e2c009bSjjc /*
2892e2c009bSjjc  * Number of nodes in system
2902e2c009bSjjc  */
2912e2c009bSjjc uint_t			lgrp_plat_node_cnt = 1;
2922e2c009bSjjc 
2932e2c009bSjjc /*
2942e2c009bSjjc  * Configuration Parameters for Probing
2952e2c009bSjjc  * - lgrp_plat_probe_flags	Flags to specify enabling probing, probe
2962e2c009bSjjc  *				operation, etc.
2972e2c009bSjjc  * - lgrp_plat_probe_nrounds	How many rounds of probing to do
2982e2c009bSjjc  * - lgrp_plat_probe_nsamples	Number of samples to take when probing each
2992e2c009bSjjc  *				node
3002e2c009bSjjc  * - lgrp_plat_probe_nreads	Number of times to read vendor ID from
3012e2c009bSjjc  *				Northbridge for each probe
3022e2c009bSjjc  */
3032e2c009bSjjc uint_t			lgrp_plat_probe_flags = 0;
3042e2c009bSjjc int			lgrp_plat_probe_nrounds = LGRP_PLAT_PROBE_NROUNDS;
3052e2c009bSjjc int			lgrp_plat_probe_nsamples = LGRP_PLAT_PROBE_NSAMPLES;
3062e2c009bSjjc int			lgrp_plat_probe_nreads = LGRP_PLAT_PROBE_NREADS;
3072e2c009bSjjc 
3082e2c009bSjjc /*
3092e2c009bSjjc  * Enable use of ACPI System Resource Affinity Table (SRAT) and System
3102e2c009bSjjc  * Locality Information Table (SLIT)
3112e2c009bSjjc  */
3122e2c009bSjjc int			lgrp_plat_srat_enable = 1;
3132e2c009bSjjc int			lgrp_plat_slit_enable = 1;
3142e2c009bSjjc 
3152e2c009bSjjc /*
3162e2c009bSjjc  * Static array to hold lgroup statistics
3172e2c009bSjjc  */
3182e2c009bSjjc struct lgrp_stats	lgrp_stats[NLGRP];
3192e2c009bSjjc 
3202e2c009bSjjc 
3212e2c009bSjjc /*
3222e2c009bSjjc  * Forward declarations of platform interface routines
3232e2c009bSjjc  */
3242e2c009bSjjc void		plat_build_mem_nodes(struct memlist *list);
3252e2c009bSjjc 
3262e2c009bSjjc int		plat_lgrphand_to_mem_node(lgrp_handle_t hand);
3272e2c009bSjjc 
3282e2c009bSjjc lgrp_handle_t	plat_mem_node_to_lgrphand(int mnode);
3292e2c009bSjjc 
3302e2c009bSjjc int		plat_mnode_xcheck(pfn_t pfncnt);
3312e2c009bSjjc 
3322e2c009bSjjc int		plat_pfn_to_mem_node(pfn_t pfn);
3332e2c009bSjjc 
3342e2c009bSjjc /*
3352e2c009bSjjc  * Forward declarations of lgroup platform interface routines
3362e2c009bSjjc  */
3372e2c009bSjjc lgrp_t		*lgrp_plat_alloc(lgrp_id_t lgrpid);
3382e2c009bSjjc 
3392e2c009bSjjc void		lgrp_plat_config(lgrp_config_flag_t flag, uintptr_t arg);
3402e2c009bSjjc 
3412e2c009bSjjc lgrp_handle_t	lgrp_plat_cpu_to_hand(processorid_t id);
3422e2c009bSjjc 
3432e2c009bSjjc void		lgrp_plat_init(void);
3442e2c009bSjjc 
3452e2c009bSjjc int		lgrp_plat_latency(lgrp_handle_t from, lgrp_handle_t to);
3462e2c009bSjjc 
3472e2c009bSjjc void		lgrp_plat_main_init(void);
3482e2c009bSjjc 
3492e2c009bSjjc int		lgrp_plat_max_lgrps(void);
3502e2c009bSjjc 
3512e2c009bSjjc pgcnt_t		lgrp_plat_mem_size(lgrp_handle_t plathand,
3522e2c009bSjjc     lgrp_mem_query_t query);
3532e2c009bSjjc 
3542e2c009bSjjc lgrp_handle_t	lgrp_plat_pfn_to_hand(pfn_t pfn);
3552e2c009bSjjc 
3562e2c009bSjjc void		lgrp_plat_probe(void);
3572e2c009bSjjc 
3582e2c009bSjjc lgrp_handle_t	lgrp_plat_root_hand(void);
3592e2c009bSjjc 
3602e2c009bSjjc 
3612e2c009bSjjc /*
3622e2c009bSjjc  * Forward declarations of local routines
3632e2c009bSjjc  */
3642e2c009bSjjc static int	is_opteron(void);
3652e2c009bSjjc 
366dae2fa37Sjjc static int	lgrp_plat_cpu_node_update(node_domain_map_t *node_domain,
367d821f0f0Sjjc     int node_cnt, cpu_node_map_t *cpu_node, int nentries, uint32_t apicid,
368d821f0f0Sjjc     uint32_t domain);
369dae2fa37Sjjc 
3702e2c009bSjjc static int	lgrp_plat_cpu_to_node(cpu_t *cp, cpu_node_map_t *cpu_node);
3712e2c009bSjjc 
3722e2c009bSjjc static int	lgrp_plat_domain_to_node(node_domain_map_t *node_domain,
373d821f0f0Sjjc     int node_cnt, uint32_t domain);
3742e2c009bSjjc 
3752e2c009bSjjc static void	lgrp_plat_latency_adjust(node_phys_addr_map_t *node_memory,
3762e2c009bSjjc     lgrp_plat_latency_stats_t *lat_stats,
3772e2c009bSjjc     lgrp_plat_probe_stats_t *probe_stats);
3782e2c009bSjjc 
3792e2c009bSjjc static int	lgrp_plat_latency_verify(node_phys_addr_map_t *node_memory,
3802e2c009bSjjc     lgrp_plat_latency_stats_t *lat_stats);
3812e2c009bSjjc 
3822e2c009bSjjc static pgcnt_t	lgrp_plat_mem_size_default(lgrp_handle_t, lgrp_mem_query_t);
3832e2c009bSjjc 
3842e2c009bSjjc static int	lgrp_plat_node_domain_update(node_domain_map_t *node_domain,
385d821f0f0Sjjc     int node_cnt, uint32_t domain);
3862e2c009bSjjc 
3872e2c009bSjjc static int	lgrp_plat_node_memory_update(node_domain_map_t *node_domain,
388d821f0f0Sjjc     int node_cnt, node_phys_addr_map_t *node_memory, uint64_t start,
389d821f0f0Sjjc     uint64_t end, uint32_t domain);
3902e2c009bSjjc 
3912e2c009bSjjc static hrtime_t	lgrp_plat_probe_time(int to, cpu_node_map_t *cpu_node,
3922e2c009bSjjc     lgrp_plat_probe_mem_config_t *probe_mem_config,
3932e2c009bSjjc     lgrp_plat_latency_stats_t *lat_stats,
3942e2c009bSjjc     lgrp_plat_probe_stats_t *probe_stats);
3952e2c009bSjjc 
396d821f0f0Sjjc static int	lgrp_plat_process_cpu_apicids(cpu_node_map_t *cpu_node);
397dae2fa37Sjjc 
3982e2c009bSjjc static int	lgrp_plat_process_slit(struct slit *tp, uint_t node_cnt,
3992e2c009bSjjc     node_phys_addr_map_t *node_memory, lgrp_plat_latency_stats_t *lat_stats);
4002e2c009bSjjc 
401d821f0f0Sjjc static int	lgrp_plat_process_srat(struct srat *tp,
402d821f0f0Sjjc     node_domain_map_t *node_domain, cpu_node_map_t *cpu_node, int cpu_count,
4032e2c009bSjjc     node_phys_addr_map_t *node_memory);
4042e2c009bSjjc 
4052e2c009bSjjc static int	lgrp_plat_srat_domains(struct srat *tp);
4062e2c009bSjjc 
4072e2c009bSjjc static void	lgrp_plat_2level_setup(node_phys_addr_map_t *node_memory,
4082e2c009bSjjc     lgrp_plat_latency_stats_t *lat_stats);
4092e2c009bSjjc 
4102e2c009bSjjc static void	opt_get_numa_config(uint_t *node_cnt, int *mem_intrlv,
4112e2c009bSjjc     node_phys_addr_map_t *node_memory);
4122e2c009bSjjc 
4132e2c009bSjjc static hrtime_t	opt_probe_vendor(int dest_node, int nreads);
4142e2c009bSjjc 
4152e2c009bSjjc 
4162e2c009bSjjc /*
4172e2c009bSjjc  * PLATFORM INTERFACE ROUTINES
4187c478bd9Sstevel@tonic-gate  */
4197c478bd9Sstevel@tonic-gate 
4207c478bd9Sstevel@tonic-gate /*
4212e2c009bSjjc  * Configure memory nodes for machines with more than one node (ie NUMA)
4222e2c009bSjjc  */
4232e2c009bSjjc void
4242e2c009bSjjc plat_build_mem_nodes(struct memlist *list)
4252e2c009bSjjc {
4262e2c009bSjjc 	pfn_t		cur_start;	/* start addr of subrange */
4272e2c009bSjjc 	pfn_t		cur_end;	/* end addr of subrange */
4282e2c009bSjjc 	pfn_t		start;		/* start addr of whole range */
4292e2c009bSjjc 	pfn_t		end;		/* end addr of whole range */
4302e2c009bSjjc 
4312e2c009bSjjc 	/*
4322e2c009bSjjc 	 * Boot install lists are arranged <addr, len>, ...
4332e2c009bSjjc 	 */
4342e2c009bSjjc 	while (list) {
4352e2c009bSjjc 		int	node;
4362e2c009bSjjc 
4372e2c009bSjjc 		start = list->address >> PAGESHIFT;
4382e2c009bSjjc 		end = (list->address + list->size - 1) >> PAGESHIFT;
4392e2c009bSjjc 
4402e2c009bSjjc 		if (start > physmax) {
4412e2c009bSjjc 			list = list->next;
4422e2c009bSjjc 			continue;
4432e2c009bSjjc 		}
4442e2c009bSjjc 		if (end > physmax)
4452e2c009bSjjc 			end = physmax;
4462e2c009bSjjc 
4472e2c009bSjjc 		/*
4482e2c009bSjjc 		 * When there is only one memnode, just add memory to memnode
4492e2c009bSjjc 		 */
4502e2c009bSjjc 		if (max_mem_nodes == 1) {
4512e2c009bSjjc 			mem_node_add_slice(start, end);
4522e2c009bSjjc 			list = list->next;
4532e2c009bSjjc 			continue;
4542e2c009bSjjc 		}
4552e2c009bSjjc 
4562e2c009bSjjc 		/*
4572e2c009bSjjc 		 * mem_node_add_slice() expects to get a memory range that
4582e2c009bSjjc 		 * is within one memnode, so need to split any memory range
4592e2c009bSjjc 		 * that spans multiple memnodes into subranges that are each
4602e2c009bSjjc 		 * contained within one memnode when feeding them to
4612e2c009bSjjc 		 * mem_node_add_slice()
4622e2c009bSjjc 		 */
4632e2c009bSjjc 		cur_start = start;
4642e2c009bSjjc 		do {
4652e2c009bSjjc 			node = plat_pfn_to_mem_node(cur_start);
4662e2c009bSjjc 
4672e2c009bSjjc 			/*
4682e2c009bSjjc 			 * Panic if DRAM address map registers or SRAT say
4692e2c009bSjjc 			 * memory in node doesn't exist or address from
4702e2c009bSjjc 			 * boot installed memory list entry isn't in this node.
4712e2c009bSjjc 			 * This shouldn't happen and rest of code can't deal
4722e2c009bSjjc 			 * with this if it does.
4732e2c009bSjjc 			 */
4742e2c009bSjjc 			if (node < 0 || node >= lgrp_plat_node_cnt ||
4752e2c009bSjjc 			    !lgrp_plat_node_memory[node].exists ||
4762e2c009bSjjc 			    cur_start < lgrp_plat_node_memory[node].start ||
4772e2c009bSjjc 			    cur_start > lgrp_plat_node_memory[node].end) {
4782e2c009bSjjc 				cmn_err(CE_PANIC, "Don't know which memnode "
4792e2c009bSjjc 				    "to add installed memory address 0x%lx\n",
4802e2c009bSjjc 				    cur_start);
4812e2c009bSjjc 			}
4822e2c009bSjjc 
4832e2c009bSjjc 			/*
4842e2c009bSjjc 			 * End of current subrange should not span memnodes
4852e2c009bSjjc 			 */
4862e2c009bSjjc 			cur_end = end;
4872e2c009bSjjc 			if (lgrp_plat_node_memory[node].exists &&
4882e2c009bSjjc 			    cur_end > lgrp_plat_node_memory[node].end)
4892e2c009bSjjc 				cur_end = lgrp_plat_node_memory[node].end;
4902e2c009bSjjc 
4912e2c009bSjjc 			mem_node_add_slice(cur_start, cur_end);
4922e2c009bSjjc 
4932e2c009bSjjc 			/*
4942e2c009bSjjc 			 * Next subrange starts after end of current one
4952e2c009bSjjc 			 */
4962e2c009bSjjc 			cur_start = cur_end + 1;
4972e2c009bSjjc 		} while (cur_end < end);
4982e2c009bSjjc 
4992e2c009bSjjc 		list = list->next;
5002e2c009bSjjc 	}
5012e2c009bSjjc 	mem_node_physalign = 0;
5022e2c009bSjjc 	mem_node_pfn_shift = 0;
5032e2c009bSjjc }
5042e2c009bSjjc 
5052e2c009bSjjc 
5062e2c009bSjjc int
5072e2c009bSjjc plat_lgrphand_to_mem_node(lgrp_handle_t hand)
5082e2c009bSjjc {
5092e2c009bSjjc 	if (max_mem_nodes == 1)
5102e2c009bSjjc 		return (0);
5112e2c009bSjjc 
5122e2c009bSjjc 	return ((int)hand);
5132e2c009bSjjc }
5142e2c009bSjjc 
5152e2c009bSjjc 
5162e2c009bSjjc /*
5172e2c009bSjjc  * plat_mnode_xcheck: checks the node memory ranges to see if there is a pfncnt
5182e2c009bSjjc  * range of pages aligned on pfncnt that crosses an node boundary. Returns 1 if
5192e2c009bSjjc  * a crossing is found and returns 0 otherwise.
5202e2c009bSjjc  */
5212e2c009bSjjc int
5222e2c009bSjjc plat_mnode_xcheck(pfn_t pfncnt)
5232e2c009bSjjc {
5242e2c009bSjjc 	int	node, prevnode = -1, basenode;
5252e2c009bSjjc 	pfn_t	ea, sa;
5262e2c009bSjjc 
5272e2c009bSjjc 	for (node = 0; node < lgrp_plat_node_cnt; node++) {
5282e2c009bSjjc 
5292e2c009bSjjc 		if (lgrp_plat_node_memory[node].exists == 0)
5302e2c009bSjjc 			continue;
5312e2c009bSjjc 
5322e2c009bSjjc 		if (prevnode == -1) {
5332e2c009bSjjc 			prevnode = node;
5342e2c009bSjjc 			basenode = node;
5352e2c009bSjjc 			continue;
5362e2c009bSjjc 		}
5372e2c009bSjjc 
5382e2c009bSjjc 		/* assume x86 node pfn ranges are in increasing order */
5392e2c009bSjjc 		ASSERT(lgrp_plat_node_memory[node].start >
5402e2c009bSjjc 		    lgrp_plat_node_memory[prevnode].end);
5412e2c009bSjjc 
5422e2c009bSjjc 		/*
5432e2c009bSjjc 		 * continue if the starting address of node is not contiguous
5442e2c009bSjjc 		 * with the previous node.
5452e2c009bSjjc 		 */
5462e2c009bSjjc 
5472e2c009bSjjc 		if (lgrp_plat_node_memory[node].start !=
5482e2c009bSjjc 		    (lgrp_plat_node_memory[prevnode].end + 1)) {
5492e2c009bSjjc 			basenode = node;
5502e2c009bSjjc 			prevnode = node;
5512e2c009bSjjc 			continue;
5522e2c009bSjjc 		}
5532e2c009bSjjc 
5542e2c009bSjjc 		/* check if the starting address of node is pfncnt aligned */
5552e2c009bSjjc 		if ((lgrp_plat_node_memory[node].start & (pfncnt - 1)) != 0) {
5562e2c009bSjjc 
5572e2c009bSjjc 			/*
5582e2c009bSjjc 			 * at this point, node starts at an unaligned boundary
5592e2c009bSjjc 			 * and is contiguous with the previous node(s) to
5602e2c009bSjjc 			 * basenode. Check if there is an aligned contiguous
5612e2c009bSjjc 			 * range of length pfncnt that crosses this boundary.
5622e2c009bSjjc 			 */
5632e2c009bSjjc 
5642e2c009bSjjc 			sa = P2ALIGN(lgrp_plat_node_memory[prevnode].end,
5652e2c009bSjjc 			    pfncnt);
5662e2c009bSjjc 			ea = P2ROUNDUP((lgrp_plat_node_memory[node].start),
5672e2c009bSjjc 			    pfncnt);
5682e2c009bSjjc 
5692e2c009bSjjc 			ASSERT((ea - sa) == pfncnt);
5702e2c009bSjjc 			if (sa >= lgrp_plat_node_memory[basenode].start &&
5712e2c009bSjjc 			    ea <= (lgrp_plat_node_memory[node].end + 1))
5722e2c009bSjjc 				return (1);
5732e2c009bSjjc 		}
5742e2c009bSjjc 		prevnode = node;
5752e2c009bSjjc 	}
5762e2c009bSjjc 	return (0);
5772e2c009bSjjc }
5782e2c009bSjjc 
5792e2c009bSjjc 
5802e2c009bSjjc lgrp_handle_t
5812e2c009bSjjc plat_mem_node_to_lgrphand(int mnode)
5822e2c009bSjjc {
5832e2c009bSjjc 	if (max_mem_nodes == 1)
5842e2c009bSjjc 		return (LGRP_DEFAULT_HANDLE);
5852e2c009bSjjc 
5862e2c009bSjjc 	return ((lgrp_handle_t)mnode);
5872e2c009bSjjc }
5882e2c009bSjjc 
5892e2c009bSjjc 
5902e2c009bSjjc int
5912e2c009bSjjc plat_pfn_to_mem_node(pfn_t pfn)
5922e2c009bSjjc {
5932e2c009bSjjc 	int	node;
5942e2c009bSjjc 
5952e2c009bSjjc 	if (max_mem_nodes == 1)
5962e2c009bSjjc 		return (0);
5972e2c009bSjjc 
5982e2c009bSjjc 	for (node = 0; node < lgrp_plat_node_cnt; node++) {
5992e2c009bSjjc 		/*
6002e2c009bSjjc 		 * Skip nodes with no memory
6012e2c009bSjjc 		 */
6022e2c009bSjjc 		if (!lgrp_plat_node_memory[node].exists)
6032e2c009bSjjc 			continue;
6042e2c009bSjjc 
6052e2c009bSjjc 		if (pfn >= lgrp_plat_node_memory[node].start &&
6062e2c009bSjjc 		    pfn <= lgrp_plat_node_memory[node].end)
6072e2c009bSjjc 			return (node);
6082e2c009bSjjc 	}
6092e2c009bSjjc 
6102e2c009bSjjc 	/*
6112e2c009bSjjc 	 * Didn't find memnode where this PFN lives which should never happen
6122e2c009bSjjc 	 */
6132e2c009bSjjc 	ASSERT(node < lgrp_plat_node_cnt);
6142e2c009bSjjc 	return (-1);
6152e2c009bSjjc }
6162e2c009bSjjc 
6172e2c009bSjjc 
6182e2c009bSjjc /*
6192e2c009bSjjc  * LGROUP PLATFORM INTERFACE ROUTINES
6202e2c009bSjjc  */
6212e2c009bSjjc 
6222e2c009bSjjc /*
6232e2c009bSjjc  * Allocate additional space for an lgroup.
6242e2c009bSjjc  */
6252e2c009bSjjc /* ARGSUSED */
6262e2c009bSjjc lgrp_t *
6272e2c009bSjjc lgrp_plat_alloc(lgrp_id_t lgrpid)
6282e2c009bSjjc {
6292e2c009bSjjc 	lgrp_t *lgrp;
6302e2c009bSjjc 
6312e2c009bSjjc 	lgrp = &lgrp_space[nlgrps_alloc++];
6322e2c009bSjjc 	if (lgrpid >= NLGRP || nlgrps_alloc > NLGRP)
6332e2c009bSjjc 		return (NULL);
6342e2c009bSjjc 	return (lgrp);
6352e2c009bSjjc }
6362e2c009bSjjc 
6372e2c009bSjjc 
6382e2c009bSjjc /*
6392e2c009bSjjc  * Platform handling for (re)configuration changes
6402e2c009bSjjc  */
6412e2c009bSjjc /* ARGSUSED */
6422e2c009bSjjc void
6432e2c009bSjjc lgrp_plat_config(lgrp_config_flag_t flag, uintptr_t arg)
6442e2c009bSjjc {
6452e2c009bSjjc }
6462e2c009bSjjc 
6472e2c009bSjjc 
6482e2c009bSjjc /*
6492e2c009bSjjc  * Return the platform handle for the lgroup containing the given CPU
6502e2c009bSjjc  */
6512e2c009bSjjc /* ARGSUSED */
6522e2c009bSjjc lgrp_handle_t
6532e2c009bSjjc lgrp_plat_cpu_to_hand(processorid_t id)
6542e2c009bSjjc {
6552e2c009bSjjc 	lgrp_handle_t	hand;
6562e2c009bSjjc 
6572e2c009bSjjc 	if (lgrp_plat_node_cnt == 1)
6582e2c009bSjjc 		return (LGRP_DEFAULT_HANDLE);
6592e2c009bSjjc 
6602e2c009bSjjc 	hand = (lgrp_handle_t)lgrp_plat_cpu_to_node(cpu[id],
6612e2c009bSjjc 	    lgrp_plat_cpu_node);
6622e2c009bSjjc 
6632e2c009bSjjc 	ASSERT(hand != (lgrp_handle_t)-1);
6642e2c009bSjjc 	if (hand == (lgrp_handle_t)-1)
6652e2c009bSjjc 		return (LGRP_NULL_HANDLE);
6662e2c009bSjjc 
6672e2c009bSjjc 	return (hand);
6682e2c009bSjjc }
6692e2c009bSjjc 
6702e2c009bSjjc 
6712e2c009bSjjc /*
6722e2c009bSjjc  * Platform-specific initialization of lgroups
6732e2c009bSjjc  */
6742e2c009bSjjc void
6752e2c009bSjjc lgrp_plat_init(void)
6762e2c009bSjjc {
6772e2c009bSjjc #if defined(__xpv)
6782e2c009bSjjc 	/*
6792e2c009bSjjc 	 * XXPV	For now, the hypervisor treats all memory equally.
6802e2c009bSjjc 	 */
6812e2c009bSjjc 	lgrp_plat_node_cnt = max_mem_nodes = 1;
6822e2c009bSjjc #else	/* __xpv */
6832e2c009bSjjc 	uint_t		probe_op;
684*2baa66a0SJonathan Chew 	u_longlong_t	value;
685*2baa66a0SJonathan Chew 
686*2baa66a0SJonathan Chew 	/*
687*2baa66a0SJonathan Chew 	 * Get boot property for lgroup topology height limit
688*2baa66a0SJonathan Chew 	 */
689*2baa66a0SJonathan Chew 	if (bootprop_getval(BP_LGRP_TOPO_LEVELS, &value) == 0)
690*2baa66a0SJonathan Chew 		(void) lgrp_topo_ht_limit_set((int)value);
691*2baa66a0SJonathan Chew 
692*2baa66a0SJonathan Chew 	/*
693*2baa66a0SJonathan Chew 	 * Get boot property for enabling/disabling SRAT
694*2baa66a0SJonathan Chew 	 */
695*2baa66a0SJonathan Chew 	if (bootprop_getval(BP_LGRP_SRAT_ENABLE, &value) == 0)
696*2baa66a0SJonathan Chew 		lgrp_plat_srat_enable = (int)value;
697*2baa66a0SJonathan Chew 
698*2baa66a0SJonathan Chew 	/*
699*2baa66a0SJonathan Chew 	 * Get boot property for enabling/disabling SLIT
700*2baa66a0SJonathan Chew 	 */
701*2baa66a0SJonathan Chew 	if (bootprop_getval(BP_LGRP_SLIT_ENABLE, &value) == 0)
702*2baa66a0SJonathan Chew 		lgrp_plat_slit_enable = (int)value;
7032e2c009bSjjc 
7042e2c009bSjjc 	/*
7052e2c009bSjjc 	 * Initialize as a UMA machine
7062e2c009bSjjc 	 */
7072e2c009bSjjc 	if (lgrp_topo_ht_limit() == 1) {
7082e2c009bSjjc 		lgrp_plat_node_cnt = max_mem_nodes = 1;
7092e2c009bSjjc 		return;
7102e2c009bSjjc 	}
7112e2c009bSjjc 
7122e2c009bSjjc 	/*
713dae2fa37Sjjc 	 * Read boot property with CPU to APIC ID mapping table/array and fill
714dae2fa37Sjjc 	 * in CPU to node ID mapping table with APIC ID for each CPU
715dae2fa37Sjjc 	 */
716d821f0f0Sjjc 	lgrp_plat_apic_ncpus =
717d821f0f0Sjjc 	    lgrp_plat_process_cpu_apicids(lgrp_plat_cpu_node);
718dae2fa37Sjjc 
719dae2fa37Sjjc 	/*
7202e2c009bSjjc 	 * Determine which CPUs and memory are local to each other and number
7212e2c009bSjjc 	 * of NUMA nodes by reading ACPI System Resource Affinity Table (SRAT)
7222e2c009bSjjc 	 */
723d821f0f0Sjjc 	if (lgrp_plat_apic_ncpus > 0) {
724d821f0f0Sjjc 		int	retval;
725d821f0f0Sjjc 
726d821f0f0Sjjc 		retval = lgrp_plat_process_srat(srat_ptr,
727d821f0f0Sjjc 		    lgrp_plat_node_domain, lgrp_plat_cpu_node,
728d821f0f0Sjjc 		    lgrp_plat_apic_ncpus, lgrp_plat_node_memory);
729d821f0f0Sjjc 		if (retval <= 0) {
730d821f0f0Sjjc 			lgrp_plat_srat_error = retval;
731d821f0f0Sjjc 			lgrp_plat_node_cnt = 1;
732d821f0f0Sjjc 		} else {
733d821f0f0Sjjc 			lgrp_plat_srat_error = 0;
734d821f0f0Sjjc 			lgrp_plat_node_cnt = retval;
735d821f0f0Sjjc 		}
736dae2fa37Sjjc 	}
7372e2c009bSjjc 
7382e2c009bSjjc 	/*
739dae2fa37Sjjc 	 * Try to use PCI config space registers on Opteron if there's an error
740dae2fa37Sjjc 	 * processing CPU to APIC ID mapping or SRAT
7412e2c009bSjjc 	 */
742d821f0f0Sjjc 	if ((lgrp_plat_apic_ncpus <= 0 || lgrp_plat_srat_error != 0) &&
743dae2fa37Sjjc 	    is_opteron())
7442e2c009bSjjc 		opt_get_numa_config(&lgrp_plat_node_cnt, &lgrp_plat_mem_intrlv,
7452e2c009bSjjc 		    lgrp_plat_node_memory);
7462e2c009bSjjc 
7472e2c009bSjjc 	/*
7482e2c009bSjjc 	 * Don't bother to setup system for multiple lgroups and only use one
7492e2c009bSjjc 	 * memory node when memory is interleaved between any nodes or there is
7502e2c009bSjjc 	 * only one NUMA node
7512e2c009bSjjc 	 *
7522e2c009bSjjc 	 * NOTE: May need to change this for Dynamic Reconfiguration (DR)
7532e2c009bSjjc 	 *	 when and if it happens for x86/x64
7542e2c009bSjjc 	 */
7552e2c009bSjjc 	if (lgrp_plat_mem_intrlv || lgrp_plat_node_cnt == 1) {
7562e2c009bSjjc 		lgrp_plat_node_cnt = max_mem_nodes = 1;
7572e2c009bSjjc 		(void) lgrp_topo_ht_limit_set(1);
7582e2c009bSjjc 		return;
7592e2c009bSjjc 	}
7602e2c009bSjjc 
7612e2c009bSjjc 	/*
7622e2c009bSjjc 	 * Leaf lgroups on x86/x64 architectures contain one physical
7632e2c009bSjjc 	 * processor chip. Tune lgrp_expand_proc_thresh and
7642e2c009bSjjc 	 * lgrp_expand_proc_diff so that lgrp_choose() will spread
7652e2c009bSjjc 	 * things out aggressively.
7662e2c009bSjjc 	 */
7672e2c009bSjjc 	lgrp_expand_proc_thresh = LGRP_LOADAVG_THREAD_MAX / 2;
7682e2c009bSjjc 	lgrp_expand_proc_diff = 0;
7692e2c009bSjjc 
7702e2c009bSjjc 	/*
7712e2c009bSjjc 	 * There should be one memnode (physical page free list(s)) for
7722e2c009bSjjc 	 * each node
7732e2c009bSjjc 	 */
7742e2c009bSjjc 	max_mem_nodes = lgrp_plat_node_cnt;
7752e2c009bSjjc 
7762e2c009bSjjc 	/*
7775b7cf7f0Sjjc 	 * Initialize min and max latency before reading SLIT or probing
7785b7cf7f0Sjjc 	 */
7795b7cf7f0Sjjc 	lgrp_plat_lat_stats.latency_min = -1;
7805b7cf7f0Sjjc 	lgrp_plat_lat_stats.latency_max = 0;
7815b7cf7f0Sjjc 
7825b7cf7f0Sjjc 	/*
7832e2c009bSjjc 	 * Determine how far each NUMA node is from each other by
7842e2c009bSjjc 	 * reading ACPI System Locality Information Table (SLIT) if it
7852e2c009bSjjc 	 * exists
7862e2c009bSjjc 	 */
7872e2c009bSjjc 	lgrp_plat_slit_error = lgrp_plat_process_slit(slit_ptr,
7882e2c009bSjjc 	    lgrp_plat_node_cnt, lgrp_plat_node_memory,
7892e2c009bSjjc 	    &lgrp_plat_lat_stats);
7902e2c009bSjjc 	if (lgrp_plat_slit_error == 0)
7912e2c009bSjjc 		return;
7922e2c009bSjjc 
7932e2c009bSjjc 	/*
7942e2c009bSjjc 	 * Probe to determine latency between NUMA nodes when SLIT
7952e2c009bSjjc 	 * doesn't exist or make sense
7962e2c009bSjjc 	 */
7972e2c009bSjjc 	lgrp_plat_probe_flags |= LGRP_PLAT_PROBE_ENABLE;
7982e2c009bSjjc 
7992e2c009bSjjc 	/*
8002e2c009bSjjc 	 * Specify whether to probe using vendor ID register or page copy
8012e2c009bSjjc 	 * if hasn't been specified already or is overspecified
8022e2c009bSjjc 	 */
8032e2c009bSjjc 	probe_op = lgrp_plat_probe_flags &
8042e2c009bSjjc 	    (LGRP_PLAT_PROBE_PGCPY|LGRP_PLAT_PROBE_VENDOR);
8052e2c009bSjjc 
8062e2c009bSjjc 	if (probe_op == 0 ||
8072e2c009bSjjc 	    probe_op == (LGRP_PLAT_PROBE_PGCPY|LGRP_PLAT_PROBE_VENDOR)) {
8082e2c009bSjjc 		lgrp_plat_probe_flags &=
8092e2c009bSjjc 		    ~(LGRP_PLAT_PROBE_PGCPY|LGRP_PLAT_PROBE_VENDOR);
8102e2c009bSjjc 		if (is_opteron())
8112e2c009bSjjc 			lgrp_plat_probe_flags |=
8122e2c009bSjjc 			    LGRP_PLAT_PROBE_VENDOR;
8132e2c009bSjjc 		else
8142e2c009bSjjc 			lgrp_plat_probe_flags |= LGRP_PLAT_PROBE_PGCPY;
8152e2c009bSjjc 	}
8162e2c009bSjjc 
8172e2c009bSjjc 	/*
8182e2c009bSjjc 	 * Probing errors can mess up the lgroup topology and
8192e2c009bSjjc 	 * force us fall back to a 2 level lgroup topology.
8202e2c009bSjjc 	 * Here we bound how tall the lgroup topology can grow
8212e2c009bSjjc 	 * in hopes of avoiding any anamolies in probing from
8222e2c009bSjjc 	 * messing up the lgroup topology by limiting the
8232e2c009bSjjc 	 * accuracy of the latency topology.
8242e2c009bSjjc 	 *
8252e2c009bSjjc 	 * Assume that nodes will at least be configured in a
8262e2c009bSjjc 	 * ring, so limit height of lgroup topology to be less
8272e2c009bSjjc 	 * than number of nodes on a system with 4 or more
8282e2c009bSjjc 	 * nodes
8292e2c009bSjjc 	 */
8302e2c009bSjjc 	if (lgrp_plat_node_cnt >= 4 && lgrp_topo_ht_limit() ==
8312e2c009bSjjc 	    lgrp_topo_ht_limit_default())
8322e2c009bSjjc 		(void) lgrp_topo_ht_limit_set(lgrp_plat_node_cnt - 1);
8332e2c009bSjjc #endif	/* __xpv */
8342e2c009bSjjc }
8352e2c009bSjjc 
8362e2c009bSjjc 
8372e2c009bSjjc /*
8382e2c009bSjjc  * Return latency between "from" and "to" lgroups
8392e2c009bSjjc  *
8402e2c009bSjjc  * This latency number can only be used for relative comparison
8412e2c009bSjjc  * between lgroups on the running system, cannot be used across platforms,
8422e2c009bSjjc  * and may not reflect the actual latency.  It is platform and implementation
8432e2c009bSjjc  * specific, so platform gets to decide its value.  It would be nice if the
8442e2c009bSjjc  * number was at least proportional to make comparisons more meaningful though.
8452e2c009bSjjc  */
8462e2c009bSjjc /* ARGSUSED */
8472e2c009bSjjc int
8482e2c009bSjjc lgrp_plat_latency(lgrp_handle_t from, lgrp_handle_t to)
8492e2c009bSjjc {
8502e2c009bSjjc 	lgrp_handle_t	src, dest;
8512e2c009bSjjc 	int		node;
8522e2c009bSjjc 
8532e2c009bSjjc 	if (max_mem_nodes == 1)
8542e2c009bSjjc 		return (0);
8552e2c009bSjjc 
8562e2c009bSjjc 	/*
8572e2c009bSjjc 	 * Return max latency for root lgroup
8582e2c009bSjjc 	 */
8592e2c009bSjjc 	if (from == LGRP_DEFAULT_HANDLE || to == LGRP_DEFAULT_HANDLE)
8602e2c009bSjjc 		return (lgrp_plat_lat_stats.latency_max);
8612e2c009bSjjc 
8622e2c009bSjjc 	src = from;
8632e2c009bSjjc 	dest = to;
8642e2c009bSjjc 
8652e2c009bSjjc 	/*
8662e2c009bSjjc 	 * Return 0 for nodes (lgroup platform handles) out of range
8672e2c009bSjjc 	 */
8682e2c009bSjjc 	if (src < 0 || src >= MAX_NODES || dest < 0 || dest >= MAX_NODES)
8692e2c009bSjjc 		return (0);
8702e2c009bSjjc 
8712e2c009bSjjc 	/*
8722e2c009bSjjc 	 * Probe from current CPU if its lgroup latencies haven't been set yet
8732e2c009bSjjc 	 * and we are trying to get latency from current CPU to some node
8742e2c009bSjjc 	 */
8752e2c009bSjjc 	node = lgrp_plat_cpu_to_node(CPU, lgrp_plat_cpu_node);
8762e2c009bSjjc 	ASSERT(node >= 0 && node < lgrp_plat_node_cnt);
8772e2c009bSjjc 	if (lgrp_plat_lat_stats.latencies[src][src] == 0 && node == src)
8782e2c009bSjjc 		lgrp_plat_probe();
8792e2c009bSjjc 
8802e2c009bSjjc 	return (lgrp_plat_lat_stats.latencies[src][dest]);
8812e2c009bSjjc }
8822e2c009bSjjc 
8832e2c009bSjjc 
8842e2c009bSjjc /*
8852e2c009bSjjc  * Platform-specific initialization
8862e2c009bSjjc  */
8872e2c009bSjjc void
8882e2c009bSjjc lgrp_plat_main_init(void)
8892e2c009bSjjc {
8902e2c009bSjjc 	int	curnode;
8912e2c009bSjjc 	int	ht_limit;
8922e2c009bSjjc 	int	i;
8932e2c009bSjjc 
8942e2c009bSjjc 	/*
8952e2c009bSjjc 	 * Print a notice that MPO is disabled when memory is interleaved
8962e2c009bSjjc 	 * across nodes....Would do this when it is discovered, but can't
8972e2c009bSjjc 	 * because it happens way too early during boot....
8982e2c009bSjjc 	 */
8992e2c009bSjjc 	if (lgrp_plat_mem_intrlv)
9002e2c009bSjjc 		cmn_err(CE_NOTE,
9012e2c009bSjjc 		    "MPO disabled because memory is interleaved\n");
9022e2c009bSjjc 
9032e2c009bSjjc 	/*
9042e2c009bSjjc 	 * Don't bother to do any probing if it is disabled, there is only one
9052e2c009bSjjc 	 * node, or the height of the lgroup topology less than or equal to 2
9062e2c009bSjjc 	 */
9072e2c009bSjjc 	ht_limit = lgrp_topo_ht_limit();
9082e2c009bSjjc 	if (!(lgrp_plat_probe_flags & LGRP_PLAT_PROBE_ENABLE) ||
9092e2c009bSjjc 	    max_mem_nodes == 1 || ht_limit <= 2) {
9102e2c009bSjjc 		/*
9112e2c009bSjjc 		 * Setup lgroup latencies for 2 level lgroup topology
9122e2c009bSjjc 		 * (ie. local and remote only) if they haven't been set yet
9132e2c009bSjjc 		 */
9142e2c009bSjjc 		if (ht_limit == 2 && lgrp_plat_lat_stats.latency_min == -1 &&
9152e2c009bSjjc 		    lgrp_plat_lat_stats.latency_max == 0)
9162e2c009bSjjc 			lgrp_plat_2level_setup(lgrp_plat_node_memory,
9172e2c009bSjjc 			    &lgrp_plat_lat_stats);
9182e2c009bSjjc 		return;
9192e2c009bSjjc 	}
9202e2c009bSjjc 
9212e2c009bSjjc 	if (lgrp_plat_probe_flags & LGRP_PLAT_PROBE_VENDOR) {
9222e2c009bSjjc 		/*
9232e2c009bSjjc 		 * Should have been able to probe from CPU 0 when it was added
9242e2c009bSjjc 		 * to lgroup hierarchy, but may not have been able to then
9252e2c009bSjjc 		 * because it happens so early in boot that gethrtime() hasn't
9262e2c009bSjjc 		 * been initialized.  (:-(
9272e2c009bSjjc 		 */
9282e2c009bSjjc 		curnode = lgrp_plat_cpu_to_node(CPU, lgrp_plat_cpu_node);
9292e2c009bSjjc 		ASSERT(curnode >= 0 && curnode < lgrp_plat_node_cnt);
9302e2c009bSjjc 		if (lgrp_plat_lat_stats.latencies[curnode][curnode] == 0)
9312e2c009bSjjc 			lgrp_plat_probe();
9322e2c009bSjjc 
9332e2c009bSjjc 		return;
9342e2c009bSjjc 	}
9352e2c009bSjjc 
9362e2c009bSjjc 	/*
9372e2c009bSjjc 	 * When probing memory, use one page for every sample to determine
9382e2c009bSjjc 	 * lgroup topology and taking multiple samples
9392e2c009bSjjc 	 */
9402e2c009bSjjc 	if (lgrp_plat_probe_mem_config.probe_memsize == 0)
9412e2c009bSjjc 		lgrp_plat_probe_mem_config.probe_memsize = PAGESIZE *
9422e2c009bSjjc 		    lgrp_plat_probe_nsamples;
9432e2c009bSjjc 
9442e2c009bSjjc 	/*
9452e2c009bSjjc 	 * Map memory in each node needed for probing to determine latency
9462e2c009bSjjc 	 * topology
9472e2c009bSjjc 	 */
9482e2c009bSjjc 	for (i = 0; i < lgrp_plat_node_cnt; i++) {
9492e2c009bSjjc 		int	mnode;
9502e2c009bSjjc 
9512e2c009bSjjc 		/*
9522e2c009bSjjc 		 * Skip this node and leave its probe page NULL
9532e2c009bSjjc 		 * if it doesn't have any memory
9542e2c009bSjjc 		 */
9552e2c009bSjjc 		mnode = plat_lgrphand_to_mem_node((lgrp_handle_t)i);
9562e2c009bSjjc 		if (!mem_node_config[mnode].exists) {
9572e2c009bSjjc 			lgrp_plat_probe_mem_config.probe_va[i] = NULL;
9582e2c009bSjjc 			continue;
9592e2c009bSjjc 		}
9602e2c009bSjjc 
9612e2c009bSjjc 		/*
9622e2c009bSjjc 		 * Allocate one kernel virtual page
9632e2c009bSjjc 		 */
9642e2c009bSjjc 		lgrp_plat_probe_mem_config.probe_va[i] = vmem_alloc(heap_arena,
9652e2c009bSjjc 		    lgrp_plat_probe_mem_config.probe_memsize, VM_NOSLEEP);
9662e2c009bSjjc 		if (lgrp_plat_probe_mem_config.probe_va[i] == NULL) {
9672e2c009bSjjc 			cmn_err(CE_WARN,
9682e2c009bSjjc 			    "lgrp_plat_main_init: couldn't allocate memory");
9692e2c009bSjjc 			return;
9702e2c009bSjjc 		}
9712e2c009bSjjc 
9722e2c009bSjjc 		/*
9732e2c009bSjjc 		 * Get PFN for first page in each node
9742e2c009bSjjc 		 */
9752e2c009bSjjc 		lgrp_plat_probe_mem_config.probe_pfn[i] =
9762e2c009bSjjc 		    mem_node_config[mnode].physbase;
9772e2c009bSjjc 
9782e2c009bSjjc 		/*
9792e2c009bSjjc 		 * Map virtual page to first page in node
9802e2c009bSjjc 		 */
9812e2c009bSjjc 		hat_devload(kas.a_hat, lgrp_plat_probe_mem_config.probe_va[i],
9822e2c009bSjjc 		    lgrp_plat_probe_mem_config.probe_memsize,
9832e2c009bSjjc 		    lgrp_plat_probe_mem_config.probe_pfn[i],
9842e2c009bSjjc 		    PROT_READ | PROT_WRITE | HAT_PLAT_NOCACHE,
9852e2c009bSjjc 		    HAT_LOAD_NOCONSIST);
9862e2c009bSjjc 	}
9872e2c009bSjjc 
9882e2c009bSjjc 	/*
9892e2c009bSjjc 	 * Probe from current CPU
9902e2c009bSjjc 	 */
9912e2c009bSjjc 	lgrp_plat_probe();
9922e2c009bSjjc }
9932e2c009bSjjc 
9942e2c009bSjjc 
9952e2c009bSjjc /*
9962e2c009bSjjc  * Return the maximum number of lgrps supported by the platform.
9972e2c009bSjjc  * Before lgrp topology is known it returns an estimate based on the number of
9982e2c009bSjjc  * nodes. Once topology is known it returns the actual maximim number of lgrps
9992e2c009bSjjc  * created. Since x86/x64 doesn't support Dynamic Reconfiguration (DR) and
10002e2c009bSjjc  * dynamic addition of new nodes, this number may not grow during system
10012e2c009bSjjc  * lifetime (yet).
10022e2c009bSjjc  */
10032e2c009bSjjc int
10042e2c009bSjjc lgrp_plat_max_lgrps(void)
10052e2c009bSjjc {
10062e2c009bSjjc 	return (lgrp_topo_initialized ?
10072e2c009bSjjc 	    lgrp_alloc_max + 1 :
10082e2c009bSjjc 	    lgrp_plat_node_cnt * (lgrp_plat_node_cnt - 1) + 1);
10092e2c009bSjjc }
10102e2c009bSjjc 
10112e2c009bSjjc 
10122e2c009bSjjc /*
10132e2c009bSjjc  * Return the number of free pages in an lgroup.
10142e2c009bSjjc  *
10152e2c009bSjjc  * For query of LGRP_MEM_SIZE_FREE, return the number of base pagesize
10162e2c009bSjjc  * pages on freelists.  For query of LGRP_MEM_SIZE_AVAIL, return the
10172e2c009bSjjc  * number of allocatable base pagesize pages corresponding to the
10182e2c009bSjjc  * lgroup (e.g. do not include page_t's, BOP_ALLOC()'ed memory, ..)
10192e2c009bSjjc  * For query of LGRP_MEM_SIZE_INSTALL, return the amount of physical
10202e2c009bSjjc  * memory installed, regardless of whether or not it's usable.
10212e2c009bSjjc  */
10222e2c009bSjjc pgcnt_t
10232e2c009bSjjc lgrp_plat_mem_size(lgrp_handle_t plathand, lgrp_mem_query_t query)
10242e2c009bSjjc {
10252e2c009bSjjc 	int	mnode;
10262e2c009bSjjc 	pgcnt_t npgs = (pgcnt_t)0;
10272e2c009bSjjc 	extern struct memlist *phys_avail;
10282e2c009bSjjc 	extern struct memlist *phys_install;
10292e2c009bSjjc 
10302e2c009bSjjc 
10312e2c009bSjjc 	if (plathand == LGRP_DEFAULT_HANDLE)
10322e2c009bSjjc 		return (lgrp_plat_mem_size_default(plathand, query));
10332e2c009bSjjc 
10342e2c009bSjjc 	if (plathand != LGRP_NULL_HANDLE) {
10352e2c009bSjjc 		mnode = plat_lgrphand_to_mem_node(plathand);
10362e2c009bSjjc 		if (mnode >= 0 && mem_node_config[mnode].exists) {
10372e2c009bSjjc 			switch (query) {
10382e2c009bSjjc 			case LGRP_MEM_SIZE_FREE:
10392e2c009bSjjc 				npgs = MNODE_PGCNT(mnode);
10402e2c009bSjjc 				break;
10412e2c009bSjjc 			case LGRP_MEM_SIZE_AVAIL:
10422e2c009bSjjc 				npgs = mem_node_memlist_pages(mnode,
10432e2c009bSjjc 				    phys_avail);
10442e2c009bSjjc 				break;
10452e2c009bSjjc 			case LGRP_MEM_SIZE_INSTALL:
10462e2c009bSjjc 				npgs = mem_node_memlist_pages(mnode,
10472e2c009bSjjc 				    phys_install);
10482e2c009bSjjc 				break;
10492e2c009bSjjc 			default:
10502e2c009bSjjc 				break;
10512e2c009bSjjc 			}
10522e2c009bSjjc 		}
10532e2c009bSjjc 	}
10542e2c009bSjjc 	return (npgs);
10552e2c009bSjjc }
10562e2c009bSjjc 
10572e2c009bSjjc 
10582e2c009bSjjc /*
10592e2c009bSjjc  * Return the platform handle of the lgroup that contains the physical memory
10602e2c009bSjjc  * corresponding to the given page frame number
10612e2c009bSjjc  */
10622e2c009bSjjc /* ARGSUSED */
10632e2c009bSjjc lgrp_handle_t
10642e2c009bSjjc lgrp_plat_pfn_to_hand(pfn_t pfn)
10652e2c009bSjjc {
10662e2c009bSjjc 	int	mnode;
10672e2c009bSjjc 
10682e2c009bSjjc 	if (max_mem_nodes == 1)
10692e2c009bSjjc 		return (LGRP_DEFAULT_HANDLE);
10702e2c009bSjjc 
10712e2c009bSjjc 	if (pfn > physmax)
10722e2c009bSjjc 		return (LGRP_NULL_HANDLE);
10732e2c009bSjjc 
10742e2c009bSjjc 	mnode = plat_pfn_to_mem_node(pfn);
10752e2c009bSjjc 	if (mnode < 0)
10762e2c009bSjjc 		return (LGRP_NULL_HANDLE);
10772e2c009bSjjc 
10782e2c009bSjjc 	return (MEM_NODE_2_LGRPHAND(mnode));
10792e2c009bSjjc }
10802e2c009bSjjc 
10812e2c009bSjjc 
10822e2c009bSjjc /*
10832e2c009bSjjc  * Probe memory in each node from current CPU to determine latency topology
10842e2c009bSjjc  *
10852e2c009bSjjc  * The probing code will probe the vendor ID register on the Northbridge of
10862e2c009bSjjc  * Opteron processors and probe memory for other processors by default.
10872e2c009bSjjc  *
10882e2c009bSjjc  * Since probing is inherently error prone, the code takes laps across all the
10892e2c009bSjjc  * nodes probing from each node to each of the other nodes some number of
10902e2c009bSjjc  * times.  Furthermore, each node is probed some number of times before moving
10912e2c009bSjjc  * onto the next one during each lap.  The minimum latency gotten between nodes
10922e2c009bSjjc  * is kept as the latency between the nodes.
10932e2c009bSjjc  *
10942e2c009bSjjc  * After all that,  the probe times are adjusted by normalizing values that are
10952e2c009bSjjc  * close to each other and local latencies are made the same.  Lastly, the
10962e2c009bSjjc  * latencies are verified to make sure that certain conditions are met (eg.
10972e2c009bSjjc  * local < remote, latency(a, b) == latency(b, a), etc.).
10982e2c009bSjjc  *
10992e2c009bSjjc  * If any of the conditions aren't met, the code will export a NUMA
11002e2c009bSjjc  * configuration with the local CPUs and memory given by the SRAT or PCI config
11012e2c009bSjjc  * space registers and one remote memory latency since it can't tell exactly
11022e2c009bSjjc  * how far each node is from each other.
11032e2c009bSjjc  */
11042e2c009bSjjc void
11052e2c009bSjjc lgrp_plat_probe(void)
11062e2c009bSjjc {
11072e2c009bSjjc 	int				from;
11082e2c009bSjjc 	int				i;
11092e2c009bSjjc 	lgrp_plat_latency_stats_t	*lat_stats;
11102e2c009bSjjc 	hrtime_t			probe_time;
11112e2c009bSjjc 	int				to;
11122e2c009bSjjc 
11132e2c009bSjjc 	if (!(lgrp_plat_probe_flags & LGRP_PLAT_PROBE_ENABLE) ||
11142e2c009bSjjc 	    max_mem_nodes == 1 || lgrp_topo_ht_limit() <= 2)
11152e2c009bSjjc 		return;
11162e2c009bSjjc 
11172e2c009bSjjc 	/*
11182e2c009bSjjc 	 * Determine ID of node containing current CPU
11192e2c009bSjjc 	 */
11202e2c009bSjjc 	from = lgrp_plat_cpu_to_node(CPU, lgrp_plat_cpu_node);
11212e2c009bSjjc 	ASSERT(from >= 0 && from < lgrp_plat_node_cnt);
11222e2c009bSjjc 	if (srat_ptr && lgrp_plat_srat_enable && !lgrp_plat_srat_error)
11232e2c009bSjjc 		ASSERT(lgrp_plat_node_domain[from].exists);
11242e2c009bSjjc 
11252e2c009bSjjc 	/*
11262e2c009bSjjc 	 * Don't need to probe if got times already
11272e2c009bSjjc 	 */
11282e2c009bSjjc 	lat_stats = &lgrp_plat_lat_stats;
11292e2c009bSjjc 	if (lat_stats->latencies[from][from] != 0)
11302e2c009bSjjc 		return;
11312e2c009bSjjc 
11322e2c009bSjjc 	/*
11332e2c009bSjjc 	 * Read vendor ID in Northbridge or read and write page(s)
11342e2c009bSjjc 	 * in each node from current CPU and remember how long it takes,
11352e2c009bSjjc 	 * so we can build latency topology of machine later.
11362e2c009bSjjc 	 * This should approximate the memory latency between each node.
11372e2c009bSjjc 	 */
11382e2c009bSjjc 	for (i = 0; i < lgrp_plat_probe_nrounds; i++) {
11392e2c009bSjjc 		for (to = 0; to < lgrp_plat_node_cnt; to++) {
11402e2c009bSjjc 			/*
11412e2c009bSjjc 			 * Get probe time and bail out if can't get it yet
11422e2c009bSjjc 			 */
11432e2c009bSjjc 			probe_time = lgrp_plat_probe_time(to,
11442e2c009bSjjc 			    lgrp_plat_cpu_node, &lgrp_plat_probe_mem_config,
11452e2c009bSjjc 			    &lgrp_plat_lat_stats, &lgrp_plat_probe_stats);
11462e2c009bSjjc 			if (probe_time == 0)
11472e2c009bSjjc 				return;
11482e2c009bSjjc 
11492e2c009bSjjc 			/*
11502e2c009bSjjc 			 * Keep lowest probe time as latency between nodes
11512e2c009bSjjc 			 */
11522e2c009bSjjc 			if (lat_stats->latencies[from][to] == 0 ||
11532e2c009bSjjc 			    probe_time < lat_stats->latencies[from][to])
11542e2c009bSjjc 				lat_stats->latencies[from][to] = probe_time;
11552e2c009bSjjc 
11562e2c009bSjjc 			/*
11572e2c009bSjjc 			 * Update overall minimum and maximum probe times
11582e2c009bSjjc 			 * across all nodes
11592e2c009bSjjc 			 */
11602e2c009bSjjc 			if (probe_time < lat_stats->latency_min ||
11612e2c009bSjjc 			    lat_stats->latency_min == -1)
11622e2c009bSjjc 				lat_stats->latency_min = probe_time;
11632e2c009bSjjc 			if (probe_time > lat_stats->latency_max)
11642e2c009bSjjc 				lat_stats->latency_max = probe_time;
11652e2c009bSjjc 		}
11662e2c009bSjjc 	}
11672e2c009bSjjc 
11682e2c009bSjjc 	/*
11692e2c009bSjjc 	 * - Fix up latencies such that local latencies are same,
11702e2c009bSjjc 	 *   latency(i, j) == latency(j, i), etc. (if possible)
11712e2c009bSjjc 	 *
11722e2c009bSjjc 	 * - Verify that latencies look ok
11732e2c009bSjjc 	 *
11742e2c009bSjjc 	 * - Fallback to just optimizing for local and remote if
11752e2c009bSjjc 	 *   latencies didn't look right
11762e2c009bSjjc 	 */
11772e2c009bSjjc 	lgrp_plat_latency_adjust(lgrp_plat_node_memory, &lgrp_plat_lat_stats,
11782e2c009bSjjc 	    &lgrp_plat_probe_stats);
11792e2c009bSjjc 	lgrp_plat_probe_stats.probe_error_code =
11802e2c009bSjjc 	    lgrp_plat_latency_verify(lgrp_plat_node_memory,
11812e2c009bSjjc 	    &lgrp_plat_lat_stats);
11822e2c009bSjjc 	if (lgrp_plat_probe_stats.probe_error_code)
11832e2c009bSjjc 		lgrp_plat_2level_setup(lgrp_plat_node_memory,
11842e2c009bSjjc 		    &lgrp_plat_lat_stats);
11852e2c009bSjjc }
11862e2c009bSjjc 
11872e2c009bSjjc 
11882e2c009bSjjc /*
11892e2c009bSjjc  * Return platform handle for root lgroup
11902e2c009bSjjc  */
11912e2c009bSjjc lgrp_handle_t
11922e2c009bSjjc lgrp_plat_root_hand(void)
11932e2c009bSjjc {
11942e2c009bSjjc 	return (LGRP_DEFAULT_HANDLE);
11952e2c009bSjjc }
11962e2c009bSjjc 
11972e2c009bSjjc 
11982e2c009bSjjc /*
11992e2c009bSjjc  * INTERNAL ROUTINES
12002e2c009bSjjc  */
12012e2c009bSjjc 
12022e2c009bSjjc 
12032e2c009bSjjc /*
12042e2c009bSjjc  * Update CPU to node mapping for given CPU and proximity domain (and returns
12052e2c009bSjjc  * negative numbers for errors and positive ones for success)
12062e2c009bSjjc  */
12072e2c009bSjjc static int
1208d821f0f0Sjjc lgrp_plat_cpu_node_update(node_domain_map_t *node_domain, int node_cnt,
1209dae2fa37Sjjc     cpu_node_map_t *cpu_node, int nentries, uint32_t apicid, uint32_t domain)
12102e2c009bSjjc {
12112e2c009bSjjc 	uint_t	i;
12122e2c009bSjjc 	int	node;
12132e2c009bSjjc 
12142e2c009bSjjc 	/*
12152e2c009bSjjc 	 * Get node number for proximity domain
12162e2c009bSjjc 	 */
1217d821f0f0Sjjc 	node = lgrp_plat_domain_to_node(node_domain, node_cnt, domain);
12182e2c009bSjjc 	if (node == -1) {
1219d821f0f0Sjjc 		node = lgrp_plat_node_domain_update(node_domain, node_cnt,
1220d821f0f0Sjjc 		    domain);
12212e2c009bSjjc 		if (node == -1)
12222e2c009bSjjc 			return (-1);
12232e2c009bSjjc 	}
12242e2c009bSjjc 
12252e2c009bSjjc 	/*
1226dae2fa37Sjjc 	 * Search for entry with given APIC ID and fill in its node and
1227dae2fa37Sjjc 	 * proximity domain IDs (if they haven't been set already)
12282e2c009bSjjc 	 */
1229dae2fa37Sjjc 	for (i = 0; i < nentries; i++) {
12302e2c009bSjjc 		/*
1231dae2fa37Sjjc 		 * Skip nonexistent entries and ones without matching APIC ID
12322e2c009bSjjc 		 */
1233dae2fa37Sjjc 		if (!cpu_node[i].exists || cpu_node[i].apicid != apicid)
1234dae2fa37Sjjc 			continue;
1235dae2fa37Sjjc 
12362e2c009bSjjc 		/*
1237dae2fa37Sjjc 		 * Just return if entry completely and correctly filled in
1238dae2fa37Sjjc 		 * already
12392e2c009bSjjc 		 */
12402e2c009bSjjc 		if (cpu_node[i].prox_domain == domain &&
12412e2c009bSjjc 		    cpu_node[i].node == node)
12422e2c009bSjjc 			return (1);
12432e2c009bSjjc 
12442e2c009bSjjc 		/*
1245dae2fa37Sjjc 		 * Fill in node and proximity domain IDs
12462e2c009bSjjc 		 */
12472e2c009bSjjc 		cpu_node[i].prox_domain = domain;
12482e2c009bSjjc 		cpu_node[i].node = node;
1249dae2fa37Sjjc 
12502e2c009bSjjc 		return (0);
12512e2c009bSjjc 	}
12522e2c009bSjjc 
12532e2c009bSjjc 	/*
1254dae2fa37Sjjc 	 * Return error when entry for APIC ID wasn't found in table
12552e2c009bSjjc 	 */
1256dae2fa37Sjjc 	return (-2);
12572e2c009bSjjc }
12582e2c009bSjjc 
12592e2c009bSjjc 
12602e2c009bSjjc /*
1261dae2fa37Sjjc  * Get node ID for given CPU
12622e2c009bSjjc  */
12632e2c009bSjjc static int
12642e2c009bSjjc lgrp_plat_cpu_to_node(cpu_t *cp, cpu_node_map_t *cpu_node)
12652e2c009bSjjc {
1266dae2fa37Sjjc 	processorid_t	cpuid;
12672e2c009bSjjc 
12682e2c009bSjjc 	if (cp == NULL)
12692e2c009bSjjc 		return (-1);
12702e2c009bSjjc 
1271dae2fa37Sjjc 	cpuid = cp->cpu_id;
1272dae2fa37Sjjc 	if (cpuid < 0 || cpuid >= max_ncpus)
1273dae2fa37Sjjc 		return (-1);
1274dae2fa37Sjjc 
12752e2c009bSjjc 	/*
12762e2c009bSjjc 	 * SRAT doesn't exist, isn't enabled, or there was an error processing
12772e2c009bSjjc 	 * it, so return chip ID for Opteron and -1 otherwise.
12782e2c009bSjjc 	 */
12792e2c009bSjjc 	if (srat_ptr == NULL || !lgrp_plat_srat_enable ||
12802e2c009bSjjc 	    lgrp_plat_srat_error) {
12812e2c009bSjjc 		if (is_opteron())
12822e2c009bSjjc 			return (pg_plat_hw_instance_id(cp, PGHW_CHIP));
12832e2c009bSjjc 		return (-1);
12842e2c009bSjjc 	}
12852e2c009bSjjc 
12862e2c009bSjjc 	/*
1287dae2fa37Sjjc 	 * Return -1 when CPU to node ID mapping entry doesn't exist for given
1288dae2fa37Sjjc 	 * CPU
12892e2c009bSjjc 	 */
1290dae2fa37Sjjc 	if (!cpu_node[cpuid].exists)
12912e2c009bSjjc 		return (-1);
1292dae2fa37Sjjc 
1293dae2fa37Sjjc 	return (cpu_node[cpuid].node);
12942e2c009bSjjc }
12952e2c009bSjjc 
12962e2c009bSjjc 
12972e2c009bSjjc /*
12982e2c009bSjjc  * Return node number for given proximity domain/system locality
12992e2c009bSjjc  */
13002e2c009bSjjc static int
1301d821f0f0Sjjc lgrp_plat_domain_to_node(node_domain_map_t *node_domain, int node_cnt,
1302d821f0f0Sjjc     uint32_t domain)
13032e2c009bSjjc {
13042e2c009bSjjc 	uint_t	node;
13052e2c009bSjjc 	uint_t	start;
13062e2c009bSjjc 
13072e2c009bSjjc 	/*
13082e2c009bSjjc 	 * Hash proximity domain ID into node to domain mapping table (array),
13092e2c009bSjjc 	 * search for entry with matching proximity domain ID, and return index
13102e2c009bSjjc 	 * of matching entry as node ID.
13112e2c009bSjjc 	 */
1312d821f0f0Sjjc 	node = start = NODE_DOMAIN_HASH(domain, node_cnt);
13132e2c009bSjjc 	do {
13142e2c009bSjjc 		if (node_domain[node].prox_domain == domain &&
13152e2c009bSjjc 		    node_domain[node].exists)
13162e2c009bSjjc 			return (node);
1317d821f0f0Sjjc 		node = NODE_DOMAIN_HASH(node + 1, node_cnt);
13182e2c009bSjjc 	} while (node != start);
13192e2c009bSjjc 	return (-1);
13202e2c009bSjjc }
13212e2c009bSjjc 
13222e2c009bSjjc 
13232e2c009bSjjc /*
13242e2c009bSjjc  * Latencies must be within 1/(2**LGRP_LAT_TOLERANCE_SHIFT) of each other to
13252e2c009bSjjc  * be considered same
13262e2c009bSjjc  */
13272e2c009bSjjc #define	LGRP_LAT_TOLERANCE_SHIFT	4
13282e2c009bSjjc 
13292e2c009bSjjc int	lgrp_plat_probe_lt_shift = LGRP_LAT_TOLERANCE_SHIFT;
13302e2c009bSjjc 
13312e2c009bSjjc 
13322e2c009bSjjc /*
13332e2c009bSjjc  * Adjust latencies between nodes to be symmetric, normalize latencies between
13342e2c009bSjjc  * any nodes that are within some tolerance to be same, and make local
13352e2c009bSjjc  * latencies be same
13362e2c009bSjjc  */
13372e2c009bSjjc static void
13382e2c009bSjjc lgrp_plat_latency_adjust(node_phys_addr_map_t *node_memory,
13392e2c009bSjjc     lgrp_plat_latency_stats_t *lat_stats, lgrp_plat_probe_stats_t *probe_stats)
13402e2c009bSjjc {
13412e2c009bSjjc 	int				i;
13422e2c009bSjjc 	int				j;
13432e2c009bSjjc 	int				k;
13442e2c009bSjjc 	int				l;
13452e2c009bSjjc 	u_longlong_t			max;
13462e2c009bSjjc 	u_longlong_t			min;
13472e2c009bSjjc 	u_longlong_t			t;
13482e2c009bSjjc 	u_longlong_t			t1;
13492e2c009bSjjc 	u_longlong_t			t2;
13502e2c009bSjjc 	const lgrp_config_flag_t	cflag = LGRP_CONFIG_LAT_CHANGE_ALL;
13512e2c009bSjjc 	int				lat_corrected[MAX_NODES][MAX_NODES];
13522e2c009bSjjc 
13532e2c009bSjjc 	/*
13542e2c009bSjjc 	 * Nothing to do when this is an UMA machine or don't have args needed
13552e2c009bSjjc 	 */
13562e2c009bSjjc 	if (max_mem_nodes == 1)
13572e2c009bSjjc 		return;
13582e2c009bSjjc 
13592e2c009bSjjc 	ASSERT(node_memory != NULL && lat_stats != NULL &&
13602e2c009bSjjc 	    probe_stats != NULL);
13612e2c009bSjjc 
13622e2c009bSjjc 	/*
13632e2c009bSjjc 	 * Make sure that latencies are symmetric between any two nodes
13642e2c009bSjjc 	 * (ie. latency(node0, node1) == latency(node1, node0))
13652e2c009bSjjc 	 */
13662e2c009bSjjc 	for (i = 0; i < lgrp_plat_node_cnt; i++) {
13672e2c009bSjjc 		if (!node_memory[i].exists)
13682e2c009bSjjc 			continue;
13692e2c009bSjjc 
13702e2c009bSjjc 		for (j = 0; j < lgrp_plat_node_cnt; j++) {
13712e2c009bSjjc 			if (!node_memory[j].exists)
13722e2c009bSjjc 				continue;
13732e2c009bSjjc 
13742e2c009bSjjc 			t1 = lat_stats->latencies[i][j];
13752e2c009bSjjc 			t2 = lat_stats->latencies[j][i];
13762e2c009bSjjc 
13772e2c009bSjjc 			if (t1 == 0 || t2 == 0 || t1 == t2)
13782e2c009bSjjc 				continue;
13792e2c009bSjjc 
13802e2c009bSjjc 			/*
13812e2c009bSjjc 			 * Latencies should be same
13822e2c009bSjjc 			 * - Use minimum of two latencies which should be same
13832e2c009bSjjc 			 * - Track suspect probe times not within tolerance of
13842e2c009bSjjc 			 *   min value
13852e2c009bSjjc 			 * - Remember how much values are corrected by
13862e2c009bSjjc 			 */
13872e2c009bSjjc 			if (t1 > t2) {
13882e2c009bSjjc 				t = t2;
13892e2c009bSjjc 				probe_stats->probe_errors[i][j] += t1 - t2;
13902e2c009bSjjc 				if (t1 - t2 > t2 >> lgrp_plat_probe_lt_shift) {
13912e2c009bSjjc 					probe_stats->probe_suspect[i][j]++;
13922e2c009bSjjc 					probe_stats->probe_suspect[j][i]++;
13932e2c009bSjjc 				}
13942e2c009bSjjc 			} else if (t2 > t1) {
13952e2c009bSjjc 				t = t1;
13962e2c009bSjjc 				probe_stats->probe_errors[j][i] += t2 - t1;
13972e2c009bSjjc 				if (t2 - t1 > t1 >> lgrp_plat_probe_lt_shift) {
13982e2c009bSjjc 					probe_stats->probe_suspect[i][j]++;
13992e2c009bSjjc 					probe_stats->probe_suspect[j][i]++;
14002e2c009bSjjc 				}
14012e2c009bSjjc 			}
14022e2c009bSjjc 
14032e2c009bSjjc 			lat_stats->latencies[i][j] =
14042e2c009bSjjc 			    lat_stats->latencies[j][i] = t;
14052e2c009bSjjc 			lgrp_config(cflag, t1, t);
14062e2c009bSjjc 			lgrp_config(cflag, t2, t);
14072e2c009bSjjc 		}
14082e2c009bSjjc 	}
14092e2c009bSjjc 
14102e2c009bSjjc 	/*
14112e2c009bSjjc 	 * Keep track of which latencies get corrected
14122e2c009bSjjc 	 */
14132e2c009bSjjc 	for (i = 0; i < MAX_NODES; i++)
14142e2c009bSjjc 		for (j = 0; j < MAX_NODES; j++)
14152e2c009bSjjc 			lat_corrected[i][j] = 0;
14162e2c009bSjjc 
14172e2c009bSjjc 	/*
14182e2c009bSjjc 	 * For every two nodes, see whether there is another pair of nodes which
14192e2c009bSjjc 	 * are about the same distance apart and make the latencies be the same
14202e2c009bSjjc 	 * if they are close enough together
14212e2c009bSjjc 	 */
14222e2c009bSjjc 	for (i = 0; i < lgrp_plat_node_cnt; i++) {
14232e2c009bSjjc 		if (!node_memory[i].exists)
14242e2c009bSjjc 			continue;
14252e2c009bSjjc 		for (j = 0; j < lgrp_plat_node_cnt; j++) {
14262e2c009bSjjc 			if (!node_memory[j].exists)
14272e2c009bSjjc 				continue;
14282e2c009bSjjc 			/*
14292e2c009bSjjc 			 * Pick one pair of nodes (i, j)
14302e2c009bSjjc 			 * and get latency between them
14312e2c009bSjjc 			 */
14322e2c009bSjjc 			t1 = lat_stats->latencies[i][j];
14332e2c009bSjjc 
14342e2c009bSjjc 			/*
14352e2c009bSjjc 			 * Skip this pair of nodes if there isn't a latency
14362e2c009bSjjc 			 * for it yet
14372e2c009bSjjc 			 */
14382e2c009bSjjc 			if (t1 == 0)
14392e2c009bSjjc 				continue;
14402e2c009bSjjc 
14412e2c009bSjjc 			for (k = 0; k < lgrp_plat_node_cnt; k++) {
14422e2c009bSjjc 				if (!node_memory[k].exists)
14432e2c009bSjjc 					continue;
14442e2c009bSjjc 				for (l = 0; l < lgrp_plat_node_cnt; l++) {
14452e2c009bSjjc 					if (!node_memory[l].exists)
14462e2c009bSjjc 						continue;
14472e2c009bSjjc 					/*
14482e2c009bSjjc 					 * Pick another pair of nodes (k, l)
14492e2c009bSjjc 					 * not same as (i, j) and get latency
14502e2c009bSjjc 					 * between them
14512e2c009bSjjc 					 */
14522e2c009bSjjc 					if (k == i && l == j)
14532e2c009bSjjc 						continue;
14542e2c009bSjjc 
14552e2c009bSjjc 					t2 = lat_stats->latencies[k][l];
14562e2c009bSjjc 
14572e2c009bSjjc 					/*
14582e2c009bSjjc 					 * Skip this pair of nodes if there
14592e2c009bSjjc 					 * isn't a latency for it yet
14602e2c009bSjjc 					 */
14612e2c009bSjjc 
14622e2c009bSjjc 					if (t2 == 0)
14632e2c009bSjjc 						continue;
14642e2c009bSjjc 
14652e2c009bSjjc 					/*
14662e2c009bSjjc 					 * Skip nodes (k, l) if they already
14672e2c009bSjjc 					 * have same latency as (i, j) or
14682e2c009bSjjc 					 * their latency isn't close enough to
14692e2c009bSjjc 					 * be considered/made the same
14702e2c009bSjjc 					 */
14712e2c009bSjjc 					if (t1 == t2 || (t1 > t2 && t1 - t2 >
14722e2c009bSjjc 					    t1 >> lgrp_plat_probe_lt_shift) ||
14732e2c009bSjjc 					    (t2 > t1 && t2 - t1 >
14742e2c009bSjjc 					    t2 >> lgrp_plat_probe_lt_shift))
14752e2c009bSjjc 						continue;
14762e2c009bSjjc 
14772e2c009bSjjc 					/*
14782e2c009bSjjc 					 * Make latency(i, j) same as
14792e2c009bSjjc 					 * latency(k, l), try to use latency
14802e2c009bSjjc 					 * that has been adjusted already to get
14812e2c009bSjjc 					 * more consistency (if possible), and
14822e2c009bSjjc 					 * remember which latencies were
14832e2c009bSjjc 					 * adjusted for next time
14842e2c009bSjjc 					 */
14852e2c009bSjjc 					if (lat_corrected[i][j]) {
14862e2c009bSjjc 						t = t1;
14872e2c009bSjjc 						lgrp_config(cflag, t2, t);
14882e2c009bSjjc 						t2 = t;
14892e2c009bSjjc 					} else if (lat_corrected[k][l]) {
14902e2c009bSjjc 						t = t2;
14912e2c009bSjjc 						lgrp_config(cflag, t1, t);
14922e2c009bSjjc 						t1 = t;
14932e2c009bSjjc 					} else {
14942e2c009bSjjc 						if (t1 > t2)
14952e2c009bSjjc 							t = t2;
14962e2c009bSjjc 						else
14972e2c009bSjjc 							t = t1;
14982e2c009bSjjc 						lgrp_config(cflag, t1, t);
14992e2c009bSjjc 						lgrp_config(cflag, t2, t);
15002e2c009bSjjc 						t1 = t2 = t;
15012e2c009bSjjc 					}
15022e2c009bSjjc 
15032e2c009bSjjc 					lat_stats->latencies[i][j] =
15042e2c009bSjjc 					    lat_stats->latencies[k][l] = t;
15052e2c009bSjjc 
15062e2c009bSjjc 					lat_corrected[i][j] =
15072e2c009bSjjc 					    lat_corrected[k][l] = 1;
15082e2c009bSjjc 				}
15092e2c009bSjjc 			}
15102e2c009bSjjc 		}
15112e2c009bSjjc 	}
15122e2c009bSjjc 
15132e2c009bSjjc 	/*
15142e2c009bSjjc 	 * Local latencies should be same
15152e2c009bSjjc 	 * - Find min and max local latencies
15162e2c009bSjjc 	 * - Make all local latencies be minimum
15172e2c009bSjjc 	 */
15182e2c009bSjjc 	min = -1;
15192e2c009bSjjc 	max = 0;
15202e2c009bSjjc 	for (i = 0; i < lgrp_plat_node_cnt; i++) {
15212e2c009bSjjc 		if (!node_memory[i].exists)
15222e2c009bSjjc 			continue;
15232e2c009bSjjc 		t = lat_stats->latencies[i][i];
15242e2c009bSjjc 		if (t == 0)
15252e2c009bSjjc 			continue;
15262e2c009bSjjc 		if (min == -1 || t < min)
15272e2c009bSjjc 			min = t;
15282e2c009bSjjc 		if (t > max)
15292e2c009bSjjc 			max = t;
15302e2c009bSjjc 	}
15312e2c009bSjjc 	if (min != max) {
15322e2c009bSjjc 		for (i = 0; i < lgrp_plat_node_cnt; i++) {
15332e2c009bSjjc 			int	local;
15342e2c009bSjjc 
15352e2c009bSjjc 			if (!node_memory[i].exists)
15362e2c009bSjjc 				continue;
15372e2c009bSjjc 
15382e2c009bSjjc 			local = lat_stats->latencies[i][i];
15392e2c009bSjjc 			if (local == 0)
15402e2c009bSjjc 				continue;
15412e2c009bSjjc 
15422e2c009bSjjc 			/*
15432e2c009bSjjc 			 * Track suspect probe times that aren't within
15442e2c009bSjjc 			 * tolerance of minimum local latency and how much
15452e2c009bSjjc 			 * probe times are corrected by
15462e2c009bSjjc 			 */
15472e2c009bSjjc 			if (local - min > min >> lgrp_plat_probe_lt_shift)
15482e2c009bSjjc 				probe_stats->probe_suspect[i][i]++;
15492e2c009bSjjc 
15502e2c009bSjjc 			probe_stats->probe_errors[i][i] += local - min;
15512e2c009bSjjc 
15522e2c009bSjjc 			/*
15532e2c009bSjjc 			 * Make local latencies be minimum
15542e2c009bSjjc 			 */
15552e2c009bSjjc 			lgrp_config(LGRP_CONFIG_LAT_CHANGE, i, min);
15562e2c009bSjjc 			lat_stats->latencies[i][i] = min;
15572e2c009bSjjc 		}
15582e2c009bSjjc 	}
15592e2c009bSjjc 
15602e2c009bSjjc 	/*
15612e2c009bSjjc 	 * Determine max probe time again since just adjusted latencies
15622e2c009bSjjc 	 */
15632e2c009bSjjc 	lat_stats->latency_max = 0;
15642e2c009bSjjc 	for (i = 0; i < lgrp_plat_node_cnt; i++) {
15652e2c009bSjjc 		if (!node_memory[i].exists)
15662e2c009bSjjc 			continue;
15672e2c009bSjjc 		for (j = 0; j < lgrp_plat_node_cnt; j++) {
15682e2c009bSjjc 			if (!node_memory[j].exists)
15692e2c009bSjjc 				continue;
15702e2c009bSjjc 			t = lat_stats->latencies[i][j];
15712e2c009bSjjc 			if (t > lat_stats->latency_max)
15722e2c009bSjjc 				lat_stats->latency_max = t;
15732e2c009bSjjc 		}
15742e2c009bSjjc 	}
15752e2c009bSjjc }
15762e2c009bSjjc 
15772e2c009bSjjc 
15782e2c009bSjjc /*
15792e2c009bSjjc  * Verify following about latencies between nodes:
15802e2c009bSjjc  *
15812e2c009bSjjc  * - Latencies should be symmetric (ie. latency(a, b) == latency(b, a))
15822e2c009bSjjc  * - Local latencies same
15832e2c009bSjjc  * - Local < remote
15842e2c009bSjjc  * - Number of latencies seen is reasonable
15852e2c009bSjjc  * - Number of occurrences of a given latency should be more than 1
15862e2c009bSjjc  *
15872e2c009bSjjc  * Returns:
15882e2c009bSjjc  *	0	Success
15892e2c009bSjjc  *	-1	Not symmetric
15902e2c009bSjjc  *	-2	Local latencies not same
15912e2c009bSjjc  *	-3	Local >= remote
15922e2c009bSjjc  */
15932e2c009bSjjc static int
15942e2c009bSjjc lgrp_plat_latency_verify(node_phys_addr_map_t *node_memory,
15952e2c009bSjjc     lgrp_plat_latency_stats_t *lat_stats)
15962e2c009bSjjc {
15972e2c009bSjjc 	int				i;
15982e2c009bSjjc 	int				j;
15992e2c009bSjjc 	u_longlong_t			t1;
16002e2c009bSjjc 	u_longlong_t			t2;
16012e2c009bSjjc 
16022e2c009bSjjc 	ASSERT(node_memory != NULL && lat_stats != NULL);
16032e2c009bSjjc 
16042e2c009bSjjc 	/*
16052e2c009bSjjc 	 * Nothing to do when this is an UMA machine, lgroup topology is
16062e2c009bSjjc 	 * limited to 2 levels, or there aren't any probe times yet
16072e2c009bSjjc 	 */
16082e2c009bSjjc 	if (max_mem_nodes == 1 || lgrp_topo_levels < 2 ||
16092e2c009bSjjc 	    lat_stats->latencies[0][0] == 0)
16102e2c009bSjjc 		return (0);
16112e2c009bSjjc 
16122e2c009bSjjc 	/*
16132e2c009bSjjc 	 * Make sure that latencies are symmetric between any two nodes
16142e2c009bSjjc 	 * (ie. latency(node0, node1) == latency(node1, node0))
16152e2c009bSjjc 	 */
16162e2c009bSjjc 	for (i = 0; i < lgrp_plat_node_cnt; i++) {
16172e2c009bSjjc 		if (!node_memory[i].exists)
16182e2c009bSjjc 			continue;
16192e2c009bSjjc 		for (j = 0; j < lgrp_plat_node_cnt; j++) {
16202e2c009bSjjc 			if (!node_memory[j].exists)
16212e2c009bSjjc 				continue;
16222e2c009bSjjc 			t1 = lat_stats->latencies[i][j];
16232e2c009bSjjc 			t2 = lat_stats->latencies[j][i];
16242e2c009bSjjc 
16252e2c009bSjjc 			if (t1 == 0 || t2 == 0 || t1 == t2)
16262e2c009bSjjc 				continue;
16272e2c009bSjjc 
16282e2c009bSjjc 			return (-1);
16292e2c009bSjjc 		}
16302e2c009bSjjc 	}
16312e2c009bSjjc 
16322e2c009bSjjc 	/*
16332e2c009bSjjc 	 * Local latencies should be same
16342e2c009bSjjc 	 */
16352e2c009bSjjc 	t1 = lat_stats->latencies[0][0];
16362e2c009bSjjc 	for (i = 1; i < lgrp_plat_node_cnt; i++) {
16372e2c009bSjjc 		if (!node_memory[i].exists)
16382e2c009bSjjc 			continue;
16392e2c009bSjjc 
16402e2c009bSjjc 		t2 = lat_stats->latencies[i][i];
16412e2c009bSjjc 		if (t2 == 0)
16422e2c009bSjjc 			continue;
16432e2c009bSjjc 
16442e2c009bSjjc 		if (t1 == 0) {
16452e2c009bSjjc 			t1 = t2;
16462e2c009bSjjc 			continue;
16472e2c009bSjjc 		}
16482e2c009bSjjc 
16492e2c009bSjjc 		if (t1 != t2)
16502e2c009bSjjc 			return (-2);
16512e2c009bSjjc 	}
16522e2c009bSjjc 
16532e2c009bSjjc 	/*
16542e2c009bSjjc 	 * Local latencies should be less than remote
16552e2c009bSjjc 	 */
16562e2c009bSjjc 	if (t1) {
16572e2c009bSjjc 		for (i = 0; i < lgrp_plat_node_cnt; i++) {
16582e2c009bSjjc 			if (!node_memory[i].exists)
16592e2c009bSjjc 				continue;
16602e2c009bSjjc 			for (j = 0; j < lgrp_plat_node_cnt; j++) {
16612e2c009bSjjc 				if (!node_memory[j].exists)
16622e2c009bSjjc 					continue;
16632e2c009bSjjc 				t2 = lat_stats->latencies[i][j];
16642e2c009bSjjc 				if (i == j || t2 == 0)
16652e2c009bSjjc 					continue;
16662e2c009bSjjc 
16672e2c009bSjjc 				if (t1 >= t2)
16682e2c009bSjjc 					return (-3);
16692e2c009bSjjc 			}
16702e2c009bSjjc 		}
16712e2c009bSjjc 	}
16722e2c009bSjjc 
16732e2c009bSjjc 	return (0);
16742e2c009bSjjc }
16752e2c009bSjjc 
16762e2c009bSjjc 
16772e2c009bSjjc /*
16782e2c009bSjjc  * Return the number of free, allocatable, or installed
16792e2c009bSjjc  * pages in an lgroup
16802e2c009bSjjc  * This is a copy of the MAX_MEM_NODES == 1 version of the routine
16812e2c009bSjjc  * used when MPO is disabled (i.e. single lgroup) or this is the root lgroup
16822e2c009bSjjc  */
16832e2c009bSjjc /* ARGSUSED */
16842e2c009bSjjc static pgcnt_t
16852e2c009bSjjc lgrp_plat_mem_size_default(lgrp_handle_t lgrphand, lgrp_mem_query_t query)
16862e2c009bSjjc {
16872e2c009bSjjc 	struct memlist *mlist;
16882e2c009bSjjc 	pgcnt_t npgs = 0;
16892e2c009bSjjc 	extern struct memlist *phys_avail;
16902e2c009bSjjc 	extern struct memlist *phys_install;
16912e2c009bSjjc 
16922e2c009bSjjc 	switch (query) {
16932e2c009bSjjc 	case LGRP_MEM_SIZE_FREE:
16942e2c009bSjjc 		return ((pgcnt_t)freemem);
16952e2c009bSjjc 	case LGRP_MEM_SIZE_AVAIL:
16962e2c009bSjjc 		memlist_read_lock();
16972e2c009bSjjc 		for (mlist = phys_avail; mlist; mlist = mlist->next)
16982e2c009bSjjc 			npgs += btop(mlist->size);
16992e2c009bSjjc 		memlist_read_unlock();
17002e2c009bSjjc 		return (npgs);
17012e2c009bSjjc 	case LGRP_MEM_SIZE_INSTALL:
17022e2c009bSjjc 		memlist_read_lock();
17032e2c009bSjjc 		for (mlist = phys_install; mlist; mlist = mlist->next)
17042e2c009bSjjc 			npgs += btop(mlist->size);
17052e2c009bSjjc 		memlist_read_unlock();
17062e2c009bSjjc 		return (npgs);
17072e2c009bSjjc 	default:
17082e2c009bSjjc 		return ((pgcnt_t)0);
17092e2c009bSjjc 	}
17102e2c009bSjjc }
17112e2c009bSjjc 
17122e2c009bSjjc 
17132e2c009bSjjc /*
17142e2c009bSjjc  * Update node to proximity domain mappings for given domain and return node ID
17152e2c009bSjjc  */
17162e2c009bSjjc static int
1717d821f0f0Sjjc lgrp_plat_node_domain_update(node_domain_map_t *node_domain, int node_cnt,
1718d821f0f0Sjjc     uint32_t domain)
17192e2c009bSjjc {
17202e2c009bSjjc 	uint_t	node;
17212e2c009bSjjc 	uint_t	start;
17222e2c009bSjjc 
17232e2c009bSjjc 	/*
17242e2c009bSjjc 	 * Hash proximity domain ID into node to domain mapping table (array)
17252e2c009bSjjc 	 * and add entry for it into first non-existent or matching entry found
17262e2c009bSjjc 	 */
1727d821f0f0Sjjc 	node = start = NODE_DOMAIN_HASH(domain, node_cnt);
17282e2c009bSjjc 	do {
17292e2c009bSjjc 		/*
17302e2c009bSjjc 		 * Entry doesn't exist yet, so create one for this proximity
17312e2c009bSjjc 		 * domain and return node ID which is index into mapping table.
17322e2c009bSjjc 		 */
17332e2c009bSjjc 		if (!node_domain[node].exists) {
17342e2c009bSjjc 			node_domain[node].exists = 1;
17352e2c009bSjjc 			node_domain[node].prox_domain = domain;
17362e2c009bSjjc 			return (node);
17372e2c009bSjjc 		}
17382e2c009bSjjc 
17392e2c009bSjjc 		/*
17402e2c009bSjjc 		 * Entry exists for this proximity domain already, so just
17412e2c009bSjjc 		 * return node ID (index into table).
17422e2c009bSjjc 		 */
17432e2c009bSjjc 		if (node_domain[node].prox_domain == domain)
17442e2c009bSjjc 			return (node);
1745d821f0f0Sjjc 		node = NODE_DOMAIN_HASH(node + 1, node_cnt);
17462e2c009bSjjc 	} while (node != start);
17472e2c009bSjjc 
17482e2c009bSjjc 	/*
17492e2c009bSjjc 	 * Ran out of supported number of entries which shouldn't happen....
17502e2c009bSjjc 	 */
17512e2c009bSjjc 	ASSERT(node != start);
17522e2c009bSjjc 	return (-1);
17532e2c009bSjjc }
17542e2c009bSjjc 
17552e2c009bSjjc 
17562e2c009bSjjc /*
17572e2c009bSjjc  * Update node memory information for given proximity domain with specified
17582e2c009bSjjc  * starting and ending physical address range (and return positive numbers for
17592e2c009bSjjc  * success and negative ones for errors)
17602e2c009bSjjc  */
17612e2c009bSjjc static int
1762d821f0f0Sjjc lgrp_plat_node_memory_update(node_domain_map_t *node_domain, int node_cnt,
1763e9dd3ea3Sjjc     node_phys_addr_map_t *node_memory, uint64_t start, uint64_t end,
17642e2c009bSjjc     uint32_t domain)
17652e2c009bSjjc {
17662e2c009bSjjc 	int	node;
17672e2c009bSjjc 
17682e2c009bSjjc 	/*
17692e2c009bSjjc 	 * Get node number for proximity domain
17702e2c009bSjjc 	 */
1771d821f0f0Sjjc 	node = lgrp_plat_domain_to_node(node_domain, node_cnt, domain);
17722e2c009bSjjc 	if (node == -1) {
1773d821f0f0Sjjc 		node = lgrp_plat_node_domain_update(node_domain, node_cnt,
1774d821f0f0Sjjc 		    domain);
17752e2c009bSjjc 		if (node == -1)
17762e2c009bSjjc 			return (-1);
17772e2c009bSjjc 	}
17782e2c009bSjjc 
17792e2c009bSjjc 	/*
17802e2c009bSjjc 	 * Create entry in table for node if it doesn't exist
17812e2c009bSjjc 	 */
17822e2c009bSjjc 	if (!node_memory[node].exists) {
17832e2c009bSjjc 		node_memory[node].exists = 1;
17842e2c009bSjjc 		node_memory[node].start = btop(start);
17852e2c009bSjjc 		node_memory[node].end = btop(end);
17862e2c009bSjjc 		node_memory[node].prox_domain = domain;
17872e2c009bSjjc 		return (0);
17882e2c009bSjjc 	}
17892e2c009bSjjc 
17902e2c009bSjjc 	/*
17912e2c009bSjjc 	 * Entry already exists for this proximity domain
17922e2c009bSjjc 	 *
17932e2c009bSjjc 	 * There may be more than one SRAT memory entry for a domain, so we may
17942e2c009bSjjc 	 * need to update existing start or end address for the node.
17952e2c009bSjjc 	 */
17962e2c009bSjjc 	if (node_memory[node].prox_domain == domain) {
17972e2c009bSjjc 		if (btop(start) < node_memory[node].start)
17982e2c009bSjjc 			node_memory[node].start = btop(start);
17992e2c009bSjjc 		if (btop(end) > node_memory[node].end)
18002e2c009bSjjc 			node_memory[node].end = btop(end);
18012e2c009bSjjc 		return (1);
18022e2c009bSjjc 	}
18032e2c009bSjjc 	return (-2);
18042e2c009bSjjc }
18052e2c009bSjjc 
18062e2c009bSjjc 
18072e2c009bSjjc /*
18082e2c009bSjjc  * Return time needed to probe from current CPU to memory in given node
18092e2c009bSjjc  */
18102e2c009bSjjc static hrtime_t
18112e2c009bSjjc lgrp_plat_probe_time(int to, cpu_node_map_t *cpu_node,
18122e2c009bSjjc     lgrp_plat_probe_mem_config_t *probe_mem_config,
18132e2c009bSjjc     lgrp_plat_latency_stats_t *lat_stats, lgrp_plat_probe_stats_t *probe_stats)
18142e2c009bSjjc {
18152e2c009bSjjc 	caddr_t			buf;
18162e2c009bSjjc 	hrtime_t		elapsed;
18172e2c009bSjjc 	hrtime_t		end;
18182e2c009bSjjc 	int			from;
18192e2c009bSjjc 	int			i;
18202e2c009bSjjc 	int			ipl;
18212e2c009bSjjc 	hrtime_t		max;
18222e2c009bSjjc 	hrtime_t		min;
18232e2c009bSjjc 	hrtime_t		start;
18242e2c009bSjjc 	extern int		use_sse_pagecopy;
18252e2c009bSjjc 
18262e2c009bSjjc 	/*
18272e2c009bSjjc 	 * Determine ID of node containing current CPU
18282e2c009bSjjc 	 */
18292e2c009bSjjc 	from = lgrp_plat_cpu_to_node(CPU, cpu_node);
18302e2c009bSjjc 	ASSERT(from >= 0 && from < lgrp_plat_node_cnt);
18312e2c009bSjjc 
18322e2c009bSjjc 	/*
18332e2c009bSjjc 	 * Do common work for probing main memory
18342e2c009bSjjc 	 */
18352e2c009bSjjc 	if (lgrp_plat_probe_flags & LGRP_PLAT_PROBE_PGCPY) {
18362e2c009bSjjc 		/*
18372e2c009bSjjc 		 * Skip probing any nodes without memory and
18382e2c009bSjjc 		 * set probe time to 0
18392e2c009bSjjc 		 */
18402e2c009bSjjc 		if (probe_mem_config->probe_va[to] == NULL) {
18412e2c009bSjjc 			lat_stats->latencies[from][to] = 0;
18422e2c009bSjjc 			return (0);
18432e2c009bSjjc 		}
18442e2c009bSjjc 
18452e2c009bSjjc 		/*
18462e2c009bSjjc 		 * Invalidate caches once instead of once every sample
18472e2c009bSjjc 		 * which should cut cost of probing by a lot
18482e2c009bSjjc 		 */
18492e2c009bSjjc 		probe_stats->flush_cost = gethrtime();
18502e2c009bSjjc 		invalidate_cache();
18512e2c009bSjjc 		probe_stats->flush_cost = gethrtime() -
18522e2c009bSjjc 		    probe_stats->flush_cost;
18532e2c009bSjjc 		probe_stats->probe_cost_total += probe_stats->flush_cost;
18542e2c009bSjjc 	}
18552e2c009bSjjc 
18562e2c009bSjjc 	/*
18572e2c009bSjjc 	 * Probe from current CPU to given memory using specified operation
18582e2c009bSjjc 	 * and take specified number of samples
18592e2c009bSjjc 	 */
18602e2c009bSjjc 	max = 0;
18612e2c009bSjjc 	min = -1;
18622e2c009bSjjc 	for (i = 0; i < lgrp_plat_probe_nsamples; i++) {
18632e2c009bSjjc 		probe_stats->probe_cost = gethrtime();
18642e2c009bSjjc 
18652e2c009bSjjc 		/*
18662e2c009bSjjc 		 * Can't measure probe time if gethrtime() isn't working yet
18672e2c009bSjjc 		 */
18682e2c009bSjjc 		if (probe_stats->probe_cost == 0 && gethrtime() == 0)
18692e2c009bSjjc 			return (0);
18702e2c009bSjjc 
18712e2c009bSjjc 		if (lgrp_plat_probe_flags & LGRP_PLAT_PROBE_VENDOR) {
18722e2c009bSjjc 			/*
18732e2c009bSjjc 			 * Measure how long it takes to read vendor ID from
18742e2c009bSjjc 			 * Northbridge
18752e2c009bSjjc 			 */
18762e2c009bSjjc 			elapsed = opt_probe_vendor(to, lgrp_plat_probe_nreads);
18772e2c009bSjjc 		} else {
18782e2c009bSjjc 			/*
18792e2c009bSjjc 			 * Measure how long it takes to copy page
18802e2c009bSjjc 			 * on top of itself
18812e2c009bSjjc 			 */
18822e2c009bSjjc 			buf = probe_mem_config->probe_va[to] + (i * PAGESIZE);
18832e2c009bSjjc 
18842e2c009bSjjc 			kpreempt_disable();
18852e2c009bSjjc 			ipl = splhigh();
18862e2c009bSjjc 			start = gethrtime();
18872e2c009bSjjc 			if (use_sse_pagecopy)
18882e2c009bSjjc 				hwblkpagecopy(buf, buf);
18892e2c009bSjjc 			else
18902e2c009bSjjc 				bcopy(buf, buf, PAGESIZE);
18912e2c009bSjjc 			end = gethrtime();
18922e2c009bSjjc 			elapsed = end - start;
18932e2c009bSjjc 			splx(ipl);
18942e2c009bSjjc 			kpreempt_enable();
18952e2c009bSjjc 		}
18962e2c009bSjjc 
18972e2c009bSjjc 		probe_stats->probe_cost = gethrtime() -
18982e2c009bSjjc 		    probe_stats->probe_cost;
18992e2c009bSjjc 		probe_stats->probe_cost_total += probe_stats->probe_cost;
19002e2c009bSjjc 
19012e2c009bSjjc 		if (min == -1 || elapsed < min)
19022e2c009bSjjc 			min = elapsed;
19032e2c009bSjjc 		if (elapsed > max)
19042e2c009bSjjc 			max = elapsed;
19052e2c009bSjjc 	}
19062e2c009bSjjc 
19072e2c009bSjjc 	/*
19082e2c009bSjjc 	 * Update minimum and maximum probe times between
19092e2c009bSjjc 	 * these two nodes
19102e2c009bSjjc 	 */
19112e2c009bSjjc 	if (min < probe_stats->probe_min[from][to] ||
19122e2c009bSjjc 	    probe_stats->probe_min[from][to] == 0)
19132e2c009bSjjc 		probe_stats->probe_min[from][to] = min;
19142e2c009bSjjc 
19152e2c009bSjjc 	if (max > probe_stats->probe_max[from][to])
19162e2c009bSjjc 		probe_stats->probe_max[from][to] = max;
19172e2c009bSjjc 
19182e2c009bSjjc 	return (min);
19192e2c009bSjjc }
19202e2c009bSjjc 
19212e2c009bSjjc 
19222e2c009bSjjc /*
1923d821f0f0Sjjc  * Read boot property with CPU to APIC ID array, fill in CPU to node ID
1924d821f0f0Sjjc  * mapping table with APIC ID for each CPU, and return number of CPU APIC IDs.
1925dae2fa37Sjjc  *
1926dae2fa37Sjjc  * NOTE: This code assumes that CPU IDs are assigned in order that they appear
1927dae2fa37Sjjc  *       in in cpu_apicid_array boot property which is based on and follows
1928dae2fa37Sjjc  *	 same ordering as processor list in ACPI MADT.  If the code in
1929dae2fa37Sjjc  *	 usr/src/uts/i86pc/io/pcplusmp/apic.c that reads MADT and assigns
1930dae2fa37Sjjc  *	 CPU IDs ever changes, then this code will need to change too....
1931dae2fa37Sjjc  */
1932dae2fa37Sjjc static int
1933d821f0f0Sjjc lgrp_plat_process_cpu_apicids(cpu_node_map_t *cpu_node)
1934dae2fa37Sjjc {
1935d821f0f0Sjjc 	int	boot_prop_len;
1936dae2fa37Sjjc 	char	*boot_prop_name = BP_CPU_APICID_ARRAY;
1937dae2fa37Sjjc 	uint8_t	cpu_apicid_array[UINT8_MAX + 1];
1938dae2fa37Sjjc 	int	i;
1939d821f0f0Sjjc 	int	n;
1940dae2fa37Sjjc 
1941dae2fa37Sjjc 	/*
1942dae2fa37Sjjc 	 * Nothing to do when no array to fill in or not enough CPUs
1943dae2fa37Sjjc 	 */
1944d821f0f0Sjjc 	if (cpu_node == NULL)
1945d821f0f0Sjjc 		return (-1);
1946dae2fa37Sjjc 
1947dae2fa37Sjjc 	/*
1948dae2fa37Sjjc 	 * Check length of property value
1949dae2fa37Sjjc 	 */
1950dae2fa37Sjjc 	boot_prop_len = BOP_GETPROPLEN(bootops, boot_prop_name);
1951d821f0f0Sjjc 	if (boot_prop_len <= 0 || boot_prop_len > sizeof (cpu_apicid_array))
1952d821f0f0Sjjc 		return (-2);
1953d821f0f0Sjjc 
1954d821f0f0Sjjc 	/*
1955d821f0f0Sjjc 	 * Calculate number of entries in array and return when there's just
1956d821f0f0Sjjc 	 * one CPU since that's not very interesting for NUMA
1957d821f0f0Sjjc 	 */
1958d821f0f0Sjjc 	n = boot_prop_len / sizeof (uint8_t);
1959d821f0f0Sjjc 	if (n == 1)
1960d821f0f0Sjjc 		return (-3);
1961dae2fa37Sjjc 
1962dae2fa37Sjjc 	/*
1963dae2fa37Sjjc 	 * Get CPU to APIC ID property value
1964dae2fa37Sjjc 	 */
1965dae2fa37Sjjc 	if (BOP_GETPROP(bootops, boot_prop_name, cpu_apicid_array) < 0)
1966d821f0f0Sjjc 		return (-4);
1967dae2fa37Sjjc 
1968dae2fa37Sjjc 	/*
1969dae2fa37Sjjc 	 * Fill in CPU to node ID mapping table with APIC ID for each CPU
1970dae2fa37Sjjc 	 */
1971d821f0f0Sjjc 	for (i = 0; i < n; i++) {
1972dae2fa37Sjjc 		cpu_node[i].exists = 1;
1973dae2fa37Sjjc 		cpu_node[i].apicid = cpu_apicid_array[i];
1974dae2fa37Sjjc 	}
1975dae2fa37Sjjc 
1976d821f0f0Sjjc 	/*
1977d821f0f0Sjjc 	 * Return number of CPUs based on number of APIC IDs
1978d821f0f0Sjjc 	 */
1979d821f0f0Sjjc 	return (n);
1980dae2fa37Sjjc }
1981dae2fa37Sjjc 
1982dae2fa37Sjjc 
1983dae2fa37Sjjc /*
19842e2c009bSjjc  * Read ACPI System Locality Information Table (SLIT) to determine how far each
19852e2c009bSjjc  * NUMA node is from each other
19862e2c009bSjjc  */
19872e2c009bSjjc static int
19882e2c009bSjjc lgrp_plat_process_slit(struct slit *tp, uint_t node_cnt,
19892e2c009bSjjc     node_phys_addr_map_t *node_memory, lgrp_plat_latency_stats_t *lat_stats)
19902e2c009bSjjc {
19912e2c009bSjjc 	int		i;
19922e2c009bSjjc 	int		j;
19932e2c009bSjjc 	int		localities;
19942e2c009bSjjc 	hrtime_t	max;
19952e2c009bSjjc 	hrtime_t	min;
19962e2c009bSjjc 	int		retval;
19972e2c009bSjjc 	uint8_t		*slit_entries;
19982e2c009bSjjc 
19992e2c009bSjjc 	if (tp == NULL || !lgrp_plat_slit_enable)
20002e2c009bSjjc 		return (1);
20012e2c009bSjjc 
20022e2c009bSjjc 	if (lat_stats == NULL)
20032e2c009bSjjc 		return (2);
20042e2c009bSjjc 
20052e2c009bSjjc 	localities = tp->number;
20062e2c009bSjjc 	if (localities != node_cnt)
20072e2c009bSjjc 		return (3);
20082e2c009bSjjc 
20092e2c009bSjjc 	min = lat_stats->latency_min;
20102e2c009bSjjc 	max = lat_stats->latency_max;
20112e2c009bSjjc 
20122e2c009bSjjc 	/*
20132e2c009bSjjc 	 * Fill in latency matrix based on SLIT entries
20142e2c009bSjjc 	 */
20152e2c009bSjjc 	slit_entries = tp->entry;
20162e2c009bSjjc 	for (i = 0; i < localities; i++) {
20172e2c009bSjjc 		for (j = 0; j < localities; j++) {
20182e2c009bSjjc 			uint8_t	latency;
20192e2c009bSjjc 
20202e2c009bSjjc 			latency = slit_entries[(i * localities) + j];
20212e2c009bSjjc 			lat_stats->latencies[i][j] = latency;
20225b7cf7f0Sjjc 			if (latency < min || min == -1)
20232e2c009bSjjc 				min = latency;
20242e2c009bSjjc 			if (latency > max)
20252e2c009bSjjc 				max = latency;
20262e2c009bSjjc 		}
20272e2c009bSjjc 	}
20282e2c009bSjjc 
20292e2c009bSjjc 	/*
20302e2c009bSjjc 	 * Verify that latencies/distances given in SLIT look reasonable
20312e2c009bSjjc 	 */
20322e2c009bSjjc 	retval = lgrp_plat_latency_verify(node_memory, lat_stats);
20332e2c009bSjjc 
20342e2c009bSjjc 	if (retval) {
20352e2c009bSjjc 		/*
20362e2c009bSjjc 		 * Reinitialize (zero) latency table since SLIT doesn't look
20372e2c009bSjjc 		 * right
20382e2c009bSjjc 		 */
20392e2c009bSjjc 		for (i = 0; i < localities; i++) {
20402e2c009bSjjc 			for (j = 0; j < localities; j++)
20412e2c009bSjjc 				lat_stats->latencies[i][j] = 0;
20422e2c009bSjjc 		}
20432e2c009bSjjc 	} else {
20442e2c009bSjjc 		/*
20452e2c009bSjjc 		 * Update min and max latencies seen since SLIT looks valid
20462e2c009bSjjc 		 */
20472e2c009bSjjc 		lat_stats->latency_min = min;
20482e2c009bSjjc 		lat_stats->latency_max = max;
20492e2c009bSjjc 	}
20502e2c009bSjjc 
20512e2c009bSjjc 	return (retval);
20522e2c009bSjjc }
20532e2c009bSjjc 
20542e2c009bSjjc 
20552e2c009bSjjc /*
20562e2c009bSjjc  * Read ACPI System Resource Affinity Table (SRAT) to determine which CPUs
2057d821f0f0Sjjc  * and memory are local to each other in the same NUMA node and return number
2058d821f0f0Sjjc  * of nodes
20592e2c009bSjjc  */
20602e2c009bSjjc static int
2061d821f0f0Sjjc lgrp_plat_process_srat(struct srat *tp, node_domain_map_t *node_domain,
2062d821f0f0Sjjc     cpu_node_map_t *cpu_node, int cpu_count, node_phys_addr_map_t *node_memory)
20632e2c009bSjjc {
20645b7cf7f0Sjjc 	struct srat_item	*srat_end;
20652e2c009bSjjc 	int			i;
20662e2c009bSjjc 	struct srat_item	*item;
2067d821f0f0Sjjc 	int			node_cnt;
2068dae2fa37Sjjc 	int			proc_entry_count;
20692e2c009bSjjc 
2070d821f0f0Sjjc 	/*
2071d821f0f0Sjjc 	 * Nothing to do when no SRAT or disabled
2072d821f0f0Sjjc 	 */
20732e2c009bSjjc 	if (tp == NULL || !lgrp_plat_srat_enable)
2074d821f0f0Sjjc 		return (-1);
20752e2c009bSjjc 
20762e2c009bSjjc 	/*
20772e2c009bSjjc 	 * Determine number of nodes by counting number of proximity domains in
2078d821f0f0Sjjc 	 * SRAT and return if number of nodes is 1 or less since don't need to
2079d821f0f0Sjjc 	 * read SRAT then
20802e2c009bSjjc 	 */
2081d821f0f0Sjjc 	node_cnt = lgrp_plat_srat_domains(tp);
2082d821f0f0Sjjc 	if (node_cnt == 1)
2083d821f0f0Sjjc 		return (1);
2084d821f0f0Sjjc 	else if (node_cnt <= 0)
2085d821f0f0Sjjc 		return (-2);
20862e2c009bSjjc 
20872e2c009bSjjc 	/*
20882e2c009bSjjc 	 * Walk through SRAT, examining each CPU and memory entry to determine
20892e2c009bSjjc 	 * which CPUs and memory belong to which node.
20902e2c009bSjjc 	 */
20912e2c009bSjjc 	item = tp->list;
20925b7cf7f0Sjjc 	srat_end = (struct srat_item *)(tp->hdr.len + (uintptr_t)tp);
2093dae2fa37Sjjc 	proc_entry_count = 0;
20945b7cf7f0Sjjc 	while (item < srat_end) {
20952e2c009bSjjc 		uint32_t	apic_id;
20962e2c009bSjjc 		uint32_t	domain;
20972e2c009bSjjc 		uint64_t	end;
20982e2c009bSjjc 		uint64_t	length;
20992e2c009bSjjc 		uint64_t	start;
21002e2c009bSjjc 
21012e2c009bSjjc 		switch (item->type) {
21022e2c009bSjjc 		case SRAT_PROCESSOR:	/* CPU entry */
21032e2c009bSjjc 			if (!(item->i.p.flags & SRAT_ENABLED) ||
21042e2c009bSjjc 			    cpu_node == NULL)
21052e2c009bSjjc 				break;
21062e2c009bSjjc 
21072e2c009bSjjc 			/*
21082e2c009bSjjc 			 * Calculate domain (node) ID and fill in APIC ID to
21092e2c009bSjjc 			 * domain/node mapping table
21102e2c009bSjjc 			 */
21112e2c009bSjjc 			domain = item->i.p.domain1;
21122e2c009bSjjc 			for (i = 0; i < 3; i++) {
21132e2c009bSjjc 				domain += item->i.p.domain2[i] <<
21142e2c009bSjjc 				    ((i + 1) * 8);
21152e2c009bSjjc 			}
21162e2c009bSjjc 			apic_id = item->i.p.apic_id;
21172e2c009bSjjc 
2118d821f0f0Sjjc 			if (lgrp_plat_cpu_node_update(node_domain, node_cnt,
2119d821f0f0Sjjc 			    cpu_node, cpu_count, apic_id, domain) < 0)
2120d821f0f0Sjjc 				return (-3);
2121dae2fa37Sjjc 
2122dae2fa37Sjjc 			proc_entry_count++;
21232e2c009bSjjc 			break;
21242e2c009bSjjc 
21252e2c009bSjjc 		case SRAT_MEMORY:	/* memory entry */
21262e2c009bSjjc 			if (!(item->i.m.flags & SRAT_ENABLED) ||
21272e2c009bSjjc 			    node_memory == NULL)
21282e2c009bSjjc 				break;
21292e2c009bSjjc 
21302e2c009bSjjc 			/*
21312e2c009bSjjc 			 * Get domain (node) ID and fill in domain/node
21322e2c009bSjjc 			 * to memory mapping table
21332e2c009bSjjc 			 */
21342e2c009bSjjc 			domain = item->i.m.domain;
21352e2c009bSjjc 			start = item->i.m.base_addr;
21362e2c009bSjjc 			length = item->i.m.len;
21372e2c009bSjjc 			end = start + length - 1;
21382e2c009bSjjc 
2139d821f0f0Sjjc 			if (lgrp_plat_node_memory_update(node_domain, node_cnt,
21402e2c009bSjjc 			    node_memory, start, end, domain) < 0)
2141d821f0f0Sjjc 				return (-4);
21422e2c009bSjjc 			break;
2143b6917abeSmishra 		case SRAT_X2APIC:	/* x2apic CPU entry */
2144b6917abeSmishra 			if (!(item->i.xp.flags & SRAT_ENABLED) ||
2145b6917abeSmishra 			    cpu_node == NULL)
2146b6917abeSmishra 				break;
2147b6917abeSmishra 
2148b6917abeSmishra 			/*
2149b6917abeSmishra 			 * Calculate domain (node) ID and fill in APIC ID to
2150b6917abeSmishra 			 * domain/node mapping table
2151b6917abeSmishra 			 */
2152b6917abeSmishra 			domain = item->i.xp.domain;
2153b6917abeSmishra 			apic_id = item->i.xp.x2apic_id;
2154b6917abeSmishra 
2155b6917abeSmishra 			if (lgrp_plat_cpu_node_update(node_domain, node_cnt,
2156b6917abeSmishra 			    cpu_node, cpu_count, apic_id, domain) < 0)
2157b6917abeSmishra 				return (-3);
2158b6917abeSmishra 
2159b6917abeSmishra 			proc_entry_count++;
2160b6917abeSmishra 			break;
21612e2c009bSjjc 
21622e2c009bSjjc 		default:
21632e2c009bSjjc 			break;
21642e2c009bSjjc 		}
21652e2c009bSjjc 
21662e2c009bSjjc 		item = (struct srat_item *)((uintptr_t)item + item->len);
21672e2c009bSjjc 	}
2168dae2fa37Sjjc 
2169dae2fa37Sjjc 	/*
2170dae2fa37Sjjc 	 * Should have seen at least as many SRAT processor entries as CPUs
2171dae2fa37Sjjc 	 */
2172d821f0f0Sjjc 	if (proc_entry_count < cpu_count)
2173d821f0f0Sjjc 		return (-5);
2174dae2fa37Sjjc 
2175d821f0f0Sjjc 	return (node_cnt);
21762e2c009bSjjc }
21772e2c009bSjjc 
21782e2c009bSjjc 
21792e2c009bSjjc /*
21802e2c009bSjjc  * Return number of proximity domains given in ACPI SRAT
21812e2c009bSjjc  */
21822e2c009bSjjc static int
21832e2c009bSjjc lgrp_plat_srat_domains(struct srat *tp)
21842e2c009bSjjc {
21852e2c009bSjjc 	int			domain_cnt;
21862e2c009bSjjc 	struct srat_item	*end;
21872e2c009bSjjc 	int			i;
21882e2c009bSjjc 	struct srat_item	*item;
21892e2c009bSjjc 	node_domain_map_t	node_domain[MAX_NODES];
21902e2c009bSjjc 
21912e2c009bSjjc 
21922e2c009bSjjc 	if (tp == NULL || !lgrp_plat_srat_enable)
21932e2c009bSjjc 		return (1);
21942e2c009bSjjc 
21952e2c009bSjjc 	/*
21962e2c009bSjjc 	 * Walk through SRAT, examining each CPU and memory entry to determine
21972e2c009bSjjc 	 * proximity domain ID for each.
21982e2c009bSjjc 	 */
21992e2c009bSjjc 	domain_cnt = 0;
22002e2c009bSjjc 	item = tp->list;
22012e2c009bSjjc 	end = (struct srat_item *)(tp->hdr.len + (uintptr_t)tp);
22022e2c009bSjjc 	bzero(node_domain, MAX_NODES * sizeof (node_domain_map_t));
22032e2c009bSjjc 	while (item < end) {
22042e2c009bSjjc 		uint32_t	domain;
22052e2c009bSjjc 		boolean_t	overflow;
22062e2c009bSjjc 		uint_t		start;
22072e2c009bSjjc 
22082e2c009bSjjc 		switch (item->type) {
22092e2c009bSjjc 		case SRAT_PROCESSOR:	/* CPU entry */
22102e2c009bSjjc 			if (!(item->i.p.flags & SRAT_ENABLED))
22112e2c009bSjjc 				break;
22122e2c009bSjjc 			domain = item->i.p.domain1;
22132e2c009bSjjc 			for (i = 0; i < 3; i++) {
22142e2c009bSjjc 				domain += item->i.p.domain2[i] <<
22152e2c009bSjjc 				    ((i + 1) * 8);
22162e2c009bSjjc 			}
22172e2c009bSjjc 			break;
22182e2c009bSjjc 
22192e2c009bSjjc 		case SRAT_MEMORY:	/* memory entry */
22202e2c009bSjjc 			if (!(item->i.m.flags & SRAT_ENABLED))
22212e2c009bSjjc 				break;
22222e2c009bSjjc 			domain = item->i.m.domain;
22232e2c009bSjjc 			break;
22242e2c009bSjjc 
2225b6917abeSmishra 		case SRAT_X2APIC:	/* x2apic CPU entry */
2226b6917abeSmishra 			if (!(item->i.xp.flags & SRAT_ENABLED))
2227b6917abeSmishra 				break;
2228b6917abeSmishra 			domain = item->i.xp.domain;
2229b6917abeSmishra 			break;
2230b6917abeSmishra 
22312e2c009bSjjc 		default:
22322e2c009bSjjc 			break;
22332e2c009bSjjc 		}
22342e2c009bSjjc 
22352e2c009bSjjc 		/*
22362e2c009bSjjc 		 * Count and keep track of which proximity domain IDs seen
22372e2c009bSjjc 		 */
22382e2c009bSjjc 		start = i = domain % MAX_NODES;
22392e2c009bSjjc 		overflow = B_TRUE;
22402e2c009bSjjc 		do {
22412e2c009bSjjc 			/*
22422e2c009bSjjc 			 * Create entry for proximity domain and increment
22432e2c009bSjjc 			 * count when no entry exists where proximity domain
22442e2c009bSjjc 			 * hashed
22452e2c009bSjjc 			 */
22462e2c009bSjjc 			if (!node_domain[i].exists) {
22472e2c009bSjjc 				node_domain[i].exists = 1;
22482e2c009bSjjc 				node_domain[i].prox_domain = domain;
22492e2c009bSjjc 				domain_cnt++;
22502e2c009bSjjc 				overflow = B_FALSE;
22512e2c009bSjjc 				break;
22522e2c009bSjjc 			}
22532e2c009bSjjc 
22542e2c009bSjjc 			/*
22552e2c009bSjjc 			 * Nothing to do when proximity domain seen already
22562e2c009bSjjc 			 * and its entry exists
22572e2c009bSjjc 			 */
22582e2c009bSjjc 			if (node_domain[i].prox_domain == domain) {
22592e2c009bSjjc 				overflow = B_FALSE;
22602e2c009bSjjc 				break;
22612e2c009bSjjc 			}
22622e2c009bSjjc 
22632e2c009bSjjc 			/*
22642e2c009bSjjc 			 * Entry exists where proximity domain hashed, but for
22652e2c009bSjjc 			 * different proximity domain so keep search for empty
22662e2c009bSjjc 			 * slot to put it or matching entry whichever comes
22672e2c009bSjjc 			 * first.
22682e2c009bSjjc 			 */
22692e2c009bSjjc 			i = (i + 1) % MAX_NODES;
22702e2c009bSjjc 		} while (i != start);
22712e2c009bSjjc 
22722e2c009bSjjc 		/*
22732e2c009bSjjc 		 * Didn't find empty or matching entry which means have more
22742e2c009bSjjc 		 * proximity domains than supported nodes (:-(
22752e2c009bSjjc 		 */
22762e2c009bSjjc 		ASSERT(overflow != B_TRUE);
22772e2c009bSjjc 		if (overflow == B_TRUE)
22782e2c009bSjjc 			return (-1);
22792e2c009bSjjc 
22802e2c009bSjjc 		item = (struct srat_item *)((uintptr_t)item + item->len);
22812e2c009bSjjc 	}
22822e2c009bSjjc 	return (domain_cnt);
22832e2c009bSjjc }
22842e2c009bSjjc 
22852e2c009bSjjc 
22862e2c009bSjjc /*
22872e2c009bSjjc  * Set lgroup latencies for 2 level lgroup topology
22882e2c009bSjjc  */
22892e2c009bSjjc static void
22902e2c009bSjjc lgrp_plat_2level_setup(node_phys_addr_map_t *node_memory,
22912e2c009bSjjc     lgrp_plat_latency_stats_t *lat_stats)
22922e2c009bSjjc {
22932e2c009bSjjc 	int	i;
22942e2c009bSjjc 
22952e2c009bSjjc 	ASSERT(node_memory != NULL && lat_stats != NULL);
22962e2c009bSjjc 
22972e2c009bSjjc 	if (lgrp_plat_node_cnt >= 4)
22982e2c009bSjjc 		cmn_err(CE_NOTE,
22992e2c009bSjjc 		    "MPO only optimizing for local and remote\n");
23002e2c009bSjjc 	for (i = 0; i < lgrp_plat_node_cnt; i++) {
23012e2c009bSjjc 		int	j;
23022e2c009bSjjc 
23032e2c009bSjjc 		if (!node_memory[i].exists)
23042e2c009bSjjc 			continue;
23052e2c009bSjjc 		for (j = 0; j < lgrp_plat_node_cnt; j++) {
23062e2c009bSjjc 			if (!node_memory[j].exists)
23072e2c009bSjjc 				continue;
23082e2c009bSjjc 			if (i == j)
23092e2c009bSjjc 				lat_stats->latencies[i][j] = 2;
23102e2c009bSjjc 			else
23112e2c009bSjjc 				lat_stats->latencies[i][j] = 3;
23122e2c009bSjjc 		}
23132e2c009bSjjc 	}
23142e2c009bSjjc 	lat_stats->latency_min = 2;
23152e2c009bSjjc 	lat_stats->latency_max = 3;
23162e2c009bSjjc 	lgrp_config(LGRP_CONFIG_FLATTEN, 2, 0);
23172e2c009bSjjc }
23182e2c009bSjjc 
23192e2c009bSjjc 
23202e2c009bSjjc /*
23212e2c009bSjjc  * The following Opteron specific constants, macros, types, and routines define
23222e2c009bSjjc  * PCI configuration space registers and how to read them to determine the NUMA
23232e2c009bSjjc  * configuration of *supported* Opteron processors.  They provide the same
23242e2c009bSjjc  * information that may be gotten from the ACPI System Resource Affinity Table
23252e2c009bSjjc  * (SRAT) if it exists on the machine of interest.
23262e2c009bSjjc  *
23272e2c009bSjjc  * The AMD BIOS and Kernel Developer's Guide (BKDG) for the processor family
23282e2c009bSjjc  * of interest describes all of these registers and their contents.  The main
23292e2c009bSjjc  * registers used by this code to determine the NUMA configuration of the
23302e2c009bSjjc  * machine are the node ID register for the number of NUMA nodes and the DRAM
23312e2c009bSjjc  * address map registers for the physical address range of each node.
23322e2c009bSjjc  *
23332e2c009bSjjc  * NOTE: The format and how to determine the NUMA configuration using PCI
23342e2c009bSjjc  *	 config space registers may change or may not be supported in future
23352e2c009bSjjc  *	 Opteron processor families.
23367c478bd9Sstevel@tonic-gate  */
23377c478bd9Sstevel@tonic-gate 
23387c478bd9Sstevel@tonic-gate /*
23397c478bd9Sstevel@tonic-gate  * How many bits to shift Opteron DRAM Address Map base and limit registers
23407c478bd9Sstevel@tonic-gate  * to get actual value
23417c478bd9Sstevel@tonic-gate  */
2342f78a91cdSjjc #define	OPT_DRAMADDR_HI_LSHIFT_ADDR	40	/* shift left for address */
2343f78a91cdSjjc #define	OPT_DRAMADDR_LO_LSHIFT_ADDR	8	/* shift left for address */
23447c478bd9Sstevel@tonic-gate 
2345f78a91cdSjjc #define	OPT_DRAMADDR_HI_MASK_ADDR	0x000000FF /* address bits 47-40 */
2346f78a91cdSjjc #define	OPT_DRAMADDR_LO_MASK_ADDR	0xFFFF0000 /* address bits 39-24 */
2347f78a91cdSjjc 
2348f78a91cdSjjc #define	OPT_DRAMADDR_LO_MASK_OFF	0xFFFFFF /* offset for address */
2349f78a91cdSjjc 
2350f78a91cdSjjc /*
2351f78a91cdSjjc  * Macros to derive addresses from Opteron DRAM Address Map registers
2352f78a91cdSjjc  */
2353f78a91cdSjjc #define	OPT_DRAMADDR_HI(reg) \
2354f78a91cdSjjc 	(((u_longlong_t)reg & OPT_DRAMADDR_HI_MASK_ADDR) << \
2355f78a91cdSjjc 	    OPT_DRAMADDR_HI_LSHIFT_ADDR)
2356f78a91cdSjjc 
2357f78a91cdSjjc #define	OPT_DRAMADDR_LO(reg) \
2358f78a91cdSjjc 	(((u_longlong_t)reg & OPT_DRAMADDR_LO_MASK_ADDR) << \
2359f78a91cdSjjc 	    OPT_DRAMADDR_LO_LSHIFT_ADDR)
2360f78a91cdSjjc 
2361f78a91cdSjjc #define	OPT_DRAMADDR(high, low) \
2362f78a91cdSjjc 	(OPT_DRAMADDR_HI(high) | OPT_DRAMADDR_LO(low))
23637c478bd9Sstevel@tonic-gate 
23647c478bd9Sstevel@tonic-gate /*
23657c478bd9Sstevel@tonic-gate  * Bit masks defining what's in Opteron DRAM Address Map base register
23667c478bd9Sstevel@tonic-gate  */
2367f78a91cdSjjc #define	OPT_DRAMBASE_LO_MASK_RE		0x1	/* read enable */
2368f78a91cdSjjc #define	OPT_DRAMBASE_LO_MASK_WE		0x2	/* write enable */
2369f78a91cdSjjc #define	OPT_DRAMBASE_LO_MASK_INTRLVEN	0x700	/* interleave */
23707c478bd9Sstevel@tonic-gate 
23717c478bd9Sstevel@tonic-gate /*
23727c478bd9Sstevel@tonic-gate  * Bit masks defining what's in Opteron DRAM Address Map limit register
23737c478bd9Sstevel@tonic-gate  */
2374f78a91cdSjjc #define	OPT_DRAMLIMIT_LO_MASK_DSTNODE	0x7		/* destination node */
2375f78a91cdSjjc #define	OPT_DRAMLIMIT_LO_MASK_INTRLVSEL	0x700		/* interleave select */
23767c478bd9Sstevel@tonic-gate 
23777c478bd9Sstevel@tonic-gate 
23787c478bd9Sstevel@tonic-gate /*
23797c478bd9Sstevel@tonic-gate  * Opteron Node ID register in PCI configuration space contains
23807c478bd9Sstevel@tonic-gate  * number of nodes in system, etc. for Opteron K8.  The following
23817c478bd9Sstevel@tonic-gate  * constants and macros define its contents, structure, and access.
23827c478bd9Sstevel@tonic-gate  */
23837c478bd9Sstevel@tonic-gate 
23847c478bd9Sstevel@tonic-gate /*
23857c478bd9Sstevel@tonic-gate  * Bit masks defining what's in Opteron Node ID register
23867c478bd9Sstevel@tonic-gate  */
23877c478bd9Sstevel@tonic-gate #define	OPT_NODE_MASK_ID	0x7	/* node ID */
23887c478bd9Sstevel@tonic-gate #define	OPT_NODE_MASK_CNT	0x70	/* node count */
23897c478bd9Sstevel@tonic-gate #define	OPT_NODE_MASK_IONODE	0x700	/* Hypertransport I/O hub node ID */
23907c478bd9Sstevel@tonic-gate #define	OPT_NODE_MASK_LCKNODE	0x7000	/* lock controller node ID */
23917c478bd9Sstevel@tonic-gate #define	OPT_NODE_MASK_CPUCNT	0xF0000	/* CPUs in system (0 means 1 CPU)  */
23927c478bd9Sstevel@tonic-gate 
23937c478bd9Sstevel@tonic-gate /*
23947c478bd9Sstevel@tonic-gate  * How many bits in Opteron Node ID register to shift right to get actual value
23957c478bd9Sstevel@tonic-gate  */
23967c478bd9Sstevel@tonic-gate #define	OPT_NODE_RSHIFT_CNT	0x4	/* shift right for node count value */
23977c478bd9Sstevel@tonic-gate 
23987c478bd9Sstevel@tonic-gate /*
23997c478bd9Sstevel@tonic-gate  * Macros to get values from Opteron Node ID register
24007c478bd9Sstevel@tonic-gate  */
24017c478bd9Sstevel@tonic-gate #define	OPT_NODE_CNT(reg) \
24027c478bd9Sstevel@tonic-gate 	((reg & OPT_NODE_MASK_CNT) >> OPT_NODE_RSHIFT_CNT)
24037c478bd9Sstevel@tonic-gate 
2404f78a91cdSjjc /*
2405f78a91cdSjjc  * Macro to setup PCI Extended Configuration Space (ECS) address to give to
2406f78a91cdSjjc  * "in/out" instructions
2407f78a91cdSjjc  *
2408f78a91cdSjjc  * NOTE: Should only be used in lgrp_plat_init() before MMIO setup because any
2409f78a91cdSjjc  *	 other uses should just do MMIO to access PCI ECS.
2410f78a91cdSjjc  *	 Must enable special bit in Northbridge Configuration Register on
2411f78a91cdSjjc  *	 Greyhound for extended CF8 space access to be able to access PCI ECS
2412f78a91cdSjjc  *	 using "in/out" instructions and restore special bit after done
2413f78a91cdSjjc  *	 accessing PCI ECS.
2414f78a91cdSjjc  */
2415f78a91cdSjjc #define	OPT_PCI_ECS_ADDR(bus, device, function, reg) \
2416f78a91cdSjjc 	(PCI_CONE | (((bus) & 0xff) << 16) | (((device & 0x1f)) << 11)  | \
2417f78a91cdSjjc 	    (((function) & 0x7) << 8) | ((reg) & 0xfc) | \
2418f78a91cdSjjc 	    ((((reg) >> 8) & 0xf) << 24))
24197c478bd9Sstevel@tonic-gate 
24207c478bd9Sstevel@tonic-gate /*
24217c478bd9Sstevel@tonic-gate  * PCI configuration space registers accessed by specifying
24227c478bd9Sstevel@tonic-gate  * a bus, device, function, and offset.  The following constants
24237c478bd9Sstevel@tonic-gate  * define the values needed to access Opteron K8 configuration
24247c478bd9Sstevel@tonic-gate  * info to determine its node topology
24257c478bd9Sstevel@tonic-gate  */
24267c478bd9Sstevel@tonic-gate 
24277c478bd9Sstevel@tonic-gate #define	OPT_PCS_BUS_CONFIG	0	/* Hypertransport config space bus */
24287c478bd9Sstevel@tonic-gate 
24297c478bd9Sstevel@tonic-gate /*
24307c478bd9Sstevel@tonic-gate  * Opteron PCI configuration space register function values
24317c478bd9Sstevel@tonic-gate  */
24327c478bd9Sstevel@tonic-gate #define	OPT_PCS_FUNC_HT		0	/* Hypertransport configuration */
24337c478bd9Sstevel@tonic-gate #define	OPT_PCS_FUNC_ADDRMAP	1	/* Address map configuration */
24347c478bd9Sstevel@tonic-gate #define	OPT_PCS_FUNC_DRAM	2	/* DRAM configuration */
24357c478bd9Sstevel@tonic-gate #define	OPT_PCS_FUNC_MISC	3	/* Miscellaneous configuration */
24367c478bd9Sstevel@tonic-gate 
24377c478bd9Sstevel@tonic-gate /*
24387c478bd9Sstevel@tonic-gate  * PCI Configuration Space register offsets
24397c478bd9Sstevel@tonic-gate  */
24407c478bd9Sstevel@tonic-gate #define	OPT_PCS_OFF_VENDOR	0x0	/* device/vendor ID register */
2441f78a91cdSjjc #define	OPT_PCS_OFF_DRAMBASE_HI	0x140	/* DRAM Base register (node 0) */
2442f78a91cdSjjc #define	OPT_PCS_OFF_DRAMBASE_LO	0x40	/* DRAM Base register (node 0) */
24437c478bd9Sstevel@tonic-gate #define	OPT_PCS_OFF_NODEID	0x60	/* Node ID register */
24447c478bd9Sstevel@tonic-gate 
24457c478bd9Sstevel@tonic-gate /*
24467c478bd9Sstevel@tonic-gate  * Opteron PCI Configuration Space device IDs for nodes
24477c478bd9Sstevel@tonic-gate  */
24487c478bd9Sstevel@tonic-gate #define	OPT_PCS_DEV_NODE0		24	/* device number for node 0 */
24497c478bd9Sstevel@tonic-gate 
24507c478bd9Sstevel@tonic-gate 
24517c478bd9Sstevel@tonic-gate /*
24527c478bd9Sstevel@tonic-gate  * Opteron DRAM address map gives base and limit for physical memory in a node
24537c478bd9Sstevel@tonic-gate  */
24547c478bd9Sstevel@tonic-gate typedef	struct opt_dram_addr_map {
2455f78a91cdSjjc 	uint32_t	base_hi;
2456f78a91cdSjjc 	uint32_t	base_lo;
2457f78a91cdSjjc 	uint32_t	limit_hi;
2458f78a91cdSjjc 	uint32_t	limit_lo;
24597c478bd9Sstevel@tonic-gate } opt_dram_addr_map_t;
24607c478bd9Sstevel@tonic-gate 
24617c478bd9Sstevel@tonic-gate 
24627c478bd9Sstevel@tonic-gate /*
2463f78a91cdSjjc  * Supported AMD processor families
2464f78a91cdSjjc  */
2465f78a91cdSjjc #define	AMD_FAMILY_HAMMER	15
2466f78a91cdSjjc #define	AMD_FAMILY_GREYHOUND	16
24677c478bd9Sstevel@tonic-gate 
2468f78a91cdSjjc /*
24692e2c009bSjjc  * Whether to have is_opteron() return 1 even when processor isn't supported
2470f78a91cdSjjc  */
2471f78a91cdSjjc uint_t	is_opteron_override = 0;
2472f78a91cdSjjc 
2473f78a91cdSjjc /*
2474f78a91cdSjjc  * AMD processor family for current CPU
2475f78a91cdSjjc  */
24767c478bd9Sstevel@tonic-gate uint_t	opt_family = 0;
2477f78a91cdSjjc 
24787c478bd9Sstevel@tonic-gate 
24797c478bd9Sstevel@tonic-gate /*
2480f78a91cdSjjc  * Determine whether we're running on a supported AMD Opteron since reading
2481f78a91cdSjjc  * node count and DRAM address map registers may have different format or
24822e2c009bSjjc  * may not be supported across processor families
24837c478bd9Sstevel@tonic-gate  */
24842e2c009bSjjc static int
24857c478bd9Sstevel@tonic-gate is_opteron(void)
24867c478bd9Sstevel@tonic-gate {
2487f78a91cdSjjc 
24887c478bd9Sstevel@tonic-gate 	if (x86_vendor != X86_VENDOR_AMD)
24897c478bd9Sstevel@tonic-gate 		return (0);
24907c478bd9Sstevel@tonic-gate 
2491f78a91cdSjjc 	opt_family = cpuid_getfamily(CPU);
2492f78a91cdSjjc 	if (opt_family == AMD_FAMILY_HAMMER ||
2493f78a91cdSjjc 	    opt_family == AMD_FAMILY_GREYHOUND || is_opteron_override)
24947c478bd9Sstevel@tonic-gate 		return (1);
24957c478bd9Sstevel@tonic-gate 	else
24967c478bd9Sstevel@tonic-gate 		return (0);
24977c478bd9Sstevel@tonic-gate }
24987c478bd9Sstevel@tonic-gate 
24992e2c009bSjjc 
25002e2c009bSjjc /*
25012e2c009bSjjc  * Determine NUMA configuration for Opteron from registers that live in PCI
25022e2c009bSjjc  * configuration space
25032e2c009bSjjc  */
25042e2c009bSjjc static void
25052e2c009bSjjc opt_get_numa_config(uint_t *node_cnt, int *mem_intrlv,
25062e2c009bSjjc     node_phys_addr_map_t *node_memory)
25077c478bd9Sstevel@tonic-gate {
25087c478bd9Sstevel@tonic-gate 	uint_t				bus;
25097c478bd9Sstevel@tonic-gate 	uint_t				dev;
25102e2c009bSjjc 	struct opt_dram_addr_map	dram_map[MAX_NODES];
25117c478bd9Sstevel@tonic-gate 	uint_t				node;
25122e2c009bSjjc 	uint_t				node_info[MAX_NODES];
2513f78a91cdSjjc 	uint_t				off_hi;
2514f78a91cdSjjc 	uint_t				off_lo;
2515f78a91cdSjjc 	uint64_t			nb_cfg_reg;
25167c478bd9Sstevel@tonic-gate 
25177c478bd9Sstevel@tonic-gate 	/*
25187c478bd9Sstevel@tonic-gate 	 * Read configuration registers from PCI configuration space to
25197c478bd9Sstevel@tonic-gate 	 * determine node information, which memory is in each node, etc.
25207c478bd9Sstevel@tonic-gate 	 *
25217c478bd9Sstevel@tonic-gate 	 * Write to PCI configuration space address register to specify
25227c478bd9Sstevel@tonic-gate 	 * which configuration register to read and read/write PCI
25237c478bd9Sstevel@tonic-gate 	 * configuration space data register to get/set contents
25247c478bd9Sstevel@tonic-gate 	 */
25257c478bd9Sstevel@tonic-gate 	bus = OPT_PCS_BUS_CONFIG;
25267c478bd9Sstevel@tonic-gate 	dev = OPT_PCS_DEV_NODE0;
2527f78a91cdSjjc 	off_hi = OPT_PCS_OFF_DRAMBASE_HI;
2528f78a91cdSjjc 	off_lo = OPT_PCS_OFF_DRAMBASE_LO;
25297c478bd9Sstevel@tonic-gate 
25307c478bd9Sstevel@tonic-gate 	/*
25317c478bd9Sstevel@tonic-gate 	 * Read node ID register for node 0 to get node count
25327c478bd9Sstevel@tonic-gate 	 */
25332e2c009bSjjc 	node_info[0] = pci_getl_func(bus, dev, OPT_PCS_FUNC_HT,
2534ef50d8c0Sesaxe 	    OPT_PCS_OFF_NODEID);
25352e2c009bSjjc 	*node_cnt = OPT_NODE_CNT(node_info[0]) + 1;
25362e2c009bSjjc 
25372e2c009bSjjc 	/*
25382e2c009bSjjc 	 * If number of nodes is more than maximum supported, then set node
25392e2c009bSjjc 	 * count to 1 and treat system as UMA instead of NUMA.
25402e2c009bSjjc 	 */
25412e2c009bSjjc 	if (*node_cnt > MAX_NODES) {
25422e2c009bSjjc 		*node_cnt = 1;
25432e2c009bSjjc 		return;
25442e2c009bSjjc 	}
25457c478bd9Sstevel@tonic-gate 
2546f78a91cdSjjc 	/*
2547f78a91cdSjjc 	 * For Greyhound, PCI Extended Configuration Space must be enabled to
2548f78a91cdSjjc 	 * read high DRAM address map base and limit registers
2549f78a91cdSjjc 	 */
2550f78a91cdSjjc 	if (opt_family == AMD_FAMILY_GREYHOUND) {
2551f78a91cdSjjc 		nb_cfg_reg = rdmsr(MSR_AMD_NB_CFG);
2552f78a91cdSjjc 		if ((nb_cfg_reg & AMD_GH_NB_CFG_EN_ECS) == 0)
2553f78a91cdSjjc 			wrmsr(MSR_AMD_NB_CFG,
2554f78a91cdSjjc 			    nb_cfg_reg | AMD_GH_NB_CFG_EN_ECS);
2555f78a91cdSjjc 	}
2556f78a91cdSjjc 
25572e2c009bSjjc 	for (node = 0; node < *node_cnt; node++) {
2558f78a91cdSjjc 		uint32_t	base_hi;
2559f78a91cdSjjc 		uint32_t	base_lo;
2560f78a91cdSjjc 		uint32_t	limit_hi;
2561f78a91cdSjjc 		uint32_t	limit_lo;
2562f78a91cdSjjc 
25637c478bd9Sstevel@tonic-gate 		/*
25647c478bd9Sstevel@tonic-gate 		 * Read node ID register (except for node 0 which we just read)
25657c478bd9Sstevel@tonic-gate 		 */
25667c478bd9Sstevel@tonic-gate 		if (node > 0) {
25672e2c009bSjjc 			node_info[node] = pci_getl_func(bus, dev,
2568ef50d8c0Sesaxe 			    OPT_PCS_FUNC_HT, OPT_PCS_OFF_NODEID);
25697c478bd9Sstevel@tonic-gate 		}
25707c478bd9Sstevel@tonic-gate 
25717c478bd9Sstevel@tonic-gate 		/*
25727c478bd9Sstevel@tonic-gate 		 * Read DRAM base and limit registers which specify
25737c478bd9Sstevel@tonic-gate 		 * physical memory range of each node
25747c478bd9Sstevel@tonic-gate 		 */
2575f78a91cdSjjc 		if (opt_family != AMD_FAMILY_GREYHOUND)
2576f78a91cdSjjc 			base_hi = 0;
2577f78a91cdSjjc 		else {
2578f78a91cdSjjc 			outl(PCI_CONFADD, OPT_PCI_ECS_ADDR(bus, dev,
2579f78a91cdSjjc 			    OPT_PCS_FUNC_ADDRMAP, off_hi));
25802e2c009bSjjc 			base_hi = dram_map[node].base_hi =
2581f78a91cdSjjc 			    inl(PCI_CONFDATA);
2582f78a91cdSjjc 		}
25832e2c009bSjjc 		base_lo = dram_map[node].base_lo = pci_getl_func(bus, dev,
2584f78a91cdSjjc 		    OPT_PCS_FUNC_ADDRMAP, off_lo);
2585f78a91cdSjjc 
25862e2c009bSjjc 		if ((dram_map[node].base_lo & OPT_DRAMBASE_LO_MASK_INTRLVEN) &&
25872e2c009bSjjc 		    mem_intrlv)
25882e2c009bSjjc 			*mem_intrlv = *mem_intrlv + 1;
25897c478bd9Sstevel@tonic-gate 
2590f78a91cdSjjc 		off_hi += 4;	/* high limit register offset */
2591f78a91cdSjjc 		if (opt_family != AMD_FAMILY_GREYHOUND)
2592f78a91cdSjjc 			limit_hi = 0;
2593f78a91cdSjjc 		else {
2594f78a91cdSjjc 			outl(PCI_CONFADD, OPT_PCI_ECS_ADDR(bus, dev,
2595f78a91cdSjjc 			    OPT_PCS_FUNC_ADDRMAP, off_hi));
25962e2c009bSjjc 			limit_hi = dram_map[node].limit_hi =
2597f78a91cdSjjc 			    inl(PCI_CONFDATA);
2598f78a91cdSjjc 		}
2599f78a91cdSjjc 
2600f78a91cdSjjc 		off_lo += 4;	/* low limit register offset */
26012e2c009bSjjc 		limit_lo = dram_map[node].limit_lo = pci_getl_func(bus,
2602f78a91cdSjjc 		    dev, OPT_PCS_FUNC_ADDRMAP, off_lo);
26037c478bd9Sstevel@tonic-gate 
26047c478bd9Sstevel@tonic-gate 		/*
2605f78a91cdSjjc 		 * Increment device number to next node and register offsets
2606f78a91cdSjjc 		 * for DRAM base register of next node
26077c478bd9Sstevel@tonic-gate 		 */
2608f78a91cdSjjc 		off_hi += 4;
2609f78a91cdSjjc 		off_lo += 4;
26107c478bd9Sstevel@tonic-gate 		dev++;
26117c478bd9Sstevel@tonic-gate 
26127c478bd9Sstevel@tonic-gate 		/*
2613a940d195Sjjc 		 * Both read and write enable bits must be enabled in DRAM
2614a940d195Sjjc 		 * address map base register for physical memory to exist in
2615a940d195Sjjc 		 * node
2616a940d195Sjjc 		 */
2617f78a91cdSjjc 		if ((base_lo & OPT_DRAMBASE_LO_MASK_RE) == 0 ||
2618f78a91cdSjjc 		    (base_lo & OPT_DRAMBASE_LO_MASK_WE) == 0) {
2619a940d195Sjjc 			/*
2620a940d195Sjjc 			 * Mark node memory as non-existent and set start and
26212e2c009bSjjc 			 * end addresses to be same in node_memory[]
2622a940d195Sjjc 			 */
26232e2c009bSjjc 			node_memory[node].exists = 0;
26242e2c009bSjjc 			node_memory[node].start = node_memory[node].end =
26252e2c009bSjjc 			    (pfn_t)-1;
2626a940d195Sjjc 			continue;
2627a940d195Sjjc 		}
2628a940d195Sjjc 
2629a940d195Sjjc 		/*
2630a940d195Sjjc 		 * Mark node memory as existing and remember physical address
2631a940d195Sjjc 		 * range of each node for use later
26327c478bd9Sstevel@tonic-gate 		 */
26332e2c009bSjjc 		node_memory[node].exists = 1;
2634f78a91cdSjjc 
26352e2c009bSjjc 		node_memory[node].start = btop(OPT_DRAMADDR(base_hi, base_lo));
2636f78a91cdSjjc 
26372e2c009bSjjc 		node_memory[node].end = btop(OPT_DRAMADDR(limit_hi, limit_lo) |
2638f78a91cdSjjc 		    OPT_DRAMADDR_LO_MASK_OFF);
2639f78a91cdSjjc 	}
2640f78a91cdSjjc 
2641f78a91cdSjjc 	/*
2642f78a91cdSjjc 	 * Restore PCI Extended Configuration Space enable bit
2643f78a91cdSjjc 	 */
2644f78a91cdSjjc 	if (opt_family == AMD_FAMILY_GREYHOUND) {
2645f78a91cdSjjc 		if ((nb_cfg_reg & AMD_GH_NB_CFG_EN_ECS) == 0)
2646f78a91cdSjjc 			wrmsr(MSR_AMD_NB_CFG, nb_cfg_reg);
26477c478bd9Sstevel@tonic-gate 	}
26487c478bd9Sstevel@tonic-gate }
26497c478bd9Sstevel@tonic-gate 
26507c478bd9Sstevel@tonic-gate 
26517c478bd9Sstevel@tonic-gate /*
26522e2c009bSjjc  * Return average amount of time to read vendor ID register on Northbridge
26532e2c009bSjjc  * N times on specified destination node from current CPU
26547c478bd9Sstevel@tonic-gate  */
26557c478bd9Sstevel@tonic-gate static hrtime_t
26562e2c009bSjjc opt_probe_vendor(int dest_node, int nreads)
26577c478bd9Sstevel@tonic-gate {
26582e2c009bSjjc 	int		cnt;
26597c478bd9Sstevel@tonic-gate 	uint_t		dev;
26607c478bd9Sstevel@tonic-gate 	/* LINTED: set but not used in function */
26617c478bd9Sstevel@tonic-gate 	volatile uint_t	dev_vendor;
26627c478bd9Sstevel@tonic-gate 	hrtime_t	elapsed;
26637c478bd9Sstevel@tonic-gate 	hrtime_t	end;
26647c478bd9Sstevel@tonic-gate 	int		ipl;
26657c478bd9Sstevel@tonic-gate 	hrtime_t	start;
26667c478bd9Sstevel@tonic-gate 
26672e2c009bSjjc 	dev = OPT_PCS_DEV_NODE0 + dest_node;
26687c478bd9Sstevel@tonic-gate 	kpreempt_disable();
26697c478bd9Sstevel@tonic-gate 	ipl = spl8();
26702e2c009bSjjc 	outl(PCI_CONFADD, PCI_CADDR1(0, dev, OPT_PCS_FUNC_DRAM,
26717c478bd9Sstevel@tonic-gate 	    OPT_PCS_OFF_VENDOR));
26727c478bd9Sstevel@tonic-gate 	start = gethrtime();
26732e2c009bSjjc 	for (cnt = 0; cnt < nreads; cnt++)
26747c478bd9Sstevel@tonic-gate 		dev_vendor = inl(PCI_CONFDATA);
26757c478bd9Sstevel@tonic-gate 	end = gethrtime();
26762e2c009bSjjc 	elapsed = (end - start) / nreads;
26777c478bd9Sstevel@tonic-gate 	splx(ipl);
26787c478bd9Sstevel@tonic-gate 	kpreempt_enable();
26792e2c009bSjjc 	return (elapsed);
26807c478bd9Sstevel@tonic-gate }
2681