184ab085aSmws /* 284ab085aSmws * CDDL HEADER START 384ab085aSmws * 484ab085aSmws * The contents of this file are subject to the terms of the 580ab886dSwesolows * Common Development and Distribution License (the "License"). 680ab886dSwesolows * You may not use this file except in compliance with the License. 784ab085aSmws * 884ab085aSmws * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 984ab085aSmws * or http://www.opensolaris.org/os/licensing. 1084ab085aSmws * See the License for the specific language governing permissions 1184ab085aSmws * and limitations under the License. 1284ab085aSmws * 1384ab085aSmws * When distributing Covered Code, include this CDDL HEADER in each 1484ab085aSmws * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 1584ab085aSmws * If applicable, add the following below this CDDL HEADER, with the 1684ab085aSmws * fields enclosed by brackets "[]" replaced with your own identifying 1784ab085aSmws * information: Portions Copyright [yyyy] [name of copyright owner] 1884ab085aSmws * 1984ab085aSmws * CDDL HEADER END 2084ab085aSmws */ 2184ab085aSmws 2284ab085aSmws /* 234e901881SDale Ghent * Copyright 2015 OmniTI Computer Consulting, Inc. All rights reserved. 24*38d76b18SRobert Mustacchi * Copyright 2016 Joyent, Inc. 2503f9f63dSTom Pothier * Copyright 2010 Sun Microsystems, Inc. All rights reserved. 2684ab085aSmws * Use is subject to license terms. 2784ab085aSmws */ 2884ab085aSmws 2984ab085aSmws /* 3084ab085aSmws * This header file defines the interfaces available from the SMBIOS access 3184ab085aSmws * library, libsmbios, and an equivalent kernel module. This API can be used 3284ab085aSmws * to access DMTF SMBIOS data from a device, file, or raw memory buffer. 3384ab085aSmws * 344e901881SDale Ghent * This is NOT a Public interface, and should be considered Unstable, as it is 354e901881SDale Ghent * subject to change without notice as the DMTF SMBIOS specification evolves. 364e901881SDale Ghent * Therefore, be aware that any program linked with this API in this 374e901881SDale Ghent * instance of illumos is almost guaranteed to break in the next release. 3884ab085aSmws */ 3984ab085aSmws 4084ab085aSmws #ifndef _SYS_SMBIOS_H 4184ab085aSmws #define _SYS_SMBIOS_H 4284ab085aSmws 4384ab085aSmws #include <sys/types.h> 4484ab085aSmws 4584ab085aSmws #ifdef __cplusplus 4684ab085aSmws extern "C" { 4784ab085aSmws #endif 4884ab085aSmws 4984ab085aSmws /* 504e901881SDale Ghent * SMBIOS Structure Table Entry Point. See DSP0134 5.2.1 for more information. 5184ab085aSmws * The structure table entry point is located by searching for the anchor. 5284ab085aSmws */ 53e4586ebfSmws #pragma pack(1) 54e4586ebfSmws 5584ab085aSmws typedef struct smbios_entry { 5684ab085aSmws char smbe_eanchor[4]; /* anchor tag (SMB_ENTRY_EANCHOR) */ 5784ab085aSmws uint8_t smbe_ecksum; /* checksum of entry point structure */ 5884ab085aSmws uint8_t smbe_elen; /* length in bytes of entry point */ 5984ab085aSmws uint8_t smbe_major; /* major version of the SMBIOS spec */ 6084ab085aSmws uint8_t smbe_minor; /* minor version of the SMBIOS spec */ 6184ab085aSmws uint16_t smbe_maxssize; /* maximum size in bytes of a struct */ 6284ab085aSmws uint8_t smbe_revision; /* entry point structure revision */ 6384ab085aSmws uint8_t smbe_format[5]; /* entry point revision-specific data */ 6484ab085aSmws char smbe_ianchor[5]; /* intermed. tag (SMB_ENTRY_IANCHOR) */ 6584ab085aSmws uint8_t smbe_icksum; /* intermed. checksum */ 6684ab085aSmws uint16_t smbe_stlen; /* length in bytes of structure table */ 6784ab085aSmws uint32_t smbe_staddr; /* physical addr of structure table */ 6884ab085aSmws uint16_t smbe_stnum; /* number of structure table entries */ 6984ab085aSmws uint8_t smbe_bcdrev; /* BCD value representing DMI version */ 7084ab085aSmws } smbios_entry_t; 7184ab085aSmws 72e4586ebfSmws #pragma pack() 73e4586ebfSmws 7484ab085aSmws #define SMB_ENTRY_EANCHOR "_SM_" /* structure table entry point anchor */ 7584ab085aSmws #define SMB_ENTRY_EANCHORLEN 4 /* length of entry point anchor */ 7684ab085aSmws #define SMB_ENTRY_IANCHOR "_DMI_" /* intermediate anchor string */ 7784ab085aSmws #define SMB_ENTRY_IANCHORLEN 5 /* length of intermediate anchor */ 7880ab886dSwesolows #define SMB_ENTRY_MAXLEN 255 /* maximum length of entry point */ 7984ab085aSmws 8084ab085aSmws /* 8184ab085aSmws * Structure type codes. The comments next to each type include an (R) note to 824e901881SDale Ghent * indicate a structure that is required as of SMBIOS v2.8 and an (O) note to 834e901881SDale Ghent * indicate a structure that is obsolete as of SMBIOS v2.8. 8484ab085aSmws */ 8584ab085aSmws #define SMB_TYPE_BIOS 0 /* BIOS information (R) */ 8684ab085aSmws #define SMB_TYPE_SYSTEM 1 /* system information (R) */ 8784ab085aSmws #define SMB_TYPE_BASEBOARD 2 /* base board */ 8884ab085aSmws #define SMB_TYPE_CHASSIS 3 /* system enclosure or chassis (R) */ 8984ab085aSmws #define SMB_TYPE_PROCESSOR 4 /* processor (R) */ 9084ab085aSmws #define SMB_TYPE_MEMCTL 5 /* memory controller (O) */ 9184ab085aSmws #define SMB_TYPE_MEMMOD 6 /* memory module (O) */ 9284ab085aSmws #define SMB_TYPE_CACHE 7 /* processor cache (R) */ 9384ab085aSmws #define SMB_TYPE_PORT 8 /* port connector */ 9484ab085aSmws #define SMB_TYPE_SLOT 9 /* upgradeable system slot (R) */ 954e901881SDale Ghent #define SMB_TYPE_OBDEVS 10 /* on-board devices (O) */ 9684ab085aSmws #define SMB_TYPE_OEMSTR 11 /* OEM string table */ 9784ab085aSmws #define SMB_TYPE_SYSCONFSTR 12 /* system configuration string table */ 9884ab085aSmws #define SMB_TYPE_LANG 13 /* BIOS language information */ 9984ab085aSmws #define SMB_TYPE_GROUP 14 /* group associations */ 10084ab085aSmws #define SMB_TYPE_EVENTLOG 15 /* system event log */ 10184ab085aSmws #define SMB_TYPE_MEMARRAY 16 /* physical memory array (R) */ 10284ab085aSmws #define SMB_TYPE_MEMDEVICE 17 /* memory device (R) */ 10384ab085aSmws #define SMB_TYPE_MEMERR32 18 /* 32-bit memory error information */ 10484ab085aSmws #define SMB_TYPE_MEMARRAYMAP 19 /* memory array mapped address (R) */ 1054e901881SDale Ghent #define SMB_TYPE_MEMDEVICEMAP 20 /* memory device mapped address */ 10684ab085aSmws #define SMB_TYPE_POINTDEV 21 /* built-in pointing device */ 10784ab085aSmws #define SMB_TYPE_BATTERY 22 /* portable battery */ 10884ab085aSmws #define SMB_TYPE_RESET 23 /* system reset settings */ 10984ab085aSmws #define SMB_TYPE_SECURITY 24 /* hardware security settings */ 11084ab085aSmws #define SMB_TYPE_POWERCTL 25 /* system power controls */ 11184ab085aSmws #define SMB_TYPE_VPROBE 26 /* voltage probe */ 11284ab085aSmws #define SMB_TYPE_COOLDEV 27 /* cooling device */ 11384ab085aSmws #define SMB_TYPE_TPROBE 28 /* temperature probe */ 11484ab085aSmws #define SMB_TYPE_IPROBE 29 /* current probe */ 11584ab085aSmws #define SMB_TYPE_OOBRA 30 /* out-of-band remote access facility */ 11684ab085aSmws #define SMB_TYPE_BIS 31 /* boot integrity services */ 11784ab085aSmws #define SMB_TYPE_BOOT 32 /* system boot status (R) */ 11884ab085aSmws #define SMB_TYPE_MEMERR64 33 /* 64-bit memory error information */ 11984ab085aSmws #define SMB_TYPE_MGMTDEV 34 /* management device */ 12084ab085aSmws #define SMB_TYPE_MGMTDEVCP 35 /* management device component */ 12184ab085aSmws #define SMB_TYPE_MGMTDEVDATA 36 /* management device threshold data */ 12284ab085aSmws #define SMB_TYPE_MEMCHAN 37 /* memory channel */ 12384ab085aSmws #define SMB_TYPE_IPMIDEV 38 /* IPMI device information */ 12484ab085aSmws #define SMB_TYPE_POWERSUP 39 /* system power supply */ 1254e901881SDale Ghent #define SMB_TYPE_ADDINFO 40 /* additional information */ 12603f9f63dSTom Pothier #define SMB_TYPE_OBDEVEXT 41 /* on-board device extended info */ 1274e901881SDale Ghent #define SMB_TYPE_MCHI 42 /* mgmt controller host interface */ 128*38d76b18SRobert Mustacchi #define SMB_TYPE_TPM 43 /* TPM device */ 12984ab085aSmws #define SMB_TYPE_INACTIVE 126 /* inactive table entry */ 13084ab085aSmws #define SMB_TYPE_EOT 127 /* end of table */ 13184ab085aSmws 13284ab085aSmws #define SMB_TYPE_OEM_LO 128 /* start of OEM-specific type range */ 133074bb90dSTom Pothier #define SUN_OEM_EXT_PROCESSOR 132 /* processor extended info */ 13403f9f63dSTom Pothier #define SUN_OEM_EXT_PORT 136 /* port exteded info */ 135074bb90dSTom Pothier #define SUN_OEM_PCIEXRC 138 /* PCIE RootComplex/RootPort info */ 136074bb90dSTom Pothier #define SUN_OEM_EXT_MEMARRAY 144 /* phys memory array extended info */ 137074bb90dSTom Pothier #define SUN_OEM_EXT_MEMDEVICE 145 /* memory device extended info */ 13884ab085aSmws #define SMB_TYPE_OEM_HI 256 /* end of OEM-specific type range */ 13984ab085aSmws 14084ab085aSmws /* 1419c94f155SCheng Sean Ye * OEM string indicating "Platform Resource Management Specification" 1429c94f155SCheng Sean Ye * compliance. 1439c94f155SCheng Sean Ye */ 1449c94f155SCheng Sean Ye #define SMB_PRMS1 "SUNW-PRMS-1" 1459c94f155SCheng Sean Ye 1469c94f155SCheng Sean Ye /* 1479c94f155SCheng Sean Ye * Some default values set by BIOS vendor 1489c94f155SCheng Sean Ye */ 1499c94f155SCheng Sean Ye #define SMB_DEFAULT1 "To Be Filled By O.E.M." 1509c94f155SCheng Sean Ye #define SMB_DEFAULT2 "Not Available" 1519c94f155SCheng Sean Ye 1529c94f155SCheng Sean Ye /* 15384ab085aSmws * SMBIOS Common Information. These structures do not correspond to anything 15484ab085aSmws * in the SMBIOS specification, but allow library clients to more easily read 15584ab085aSmws * information that is frequently encoded into the various SMBIOS structures. 15684ab085aSmws */ 15784ab085aSmws typedef struct smbios_info { 15884ab085aSmws const char *smbi_manufacturer; /* manufacturer */ 15984ab085aSmws const char *smbi_product; /* product name */ 16084ab085aSmws const char *smbi_version; /* version */ 16184ab085aSmws const char *smbi_serial; /* serial number */ 16284ab085aSmws const char *smbi_asset; /* asset tag */ 16384ab085aSmws const char *smbi_location; /* location tag */ 16484ab085aSmws const char *smbi_part; /* part number */ 16584ab085aSmws } smbios_info_t; 16684ab085aSmws 16784ab085aSmws typedef struct smbios_version { 16884ab085aSmws uint8_t smbv_major; /* version major number */ 16984ab085aSmws uint8_t smbv_minor; /* version minor number */ 17084ab085aSmws } smbios_version_t; 17184ab085aSmws 172074bb90dSTom Pothier #define SMB_CONT_BYTE 1 /* contained elements are byte size */ 173074bb90dSTom Pothier #define SMB_CONT_WORD 2 /* contained elements are word size */ 174074bb90dSTom Pothier #define SMB_CONT_MAX 255 /* maximum contained objects */ 175074bb90dSTom Pothier 17684ab085aSmws /* 1774e901881SDale Ghent * SMBIOS Bios Information. See DSP0134 Section 7.1 for more information. 178*38d76b18SRobert Mustacchi * smbb_romsize is converted from the implementation format into bytes. Note, if 179*38d76b18SRobert Mustacchi * we do not have an extended BIOS ROM size, it is filled in with the default 180*38d76b18SRobert Mustacchi * BIOS ROM size. 18184ab085aSmws */ 18284ab085aSmws typedef struct smbios_bios { 18384ab085aSmws const char *smbb_vendor; /* bios vendor string */ 18484ab085aSmws const char *smbb_version; /* bios version string */ 18584ab085aSmws const char *smbb_reldate; /* bios release date */ 18684ab085aSmws uint32_t smbb_segment; /* bios address segment location */ 18784ab085aSmws uint32_t smbb_romsize; /* bios rom size in bytes */ 18884ab085aSmws uint32_t smbb_runsize; /* bios image size in bytes */ 18984ab085aSmws uint64_t smbb_cflags; /* bios characteristics */ 19084ab085aSmws const uint8_t *smbb_xcflags; /* bios characteristics extensions */ 19184ab085aSmws size_t smbb_nxcflags; /* number of smbb_xcflags[] bytes */ 19284ab085aSmws smbios_version_t smbb_biosv; /* bios version */ 19384ab085aSmws smbios_version_t smbb_ecfwv; /* bios embedded ctrl f/w version */ 194*38d76b18SRobert Mustacchi uint64_t smbb_extromsize; /* Extended bios ROM Size */ 19584ab085aSmws } smbios_bios_t; 19684ab085aSmws 19784ab085aSmws #define SMB_BIOSFL_RSV0 0x00000001 /* reserved bit zero */ 19884ab085aSmws #define SMB_BIOSFL_RSV1 0x00000002 /* reserved bit one */ 19984ab085aSmws #define SMB_BIOSFL_UNKNOWN 0x00000004 /* unknown */ 20084ab085aSmws #define SMB_BIOSFL_BCNOTSUP 0x00000008 /* BIOS chars not supported */ 20184ab085aSmws #define SMB_BIOSFL_ISA 0x00000010 /* ISA is supported */ 20284ab085aSmws #define SMB_BIOSFL_MCA 0x00000020 /* MCA is supported */ 20384ab085aSmws #define SMB_BIOSFL_EISA 0x00000040 /* EISA is supported */ 20484ab085aSmws #define SMB_BIOSFL_PCI 0x00000080 /* PCI is supported */ 20584ab085aSmws #define SMB_BIOSFL_PCMCIA 0x00000100 /* PCMCIA is supported */ 20684ab085aSmws #define SMB_BIOSFL_PLUGNPLAY 0x00000200 /* Plug and Play is supported */ 20784ab085aSmws #define SMB_BIOSFL_APM 0x00000400 /* APM is supported */ 20884ab085aSmws #define SMB_BIOSFL_FLASH 0x00000800 /* BIOS is Flash Upgradeable */ 20984ab085aSmws #define SMB_BIOSFL_SHADOW 0x00001000 /* BIOS shadowing is allowed */ 21084ab085aSmws #define SMB_BIOSFL_VLVESA 0x00002000 /* VL-VESA is supported */ 21184ab085aSmws #define SMB_BIOSFL_ESCD 0x00004000 /* ESCD support is available */ 21284ab085aSmws #define SMB_BIOSFL_CDBOOT 0x00008000 /* Boot from CD is supported */ 21384ab085aSmws #define SMB_BIOSFL_SELBOOT 0x00010000 /* Selectable Boot supported */ 21484ab085aSmws #define SMB_BIOSFL_ROMSOCK 0x00020000 /* BIOS ROM is socketed */ 21584ab085aSmws #define SMB_BIOSFL_PCMBOOT 0x00040000 /* Boot from PCMCIA supported */ 21684ab085aSmws #define SMB_BIOSFL_EDD 0x00080000 /* EDD Spec is supported */ 21784ab085aSmws #define SMB_BIOSFL_NEC9800 0x00100000 /* int 0x13 NEC 9800 floppy */ 21884ab085aSmws #define SMB_BIOSFL_TOSHIBA 0x00200000 /* int 0x13 Toshiba floppy */ 21984ab085aSmws #define SMB_BIOSFL_525_360K 0x00400000 /* int 0x13 5.25" 360K floppy */ 22084ab085aSmws #define SMB_BIOSFL_525_12M 0x00800000 /* int 0x13 5.25" 1.2M floppy */ 22184ab085aSmws #define SMB_BIOSFL_35_720K 0x01000000 /* int 0x13 3.5" 720K floppy */ 22284ab085aSmws #define SMB_BIOSFL_35_288M 0x02000000 /* int 0x13 3.5" 2.88M floppy */ 22384ab085aSmws #define SMB_BIOSFL_I5_PRINT 0x04000000 /* int 0x5 print screen svcs */ 22484ab085aSmws #define SMB_BIOSFL_I9_KBD 0x08000000 /* int 0x9 8042 keyboard svcs */ 22584ab085aSmws #define SMB_BIOSFL_I14_SER 0x10000000 /* int 0x14 serial svcs */ 22684ab085aSmws #define SMB_BIOSFL_I17_PRINTER 0x20000000 /* int 0x17 printer svcs */ 22784ab085aSmws #define SMB_BIOSFL_I10_CGA 0x40000000 /* int 0x10 CGA svcs */ 22884ab085aSmws #define SMB_BIOSFL_NEC_PC98 0x80000000 /* NEC PC-98 */ 22984ab085aSmws 230*38d76b18SRobert Mustacchi /* 231*38d76b18SRobert Mustacchi * These values are used to allow consumers to have raw access to the extended 232*38d76b18SRobert Mustacchi * characteristic flags. We explicitly don't include the extended BIOS 233*38d76b18SRobert Mustacchi * information from section 3.1 as part of this as it has its own member. 234*38d76b18SRobert Mustacchi */ 2354e901881SDale Ghent #define SMB_BIOSXB_1 0 /* bios extension byte 1 (7.1.2.1) */ 2364e901881SDale Ghent #define SMB_BIOSXB_2 1 /* bios extension byte 2 (7.1.2.2) */ 23784ab085aSmws #define SMB_BIOSXB_BIOS_MAJ 2 /* bios major version */ 23884ab085aSmws #define SMB_BIOSXB_BIOS_MIN 3 /* bios minor version */ 23984ab085aSmws #define SMB_BIOSXB_ECFW_MAJ 4 /* extended ctlr f/w major version */ 24084ab085aSmws #define SMB_BIOSXB_ECFW_MIN 5 /* extended ctlr f/w minor version */ 24184ab085aSmws 24284ab085aSmws #define SMB_BIOSXB1_ACPI 0x01 /* ACPI is supported */ 24384ab085aSmws #define SMB_BIOSXB1_USBL 0x02 /* USB legacy is supported */ 24484ab085aSmws #define SMB_BIOSXB1_AGP 0x04 /* AGP is supported */ 24584ab085aSmws #define SMB_BIOSXB1_I20 0x08 /* I2O boot is supported */ 24684ab085aSmws #define SMB_BIOSXB1_LS120 0x10 /* LS-120 boot is supported */ 24784ab085aSmws #define SMB_BIOSXB1_ATZIP 0x20 /* ATAPI ZIP drive boot is supported */ 24884ab085aSmws #define SMB_BIOSXB1_1394 0x40 /* 1394 boot is supported */ 24984ab085aSmws #define SMB_BIOSXB1_SMBAT 0x80 /* Smart Battery is supported */ 25084ab085aSmws 25184ab085aSmws #define SMB_BIOSXB2_BBOOT 0x01 /* BIOS Boot Specification supported */ 25284ab085aSmws #define SMB_BIOSXB2_FKNETSVC 0x02 /* F-key Network Svc boot supported */ 25384ab085aSmws #define SMB_BIOSXB2_ETCDIST 0x04 /* Enable Targeted Content Distrib. */ 2544e901881SDale Ghent #define SMB_BIOSXB2_UEFI 0x08 /* UEFI Specification supported */ 2554e901881SDale Ghent #define SMB_BIOSXB2_VM 0x10 /* SMBIOS table describes a VM */ 25684ab085aSmws 25784ab085aSmws /* 2584e901881SDale Ghent * SMBIOS System Information. See DSP0134 Section 7.2 for more information. 25984ab085aSmws * The current set of smbs_wakeup values is defined after the structure. 26084ab085aSmws */ 26184ab085aSmws typedef struct smbios_system { 26284ab085aSmws const uint8_t *smbs_uuid; /* UUID byte array */ 26384ab085aSmws uint8_t smbs_uuidlen; /* UUID byte array length */ 26484ab085aSmws uint8_t smbs_wakeup; /* wake-up event */ 26584ab085aSmws const char *smbs_sku; /* SKU number */ 26684ab085aSmws const char *smbs_family; /* family */ 26784ab085aSmws } smbios_system_t; 26884ab085aSmws 26984ab085aSmws #define SMB_WAKEUP_RSV0 0x00 /* reserved */ 27084ab085aSmws #define SMB_WAKEUP_OTHER 0x01 /* other */ 27184ab085aSmws #define SMB_WAKEUP_UNKNOWN 0x02 /* unknown */ 27284ab085aSmws #define SMB_WAKEUP_APM 0x03 /* APM timer */ 27384ab085aSmws #define SMB_WAKEUP_MODEM 0x04 /* modem ring */ 27484ab085aSmws #define SMB_WAKEUP_LAN 0x05 /* LAN remote */ 27584ab085aSmws #define SMB_WAKEUP_SWITCH 0x06 /* power switch */ 27684ab085aSmws #define SMB_WAKEUP_PCIPME 0x07 /* PCI PME# */ 27784ab085aSmws #define SMB_WAKEUP_AC 0x08 /* AC power restored */ 27884ab085aSmws 27984ab085aSmws /* 2804e901881SDale Ghent * SMBIOS Base Board description. See DSP0134 Section 7.3 for more 28184ab085aSmws * information. smbb_flags and smbb_type definitions are below. 28284ab085aSmws */ 28384ab085aSmws typedef struct smbios_bboard { 28484ab085aSmws id_t smbb_chassis; /* chassis containing this board */ 28584ab085aSmws uint8_t smbb_flags; /* flags (see below) */ 28684ab085aSmws uint8_t smbb_type; /* board type (see below) */ 287074bb90dSTom Pothier uint8_t smbb_contn; /* number of contained object hdls */ 28884ab085aSmws } smbios_bboard_t; 28984ab085aSmws 29084ab085aSmws #define SMB_BBFL_MOTHERBOARD 0x01 /* board is a motherboard */ 29184ab085aSmws #define SMB_BBFL_NEEDAUX 0x02 /* auxiliary card or daughter req'd */ 29284ab085aSmws #define SMB_BBFL_REMOVABLE 0x04 /* board is removable */ 29384ab085aSmws #define SMB_BBFL_REPLACABLE 0x08 /* board is field-replacable */ 29484ab085aSmws #define SMB_BBFL_HOTSWAP 0x10 /* board is hot-swappable */ 29584ab085aSmws 29684ab085aSmws #define SMB_BBT_UNKNOWN 0x1 /* unknown */ 29784ab085aSmws #define SMB_BBT_OTHER 0x2 /* other */ 29884ab085aSmws #define SMB_BBT_SBLADE 0x3 /* server blade */ 29984ab085aSmws #define SMB_BBT_CSWITCH 0x4 /* connectivity switch */ 30084ab085aSmws #define SMB_BBT_SMM 0x5 /* system management module */ 30184ab085aSmws #define SMB_BBT_PROC 0x6 /* processor module */ 30284ab085aSmws #define SMB_BBT_IO 0x7 /* i/o module */ 30384ab085aSmws #define SMB_BBT_MEM 0x8 /* memory module */ 30484ab085aSmws #define SMB_BBT_DAUGHTER 0x9 /* daughterboard */ 30584ab085aSmws #define SMB_BBT_MOTHER 0xA /* motherboard */ 30684ab085aSmws #define SMB_BBT_PROCMEM 0xB /* processor/memory module */ 30784ab085aSmws #define SMB_BBT_PROCIO 0xC /* processor/i/o module */ 30884ab085aSmws #define SMB_BBT_INTER 0xD /* interconnect board */ 30984ab085aSmws 31084ab085aSmws /* 3114e901881SDale Ghent * SMBIOS Chassis description. See DSP0134 Section 7.4 for more information. 31284ab085aSmws * We move the lock bit of the type field into smbc_lock for easier processing. 31384ab085aSmws */ 31484ab085aSmws typedef struct smbios_chassis { 31584ab085aSmws uint32_t smbc_oemdata; /* OEM-specific data */ 31684ab085aSmws uint8_t smbc_lock; /* lock present? */ 31784ab085aSmws uint8_t smbc_type; /* type */ 31884ab085aSmws uint8_t smbc_bustate; /* boot-up state */ 31984ab085aSmws uint8_t smbc_psstate; /* power supply state */ 32084ab085aSmws uint8_t smbc_thstate; /* thermal state */ 32184ab085aSmws uint8_t smbc_security; /* security status */ 32284ab085aSmws uint8_t smbc_uheight; /* enclosure height in U's */ 32384ab085aSmws uint8_t smbc_cords; /* number of power cords */ 324074bb90dSTom Pothier uint8_t smbc_elems; /* number of element records (n) */ 325074bb90dSTom Pothier uint8_t smbc_elemlen; /* length of contained element (m) */ 3264e901881SDale Ghent char smbc_sku[256]; /* SKU number (as a string) */ 32784ab085aSmws } smbios_chassis_t; 32884ab085aSmws 32984ab085aSmws #define SMB_CHT_OTHER 0x01 /* other */ 33084ab085aSmws #define SMB_CHT_UNKNOWN 0x02 /* unknown */ 33184ab085aSmws #define SMB_CHT_DESKTOP 0x03 /* desktop */ 33284ab085aSmws #define SMB_CHT_LPDESKTOP 0x04 /* low-profile desktop */ 33384ab085aSmws #define SMB_CHT_PIZZA 0x05 /* pizza box */ 33484ab085aSmws #define SMB_CHT_MINITOWER 0x06 /* mini-tower */ 33584ab085aSmws #define SMB_CHT_TOWER 0x07 /* tower */ 33684ab085aSmws #define SMB_CHT_PORTABLE 0x08 /* portable */ 33784ab085aSmws #define SMB_CHT_LAPTOP 0x09 /* laptop */ 33884ab085aSmws #define SMB_CHT_NOTEBOOK 0x0A /* notebook */ 33984ab085aSmws #define SMB_CHT_HANDHELD 0x0B /* hand-held */ 34084ab085aSmws #define SMB_CHT_DOCK 0x0C /* docking station */ 34184ab085aSmws #define SMB_CHT_ALLIN1 0x0D /* all-in-one */ 34284ab085aSmws #define SMB_CHT_SUBNOTE 0x0E /* sub-notebook */ 34384ab085aSmws #define SMB_CHT_SPACESAVE 0x0F /* space-saving */ 34484ab085aSmws #define SMB_CHT_LUNCHBOX 0x10 /* lunchbox */ 34584ab085aSmws #define SMB_CHT_MAIN 0x11 /* main server chassis */ 34684ab085aSmws #define SMB_CHT_EXPANSION 0x12 /* expansion chassis */ 34784ab085aSmws #define SMB_CHT_SUB 0x13 /* sub-chassis */ 34884ab085aSmws #define SMB_CHT_BUS 0x14 /* bus expansion chassis */ 34984ab085aSmws #define SMB_CHT_PERIPHERAL 0x15 /* peripheral chassis */ 35084ab085aSmws #define SMB_CHT_RAID 0x16 /* raid chassis */ 35184ab085aSmws #define SMB_CHT_RACK 0x17 /* rack mount chassis */ 35284ab085aSmws #define SMB_CHT_SEALED 0x18 /* sealed case pc */ 35384ab085aSmws #define SMB_CHT_MULTI 0x19 /* multi-system chassis */ 35442a58d9dSsethg #define SMB_CHT_CPCI 0x1A /* compact PCI */ 35542a58d9dSsethg #define SMB_CHT_ATCA 0x1B /* advanced TCA */ 35642a58d9dSsethg #define SMB_CHT_BLADE 0x1C /* blade */ 35742a58d9dSsethg #define SMB_CHT_BLADEENC 0x1D /* blade enclosure */ 3586734c4b0SRobert Mustacchi #define SMB_CHT_TABLET 0x1E /* tablet */ 3596734c4b0SRobert Mustacchi #define SMB_CHT_CONVERTIBLE 0x1F /* convertible */ 3606734c4b0SRobert Mustacchi #define SMB_CHT_DETACHABLE 0x20 /* detachable */ 361*38d76b18SRobert Mustacchi #define SMB_CHT_IOTGW 0x21 /* IoT Gateway */ 362*38d76b18SRobert Mustacchi #define SMB_CHT_EMBEDPC 0x22 /* Embedded PC */ 363*38d76b18SRobert Mustacchi #define SMB_CHT_MINIPC 0x23 /* Mini PC */ 364*38d76b18SRobert Mustacchi #define SMB_CHT_STICKPC 0x24 /* Stick PC */ 36584ab085aSmws 36684ab085aSmws #define SMB_CHST_OTHER 0x01 /* other */ 36784ab085aSmws #define SMB_CHST_UNKNOWN 0x02 /* unknown */ 36884ab085aSmws #define SMB_CHST_SAFE 0x03 /* safe */ 36984ab085aSmws #define SMB_CHST_WARNING 0x04 /* warning */ 37084ab085aSmws #define SMB_CHST_CRITICAL 0x05 /* critical */ 37184ab085aSmws #define SMB_CHST_NONREC 0x06 /* non-recoverable */ 37284ab085aSmws 37384ab085aSmws #define SMB_CHSC_OTHER 0x01 /* other */ 37484ab085aSmws #define SMB_CHSC_UNKNOWN 0x02 /* unknown */ 37584ab085aSmws #define SMB_CHSC_NONE 0x03 /* none */ 37684ab085aSmws #define SMB_CHSC_EILOCK 0x04 /* external interface locked out */ 37784ab085aSmws #define SMB_CHSC_EIENAB 0x05 /* external interface enabled */ 37884ab085aSmws 37984ab085aSmws /* 3804e901881SDale Ghent * SMBIOS Processor description. See DSP0134 Section 7.5 for more details. 38184ab085aSmws * If the L1, L2, or L3 cache handle is -1, the cache information is unknown. 38284ab085aSmws * If the handle refers to something of size 0, that type of cache is absent. 38384ab085aSmws * 38484ab085aSmws * NOTE: Although SMBIOS exports a 64-bit CPUID result, this value should not 3854e901881SDale Ghent * be used for any purpose other than BIOS debugging. illumos itself computes 38684ab085aSmws * its own CPUID value and applies knowledge of additional errata and processor 38784ab085aSmws * specific CPUID variations, so this value should not be used for anything. 38884ab085aSmws */ 38984ab085aSmws typedef struct smbios_processor { 39084ab085aSmws uint64_t smbp_cpuid; /* processor cpuid information */ 39184ab085aSmws uint32_t smbp_family; /* processor family */ 39284ab085aSmws uint8_t smbp_type; /* processor type (SMB_PRT_*) */ 39384ab085aSmws uint8_t smbp_voltage; /* voltage (SMB_PRV_*) */ 39484ab085aSmws uint8_t smbp_status; /* status (SMB_PRS_*) */ 39584ab085aSmws uint8_t smbp_upgrade; /* upgrade (SMB_PRU_*) */ 39684ab085aSmws uint32_t smbp_clkspeed; /* external clock speed in MHz */ 39784ab085aSmws uint32_t smbp_maxspeed; /* maximum speed in MHz */ 39884ab085aSmws uint32_t smbp_curspeed; /* current speed in MHz */ 39984ab085aSmws id_t smbp_l1cache; /* L1 cache handle */ 40084ab085aSmws id_t smbp_l2cache; /* L2 cache handle */ 40184ab085aSmws id_t smbp_l3cache; /* L3 cache handle */ 4026734c4b0SRobert Mustacchi uint32_t smbp_corecount; 4036734c4b0SRobert Mustacchi /* number of cores per processor socket */ 4046734c4b0SRobert Mustacchi uint32_t smbp_coresenabled; 4054e901881SDale Ghent /* number of enabled cores per processor socket */ 4066734c4b0SRobert Mustacchi uint32_t smbp_threadcount; 4074e901881SDale Ghent /* number of threads per processor socket */ 4084e901881SDale Ghent uint16_t smbp_cflags; 4094e901881SDale Ghent /* processor characteristics (SMB_PRC_*) */ 4104e901881SDale Ghent uint16_t smbp_family2; /* processor family 2 */ 4116734c4b0SRobert Mustacchi uint16_t smbp_corecount2; /* core count 2 */ 4126734c4b0SRobert Mustacchi uint16_t smbp_coresenabled2; /* cores enabled 2 */ 4136734c4b0SRobert Mustacchi uint16_t smbp_threadcount2; /* thread count 2 */ 41484ab085aSmws } smbios_processor_t; 41584ab085aSmws 41684ab085aSmws #define SMB_PRT_OTHER 0x01 /* other */ 41784ab085aSmws #define SMB_PRT_UNKNOWN 0x02 /* unknown */ 41884ab085aSmws #define SMB_PRT_CENTRAL 0x03 /* central processor */ 41984ab085aSmws #define SMB_PRT_MATH 0x04 /* math processor */ 42084ab085aSmws #define SMB_PRT_DSP 0x05 /* DSP processor */ 42184ab085aSmws #define SMB_PRT_VIDEO 0x06 /* video processor */ 42284ab085aSmws 42384ab085aSmws #define SMB_PRV_LEGACY(v) (!((v) & 0x80)) /* legacy voltage mode */ 42484ab085aSmws #define SMB_PRV_FIXED(v) ((v) & 0x80) /* fixed voltage mode */ 42584ab085aSmws 42684ab085aSmws #define SMB_PRV_5V 0x01 /* 5V is supported */ 42784ab085aSmws #define SMB_PRV_33V 0x02 /* 3.3V is supported */ 42884ab085aSmws #define SMB_PRV_29V 0x04 /* 2.9V is supported */ 42984ab085aSmws 43084ab085aSmws #define SMB_PRV_VOLTAGE(v) ((v) & 0x7f) 43184ab085aSmws 43284ab085aSmws #define SMB_PRSTATUS_PRESENT(s) ((s) & 0x40) /* socket is populated */ 43384ab085aSmws #define SMB_PRSTATUS_STATUS(s) ((s) & 0x07) /* status (see below) */ 43484ab085aSmws 43584ab085aSmws #define SMB_PRS_UNKNOWN 0x0 /* unknown */ 43684ab085aSmws #define SMB_PRS_ENABLED 0x1 /* enabled */ 43784ab085aSmws #define SMB_PRS_BDISABLED 0x2 /* disabled in bios user setup */ 43884ab085aSmws #define SMB_PRS_PDISABLED 0x3 /* disabled in bios from post error */ 43984ab085aSmws #define SMB_PRS_IDLE 0x4 /* waiting to be enabled */ 44084ab085aSmws #define SMB_PRS_OTHER 0x7 /* other */ 44184ab085aSmws 44284ab085aSmws #define SMB_PRU_OTHER 0x01 /* other */ 44384ab085aSmws #define SMB_PRU_UNKNOWN 0x02 /* unknown */ 44484ab085aSmws #define SMB_PRU_DAUGHTER 0x03 /* daughter board */ 44584ab085aSmws #define SMB_PRU_ZIF 0x04 /* ZIF socket */ 44684ab085aSmws #define SMB_PRU_PIGGY 0x05 /* replaceable piggy back */ 44784ab085aSmws #define SMB_PRU_NONE 0x06 /* none */ 44884ab085aSmws #define SMB_PRU_LIF 0x07 /* LIF socket */ 44984ab085aSmws #define SMB_PRU_SLOT1 0x08 /* slot 1 */ 45084ab085aSmws #define SMB_PRU_SLOT2 0x09 /* slot 2 */ 45184ab085aSmws #define SMB_PRU_370PIN 0x0A /* 370-pin socket */ 45284ab085aSmws #define SMB_PRU_SLOTA 0x0B /* slot A */ 45384ab085aSmws #define SMB_PRU_SLOTM 0x0C /* slot M */ 45484ab085aSmws #define SMB_PRU_423 0x0D /* socket 423 */ 45584ab085aSmws #define SMB_PRU_A 0x0E /* socket A (socket 462) */ 45684ab085aSmws #define SMB_PRU_478 0x0F /* socket 478 */ 45784ab085aSmws #define SMB_PRU_754 0x10 /* socket 754 */ 45884ab085aSmws #define SMB_PRU_940 0x11 /* socket 940 */ 45942a58d9dSsethg #define SMB_PRU_939 0x12 /* socket 939 */ 46042a58d9dSsethg #define SMB_PRU_MPGA604 0x13 /* mPGA604 */ 46142a58d9dSsethg #define SMB_PRU_LGA771 0x14 /* LGA771 */ 46242a58d9dSsethg #define SMB_PRU_LGA775 0x15 /* LGA775 */ 46342a58d9dSsethg #define SMB_PRU_S1 0x16 /* socket S1 */ 46442a58d9dSsethg #define SMB_PRU_AM2 0x17 /* socket AM2 */ 46542a58d9dSsethg #define SMB_PRU_F 0x18 /* socket F */ 4664e901881SDale Ghent #define SMB_PRU_LGA1366 0x19 /* LGA1366 */ 4674e901881SDale Ghent #define SMB_PRU_G34 0x1A /* socket G34 */ 4684e901881SDale Ghent #define SMB_PRU_AM3 0x1B /* socket AM3 */ 4694e901881SDale Ghent #define SMB_PRU_C32 0x1C /* socket C32 */ 4704e901881SDale Ghent #define SMB_PRU_LGA1156 0x1D /* LGA1156 */ 4714e901881SDale Ghent #define SMB_PRU_LGA1567 0x1E /* LGA1567 */ 4724e901881SDale Ghent #define SMB_PRU_PGA988A 0x1F /* PGA988A */ 4734e901881SDale Ghent #define SMB_PRU_BGA1288 0x20 /* BGA1288 */ 4744e901881SDale Ghent #define SMB_PRU_RPGA988B 0x21 /* rPGA988B */ 4754e901881SDale Ghent #define SMB_PRU_BGA1023 0x22 /* BGA1023 */ 4764e901881SDale Ghent #define SMB_PRU_BGA1224 0x23 /* BGA1224 */ 4774e901881SDale Ghent #define SMB_PRU_LGA1155 0x24 /* LGA1155 */ 4784e901881SDale Ghent #define SMB_PRU_LGA1356 0x25 /* LGA1356 */ 4794e901881SDale Ghent #define SMB_PRU_LGA2011 0x26 /* LGA2011 */ 4804e901881SDale Ghent #define SMB_PRU_FS1 0x27 /* socket FS1 */ 4814e901881SDale Ghent #define SMB_PRU_FS2 0x28 /* socket FS2 */ 4824e901881SDale Ghent #define SMB_PRU_FM1 0x29 /* socket FM1 */ 4834e901881SDale Ghent #define SMB_PRU_FM2 0x2A /* socket FM2 */ 4844e901881SDale Ghent #define SMB_PRU_LGA20113 0x2B /* LGA2011-3 */ 4854e901881SDale Ghent #define SMB_PRU_LGA13563 0x2C /* LGA1356-3 */ 4866734c4b0SRobert Mustacchi #define SMB_PRU_LGA1150 0x2D /* LGA1150 */ 4876734c4b0SRobert Mustacchi #define SMB_PRU_BGA1168 0x2E /* BGA1168 */ 4886734c4b0SRobert Mustacchi #define SMB_PRU_BGA1234 0x2F /* BGA1234 */ 4896734c4b0SRobert Mustacchi #define SMB_PRU_BGA1364 0x30 /* BGA1364 */ 490*38d76b18SRobert Mustacchi #define SMB_PRU_AM4 0x31 /* socket AM4 */ 491*38d76b18SRobert Mustacchi #define SMB_PRU_LGA1151 0x32 /* LGA1151 */ 492*38d76b18SRobert Mustacchi #define SMB_PRU_BGA1356 0x33 /* BGA1356 */ 493*38d76b18SRobert Mustacchi #define SMB_PRU_BGA1440 0x34 /* BGA1440 */ 494*38d76b18SRobert Mustacchi #define SMB_PRU_BGA1515 0x35 /* BGA1515 */ 495*38d76b18SRobert Mustacchi #define SMB_PRU_LGA36471 0x36 /* LGA3647-1 */ 496*38d76b18SRobert Mustacchi #define SMB_PRU_SP3 0x37 /* socket SP3 */ 4974e901881SDale Ghent 4984e901881SDale Ghent #define SMB_PRC_RESERVED 0x0001 /* reserved */ 4994e901881SDale Ghent #define SMB_PRC_UNKNOWN 0x0002 /* unknown */ 5004e901881SDale Ghent #define SMB_PRC_64BIT 0x0004 /* 64-bit capable */ 5014e901881SDale Ghent #define SMB_PRC_MC 0x0008 /* multi-core */ 5024e901881SDale Ghent #define SMB_PRC_HT 0x0010 /* hardware thread */ 5034e901881SDale Ghent #define SMB_PRC_NX 0x0020 /* execution protection */ 5044e901881SDale Ghent #define SMB_PRC_VT 0x0040 /* enhanced virtualization */ 5054e901881SDale Ghent #define SMB_PRC_PM 0x0080 /* power/performance control */ 50684ab085aSmws 50784ab085aSmws #define SMB_PRF_OTHER 0x01 /* other */ 50884ab085aSmws #define SMB_PRF_UNKNOWN 0x02 /* unknown */ 50984ab085aSmws #define SMB_PRF_8086 0x03 /* 8086 */ 51084ab085aSmws #define SMB_PRF_80286 0x04 /* 80286 */ 51184ab085aSmws #define SMB_PRF_I386 0x05 /* Intel 386 */ 51284ab085aSmws #define SMB_PRF_I486 0x06 /* Intel 486 */ 51384ab085aSmws #define SMB_PRF_8087 0x07 /* 8087 */ 51484ab085aSmws #define SMB_PRF_80287 0x08 /* 80287 */ 51584ab085aSmws #define SMB_PRF_80387 0x09 /* 80387 */ 51684ab085aSmws #define SMB_PRF_80487 0x0A /* 80487 */ 51784ab085aSmws #define SMB_PRF_PENTIUM 0x0B /* Pentium Family */ 51884ab085aSmws #define SMB_PRF_PENTIUMPRO 0x0C /* Pentium Pro */ 51984ab085aSmws #define SMB_PRF_PENTIUMII 0x0D /* Pentium II */ 52084ab085aSmws #define SMB_PRF_PENTIUM_MMX 0x0E /* Pentium w/ MMX */ 52184ab085aSmws #define SMB_PRF_CELERON 0x0F /* Celeron */ 52284ab085aSmws #define SMB_PRF_PENTIUMII_XEON 0x10 /* Pentium II Xeon */ 52384ab085aSmws #define SMB_PRF_PENTIUMIII 0x11 /* Pentium III */ 52484ab085aSmws #define SMB_PRF_M1 0x12 /* M1 */ 52584ab085aSmws #define SMB_PRF_M2 0x13 /* M2 */ 5264e901881SDale Ghent #define SMB_PRF_CELERON_M 0x14 /* Celeron M */ 5274e901881SDale Ghent #define SMB_PRF_PENTIUMIV_HT 0x15 /* Pentium 4 HT */ 52884ab085aSmws #define SMB_PRF_DURON 0x18 /* AMD Duron */ 52984ab085aSmws #define SMB_PRF_K5 0x19 /* K5 */ 53084ab085aSmws #define SMB_PRF_K6 0x1A /* K6 */ 53184ab085aSmws #define SMB_PRF_K6_2 0x1B /* K6-2 */ 53284ab085aSmws #define SMB_PRF_K6_3 0x1C /* K6-3 */ 53384ab085aSmws #define SMB_PRF_ATHLON 0x1D /* Athlon */ 53484ab085aSmws #define SMB_PRF_2900 0x1E /* AMD 2900 */ 53584ab085aSmws #define SMB_PRF_K6_2PLUS 0x1F /* K6-2+ */ 53684ab085aSmws #define SMB_PRF_PPC 0x20 /* PowerPC */ 53784ab085aSmws #define SMB_PRF_PPC_601 0x21 /* PowerPC 601 */ 53884ab085aSmws #define SMB_PRF_PPC_603 0x22 /* PowerPC 603 */ 53984ab085aSmws #define SMB_PRF_PPC_603PLUS 0x23 /* PowerPC 603+ */ 54084ab085aSmws #define SMB_PRF_PPC_604 0x24 /* PowerPC 604 */ 54184ab085aSmws #define SMB_PRF_PPC_620 0x25 /* PowerPC 620 */ 54284ab085aSmws #define SMB_PRF_PPC_704 0x26 /* PowerPC x704 */ 54384ab085aSmws #define SMB_PRF_PPC_750 0x27 /* PowerPC 750 */ 5444e901881SDale Ghent #define SMB_PRF_CORE_DUO 0x28 /* Core Duo */ 5454e901881SDale Ghent #define SMB_PRF_CORE_DUO_M 0x29 /* Core Duo mobile */ 5464e901881SDale Ghent #define SMB_PRF_CORE_SOLO_M 0x2A /* Core Solo mobile */ 5474e901881SDale Ghent #define SMB_PRF_ATOM 0x2B /* Intel Atom */ 5486734c4b0SRobert Mustacchi #define SMB_PRF_CORE_M 0x2C /* Intel Core M */ 549*38d76b18SRobert Mustacchi #define SMB_PRF_CORE_M3 0x2D /* Intel Core m3 */ 550*38d76b18SRobert Mustacchi #define SMB_PRF_CORE_M5 0x2E /* Intel Core m5 */ 551*38d76b18SRobert Mustacchi #define SMB_PRF_CORE_M7 0x2F /* Intel Core m7 */ 55284ab085aSmws #define SMB_PRF_ALPHA 0x30 /* Alpha */ 55384ab085aSmws #define SMB_PRF_ALPHA_21064 0x31 /* Alpha 21064 */ 55484ab085aSmws #define SMB_PRF_ALPHA_21066 0x32 /* Alpha 21066 */ 55584ab085aSmws #define SMB_PRF_ALPHA_21164 0x33 /* Alpha 21164 */ 55684ab085aSmws #define SMB_PRF_ALPHA_21164PC 0x34 /* Alpha 21164PC */ 55784ab085aSmws #define SMB_PRF_ALPHA_21164A 0x35 /* Alpha 21164a */ 55884ab085aSmws #define SMB_PRF_ALPHA_21264 0x36 /* Alpha 21264 */ 55984ab085aSmws #define SMB_PRF_ALPHA_21364 0x37 /* Alpha 21364 */ 5604e901881SDale Ghent #define SMB_PRF_TURION2U_2C_MM 0x38 5614e901881SDale Ghent /* AMD Turion II Ultra Dual-Core Mobile M */ 5624e901881SDale Ghent #define SMB_PRF_TURION2_2C_MM 0x39 /* AMD Turion II Dual-Core Mobile M */ 5634e901881SDale Ghent #define SMB_PRF_ATHLON2_2C_M 0x3A /* AMD Athlon II Dual-Core M */ 5644e901881SDale Ghent #define SMB_PRF_OPTERON_6100 0x3B /* AMD Opteron 6100 series */ 5654e901881SDale Ghent #define SMB_PRF_OPTERON_4100 0x3C /* AMD Opteron 4100 series */ 5664e901881SDale Ghent #define SMB_PRF_OPTERON_6200 0x3D /* AMD Opteron 6200 series */ 5674e901881SDale Ghent #define SMB_PRF_OPTERON_4200 0x3E /* AMD Opteron 4200 series */ 5684e901881SDale Ghent #define SMB_PRF_AMD_FX 0x3F /* AMD FX series */ 56984ab085aSmws #define SMB_PRF_MIPS 0x40 /* MIPS */ 57084ab085aSmws #define SMB_PRF_MIPS_R4000 0x41 /* MIPS R4000 */ 57184ab085aSmws #define SMB_PRF_MIPS_R4200 0x42 /* MIPS R4200 */ 57284ab085aSmws #define SMB_PRF_MIPS_R4400 0x43 /* MIPS R4400 */ 57384ab085aSmws #define SMB_PRF_MIPS_R4600 0x44 /* MIPS R4600 */ 57484ab085aSmws #define SMB_PRF_MIPS_R10000 0x45 /* MIPS R10000 */ 5754e901881SDale Ghent #define SMB_PRF_AMD_C 0x46 /* AMD C-series */ 5764e901881SDale Ghent #define SMB_PRF_AMD_E 0x47 /* AMD E-series */ 5774e901881SDale Ghent #define SMB_PRF_AMD_A 0x48 /* AMD A-series */ 5784e901881SDale Ghent #define SMB_PRF_AMD_G 0x49 /* AMD G-series */ 5794e901881SDale Ghent #define SMB_PRF_AMD_Z 0x4A /* AMD Z-series */ 5804e901881SDale Ghent #define SMB_PRF_AMD_R 0x4B /* AMD R-series */ 5814e901881SDale Ghent #define SMB_PRF_OPTERON_4300 0x4C /* AMD Opteron 4300 series */ 5824e901881SDale Ghent #define SMB_PRF_OPTERON_6300 0x4D /* AMD Opteron 6300 series */ 5834e901881SDale Ghent #define SMB_PRF_OPTERON_3300 0x4E /* AMD Opteron 3300 series */ 5844e901881SDale Ghent #define SMB_PRF_AMD_FIREPRO 0x4F /* AMD FirePro series */ 58584ab085aSmws #define SMB_PRF_SPARC 0x50 /* SPARC */ 58684ab085aSmws #define SMB_PRF_SUPERSPARC 0x51 /* SuperSPARC */ 58784ab085aSmws #define SMB_PRF_MICROSPARCII 0x52 /* microSPARC II */ 58884ab085aSmws #define SMB_PRF_MICROSPARCIIep 0x53 /* microSPARC IIep */ 58984ab085aSmws #define SMB_PRF_ULTRASPARC 0x54 /* UltraSPARC */ 59084ab085aSmws #define SMB_PRF_USII 0x55 /* UltraSPARC II */ 59184ab085aSmws #define SMB_PRF_USIIi 0x56 /* UltraSPARC IIi */ 59284ab085aSmws #define SMB_PRF_USIII 0x57 /* UltraSPARC III */ 59384ab085aSmws #define SMB_PRF_USIIIi 0x58 /* UltraSPARC IIIi */ 59484ab085aSmws #define SMB_PRF_68040 0x60 /* 68040 */ 59584ab085aSmws #define SMB_PRF_68XXX 0x61 /* 68XXX */ 59684ab085aSmws #define SMB_PRF_68000 0x62 /* 68000 */ 59784ab085aSmws #define SMB_PRF_68010 0x63 /* 68010 */ 59884ab085aSmws #define SMB_PRF_68020 0x64 /* 68020 */ 59984ab085aSmws #define SMB_PRF_68030 0x65 /* 68030 */ 6006734c4b0SRobert Mustacchi #define SMB_PRF_ATHLON_X4 0x66 /* AMD Athlon X4 Quad-Core */ 6016734c4b0SRobert Mustacchi #define SMB_PRF_OPTERON_X1K 0x67 /* AMD Opteron X1000 */ 6026734c4b0SRobert Mustacchi #define SMB_PRF_OPTERON_X2K 0x68 /* AMD Opteron X2000 APU */ 603*38d76b18SRobert Mustacchi #define SMB_PRF_OPTERON_A 0x69 /* AMD Opteron A Series */ 604*38d76b18SRobert Mustacchi #define SMB_PRF_OPERTON_X3K 0x6A /* AMD Opteron X3000 APU */ 60584ab085aSmws #define SMB_PRF_HOBBIT 0x70 /* Hobbit */ 60684ab085aSmws #define SMB_PRF_TM5000 0x78 /* Crusoe TM5000 */ 60784ab085aSmws #define SMB_PRF_TM3000 0x79 /* Crusoe TM3000 */ 60884ab085aSmws #define SMB_PRF_TM8000 0x7A /* Efficeon TM8000 */ 60984ab085aSmws #define SMB_PRF_WEITEK 0x80 /* Weitek */ 61084ab085aSmws #define SMB_PRF_ITANIC 0x82 /* Itanium */ 61184ab085aSmws #define SMB_PRF_ATHLON64 0x83 /* Athlon64 */ 61284ab085aSmws #define SMB_PRF_OPTERON 0x84 /* Opteron */ 6134e901881SDale Ghent #define SMB_PRF_SEMPRON 0x85 /* Sempron */ 6144e901881SDale Ghent #define SMB_PRF_TURION64_M 0x86 /* Turion 64 Mobile */ 6154e901881SDale Ghent #define SMB_PRF_OPTERON_2C 0x87 /* AMD Opteron Dual-Core */ 6164e901881SDale Ghent #define SMB_PRF_ATHLON64_X2_2C 0x88 /* AMD Athlon 64 X2 Dual-Core */ 6174e901881SDale Ghent #define SMB_PRF_TURION64_X2_M 0x89 /* AMD Turion 64 X2 Mobile */ 6184e901881SDale Ghent #define SMB_PRF_OPTERON_4C 0x8A /* AMD Opteron Quad-Core */ 6194e901881SDale Ghent #define SMB_PRF_OPTERON_3G 0x8B /* AMD Opteron 3rd Generation */ 6204e901881SDale Ghent #define SMB_PRF_PHENOM_FX_4C 0x8C /* AMD Phenom FX Quad-Core */ 6214e901881SDale Ghent #define SMB_PRF_PHENOM_X4_4C 0x8D /* AMD Phenom X4 Quad-Core */ 6224e901881SDale Ghent #define SMB_PRF_PHENOM_X2_2C 0x8E /* AMD Phenom X2 Dual-Core */ 6234e901881SDale Ghent #define SMB_PRF_ATHLON_X2_2C 0x8F /* AMD Athlon X2 Dual-Core */ 62484ab085aSmws #define SMB_PRF_PA 0x90 /* PA-RISC */ 62584ab085aSmws #define SMB_PRF_PA8500 0x91 /* PA-RISC 8500 */ 62684ab085aSmws #define SMB_PRF_PA8000 0x92 /* PA-RISC 8000 */ 62784ab085aSmws #define SMB_PRF_PA7300LC 0x93 /* PA-RISC 7300LC */ 62884ab085aSmws #define SMB_PRF_PA7200 0x94 /* PA-RISC 7200 */ 62984ab085aSmws #define SMB_PRF_PA7100LC 0x95 /* PA-RISC 7100LC */ 63084ab085aSmws #define SMB_PRF_PA7100 0x96 /* PA-RISC 7100 */ 63184ab085aSmws #define SMB_PRF_V30 0xA0 /* V30 */ 6324e901881SDale Ghent #define SMB_PRF_XEON_4C_3200 0xA1 /* Xeon Quad Core 3200 */ 6334e901881SDale Ghent #define SMB_PRF_XEON_2C_3000 0xA2 /* Xeon Dual Core 3000 */ 6344e901881SDale Ghent #define SMB_PRF_XEON_4C_5300 0xA3 /* Xeon Quad Core 5300 */ 6354e901881SDale Ghent #define SMB_PRF_XEON_2C_5100 0xA4 /* Xeon Dual Core 5100 */ 6364e901881SDale Ghent #define SMB_PRF_XEON_2C_5000 0xA5 /* Xeon Dual Core 5000 */ 6374e901881SDale Ghent #define SMB_PRF_XEON_2C_LV 0xA6 /* Xeon Dual Core LV */ 6384e901881SDale Ghent #define SMB_PRF_XEON_2C_ULV 0xA7 /* Xeon Dual Core ULV */ 6394e901881SDale Ghent #define SMB_PRF_XEON_2C_7100 0xA8 /* Xeon Dual Core 7100 */ 6404e901881SDale Ghent #define SMB_PRF_XEON_4C_5400 0xA9 /* Xeon Quad Core 5400 */ 6414e901881SDale Ghent #define SMB_PRF_XEON_4C 0xAA /* Xeon Quad Core */ 6424e901881SDale Ghent #define SMB_PRF_XEON_2C_5200 0xAB /* Xeon Dual Core 5200 */ 6434e901881SDale Ghent #define SMB_PRF_XEON_2C_7200 0xAC /* Xeon Dual Core 7200 */ 6444e901881SDale Ghent #define SMB_PRF_XEON_4C_7300 0xAD /* Xeon Quad Core 7300 */ 6454e901881SDale Ghent #define SMB_PRF_XEON_4C_7400 0xAE /* Xeon Quad Core 7400 */ 6464e901881SDale Ghent #define SMB_PRF_XEON_XC_7400 0xAF /* Xeon Multi Core 7400 */ 64784ab085aSmws #define SMB_PRF_PENTIUMIII_XEON 0xB0 /* Pentium III Xeon */ 64884ab085aSmws #define SMB_PRF_PENTIUMIII_SS 0xB1 /* Pentium III with SpeedStep */ 64984ab085aSmws #define SMB_PRF_P4 0xB2 /* Pentium 4 */ 65084ab085aSmws #define SMB_PRF_XEON 0xB3 /* Intel Xeon */ 65184ab085aSmws #define SMB_PRF_AS400 0xB4 /* AS400 */ 65284ab085aSmws #define SMB_PRF_XEON_MP 0xB5 /* Intel Xeon MP */ 65384ab085aSmws #define SMB_PRF_ATHLON_XP 0xB6 /* AMD Athlon XP */ 65442a58d9dSsethg #define SMB_PRF_ATHLON_MP 0xB7 /* AMD Athlon MP */ 65584ab085aSmws #define SMB_PRF_ITANIC2 0xB8 /* Itanium 2 */ 65684ab085aSmws #define SMB_PRF_PENTIUM_M 0xB9 /* Pentium M */ 65742a58d9dSsethg #define SMB_PRF_CELERON_D 0xBA /* Celeron D */ 65842a58d9dSsethg #define SMB_PRF_PENTIUM_D 0xBB /* Pentium D */ 65942a58d9dSsethg #define SMB_PRF_PENTIUM_EE 0xBC /* Pentium Extreme Edition */ 6604e901881SDale Ghent #define SMB_PRF_CORE_SOLO 0xBD /* Intel Core Solo */ 6614e901881SDale Ghent #define SMB_PRF_CORE2_DUO 0xBF /* Intel Core 2 Duo */ 6624e901881SDale Ghent #define SMB_PRF_CORE2_SOLO 0xC0 /* Intel Core 2 Solo */ 6634e901881SDale Ghent #define SMB_PRF_CORE2_EX 0xC1 /* Intel Core 2 Extreme */ 6644e901881SDale Ghent #define SMB_PRF_CORE2_QUAD 0xC2 /* Intel Core 2 Quad */ 6654e901881SDale Ghent #define SMB_PRF_CORE2_EX_M 0xC3 /* Intel Core 2 Extreme mobile */ 6664e901881SDale Ghent #define SMB_PRF_CORE2_DUO_M 0xC4 /* Intel Core 2 Duo mobile */ 6674e901881SDale Ghent #define SMB_PRF_CORE2_SOLO_M 0xC5 /* Intel Core 2 Solo mobile */ 6684e901881SDale Ghent #define SMB_PRF_CORE_I7 0xC6 /* Intel Core i7 */ 6694e901881SDale Ghent #define SMB_PRF_CELERON_2C 0xC7 /* Celeron Dual-Core */ 67084ab085aSmws #define SMB_PRF_IBM390 0xC8 /* IBM 390 */ 67184ab085aSmws #define SMB_PRF_G4 0xC9 /* G4 */ 67284ab085aSmws #define SMB_PRF_G5 0xCA /* G5 */ 67342a58d9dSsethg #define SMB_PRF_ESA390 0xCB /* ESA390 */ 67442a58d9dSsethg #define SMB_PRF_ZARCH 0xCC /* z/Architecture */ 6754e901881SDale Ghent #define SMB_PRF_CORE_I5 0xCD /* Intel Core i5 */ 6764e901881SDale Ghent #define SMB_PRF_CORE_I3 0xCE /* Intel Core i3 */ 67742a58d9dSsethg #define SMB_PRF_C7M 0xD2 /* VIA C7-M */ 67842a58d9dSsethg #define SMB_PRF_C7D 0xD3 /* VIA C7-D */ 67942a58d9dSsethg #define SMB_PRF_C7 0xD4 /* VIA C7 */ 68042a58d9dSsethg #define SMB_PRF_EDEN 0xD5 /* VIA Eden */ 6814e901881SDale Ghent #define SMB_PRF_XEON_XC 0xD6 /* Intel Xeon Multi-Core */ 6824e901881SDale Ghent #define SMB_PRF_XEON_2C_3XXX 0xD7 /* Intel Xeon Dual-Core 3xxx */ 6834e901881SDale Ghent #define SMB_PRF_XEON_4C_3XXX 0xD8 /* Intel Xeon Quad-Core 3xxx */ 6844e901881SDale Ghent #define SMB_PRF_VIA_NANO 0xD9 /* VIA Nano */ 6854e901881SDale Ghent #define SMB_PRF_XEON_2C_5XXX 0xDA /* Intel Xeon Dual-Core 5xxx */ 6864e901881SDale Ghent #define SMB_PRF_XEON_4C_5XXX 0xDB /* Intel Xeon Quad-Core 5xxx */ 6874e901881SDale Ghent #define SMB_PRF_XEON_2C_7XXX 0xDD /* Intel Xeon Dual-Core 7xxx */ 6884e901881SDale Ghent #define SMB_PRF_XEON_4C_7XXX 0xDE /* Intel Xeon Quad-Core 7xxx */ 6894e901881SDale Ghent #define SMB_PRF_XEON_XC_7XXX 0xDF /* Intel Xeon Multi-Core 7xxx */ 6904e901881SDale Ghent #define SMB_PRF_XEON_XC_3400 0xE0 /* Intel Xeon Multi-Core 3400 */ 6914e901881SDale Ghent #define SMB_PRF_OPTERON_3000 0xE4 /* AMD Opteron 3000 */ 6924e901881SDale Ghent #define SMB_PRF_SEMPRON_II 0xE5 /* AMD Sempron II */ 6934e901881SDale Ghent #define SMB_PRF_OPTERON_4C_EM 0xE6 /* AMD Opteron Quad-Core embedded */ 6944e901881SDale Ghent #define SMB_PRF_PHENOM_3C 0xE7 /* AMD Phenom Triple-Core */ 6954e901881SDale Ghent #define SMB_PRF_TURIONU_2C_M 0xE8 /* AMD Turion Ultra Dual-Core mobile */ 6964e901881SDale Ghent #define SMB_PRF_TURION_2C_M 0xE9 /* AMD Turion Dual-Core mobile */ 6974e901881SDale Ghent #define SMB_PRF_ATHLON_2C 0xEA /* AMD Athlon Dual-Core */ 6984e901881SDale Ghent #define SMB_PRF_SEMPRON_SI 0xEB /* AMD Sempron SI */ 6994e901881SDale Ghent #define SMB_PRF_PHENOM_II 0xEC /* AMD Phenom II */ 7004e901881SDale Ghent #define SMB_PRF_ATHLON_II 0xED /* AMD Athlon II */ 7014e901881SDale Ghent #define SMB_PRF_OPTERON_6C 0xEE /* AMD Opteron Six-Core */ 7024e901881SDale Ghent #define SMB_PRF_SEMPRON_M 0xEF /* AMD Sempron M */ 70384ab085aSmws #define SMB_PRF_I860 0xFA /* i860 */ 70484ab085aSmws #define SMB_PRF_I960 0xFB /* i960 */ 705*38d76b18SRobert Mustacchi #define SMB_PRF_ARMv7 0x100 /* ARMv7 */ 706*38d76b18SRobert Mustacchi #define SMB_PRF_ARMv8 0x101 /* ARMv8 */ 70742a58d9dSsethg #define SMB_PRF_SH3 0x104 /* SH-3 */ 70842a58d9dSsethg #define SMB_PRF_SH4 0x105 /* SH-4 */ 70942a58d9dSsethg #define SMB_PRF_ARM 0x118 /* ARM */ 71042a58d9dSsethg #define SMB_PRF_SARM 0x119 /* StrongARM */ 71142a58d9dSsethg #define SMB_PRF_6X86 0x12C /* 6x86 */ 71242a58d9dSsethg #define SMB_PRF_MEDIAGX 0x12D /* MediaGX */ 71342a58d9dSsethg #define SMB_PRF_MII 0x12E /* MII */ 71442a58d9dSsethg #define SMB_PRF_WINCHIP 0x140 /* WinChip */ 71542a58d9dSsethg #define SMB_PRF_DSP 0x15E /* DSP */ 71642a58d9dSsethg #define SMB_PRF_VIDEO 0x1F4 /* Video Processor */ 71784ab085aSmws 71884ab085aSmws /* 7194e901881SDale Ghent * SMBIOS Cache Information. See DSP0134 Section 7.8 for more information. 72084ab085aSmws * If smba_size is zero, this indicates the specified cache is not present. 721*38d76b18SRobert Mustacchi * 722*38d76b18SRobert Mustacchi * SMBIOS 3.1 added extended cache sizes. Unfortunately, we had already baked in 723*38d76b18SRobert Mustacchi * the uint32_t sizes, so we added extended uint64_t's that correspond to the 724*38d76b18SRobert Mustacchi * new fields. To make life easier for consumers, we always make sure that the 725*38d76b18SRobert Mustacchi * _maxsize2 and _size2 members are filled in with the old value if no other 726*38d76b18SRobert Mustacchi * value is present. 72784ab085aSmws */ 72884ab085aSmws typedef struct smbios_cache { 72984ab085aSmws uint32_t smba_maxsize; /* maximum installed size in bytes */ 73084ab085aSmws uint32_t smba_size; /* installed size in bytes */ 73184ab085aSmws uint16_t smba_stype; /* supported SRAM types (SMB_CAT_*) */ 73284ab085aSmws uint16_t smba_ctype; /* current SRAM type (SMB_CAT_*) */ 73384ab085aSmws uint8_t smba_speed; /* speed in nanoseconds */ 73484ab085aSmws uint8_t smba_etype; /* error correction type (SMB_CAE_*) */ 73584ab085aSmws uint8_t smba_ltype; /* logical cache type (SMB_CAG_*) */ 73684ab085aSmws uint8_t smba_assoc; /* associativity (SMB_CAA_*) */ 73784ab085aSmws uint8_t smba_level; /* cache level */ 73884ab085aSmws uint8_t smba_mode; /* cache mode (SMB_CAM_*) */ 73984ab085aSmws uint8_t smba_location; /* cache location (SMB_CAL_*) */ 74084ab085aSmws uint8_t smba_flags; /* cache flags (SMB_CAF_*) */ 741*38d76b18SRobert Mustacchi uint64_t smba_maxsize2; /* maximum installed size in bytes */ 742*38d76b18SRobert Mustacchi uint64_t smba_size2; /* installed size in bytes */ 74384ab085aSmws } smbios_cache_t; 74484ab085aSmws 74584ab085aSmws #define SMB_CAT_OTHER 0x0001 /* other */ 74684ab085aSmws #define SMB_CAT_UNKNOWN 0x0002 /* unknown */ 74784ab085aSmws #define SMB_CAT_NONBURST 0x0004 /* non-burst */ 74884ab085aSmws #define SMB_CAT_BURST 0x0008 /* burst */ 74984ab085aSmws #define SMB_CAT_PBURST 0x0010 /* pipeline burst */ 75084ab085aSmws #define SMB_CAT_SYNC 0x0020 /* synchronous */ 75184ab085aSmws #define SMB_CAT_ASYNC 0x0040 /* asynchronous */ 75284ab085aSmws 75384ab085aSmws #define SMB_CAE_OTHER 0x01 /* other */ 75484ab085aSmws #define SMB_CAE_UNKNOWN 0x02 /* unknown */ 75584ab085aSmws #define SMB_CAE_NONE 0x03 /* none */ 75684ab085aSmws #define SMB_CAE_PARITY 0x04 /* parity */ 75784ab085aSmws #define SMB_CAE_SBECC 0x05 /* single-bit ECC */ 75884ab085aSmws #define SMB_CAE_MBECC 0x06 /* multi-bit ECC */ 75984ab085aSmws 76084ab085aSmws #define SMB_CAG_OTHER 0x01 /* other */ 76184ab085aSmws #define SMB_CAG_UNKNOWN 0x02 /* unknown */ 76284ab085aSmws #define SMB_CAG_INSTR 0x03 /* instruction */ 76384ab085aSmws #define SMB_CAG_DATA 0x04 /* data */ 76484ab085aSmws #define SMB_CAG_UNIFIED 0x05 /* unified */ 76584ab085aSmws 76684ab085aSmws #define SMB_CAA_OTHER 0x01 /* other */ 76784ab085aSmws #define SMB_CAA_UNKNOWN 0x02 /* unknown */ 76884ab085aSmws #define SMB_CAA_DIRECT 0x03 /* direct mapped */ 76984ab085aSmws #define SMB_CAA_2WAY 0x04 /* 2-way set associative */ 77084ab085aSmws #define SMB_CAA_4WAY 0x05 /* 4-way set associative */ 77184ab085aSmws #define SMB_CAA_FULL 0x06 /* fully associative */ 77284ab085aSmws #define SMB_CAA_8WAY 0x07 /* 8-way set associative */ 77384ab085aSmws #define SMB_CAA_16WAY 0x08 /* 16-way set associative */ 7744e901881SDale Ghent #define SMB_CAA_12WAY 0x09 /* 12-way set associative */ 7754e901881SDale Ghent #define SMB_CAA_24WAY 0x0A /* 24-way set associative */ 7764e901881SDale Ghent #define SMB_CAA_32WAY 0x0B /* 32-way set associative */ 7774e901881SDale Ghent #define SMB_CAA_48WAY 0x0C /* 48-way set associative */ 7784e901881SDale Ghent #define SMB_CAA_64WAY 0x0D /* 64-way set associative */ 7794e901881SDale Ghent #define SMB_CAA_20WAY 0x0E /* 20-way set associative */ 78084ab085aSmws 78184ab085aSmws #define SMB_CAM_WT 0x00 /* write-through */ 78284ab085aSmws #define SMB_CAM_WB 0x01 /* write-back */ 78384ab085aSmws #define SMB_CAM_VARY 0x02 /* varies by address */ 78484ab085aSmws #define SMB_CAM_UNKNOWN 0x03 /* unknown */ 78584ab085aSmws 78684ab085aSmws #define SMB_CAL_INTERNAL 0x00 /* internal */ 78784ab085aSmws #define SMB_CAL_EXTERNAL 0x01 /* external */ 78884ab085aSmws #define SMB_CAL_RESERVED 0x02 /* reserved */ 78984ab085aSmws #define SMB_CAL_UNKNOWN 0x03 /* unknown */ 79084ab085aSmws 79184ab085aSmws #define SMB_CAF_ENABLED 0x01 /* enabled at boot time */ 79284ab085aSmws #define SMB_CAF_SOCKETED 0x02 /* cache is socketed */ 79384ab085aSmws 79484ab085aSmws /* 7954e901881SDale Ghent * SMBIOS Port Information. See DSP0134 Section 7.9 for more information. 79684ab085aSmws * The internal reference designator string is also mapped to the location. 79784ab085aSmws */ 79884ab085aSmws typedef struct smbios_port { 79984ab085aSmws const char *smbo_iref; /* internal reference designator */ 80084ab085aSmws const char *smbo_eref; /* external reference designator */ 80184ab085aSmws uint8_t smbo_itype; /* internal connector type (SMB_POC_*) */ 80284ab085aSmws uint8_t smbo_etype; /* external connector type (SMB_POC_*) */ 80384ab085aSmws uint8_t smbo_ptype; /* port type (SMB_POT_*) */ 80484ab085aSmws uint8_t smbo_pad; /* padding */ 80584ab085aSmws } smbios_port_t; 80684ab085aSmws 80784ab085aSmws #define SMB_POC_NONE 0x00 /* none */ 80884ab085aSmws #define SMB_POC_CENT 0x01 /* Centronics */ 80984ab085aSmws #define SMB_POC_MINICENT 0x02 /* Mini-Centronics */ 81084ab085aSmws #define SMB_POC_PROPRIETARY 0x03 /* proprietary */ 81184ab085aSmws #define SMB_POC_DB25M 0x04 /* DB-25 pin male */ 81284ab085aSmws #define SMB_POC_DB25F 0x05 /* DB-25 pin female */ 81384ab085aSmws #define SMB_POC_DB15M 0x06 /* DB-15 pin male */ 81484ab085aSmws #define SMB_POC_DB15F 0x07 /* DB-15 pin female */ 81584ab085aSmws #define SMB_POC_DB9M 0x08 /* DB-9 pin male */ 81684ab085aSmws #define SMB_POC_DB9F 0x09 /* DB-9 pin female */ 81784ab085aSmws #define SMB_POC_RJ11 0x0A /* RJ-11 */ 81884ab085aSmws #define SMB_POC_RJ45 0x0B /* RJ-45 */ 81984ab085aSmws #define SMB_POC_MINISCSI 0x0C /* 50-pin MiniSCSI */ 82084ab085aSmws #define SMB_POC_MINIDIN 0x0D /* Mini-DIN */ 82184ab085aSmws #define SMB_POC_MICRODIN 0x0E /* Micro-DIN */ 82284ab085aSmws #define SMB_POC_PS2 0x0F /* PS/2 */ 82384ab085aSmws #define SMB_POC_IR 0x10 /* Infrared */ 82484ab085aSmws #define SMB_POC_HPHIL 0x11 /* HP-HIL */ 82584ab085aSmws #define SMB_POC_USB 0x12 /* USB */ 82684ab085aSmws #define SMB_POC_SSA 0x13 /* SSA SCSI */ 82784ab085aSmws #define SMB_POC_DIN8M 0x14 /* Circular DIN-8 male */ 82884ab085aSmws #define SMB_POC_DIN8F 0x15 /* Circular DIN-8 female */ 82984ab085aSmws #define SMB_POC_OBIDE 0x16 /* on-board IDE */ 83084ab085aSmws #define SMB_POC_OBFLOPPY 0x17 /* on-board floppy */ 83184ab085aSmws #define SMB_POC_DI9 0x18 /* 9p dual inline (p10 cut) */ 83284ab085aSmws #define SMB_POC_DI25 0x19 /* 25p dual inline (p26 cut) */ 83384ab085aSmws #define SMB_POC_DI50 0x1A /* 50p dual inline */ 83484ab085aSmws #define SMB_POC_DI68 0x1B /* 68p dual inline */ 83584ab085aSmws #define SMB_POC_CDROM 0x1C /* on-board sound from CDROM */ 83684ab085aSmws #define SMB_POC_MINI14 0x1D /* Mini-Centronics Type 14 */ 83784ab085aSmws #define SMB_POC_MINI26 0x1E /* Mini-Centronics Type 26 */ 83884ab085aSmws #define SMB_POC_MINIJACK 0x1F /* Mini-jack (headphones) */ 83984ab085aSmws #define SMB_POC_BNC 0x20 /* BNC */ 84084ab085aSmws #define SMB_POC_1394 0x21 /* 1394 */ 8414e901881SDale Ghent #define SMB_POC_SATA 0x22 /* SAS/SATA plug receptacle */ 84284ab085aSmws #define SMB_POC_PC98 0xA0 /* PC-98 */ 84384ab085aSmws #define SMB_POC_PC98HR 0xA1 /* PC-98Hireso */ 84484ab085aSmws #define SMB_POC_PCH98 0xA2 /* PC-H98 */ 84584ab085aSmws #define SMB_POC_PC98NOTE 0xA3 /* PC-98Note */ 84684ab085aSmws #define SMB_POC_PC98FULL 0xA4 /* PC-98Full */ 84784ab085aSmws #define SMB_POC_OTHER 0xFF /* other */ 84884ab085aSmws 84984ab085aSmws #define SMB_POT_NONE 0x00 /* none */ 85084ab085aSmws #define SMB_POT_PP_XTAT 0x01 /* Parallel Port XT/AT compat */ 85184ab085aSmws #define SMB_POT_PP_PS2 0x02 /* Parallel Port PS/2 */ 85284ab085aSmws #define SMB_POT_PP_ECP 0x03 /* Parallel Port ECP */ 85384ab085aSmws #define SMB_POT_PP_EPP 0x04 /* Parallel Port EPP */ 85484ab085aSmws #define SMB_POT_PP_ECPEPP 0x05 /* Parallel Port ECP/EPP */ 85584ab085aSmws #define SMB_POT_SP_XTAT 0x06 /* Serial Port XT/AT compat */ 85684ab085aSmws #define SMB_POT_SP_16450 0x07 /* Serial Port 16450 compat */ 85784ab085aSmws #define SMB_POT_SP_16550 0x08 /* Serial Port 16550 compat */ 85884ab085aSmws #define SMB_POT_SP_16550A 0x09 /* Serial Port 16550A compat */ 85984ab085aSmws #define SMB_POT_SCSI 0x0A /* SCSI port */ 86084ab085aSmws #define SMB_POT_MIDI 0x0B /* MIDI port */ 86184ab085aSmws #define SMB_POT_JOYSTICK 0x0C /* Joystick port */ 86284ab085aSmws #define SMB_POT_KEYBOARD 0x0D /* Keyboard port */ 86384ab085aSmws #define SMB_POT_MOUSE 0x0E /* Mouse port */ 86484ab085aSmws #define SMB_POT_SSA 0x0F /* SSA SCSI */ 86584ab085aSmws #define SMB_POT_USB 0x10 /* USB */ 86684ab085aSmws #define SMB_POT_FIREWIRE 0x11 /* FireWrite (IEEE P1394) */ 86784ab085aSmws #define SMB_POT_PCMII 0x12 /* PCMCIA Type II */ 86884ab085aSmws #define SMB_POT_PCMIIa 0x13 /* PCMCIA Type II (alternate) */ 86984ab085aSmws #define SMB_POT_PCMIII 0x14 /* PCMCIA Type III */ 87084ab085aSmws #define SMB_POT_CARDBUS 0x15 /* Cardbus */ 87184ab085aSmws #define SMB_POT_ACCESS 0x16 /* Access Bus Port */ 87284ab085aSmws #define SMB_POT_SCSI2 0x17 /* SCSI II */ 87384ab085aSmws #define SMB_POT_SCSIW 0x18 /* SCSI Wide */ 87484ab085aSmws #define SMB_POT_PC98 0x19 /* PC-98 */ 87584ab085aSmws #define SMB_POT_PC98HR 0x1A /* PC-98Hireso */ 87684ab085aSmws #define SMB_POT_PCH98 0x1B /* PC-H98 */ 87784ab085aSmws #define SMB_POT_VIDEO 0x1C /* Video port */ 87884ab085aSmws #define SMB_POT_AUDIO 0x1D /* Audio port */ 87984ab085aSmws #define SMB_POT_MODEM 0x1E /* Modem port */ 88084ab085aSmws #define SMB_POT_NETWORK 0x1F /* Network port */ 88142a58d9dSsethg #define SMB_POT_SATA 0x20 /* SATA */ 88242a58d9dSsethg #define SMB_POT_SAS 0x21 /* SAS */ 88384ab085aSmws #define SMB_POT_8251 0xA0 /* 8251 compatible */ 88484ab085aSmws #define SMB_POT_8251F 0xA1 /* 8251 FIFO compatible */ 88584ab085aSmws #define SMB_POT_OTHER 0xFF /* other */ 88684ab085aSmws 88784ab085aSmws /* 8884e901881SDale Ghent * SMBIOS Slot Information. See DSP0134 Section 7.10 for more information. 8894e901881SDale Ghent * See DSP0134 7.10.5 for how to interpret the value of smbl_id. 89084ab085aSmws */ 89184ab085aSmws typedef struct smbios_slot { 89284ab085aSmws const char *smbl_name; /* reference designation */ 89384ab085aSmws uint8_t smbl_type; /* slot type */ 89484ab085aSmws uint8_t smbl_width; /* slot data bus width */ 89584ab085aSmws uint8_t smbl_usage; /* current usage */ 89684ab085aSmws uint8_t smbl_length; /* slot length */ 89784ab085aSmws uint16_t smbl_id; /* slot ID */ 89884ab085aSmws uint8_t smbl_ch1; /* slot characteristics 1 */ 89984ab085aSmws uint8_t smbl_ch2; /* slot characteristics 2 */ 90003f9f63dSTom Pothier uint16_t smbl_sg; /* segment group number */ 90103f9f63dSTom Pothier uint8_t smbl_bus; /* bus number */ 90203f9f63dSTom Pothier uint8_t smbl_df; /* device/function number */ 90384ab085aSmws } smbios_slot_t; 90484ab085aSmws 90584ab085aSmws #define SMB_SLT_OTHER 0x01 /* other */ 90684ab085aSmws #define SMB_SLT_UNKNOWN 0x02 /* unknown */ 90784ab085aSmws #define SMB_SLT_ISA 0x03 /* ISA */ 90884ab085aSmws #define SMB_SLT_MCA 0x04 /* MCA */ 90984ab085aSmws #define SMB_SLT_EISA 0x05 /* EISA */ 91084ab085aSmws #define SMB_SLT_PCI 0x06 /* PCI */ 91184ab085aSmws #define SMB_SLT_PCMCIA 0x07 /* PCMCIA */ 91284ab085aSmws #define SMB_SLT_VLVESA 0x08 /* VL-VESA */ 91384ab085aSmws #define SMB_SLT_PROPRIETARY 0x09 /* proprietary */ 91484ab085aSmws #define SMB_SLT_PROC 0x0A /* processor card slot */ 91584ab085aSmws #define SMB_SLT_MEM 0x0B /* proprietary memory card slot */ 91684ab085aSmws #define SMB_SLT_IOR 0x0C /* I/O riser card slot */ 91784ab085aSmws #define SMB_SLT_NUBUS 0x0D /* NuBus */ 91884ab085aSmws #define SMB_SLT_PCI66 0x0E /* PCI (66MHz capable) */ 91984ab085aSmws #define SMB_SLT_AGP 0x0F /* AGP */ 92084ab085aSmws #define SMB_SLT_AGP2X 0x10 /* AGP 2X */ 92184ab085aSmws #define SMB_SLT_AGP4X 0x11 /* AGP 4X */ 92284ab085aSmws #define SMB_SLT_PCIX 0x12 /* PCI-X */ 92384ab085aSmws #define SMB_SLT_AGP8X 0x13 /* AGP 8X */ 9246734c4b0SRobert Mustacchi #define SMB_SLT_M2_1DP 0x14 /* M.2 Socket 1-DP (Mechanical Key A) */ 9256734c4b0SRobert Mustacchi #define SMB_SLT_M2_1SD 0x15 /* M.2 Socket 1-SD (Mechanical Key E) */ 9266734c4b0SRobert Mustacchi #define SMB_SLT_M2_2 0x16 /* M.2 Socket 2 (Mechanical Key B) */ 9276734c4b0SRobert Mustacchi #define SMB_SLT_M2_3 0x17 /* M.2 Socket 3 (Mechanical Key M) */ 9286734c4b0SRobert Mustacchi #define SMB_SLT_MXM_I 0x18 /* MXM Type I */ 9296734c4b0SRobert Mustacchi #define SMB_SLT_MXM_II 0x19 /* MXM Type II */ 9306734c4b0SRobert Mustacchi #define SMB_SLT_MXM_III 0x1A /* MXM Type III (standard connector) */ 9316734c4b0SRobert Mustacchi #define SMB_SLT_MXM_III_HE 0x1B /* MXM Type III (HE connector) */ 9326734c4b0SRobert Mustacchi #define SMB_SLT_MXM_V 0x1C /* MXM Type IV */ 9336734c4b0SRobert Mustacchi #define SMB_SLT_MXM3_A 0x1D /* MXM 3.0 Type A */ 9346734c4b0SRobert Mustacchi #define SMB_SLT_MXM3_B 0x1E /* MXM 3.0 Type B */ 9356734c4b0SRobert Mustacchi #define SMB_SLT_PCIEG2_SFF 0x1F /* PCI Express Gen 2 SFF-8639 */ 9366734c4b0SRobert Mustacchi #define SMB_SLT_PCIEG3_SFF 0x20 /* PCI Express Gen 3 SFF-8639 */ 937*38d76b18SRobert Mustacchi /* 938*38d76b18SRobert Mustacchi * These lines must be on one line for the string generating code. 939*38d76b18SRobert Mustacchi */ 940*38d76b18SRobert Mustacchi /* BEGIN CSTYLED */ 941*38d76b18SRobert Mustacchi #define SMB_SLT_PCIE_M52_WBSKO 0x21 /* PCI Express Mini 52-pin with bottom-side keep-outs */ 942*38d76b18SRobert Mustacchi #define SMB_SLT_PCIE_M52_WOBSKO 0x22 /* PCI Express Mini 52-pin without bottom-side keep-outs */ 943*38d76b18SRobert Mustacchi /* END CSTYLED */ 944*38d76b18SRobert Mustacchi #define SMB_SLT_PCIE_M76 0x23 /* PCI Express Mini 72-pin */ 94584ab085aSmws #define SMB_SLT_PC98_C20 0xA0 /* PC-98/C20 */ 94684ab085aSmws #define SMB_SLT_PC98_C24 0xA1 /* PC-98/C24 */ 94784ab085aSmws #define SMB_SLT_PC98_E 0xA2 /* PC-98/E */ 94884ab085aSmws #define SMB_SLT_PC98_LB 0xA3 /* PC-98/Local Bus */ 94984ab085aSmws #define SMB_SLT_PC98_C 0xA4 /* PC-98/Card */ 95084ab085aSmws #define SMB_SLT_PCIE 0xA5 /* PCI Express */ 95142a58d9dSsethg #define SMB_SLT_PCIE1 0xA6 /* PCI Express x1 */ 95242a58d9dSsethg #define SMB_SLT_PCIE2 0xA7 /* PCI Express x2 */ 95342a58d9dSsethg #define SMB_SLT_PCIE4 0xA8 /* PCI Express x4 */ 95442a58d9dSsethg #define SMB_SLT_PCIE8 0xA9 /* PCI Express x8 */ 95542a58d9dSsethg #define SMB_SLT_PCIE16 0xAA /* PCI Express x16 */ 9564e901881SDale Ghent #define SMB_SLT_PCIE2G 0xAB /* PCI Exp. Gen 2 */ 9574e901881SDale Ghent #define SMB_SLT_PCIE2G1 0xAC /* PCI Exp. Gen 2 x1 */ 9584e901881SDale Ghent #define SMB_SLT_PCIE2G2 0xAD /* PCI Exp. Gen 2 x2 */ 9594e901881SDale Ghent #define SMB_SLT_PCIE2G4 0xAE /* PCI Exp. Gen 2 x4 */ 9604e901881SDale Ghent #define SMB_SLT_PCIE2G8 0xAF /* PCI Exp. Gen 2 x8 */ 9614e901881SDale Ghent #define SMB_SLT_PCIE2G16 0xB0 /* PCI Exp. Gen 2 x16 */ 9624e901881SDale Ghent #define SMB_SLT_PCIE3G 0xB1 /* PCI Exp. Gen 3 */ 9634e901881SDale Ghent #define SMB_SLT_PCIE3G1 0xB2 /* PCI Exp. Gen 3 x1 */ 9644e901881SDale Ghent #define SMB_SLT_PCIE3G2 0xB3 /* PCI Exp. Gen 3 x2 */ 9654e901881SDale Ghent #define SMB_SLT_PCIE3G4 0xB4 /* PCI Exp. Gen 3 x4 */ 9664e901881SDale Ghent #define SMB_SLT_PCIE3G8 0xB5 /* PCI Exp. Gen 3 x8 */ 9674e901881SDale Ghent #define SMB_SLT_PCIE3G16 0xB6 /* PCI Exp. Gen 3 x16 */ 96884ab085aSmws 96984ab085aSmws #define SMB_SLW_OTHER 0x01 /* other */ 97084ab085aSmws #define SMB_SLW_UNKNOWN 0x02 /* unknown */ 97184ab085aSmws #define SMB_SLW_8 0x03 /* 8 bit */ 97284ab085aSmws #define SMB_SLW_16 0x04 /* 16 bit */ 97384ab085aSmws #define SMB_SLW_32 0x05 /* 32 bit */ 97484ab085aSmws #define SMB_SLW_64 0x06 /* 64 bit */ 97584ab085aSmws #define SMB_SLW_128 0x07 /* 128 bit */ 97684ab085aSmws #define SMB_SLW_1X 0x08 /* 1x or x1 */ 97784ab085aSmws #define SMB_SLW_2X 0x09 /* 2x or x2 */ 97884ab085aSmws #define SMB_SLW_4X 0x0A /* 4x or x4 */ 97984ab085aSmws #define SMB_SLW_8X 0x0B /* 8x or x8 */ 98084ab085aSmws #define SMB_SLW_12X 0x0C /* 12x or x12 */ 98184ab085aSmws #define SMB_SLW_16X 0x0D /* 16x or x16 */ 98284ab085aSmws #define SMB_SLW_32X 0x0E /* 32x or x32 */ 98384ab085aSmws 98484ab085aSmws #define SMB_SLU_OTHER 0x01 /* other */ 98584ab085aSmws #define SMB_SLU_UNKNOWN 0x02 /* unknown */ 98684ab085aSmws #define SMB_SLU_AVAIL 0x03 /* available */ 98784ab085aSmws #define SMB_SLU_INUSE 0x04 /* in use */ 98884ab085aSmws 98984ab085aSmws #define SMB_SLL_OTHER 0x01 /* other */ 99084ab085aSmws #define SMB_SLL_UNKNOWN 0x02 /* unknown */ 99184ab085aSmws #define SMB_SLL_SHORT 0x03 /* short length */ 99284ab085aSmws #define SMB_SLL_LONG 0x04 /* long length */ 99384ab085aSmws 99484ab085aSmws #define SMB_SLCH1_UNKNOWN 0x01 /* characteristics unknown */ 99584ab085aSmws #define SMB_SLCH1_5V 0x02 /* provides 5.0V */ 99684ab085aSmws #define SMB_SLCH1_33V 0x04 /* provides 3.3V */ 99784ab085aSmws #define SMB_SLCH1_SHARED 0x08 /* opening shared with other slot */ 99884ab085aSmws #define SMB_SLCH1_PC16 0x10 /* slot supports PC Card-16 */ 99984ab085aSmws #define SMB_SLCH1_PCCB 0x20 /* slot supports CardBus */ 100084ab085aSmws #define SMB_SLCH1_PCZV 0x40 /* slot supports Zoom Video */ 100184ab085aSmws #define SMB_SLCH1_PCMRR 0x80 /* slot supports Modem Ring Resume */ 100284ab085aSmws 100384ab085aSmws #define SMB_SLCH2_PME 0x01 /* slot supports PME# signal */ 100484ab085aSmws #define SMB_SLCH2_HOTPLUG 0x02 /* slot supports hot-plug devices */ 100584ab085aSmws #define SMB_SLCH2_SMBUS 0x04 /* slot supports SMBus signal */ 100684ab085aSmws 100784ab085aSmws /* 10084e901881SDale Ghent * SMBIOS On-Board Device Information. See DSP0134 Section 7.11 for more 100984ab085aSmws * information. Any number of on-board device sections may be present, each 101084ab085aSmws * containing one or more records. The smbios_info_obdevs() function permits 101184ab085aSmws * the caller to retrieve one or more of the records from a given section. 101284ab085aSmws */ 101384ab085aSmws typedef struct smbios_obdev { 101484ab085aSmws const char *smbd_name; /* description string for this device */ 101584ab085aSmws uint8_t smbd_type; /* type code (SMB_OBT_*) */ 101684ab085aSmws uint8_t smbd_enabled; /* boolean (device is enabled) */ 101784ab085aSmws } smbios_obdev_t; 101884ab085aSmws 101984ab085aSmws #define SMB_OBT_OTHER 0x01 /* other */ 102084ab085aSmws #define SMB_OBT_UNKNOWN 0x02 /* unknown */ 102184ab085aSmws #define SMB_OBT_VIDEO 0x03 /* video */ 102284ab085aSmws #define SMB_OBT_SCSI 0x04 /* scsi */ 102384ab085aSmws #define SMB_OBT_ETHERNET 0x05 /* ethernet */ 102484ab085aSmws #define SMB_OBT_TOKEN 0x06 /* token ring */ 102584ab085aSmws #define SMB_OBT_SOUND 0x07 /* sound */ 102642a58d9dSsethg #define SMB_OBT_PATA 0x08 /* pata */ 102742a58d9dSsethg #define SMB_OBT_SATA 0x09 /* sata */ 102842a58d9dSsethg #define SMB_OBT_SAS 0x0A /* sas */ 102984ab085aSmws 103084ab085aSmws /* 10314e901881SDale Ghent * SMBIOS BIOS Language Information. See DSP0134 Section 7.14 for more 103284ab085aSmws * information. The smbios_info_strtab() function can be applied using a 103384ab085aSmws * count of smbla_num to retrieve the other possible language settings. 103484ab085aSmws */ 103584ab085aSmws typedef struct smbios_lang { 103684ab085aSmws const char *smbla_cur; /* current language setting */ 103784ab085aSmws uint_t smbla_fmt; /* language name format (see below) */ 103884ab085aSmws uint_t smbla_num; /* number of installed languages */ 103984ab085aSmws } smbios_lang_t; 104084ab085aSmws 104184ab085aSmws #define SMB_LFMT_LONG 0 /* <ISO639>|<ISO3166>|Encoding Method */ 104284ab085aSmws #define SMB_LFMT_SHORT 1 /* <ISO930><ISO3166> */ 104384ab085aSmws 104484ab085aSmws /* 10454e901881SDale Ghent * SMBIOS System Event Log Information. See DSP0134 Section 7.16 for more 104684ab085aSmws * information. Accessing the event log itself requires additional interfaces. 104784ab085aSmws */ 104884ab085aSmws typedef struct smbios_evtype { 104984ab085aSmws uint8_t smbevt_ltype; /* log type */ 105084ab085aSmws uint8_t smbevt_dtype; /* variable data format type */ 105184ab085aSmws } smbios_evtype_t; 105284ab085aSmws 105384ab085aSmws typedef struct smbios_evlog { 105484ab085aSmws size_t smbev_size; /* size in bytes of log area */ 105584ab085aSmws size_t smbev_hdr; /* offset or index of header */ 105684ab085aSmws size_t smbev_data; /* offset or index of data */ 105784ab085aSmws uint8_t smbev_method; /* data access method (see below) */ 105884ab085aSmws uint8_t smbev_flags; /* flags (see below) */ 105984ab085aSmws uint8_t smbev_format; /* log header format (see below) */ 106084ab085aSmws uint8_t smbev_pad; /* padding */ 106184ab085aSmws uint32_t smbev_token; /* data update change token */ 106284ab085aSmws union { 106384ab085aSmws struct { 106484ab085aSmws uint16_t evi_iaddr; /* index address */ 106584ab085aSmws uint16_t evi_daddr; /* data address */ 106684ab085aSmws } eva_io; /* i/o address for SMB_EVM_XxY */ 106784ab085aSmws uint32_t eva_addr; /* address for SMB_EVM_MEM32 */ 106884ab085aSmws uint16_t eva_gpnv; /* handle for SMB_EVM_GPNV */ 106984ab085aSmws } smbev_addr; 107084ab085aSmws uint32_t smbev_typec; /* number of type descriptors */ 107184ab085aSmws const smbios_evtype_t *smbev_typev; /* type descriptor array */ 107284ab085aSmws } smbios_evlog_t; 107384ab085aSmws 107484ab085aSmws #define SMB_EVM_1x1i_1x1d 0 /* I/O: 1 1b idx port, 1 1b data port */ 107584ab085aSmws #define SMB_EVM_2x1i_1x1d 1 /* I/O: 2 1b idx port, 1 1b data port */ 107684ab085aSmws #define SMB_EVM_1x2i_1x1d 2 /* I/O: 1 2b idx port, 1 1b data port */ 107784ab085aSmws #define SMB_EVM_MEM32 3 /* Memory-Mapped 32-bit Physical Addr */ 107884ab085aSmws #define SMB_EVM_GPNV 4 /* GP Non-Volatile API Access */ 107984ab085aSmws 108084ab085aSmws #define SMB_EVFL_VALID 0x1 /* log area valid */ 108184ab085aSmws #define SMB_EVFL_FULL 0x2 /* log area full */ 108284ab085aSmws 108384ab085aSmws #define SMB_EVHF_NONE 0 /* no log headers used */ 108484ab085aSmws #define SMB_EVHF_F1 1 /* DMTF log header type 1 */ 108584ab085aSmws 108684ab085aSmws /* 10874e901881SDale Ghent * SMBIOS Physical Memory Array Information. See DSP0134 Section 7.17 for 108884ab085aSmws * more information. This describes a collection of physical memory devices. 108984ab085aSmws */ 109084ab085aSmws typedef struct smbios_memarray { 109184ab085aSmws uint8_t smbma_location; /* physical device location */ 109284ab085aSmws uint8_t smbma_use; /* physical device functional purpose */ 109384ab085aSmws uint8_t smbma_ecc; /* error detect/correct mechanism */ 109484ab085aSmws uint8_t smbma_pad0; /* padding */ 109584ab085aSmws uint32_t smbma_pad1; /* padding */ 109684ab085aSmws uint32_t smbma_ndevs; /* number of slots or sockets */ 109784ab085aSmws id_t smbma_err; /* handle of error (if any) */ 109884ab085aSmws uint64_t smbma_size; /* maximum capacity in bytes */ 109984ab085aSmws } smbios_memarray_t; 110084ab085aSmws 110184ab085aSmws #define SMB_MAL_OTHER 0x01 /* other */ 110284ab085aSmws #define SMB_MAL_UNKNOWN 0x02 /* unknown */ 110384ab085aSmws #define SMB_MAL_SYSMB 0x03 /* system board or motherboard */ 110484ab085aSmws #define SMB_MAL_ISA 0x04 /* ISA add-on card */ 110584ab085aSmws #define SMB_MAL_EISA 0x05 /* EISA add-on card */ 110684ab085aSmws #define SMB_MAL_PCI 0x06 /* PCI add-on card */ 110784ab085aSmws #define SMB_MAL_MCA 0x07 /* MCA add-on card */ 110884ab085aSmws #define SMB_MAL_PCMCIA 0x08 /* PCMCIA add-on card */ 110984ab085aSmws #define SMB_MAL_PROP 0x09 /* proprietary add-on card */ 111084ab085aSmws #define SMB_MAL_NUBUS 0x0A /* NuBus */ 111184ab085aSmws #define SMB_MAL_PC98C20 0xA0 /* PC-98/C20 add-on card */ 111284ab085aSmws #define SMB_MAL_PC98C24 0xA1 /* PC-98/C24 add-on card */ 111384ab085aSmws #define SMB_MAL_PC98E 0xA2 /* PC-98/E add-on card */ 111484ab085aSmws #define SMB_MAL_PC98LB 0xA3 /* PC-98/Local bus add-on card */ 111584ab085aSmws 111684ab085aSmws #define SMB_MAU_OTHER 0x01 /* other */ 111784ab085aSmws #define SMB_MAU_UNKNOWN 0x02 /* unknown */ 111884ab085aSmws #define SMB_MAU_SYSTEM 0x03 /* system memory */ 111984ab085aSmws #define SMB_MAU_VIDEO 0x04 /* video memory */ 112084ab085aSmws #define SMB_MAU_FLASH 0x05 /* flash memory */ 112184ab085aSmws #define SMB_MAU_NVRAM 0x06 /* non-volatile RAM */ 112284ab085aSmws #define SMB_MAU_CACHE 0x07 /* cache memory */ 112384ab085aSmws 112484ab085aSmws #define SMB_MAE_OTHER 0x01 /* other */ 112584ab085aSmws #define SMB_MAE_UNKNOWN 0x02 /* unknown */ 112684ab085aSmws #define SMB_MAE_NONE 0x03 /* none */ 112784ab085aSmws #define SMB_MAE_PARITY 0x04 /* parity */ 112884ab085aSmws #define SMB_MAE_SECC 0x05 /* single-bit ECC */ 112984ab085aSmws #define SMB_MAE_MECC 0x06 /* multi-bit ECC */ 113084ab085aSmws #define SMB_MAE_CRC 0x07 /* CRC */ 113184ab085aSmws 113284ab085aSmws /* 11334e901881SDale Ghent * SMBIOS Memory Device Information. See DSP0134 Section 7.18 for more 113484ab085aSmws * information. One or more of these structures are associated with each 113584ab085aSmws * smbios_memarray_t. A structure is present even for unpopulated sockets. 113684ab085aSmws * Unknown values are set to -1. A smbmd_size of 0 indicates unpopulated. 113784ab085aSmws * WARNING: Some BIOSes appear to export the *maximum* size of the device 113884ab085aSmws * that can appear in the corresponding socket as opposed to the current one. 113984ab085aSmws */ 114084ab085aSmws typedef struct smbios_memdevice { 114184ab085aSmws id_t smbmd_array; /* handle of physical memory array */ 114284ab085aSmws id_t smbmd_error; /* handle of memory error data */ 114384ab085aSmws uint32_t smbmd_twidth; /* total width in bits including ecc */ 114484ab085aSmws uint32_t smbmd_dwidth; /* data width in bits */ 114584ab085aSmws uint64_t smbmd_size; /* size in bytes (see note above) */ 114684ab085aSmws uint8_t smbmd_form; /* form factor */ 114784ab085aSmws uint8_t smbmd_set; /* set (0x00=none, 0xFF=unknown) */ 114884ab085aSmws uint8_t smbmd_type; /* memory type */ 114984ab085aSmws uint8_t smbmd_pad; /* padding */ 115084ab085aSmws uint32_t smbmd_flags; /* flags (see below) */ 1151*38d76b18SRobert Mustacchi uint32_t smbmd_speed; /* speed in MT/s */ 115284ab085aSmws const char *smbmd_dloc; /* physical device locator string */ 115384ab085aSmws const char *smbmd_bloc; /* physical bank locator string */ 11544e901881SDale Ghent uint8_t smbmd_rank; /* rank */ 11554e901881SDale Ghent uint16_t smbmd_clkspeed; /* configured clock speed */ 11564e901881SDale Ghent uint16_t smbmd_minvolt; /* minimum voltage */ 11574e901881SDale Ghent uint16_t smbmd_maxvolt; /* maximum voltage */ 11584e901881SDale Ghent uint16_t smbmd_confvolt; /* configured voltage */ 115984ab085aSmws } smbios_memdevice_t; 116084ab085aSmws 116184ab085aSmws #define SMB_MDFF_OTHER 0x01 /* other */ 116284ab085aSmws #define SMB_MDFF_UNKNOWN 0x02 /* unknown */ 116384ab085aSmws #define SMB_MDFF_SIMM 0x03 /* SIMM */ 116484ab085aSmws #define SMB_MDFF_SIP 0x04 /* SIP */ 116584ab085aSmws #define SMB_MDFF_CHIP 0x05 /* chip */ 116684ab085aSmws #define SMB_MDFF_DIP 0x06 /* DIP */ 116784ab085aSmws #define SMB_MDFF_ZIP 0x07 /* ZIP */ 116884ab085aSmws #define SMB_MDFF_PROP 0x08 /* proprietary card */ 116984ab085aSmws #define SMB_MDFF_DIMM 0x09 /* DIMM */ 117084ab085aSmws #define SMB_MDFF_TSOP 0x0A /* TSOP */ 117184ab085aSmws #define SMB_MDFF_CHIPROW 0x0B /* row of chips */ 117284ab085aSmws #define SMB_MDFF_RIMM 0x0C /* RIMM */ 117384ab085aSmws #define SMB_MDFF_SODIMM 0x0D /* SODIMM */ 117484ab085aSmws #define SMB_MDFF_SRIMM 0x0E /* SRIMM */ 117542a58d9dSsethg #define SMB_MDFF_FBDIMM 0x0F /* FBDIMM */ 117684ab085aSmws 117784ab085aSmws #define SMB_MDT_OTHER 0x01 /* other */ 117884ab085aSmws #define SMB_MDT_UNKNOWN 0x02 /* unknown */ 117984ab085aSmws #define SMB_MDT_DRAM 0x03 /* DRAM */ 118084ab085aSmws #define SMB_MDT_EDRAM 0x04 /* EDRAM */ 118184ab085aSmws #define SMB_MDT_VRAM 0x05 /* VRAM */ 118284ab085aSmws #define SMB_MDT_SRAM 0x06 /* SRAM */ 118384ab085aSmws #define SMB_MDT_RAM 0x07 /* RAM */ 118484ab085aSmws #define SMB_MDT_ROM 0x08 /* ROM */ 118584ab085aSmws #define SMB_MDT_FLASH 0x09 /* FLASH */ 118684ab085aSmws #define SMB_MDT_EEPROM 0x0A /* EEPROM */ 118784ab085aSmws #define SMB_MDT_FEPROM 0x0B /* FEPROM */ 118884ab085aSmws #define SMB_MDT_EPROM 0x0C /* EPROM */ 118984ab085aSmws #define SMB_MDT_CDRAM 0x0D /* CDRAM */ 119084ab085aSmws #define SMB_MDT_3DRAM 0x0E /* 3DRAM */ 119184ab085aSmws #define SMB_MDT_SDRAM 0x0F /* SDRAM */ 119284ab085aSmws #define SMB_MDT_SGRAM 0x10 /* SGRAM */ 119384ab085aSmws #define SMB_MDT_RDRAM 0x11 /* RDRAM */ 119484ab085aSmws #define SMB_MDT_DDR 0x12 /* DDR */ 119584ab085aSmws #define SMB_MDT_DDR2 0x13 /* DDR2 */ 119642a58d9dSsethg #define SMB_MDT_DDR2FBDIMM 0x14 /* DDR2 FBDIMM */ 11974e901881SDale Ghent #define SMB_MDT_DDR3 0x18 /* DDR3 */ 11984e901881SDale Ghent #define SMB_MDT_FBD2 0x19 /* FBD2 */ 11996734c4b0SRobert Mustacchi #define SMB_MDT_DDR4 0x1A /* DDR4 */ 12006734c4b0SRobert Mustacchi #define SMB_MDT_LPDDR 0x1B /* LPDDR */ 12016734c4b0SRobert Mustacchi #define SMB_MDT_LPDDR2 0x1C /* LPDDR2 */ 12026734c4b0SRobert Mustacchi #define SMB_MDT_LPDDR3 0x1D /* LPDDR3 */ 12036734c4b0SRobert Mustacchi #define SMB_MDT_LPDDR4 0x1E /* LPDDR4 */ 120484ab085aSmws 120584ab085aSmws #define SMB_MDF_OTHER 0x0002 /* other */ 120684ab085aSmws #define SMB_MDF_UNKNOWN 0x0004 /* unknown */ 120784ab085aSmws #define SMB_MDF_FASTPG 0x0008 /* fast-paged */ 120884ab085aSmws #define SMB_MDF_STATIC 0x0010 /* static column */ 120984ab085aSmws #define SMB_MDF_PSTATIC 0x0020 /* pseudo-static */ 121084ab085aSmws #define SMB_MDF_RAMBUS 0x0040 /* RAMBUS */ 121184ab085aSmws #define SMB_MDF_SYNC 0x0080 /* synchronous */ 121284ab085aSmws #define SMB_MDF_CMOS 0x0100 /* CMOS */ 121384ab085aSmws #define SMB_MDF_EDO 0x0200 /* EDO */ 121484ab085aSmws #define SMB_MDF_WDRAM 0x0400 /* Window DRAM */ 121584ab085aSmws #define SMB_MDF_CDRAM 0x0800 /* Cache DRAM */ 121684ab085aSmws #define SMB_MDF_NV 0x1000 /* non-volatile */ 12174e901881SDale Ghent #define SMB_MDF_REG 0x2000 /* Registered (Buffered) */ 12184e901881SDale Ghent #define SMB_MDF_UNREG 0x4000 /* Unregistered (Unbuffered) */ 12194e901881SDale Ghent #define SMB_MDF_LRDIMM 0x8000 /* LRDIMM */ 12204e901881SDale Ghent 12214e901881SDale Ghent #define SMB_MDR_SINGLE 0x01 /* single */ 12224e901881SDale Ghent #define SMB_MDR_DUAL 0x02 /* dual */ 12234e901881SDale Ghent #define SMB_MDR_QUAD 0x04 /* quad */ 12244e901881SDale Ghent #define SMB_MDR_OCTAL 0x08 /* octal */ 122584ab085aSmws 122684ab085aSmws /* 12274e901881SDale Ghent * SMBIOS Memory Array Mapped Address. See DSP0134 Section 7.20 for more 122884ab085aSmws * information. We convert start/end addresses into addr/size for convenience. 122984ab085aSmws */ 123084ab085aSmws typedef struct smbios_memarrmap { 123184ab085aSmws id_t smbmam_array; /* physical memory array handle */ 123284ab085aSmws uint32_t smbmam_width; /* number of devices that form a row */ 123384ab085aSmws uint64_t smbmam_addr; /* physical address of mapping */ 123484ab085aSmws uint64_t smbmam_size; /* size in bytes of address range */ 123584ab085aSmws } smbios_memarrmap_t; 123684ab085aSmws 123784ab085aSmws /* 12384e901881SDale Ghent * SMBIOS Memory Device Mapped Address. See DSP0134 Section 7.21 for more 123984ab085aSmws * information. We convert start/end addresses into addr/size for convenience. 124084ab085aSmws */ 124184ab085aSmws typedef struct smbios_memdevmap { 124284ab085aSmws id_t smbmdm_device; /* memory device handle */ 124384ab085aSmws id_t smbmdm_arrmap; /* memory array mapped address handle */ 124484ab085aSmws uint64_t smbmdm_addr; /* physical address of mapping */ 124584ab085aSmws uint64_t smbmdm_size; /* size in bytes of address range */ 124684ab085aSmws uint8_t smbmdm_rpos; /* partition row position */ 124784ab085aSmws uint8_t smbmdm_ipos; /* interleave position */ 124884ab085aSmws uint8_t smbmdm_idepth; /* interleave data depth */ 124984ab085aSmws } smbios_memdevmap_t; 125084ab085aSmws 125184ab085aSmws /* 12524e901881SDale Ghent * SMBIOS Hardware Security Settings. See DSP0134 Section 7.25 for more 125384ab085aSmws * information. Only one such record will be present in the SMBIOS. 125484ab085aSmws */ 125584ab085aSmws typedef struct smbios_hwsec { 125684ab085aSmws uint8_t smbh_pwr_ps; /* power-on password status */ 125784ab085aSmws uint8_t smbh_kbd_ps; /* keyboard password status */ 125884ab085aSmws uint8_t smbh_adm_ps; /* administrator password status */ 125984ab085aSmws uint8_t smbh_pan_ps; /* front panel reset status */ 126084ab085aSmws } smbios_hwsec_t; 126184ab085aSmws 126284ab085aSmws #define SMB_HWSEC_PS_DISABLED 0x00 /* password disabled */ 126384ab085aSmws #define SMB_HWSEC_PS_ENABLED 0x01 /* password enabled */ 126484ab085aSmws #define SMB_HWSEC_PS_NOTIMPL 0x02 /* password not implemented */ 126584ab085aSmws #define SMB_HWSEC_PS_UNKNOWN 0x03 /* password status unknown */ 126684ab085aSmws 126784ab085aSmws /* 12684e901881SDale Ghent * SMBIOS System Boot Information. See DSP0134 Section 7.33 for more 126984ab085aSmws * information. The contents of the data varies by type and is undocumented 127084ab085aSmws * from the perspective of DSP0134 -- it seems to be left as vendor-specific. 127184ab085aSmws * The (D) annotation next to SMB_BOOT_* below indicates possible data payload. 127284ab085aSmws */ 127384ab085aSmws typedef struct smbios_boot { 127484ab085aSmws uint8_t smbt_status; /* boot status code (see below) */ 127584ab085aSmws const void *smbt_data; /* data buffer specific to status */ 127684ab085aSmws size_t smbt_size; /* size of smbt_data buffer in bytes */ 127784ab085aSmws } smbios_boot_t; 127884ab085aSmws 127984ab085aSmws #define SMB_BOOT_NORMAL 0 /* no errors detected */ 128084ab085aSmws #define SMB_BOOT_NOMEDIA 1 /* no bootable media */ 128184ab085aSmws #define SMB_BOOT_OSFAIL 2 /* normal o/s failed to load */ 128284ab085aSmws #define SMB_BOOT_FWHWFAIL 3 /* firmware-detected hardware failure */ 128384ab085aSmws #define SMB_BOOT_OSHWFAIL 4 /* o/s-detected hardware failure */ 128484ab085aSmws #define SMB_BOOT_USERREQ 5 /* user-requested boot (keystroke) */ 128584ab085aSmws #define SMB_BOOT_SECURITY 6 /* system security violation */ 128684ab085aSmws #define SMB_BOOT_PREVREQ 7 /* previously requested image (D) */ 128784ab085aSmws #define SMB_BOOT_WATCHDOG 8 /* watchdog initiated reboot */ 128884ab085aSmws #define SMB_BOOT_RESV_LO 9 /* low end of reserved range */ 128984ab085aSmws #define SMB_BOOT_RESV_HI 127 /* high end of reserved range */ 129084ab085aSmws #define SMB_BOOT_OEM_LO 128 /* low end of OEM-specific range */ 129184ab085aSmws #define SMB_BOOT_OEM_HI 191 /* high end of OEM-specific range */ 129284ab085aSmws #define SMB_BOOT_PROD_LO 192 /* low end of product-specific range */ 129384ab085aSmws #define SMB_BOOT_PROD_HI 255 /* high end of product-specific range */ 129484ab085aSmws 129584ab085aSmws /* 12964e901881SDale Ghent * SMBIOS IPMI Device Information. See DSP0134 Section 7.39 and also 129784ab085aSmws * Appendix C1 of the IPMI specification for more information on this record. 129884ab085aSmws */ 129984ab085aSmws typedef struct smbios_ipmi { 130084ab085aSmws uint_t smbip_type; /* BMC interface type */ 130184ab085aSmws smbios_version_t smbip_vers; /* BMC's IPMI specification version */ 130284ab085aSmws uint32_t smbip_i2c; /* BMC I2C bus slave address */ 130384ab085aSmws uint32_t smbip_bus; /* bus ID of NV storage device, or -1 */ 130484ab085aSmws uint64_t smbip_addr; /* BMC base address */ 130584ab085aSmws uint32_t smbip_flags; /* flags (see below) */ 130684ab085aSmws uint16_t smbip_intr; /* interrupt number (or zero if none) */ 130784ab085aSmws uint16_t smbip_regspacing; /* i/o space register spacing (bytes) */ 130884ab085aSmws } smbios_ipmi_t; 130984ab085aSmws 131084ab085aSmws #define SMB_IPMI_T_UNKNOWN 0x00 /* unknown */ 131184ab085aSmws #define SMB_IPMI_T_KCS 0x01 /* KCS: Keyboard Controller Style */ 131284ab085aSmws #define SMB_IPMI_T_SMIC 0x02 /* SMIC: Server Mgmt Interface Chip */ 131384ab085aSmws #define SMB_IPMI_T_BT 0x03 /* BT: Block Transfer */ 131484ab085aSmws #define SMB_IPMI_T_SSIF 0x04 /* SSIF: SMBus System Interface */ 131584ab085aSmws 131684ab085aSmws #define SMB_IPMI_F_IOADDR 0x01 /* base address is in i/o space */ 131784ab085aSmws #define SMB_IPMI_F_INTRSPEC 0x02 /* intr information is specified */ 131884ab085aSmws #define SMB_IPMI_F_INTRHIGH 0x04 /* intr active high (else low) */ 131984ab085aSmws #define SMB_IPMI_F_INTREDGE 0x08 /* intr is edge triggered (else lvl) */ 132084ab085aSmws 132184ab085aSmws /* 13224e901881SDale Ghent * SMBIOS Onboard Devices Extended Information. See DSP0134 Section 7.42 132303f9f63dSTom Pothier * for more information. 132403f9f63dSTom Pothier */ 132503f9f63dSTom Pothier typedef struct smbios_obdev_ext { 132603f9f63dSTom Pothier const char *smboe_name; /* reference designation */ 132703f9f63dSTom Pothier uint8_t smboe_dtype; /* device type */ 132803f9f63dSTom Pothier uint8_t smboe_dti; /* device type instance */ 132903f9f63dSTom Pothier uint16_t smboe_sg; /* segment group number */ 133003f9f63dSTom Pothier uint8_t smboe_bus; /* bus number */ 133103f9f63dSTom Pothier uint8_t smboe_df; /* device/function number */ 133203f9f63dSTom Pothier } smbios_obdev_ext_t; 133303f9f63dSTom Pothier 133403f9f63dSTom Pothier 133503f9f63dSTom Pothier /* 1336074bb90dSTom Pothier * SMBIOS OEM-specific (Type 132) Processor Extended Information. 1337074bb90dSTom Pothier */ 1338074bb90dSTom Pothier typedef struct smbios_processor_ext { 1339074bb90dSTom Pothier uint16_t smbpe_processor; /* extending processor handle */ 1340074bb90dSTom Pothier uint8_t smbpe_fru; /* FRU indicaor */ 1341074bb90dSTom Pothier uint8_t smbpe_n; /* number of APIC IDs */ 1342074bb90dSTom Pothier uint16_t *smbpe_apicid; /* strand Inital APIC IDs */ 1343074bb90dSTom Pothier } smbios_processor_ext_t; 1344074bb90dSTom Pothier 1345074bb90dSTom Pothier /* 134603f9f63dSTom Pothier * SMBIOS OEM-specific (Type 136) Port Extended Information. 134703f9f63dSTom Pothier */ 134803f9f63dSTom Pothier typedef struct smbios_port_ext { 134903f9f63dSTom Pothier uint16_t smbporte_chassis; /* chassis handle */ 135003f9f63dSTom Pothier uint16_t smbporte_port; /* port connector handle */ 135103f9f63dSTom Pothier uint8_t smbporte_dtype; /* device type */ 135203f9f63dSTom Pothier uint16_t smbporte_devhdl; /* device handle */ 135303f9f63dSTom Pothier uint8_t smbporte_phy; /* PHY number */ 135403f9f63dSTom Pothier } smbios_port_ext_t; 135503f9f63dSTom Pothier 135603f9f63dSTom Pothier /* 1357074bb90dSTom Pothier * SMBIOS OEM-specific (Type 138) PCI-Express RC/RP Information. 1358074bb90dSTom Pothier */ 1359074bb90dSTom Pothier typedef struct smbios_pciexrc { 1360074bb90dSTom Pothier uint16_t smbpcie_bb; /* base board handle */ 1361074bb90dSTom Pothier uint16_t smbpcie_bdf; /* Bus/Dev/Funct (PCI) */ 1362074bb90dSTom Pothier } smbios_pciexrc_t; 1363074bb90dSTom Pothier 1364074bb90dSTom Pothier /* 1365074bb90dSTom Pothier * SMBIOS OEM-specific (Type 144) Memory Array Extended Information. 1366074bb90dSTom Pothier */ 1367074bb90dSTom Pothier typedef struct smbios_memarray_ext { 1368074bb90dSTom Pothier uint16_t smbmae_ma; /* memory array handle */ 1369074bb90dSTom Pothier uint16_t smbmae_comp; /* component parent handle */ 1370074bb90dSTom Pothier uint16_t smbmae_bdf; /* Bus/Dev/Funct (PCI) */ 1371074bb90dSTom Pothier } smbios_memarray_ext_t; 1372074bb90dSTom Pothier 1373074bb90dSTom Pothier /* 1374074bb90dSTom Pothier * SMBIOS OEM-specific (Type 145) Memory Device Extended Information. 1375074bb90dSTom Pothier */ 1376074bb90dSTom Pothier typedef struct smbios_memdevice_ext { 1377074bb90dSTom Pothier uint16_t smbmdeve_md; /* memory device handle */ 1378074bb90dSTom Pothier uint8_t smbmdeve_drch; /* DRAM channel */ 1379074bb90dSTom Pothier uint8_t smbmdeve_ncs; /* number of chip selects */ 1380074bb90dSTom Pothier uint8_t *smbmdeve_cs; /* array of chip select numbers */ 1381074bb90dSTom Pothier } smbios_memdevice_ext_t; 1382074bb90dSTom Pothier 1383074bb90dSTom Pothier /* 138484ab085aSmws * SMBIOS Interfaces. An SMBIOS image can be opened by either providing a file 138584ab085aSmws * pathname, device pathname, file descriptor, or raw memory buffer. Once an 138684ab085aSmws * image is opened the functions below can be used to iterate over the various 138784ab085aSmws * structures and convert the underlying data representation into the simpler 138884ab085aSmws * data structures described earlier in this header file. The SMB_VERSION 138984ab085aSmws * constant specified when opening an image indicates the version of the ABI 139084ab085aSmws * the caller expects and the DMTF SMBIOS version the client can understand. 139184ab085aSmws * The library will then map older or newer data structures to that as needed. 139284ab085aSmws */ 139384ab085aSmws 139484ab085aSmws #define SMB_VERSION_23 0x0203 /* SMBIOS encoding for DMTF spec 2.3 */ 139584ab085aSmws #define SMB_VERSION_24 0x0204 /* SMBIOS encoding for DMTF spec 2.4 */ 13964e901881SDale Ghent #define SMB_VERSION_25 0x0205 /* SMBIOS encoding for DMTF spec 2.5 */ 13974e901881SDale Ghent #define SMB_VERSION_26 0x0206 /* SMBIOS encoding for DMTF spec 2.6 */ 13984e901881SDale Ghent #define SMB_VERSION_27 0x0207 /* SMBIOS encoding for DMTF spec 2.7 */ 13994e901881SDale Ghent #define SMB_VERSION_28 0x0208 /* SMBIOS encoding for DMTF spec 2.8 */ 14006734c4b0SRobert Mustacchi #define SMB_VERSION_30 0x0300 /* SMBIOS encoding for DMTF spec 3.0 */ 1401*38d76b18SRobert Mustacchi #define SMB_VERSION_31 0x0301 /* SMBIOS encoding for DMTF spec 3.1 */ 1402*38d76b18SRobert Mustacchi #define SMB_VERSION SMB_VERSION_31 /* SMBIOS latest version definitions */ 140384ab085aSmws 140484ab085aSmws #define SMB_O_NOCKSUM 0x1 /* do not verify header checksums */ 140584ab085aSmws #define SMB_O_NOVERS 0x2 /* do not verify header versions */ 140684ab085aSmws #define SMB_O_ZIDS 0x4 /* strip out identification numbers */ 140784ab085aSmws #define SMB_O_MASK 0x7 /* mask of valid smbios_*open flags */ 140884ab085aSmws 140984ab085aSmws #define SMB_ID_NOTSUP 0xFFFE /* structure is not supported by BIOS */ 141084ab085aSmws #define SMB_ID_NONE 0xFFFF /* structure is a null reference */ 141184ab085aSmws 141284ab085aSmws #define SMB_ERR (-1) /* id_t value indicating error */ 141384ab085aSmws 141484ab085aSmws typedef struct smbios_hdl smbios_hdl_t; 141584ab085aSmws 141684ab085aSmws typedef struct smbios_struct { 141784ab085aSmws id_t smbstr_id; /* structure ID handle */ 141884ab085aSmws uint_t smbstr_type; /* structure type */ 141984ab085aSmws const void *smbstr_data; /* structure data */ 142084ab085aSmws size_t smbstr_size; /* structure size */ 142184ab085aSmws } smbios_struct_t; 142284ab085aSmws 142384ab085aSmws typedef int smbios_struct_f(smbios_hdl_t *, 142484ab085aSmws const smbios_struct_t *, void *); 142584ab085aSmws 142684ab085aSmws extern smbios_hdl_t *smbios_open(const char *, int, int, int *); 142784ab085aSmws extern smbios_hdl_t *smbios_fdopen(int, int, int, int *); 142884ab085aSmws extern smbios_hdl_t *smbios_bufopen(const smbios_entry_t *, 142984ab085aSmws const void *, size_t, int, int, int *); 143084ab085aSmws 143184ab085aSmws extern const void *smbios_buf(smbios_hdl_t *); 143284ab085aSmws extern size_t smbios_buflen(smbios_hdl_t *); 143384ab085aSmws 143484ab085aSmws extern void smbios_checksum(smbios_hdl_t *, smbios_entry_t *); 143584ab085aSmws extern int smbios_write(smbios_hdl_t *, int); 143684ab085aSmws extern void smbios_close(smbios_hdl_t *); 143784ab085aSmws 1438b60ae21dSJonathan Matthew extern boolean_t smbios_truncated(smbios_hdl_t *); 143984ab085aSmws extern int smbios_errno(smbios_hdl_t *); 144084ab085aSmws extern const char *smbios_errmsg(int); 144184ab085aSmws 144284ab085aSmws extern int smbios_lookup_id(smbios_hdl_t *, id_t, smbios_struct_t *); 1443074bb90dSTom Pothier extern int smbios_lookup_type(smbios_hdl_t *, uint_t, smbios_struct_t *); 144484ab085aSmws extern int smbios_iter(smbios_hdl_t *, smbios_struct_f *, void *); 144584ab085aSmws 144684ab085aSmws extern void smbios_info_smbios(smbios_hdl_t *, smbios_entry_t *); 144784ab085aSmws extern int smbios_info_common(smbios_hdl_t *, id_t, smbios_info_t *); 1448074bb90dSTom Pothier extern int smbios_info_contains(smbios_hdl_t *, id_t, uint_t, id_t *); 144984ab085aSmws extern id_t smbios_info_bios(smbios_hdl_t *, smbios_bios_t *); 145084ab085aSmws extern id_t smbios_info_system(smbios_hdl_t *, smbios_system_t *); 145184ab085aSmws extern int smbios_info_bboard(smbios_hdl_t *, id_t, smbios_bboard_t *); 145284ab085aSmws extern int smbios_info_chassis(smbios_hdl_t *, id_t, smbios_chassis_t *); 145384ab085aSmws extern int smbios_info_processor(smbios_hdl_t *, id_t, smbios_processor_t *); 1454074bb90dSTom Pothier extern int smbios_info_extprocessor(smbios_hdl_t *, id_t, 1455074bb90dSTom Pothier smbios_processor_ext_t *); 145684ab085aSmws extern int smbios_info_cache(smbios_hdl_t *, id_t, smbios_cache_t *); 145784ab085aSmws extern int smbios_info_port(smbios_hdl_t *, id_t, smbios_port_t *); 145803f9f63dSTom Pothier extern int smbios_info_extport(smbios_hdl_t *, id_t, smbios_port_ext_t *); 145984ab085aSmws extern int smbios_info_slot(smbios_hdl_t *, id_t, smbios_slot_t *); 146084ab085aSmws extern int smbios_info_obdevs(smbios_hdl_t *, id_t, int, smbios_obdev_t *); 146103f9f63dSTom Pothier extern int smbios_info_obdevs_ext(smbios_hdl_t *, id_t, smbios_obdev_ext_t *); 146284ab085aSmws extern int smbios_info_strtab(smbios_hdl_t *, id_t, int, const char *[]); 146384ab085aSmws extern id_t smbios_info_lang(smbios_hdl_t *, smbios_lang_t *); 146484ab085aSmws extern id_t smbios_info_eventlog(smbios_hdl_t *, smbios_evlog_t *); 146584ab085aSmws extern int smbios_info_memarray(smbios_hdl_t *, id_t, smbios_memarray_t *); 1466074bb90dSTom Pothier extern int smbios_info_extmemarray(smbios_hdl_t *, id_t, 1467074bb90dSTom Pothier smbios_memarray_ext_t *); 146884ab085aSmws extern int smbios_info_memarrmap(smbios_hdl_t *, id_t, smbios_memarrmap_t *); 146984ab085aSmws extern int smbios_info_memdevice(smbios_hdl_t *, id_t, smbios_memdevice_t *); 1470074bb90dSTom Pothier extern int smbios_info_extmemdevice(smbios_hdl_t *, id_t, 1471074bb90dSTom Pothier smbios_memdevice_ext_t *); 147284ab085aSmws extern int smbios_info_memdevmap(smbios_hdl_t *, id_t, smbios_memdevmap_t *); 147384ab085aSmws extern id_t smbios_info_hwsec(smbios_hdl_t *, smbios_hwsec_t *); 147484ab085aSmws extern id_t smbios_info_boot(smbios_hdl_t *, smbios_boot_t *); 147584ab085aSmws extern id_t smbios_info_ipmi(smbios_hdl_t *, smbios_ipmi_t *); 1476074bb90dSTom Pothier extern int smbios_info_pciexrc(smbios_hdl_t *, id_t, smbios_pciexrc_t *); 147784ab085aSmws 14789c94f155SCheng Sean Ye extern const char *smbios_psn(smbios_hdl_t *); 14799c94f155SCheng Sean Ye extern const char *smbios_csn(smbios_hdl_t *); 14809c94f155SCheng Sean Ye 148184ab085aSmws #ifndef _KERNEL 148284ab085aSmws /* 148384ab085aSmws * The smbios_*_desc() and smbios_*_name() interfaces can be used for utilities 148484ab085aSmws * such as smbios(1M) that wish to decode SMBIOS fields for humans. The _desc 148584ab085aSmws * functions return the comment string next to the #defines listed above, and 148684ab085aSmws * the _name functions return the appropriate #define identifier itself. 148784ab085aSmws */ 148884ab085aSmws extern const char *smbios_bboard_flag_desc(uint_t); 148984ab085aSmws extern const char *smbios_bboard_flag_name(uint_t); 149084ab085aSmws extern const char *smbios_bboard_type_desc(uint_t); 149184ab085aSmws 149284ab085aSmws extern const char *smbios_bios_flag_desc(uint64_t); 149384ab085aSmws extern const char *smbios_bios_flag_name(uint64_t); 149484ab085aSmws 149584ab085aSmws extern const char *smbios_bios_xb1_desc(uint_t); 149684ab085aSmws extern const char *smbios_bios_xb1_name(uint_t); 149784ab085aSmws extern const char *smbios_bios_xb2_desc(uint_t); 149884ab085aSmws extern const char *smbios_bios_xb2_name(uint_t); 149984ab085aSmws 150084ab085aSmws extern const char *smbios_boot_desc(uint_t); 150184ab085aSmws 150284ab085aSmws extern const char *smbios_cache_assoc_desc(uint_t); 150384ab085aSmws extern const char *smbios_cache_ctype_desc(uint_t); 150484ab085aSmws extern const char *smbios_cache_ctype_name(uint_t); 150584ab085aSmws extern const char *smbios_cache_ecc_desc(uint_t); 150684ab085aSmws extern const char *smbios_cache_flag_desc(uint_t); 150784ab085aSmws extern const char *smbios_cache_flag_name(uint_t); 150884ab085aSmws extern const char *smbios_cache_loc_desc(uint_t); 150984ab085aSmws extern const char *smbios_cache_logical_desc(uint_t); 151084ab085aSmws extern const char *smbios_cache_mode_desc(uint_t); 151184ab085aSmws 151284ab085aSmws extern const char *smbios_chassis_state_desc(uint_t); 151384ab085aSmws extern const char *smbios_chassis_type_desc(uint_t); 151484ab085aSmws 151584ab085aSmws extern const char *smbios_evlog_flag_desc(uint_t); 151684ab085aSmws extern const char *smbios_evlog_flag_name(uint_t); 151784ab085aSmws extern const char *smbios_evlog_format_desc(uint_t); 151884ab085aSmws extern const char *smbios_evlog_method_desc(uint_t); 151984ab085aSmws 152084ab085aSmws extern const char *smbios_ipmi_flag_name(uint_t); 152184ab085aSmws extern const char *smbios_ipmi_flag_desc(uint_t); 152284ab085aSmws extern const char *smbios_ipmi_type_desc(uint_t); 152384ab085aSmws 152484ab085aSmws extern const char *smbios_hwsec_desc(uint_t); 152584ab085aSmws 152684ab085aSmws extern const char *smbios_memarray_loc_desc(uint_t); 152784ab085aSmws extern const char *smbios_memarray_use_desc(uint_t); 152884ab085aSmws extern const char *smbios_memarray_ecc_desc(uint_t); 152984ab085aSmws 153084ab085aSmws extern const char *smbios_memdevice_form_desc(uint_t); 153184ab085aSmws extern const char *smbios_memdevice_type_desc(uint_t); 153284ab085aSmws extern const char *smbios_memdevice_flag_name(uint_t); 153384ab085aSmws extern const char *smbios_memdevice_flag_desc(uint_t); 15344e901881SDale Ghent extern const char *smbios_memdevice_rank_desc(uint_t); 153584ab085aSmws 15366734c4b0SRobert Mustacchi extern const char *smbios_onboard_type_desc(uint_t); 15376734c4b0SRobert Mustacchi 153884ab085aSmws extern const char *smbios_port_conn_desc(uint_t); 153984ab085aSmws extern const char *smbios_port_type_desc(uint_t); 154084ab085aSmws 154184ab085aSmws extern const char *smbios_processor_family_desc(uint_t); 154284ab085aSmws extern const char *smbios_processor_status_desc(uint_t); 154384ab085aSmws extern const char *smbios_processor_type_desc(uint_t); 154484ab085aSmws extern const char *smbios_processor_upgrade_desc(uint_t); 15454e901881SDale Ghent extern const char *smbios_processor_core_flag_name(uint_t); 15464e901881SDale Ghent extern const char *smbios_processor_core_flag_desc(uint_t); 154784ab085aSmws 154884ab085aSmws extern const char *smbios_slot_type_desc(uint_t); 154984ab085aSmws extern const char *smbios_slot_width_desc(uint_t); 155084ab085aSmws extern const char *smbios_slot_usage_desc(uint_t); 155184ab085aSmws extern const char *smbios_slot_length_desc(uint_t); 155284ab085aSmws extern const char *smbios_slot_ch1_desc(uint_t); 155384ab085aSmws extern const char *smbios_slot_ch1_name(uint_t); 155484ab085aSmws extern const char *smbios_slot_ch2_desc(uint_t); 155584ab085aSmws extern const char *smbios_slot_ch2_name(uint_t); 155684ab085aSmws 155784ab085aSmws extern const char *smbios_type_desc(uint_t); 155884ab085aSmws extern const char *smbios_type_name(uint_t); 155984ab085aSmws 156084ab085aSmws extern const char *smbios_system_wakeup_desc(uint_t); 156184ab085aSmws #endif /* !_KERNEL */ 156284ab085aSmws 156384ab085aSmws #ifdef _KERNEL 156484ab085aSmws /* 156584ab085aSmws * For SMBIOS clients within the kernel itself, ksmbios is used to refer to 156684ab085aSmws * the kernel's current snapshot of the SMBIOS, if one exists, and the 156784ab085aSmws * ksmbios_flags tunable is the set of flags for use with smbios_open(). 156884ab085aSmws */ 156984ab085aSmws extern smbios_hdl_t *ksmbios; 157084ab085aSmws extern int ksmbios_flags; 157184ab085aSmws #endif /* _KERNEL */ 157284ab085aSmws 157384ab085aSmws #ifdef __cplusplus 157484ab085aSmws } 157584ab085aSmws #endif 157684ab085aSmws 157784ab085aSmws #endif /* _SYS_SMBIOS_H */ 1578