xref: /titanic_50/usr/src/uts/common/sys/nxge/nxge_rxdma.h (revision e98fafb9956429b59c817d4fbd27720c73879203)
1 /*
2  * CDDL HEADER START
3  *
4  * The contents of this file are subject to the terms of the
5  * Common Development and Distribution License (the "License").
6  * You may not use this file except in compliance with the License.
7  *
8  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
9  * or http://www.opensolaris.org/os/licensing.
10  * See the License for the specific language governing permissions
11  * and limitations under the License.
12  *
13  * When distributing Covered Code, include this CDDL HEADER in each
14  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
15  * If applicable, add the following below this CDDL HEADER, with the
16  * fields enclosed by brackets "[]" replaced with your own identifying
17  * information: Portions Copyright [yyyy] [name of copyright owner]
18  *
19  * CDDL HEADER END
20  */
21 /*
22  * Copyright 2007 Sun Microsystems, Inc.  All rights reserved.
23  * Use is subject to license terms.
24  */
25 
26 #ifndef	_SYS_NXGE_NXGE_RXDMA_H
27 #define	_SYS_NXGE_NXGE_RXDMA_H
28 
29 #pragma ident	"%Z%%M%	%I%	%E% SMI"
30 
31 #ifdef	__cplusplus
32 extern "C" {
33 #endif
34 
35 #include <sys/nxge/nxge_rxdma_hw.h>
36 #include <npi_rxdma.h>
37 
38 #define	RXDMA_CK_DIV_DEFAULT		7500 	/* 25 usec */
39 /*
40  * Hardware RDC designer: 8 cache lines during Atlas bringup.
41  */
42 #define	RXDMA_RED_LESS_BYTES		(8 * 64) /* 8 cache line */
43 #define	RXDMA_RED_LESS_ENTRIES		(RXDMA_RED_LESS_BYTES/8)
44 #define	RXDMA_RED_WINDOW_DEFAULT	0
45 #define	RXDMA_RED_THRES_DEFAULT		0
46 
47 #define	RXDMA_RCR_PTHRES_DEFAULT	0x20
48 #define	RXDMA_RCR_TO_DEFAULT		0x8
49 
50 /*
51  * hardware workarounds: kick 16 (was 8 before)
52  */
53 #define	NXGE_RXDMA_POST_BATCH		16
54 
55 #define	RXBUF_START_ADDR(a, index, bsize)	((a & (index * bsize))
56 #define	RXBUF_OFFSET_FROM_START(a, start)	(start - a)
57 #define	RXBUF_64B_ALIGNED		64
58 
59 #define	NXGE_RXBUF_EXTRA		34
60 /*
61  * Receive buffer thresholds and buffer types
62  */
63 #define	NXGE_RX_BCOPY_SCALE	8	/* use 1/8 as lowest granularity */
64 typedef enum  {
65 	NXGE_RX_COPY_ALL = 0,		/* do bcopy on every packet	 */
66 	NXGE_RX_COPY_1,			/* bcopy on 1/8 of buffer posted */
67 	NXGE_RX_COPY_2,			/* bcopy on 2/8 of buffer posted */
68 	NXGE_RX_COPY_3,			/* bcopy on 3/8 of buffer posted */
69 	NXGE_RX_COPY_4,			/* bcopy on 4/8 of buffer posted */
70 	NXGE_RX_COPY_5,			/* bcopy on 5/8 of buffer posted */
71 	NXGE_RX_COPY_6,			/* bcopy on 6/8 of buffer posted */
72 	NXGE_RX_COPY_7,			/* bcopy on 7/8 of buffer posted */
73 	NXGE_RX_COPY_NONE		/* don't do bcopy at all	 */
74 } nxge_rxbuf_threshold_t;
75 
76 typedef enum  {
77 	NXGE_RBR_TYPE0 = RCR_PKTBUFSZ_0,  /* bcopy buffer size 0 (small) */
78 	NXGE_RBR_TYPE1 = RCR_PKTBUFSZ_1,  /* bcopy buffer size 1 (medium) */
79 	NXGE_RBR_TYPE2 = RCR_PKTBUFSZ_2	  /* bcopy buffer size 2 (large) */
80 } nxge_rxbuf_type_t;
81 
82 typedef	struct _rdc_errlog {
83 	rdmc_par_err_log_t	pre_par;
84 	rdmc_par_err_log_t	sha_par;
85 	uint8_t			compl_err_type;
86 } rdc_errlog_t;
87 
88 /*
89  * Receive  Statistics.
90  */
91 typedef struct _nxge_rx_ring_stats_t {
92 	uint64_t	ipackets;
93 	uint64_t	ibytes;
94 	uint32_t	ierrors;
95 	uint32_t	multircv;
96 	uint32_t	brdcstrcv;
97 	uint32_t	norcvbuf;
98 
99 	uint32_t	rx_inits;
100 	uint32_t	rx_jumbo_pkts;
101 	uint32_t	rx_multi_pkts;
102 	uint32_t	rx_mtu_pkts;
103 	uint32_t	rx_no_buf;
104 
105 	/*
106 	 * Receive buffer management statistics.
107 	 */
108 	uint32_t	rx_new_pages;
109 	uint32_t	rx_new_mtu_pgs;
110 	uint32_t	rx_new_nxt_pgs;
111 	uint32_t	rx_reused_pgs;
112 	uint32_t	rx_mtu_drops;
113 	uint32_t	rx_nxt_drops;
114 
115 	/*
116 	 * Error event stats.
117 	 */
118 	uint32_t	rx_rbr_tmout;
119 	uint32_t	l2_err;
120 	uint32_t	l4_cksum_err;
121 	uint32_t	fflp_soft_err;
122 	uint32_t	zcp_soft_err;
123 	uint32_t	dcf_err;
124 	uint32_t 	rbr_tmout;
125 	uint32_t 	rsp_cnt_err;
126 	uint32_t 	byte_en_err;
127 	uint32_t 	byte_en_bus;
128 	uint32_t 	rsp_dat_err;
129 	uint32_t 	rcr_ack_err;
130 	uint32_t 	dc_fifo_err;
131 	uint32_t 	rcr_sha_par;
132 	uint32_t 	rbr_pre_par;
133 	uint32_t 	port_drop_pkt;
134 	uint32_t 	wred_drop;
135 	uint32_t 	rbr_pre_empty;
136 	uint32_t 	rcr_shadow_full;
137 	uint32_t 	config_err;
138 	uint32_t 	rcrincon;
139 	uint32_t 	rcrfull;
140 	uint32_t 	rbr_empty;
141 	uint32_t 	rbrfull;
142 	uint32_t 	rbrlogpage;
143 	uint32_t 	cfiglogpage;
144 	uint32_t 	rcrto;
145 	uint32_t 	rcrthres;
146 	uint32_t 	mex;
147 	rdc_errlog_t	errlog;
148 } nxge_rx_ring_stats_t, *p_nxge_rx_ring_stats_t;
149 
150 typedef struct _nxge_rdc_sys_stats {
151 	uint32_t	pre_par;
152 	uint32_t	sha_par;
153 	uint32_t	id_mismatch;
154 	uint32_t	ipp_eop_err;
155 	uint32_t	zcp_eop_err;
156 } nxge_rdc_sys_stats_t, *p_nxge_rdc_sys_stats_t;
157 
158 /*
159  * Software reserved buffer offset
160  */
161 typedef struct _nxge_rxbuf_off_hdr_t {
162 	uint32_t		index;
163 } nxge_rxbuf_off_hdr_t, *p_nxge_rxbuf_off_hdr_t;
164 
165 /*
166  * Definitions for each receive buffer block.
167  */
168 typedef struct _nxge_rbb_t {
169 	nxge_os_dma_common_t	dma_buf_info;
170 	uint8_t			rbr_page_num;
171 	uint32_t		block_size;
172 	uint16_t		dma_channel;
173 	uint32_t		bytes_received;
174 	uint32_t		ref_cnt;
175 	uint_t			pkt_buf_size;
176 	uint_t			max_pkt_bufs;
177 	uint32_t		cur_usage_cnt;
178 } nxge_rbb_t, *p_nxge_rbb_t;
179 
180 
181 typedef struct _rx_tx_param_t {
182 	nxge_logical_page_t logical_pages[NXGE_MAX_LOGICAL_PAGES];
183 } rx_tx_param_t, *p_rx_tx_param_t;
184 
185 typedef struct _rx_tx_params {
186 	struct _tx_param_t 	*tx_param_p;
187 } rx_tx_params_t, *p_rx_tx_params_t;
188 
189 
190 typedef struct _rx_msg_t {
191 	nxge_os_dma_common_t	buf_dma;
192 	nxge_os_mutex_t 	lock;
193 	struct _nxge_t		*nxgep;
194 	struct _rx_rbr_ring_t	*rx_rbr_p;
195 	boolean_t 		spare_in_use;
196 	boolean_t 		free;
197 	uint32_t 		ref_cnt;
198 #ifdef RXBUFF_USE_SEPARATE_UP_CNTR
199 	uint32_t 		pass_up_cnt;
200 	boolean_t 		release;
201 #endif
202 	nxge_os_frtn_t 		freeb;
203 	size_t 			bytes_arrived;
204 	size_t 			bytes_expected;
205 	size_t 			block_size;
206 	uint32_t		block_index;
207 	uint32_t 		pkt_buf_size;
208 	uint32_t 		pkt_buf_size_code;
209 	uint32_t 		max_pkt_bufs;
210 	uint32_t		cur_usage_cnt;
211 	uint32_t		max_usage_cnt;
212 	uchar_t			*buffer;
213 	uint32_t 		pri;
214 	uint32_t 		shifted_addr;
215 	boolean_t		use_buf_pool;
216 	p_mblk_t 		rx_mblk_p;
217 	boolean_t		rx_use_bcopy;
218 } rx_msg_t, *p_rx_msg_t;
219 
220 typedef struct _rx_dma_handle_t {
221 	nxge_os_dma_handle_t	dma_handle;	/* DMA handle	*/
222 	nxge_os_acc_handle_t	acc_handle;	/* DMA memory handle */
223 	npi_handle_t		npi_handle;
224 } rx_dma_handle_t, *p_rx_dma_handle_t;
225 
226 #define	RXCOMP_HIST_ELEMENTS 100000
227 
228 typedef struct _nxge_rxcomphist_t {
229 	uint_t 			comp_cnt;
230 	uint64_t 		rx_comp_entry;
231 } nxge_rxcomphist_t, *p_nxge_rxcomphist_t;
232 
233 /* Receive Completion Ring */
234 typedef struct _rx_rcr_ring_t {
235 	nxge_os_dma_common_t	rcr_desc;
236 	uint8_t			rcr_page_num;
237 	uint8_t			rcr_buf_page_num;
238 
239 	struct _nxge_t		*nxgep;
240 
241 	p_nxge_rx_ring_stats_t	rdc_stats;
242 
243 	rcrcfig_a_t		rcr_cfga;
244 	rcrcfig_b_t		rcr_cfgb;
245 	boolean_t		cfg_set;
246 
247 	nxge_os_mutex_t 	lock;
248 	uint16_t		index;
249 	uint16_t		rdc;
250 	uint16_t		rdc_grp_id;
251 	uint16_t		ldg_group_id;
252 	boolean_t		full_hdr_flag;	 /* 1: 18 bytes header */
253 	uint16_t		sw_priv_hdr_len; /* 0 - 192 bytes (SW) */
254 	uint32_t 		comp_size;	 /* # of RCR entries */
255 	uint64_t		rcr_addr;
256 	uint_t 			comp_wrap_mask;
257 	uint_t 			comp_rd_index;
258 	uint_t 			comp_wt_index;
259 
260 	p_rcr_entry_t		rcr_desc_first_p;
261 	p_rcr_entry_t		rcr_desc_first_pp;
262 	p_rcr_entry_t		rcr_desc_last_p;
263 	p_rcr_entry_t		rcr_desc_last_pp;
264 
265 	p_rcr_entry_t		rcr_desc_rd_head_p;	/* software next read */
266 	p_rcr_entry_t		rcr_desc_rd_head_pp;
267 
268 	p_rcr_entry_t		rcr_desc_wt_tail_p;	/* hardware write */
269 	p_rcr_entry_t		rcr_desc_wt_tail_pp;
270 
271 	uint64_t		rcr_tail_pp;
272 	uint64_t		rcr_head_pp;
273 	struct _rx_rbr_ring_t	*rx_rbr_p;
274 	uint32_t		intr_timeout;
275 	uint32_t		intr_threshold;
276 	uint64_t		max_receive_pkts;
277 	p_mblk_t		rx_first_mp;
278 	mac_resource_handle_t	rcr_mac_handle;
279 	uint32_t		rcvd_pkt_bytes; /* Received bytes of a packet */
280 } rx_rcr_ring_t, *p_rx_rcr_ring_t;
281 
282 
283 
284 /* Buffer index information */
285 typedef struct _rxbuf_index_info_t {
286 	uint32_t buf_index;
287 	uint32_t start_index;
288 	uint32_t buf_size;
289 	uint64_t dvma_addr;
290 	uint64_t kaddr;
291 } rxbuf_index_info_t, *p_rxbuf_index_info_t;
292 
293 /* Buffer index information */
294 
295 typedef struct _rxring_info_t {
296 	uint32_t hint[3];
297 	uint32_t block_size_mask;
298 	uint16_t max_iterations;
299 	rxbuf_index_info_t buffer[NXGE_DMA_BLOCK];
300 } rxring_info_t, *p_rxring_info_t;
301 
302 
303 /* Receive Buffer Block Ring */
304 typedef struct _rx_rbr_ring_t {
305 	nxge_os_dma_common_t	rbr_desc;
306 	p_rx_msg_t 		*rx_msg_ring;
307 	p_nxge_dma_common_t 	*dma_bufp;
308 	rbr_cfig_a_t		rbr_cfga;
309 	rbr_cfig_b_t		rbr_cfgb;
310 	rbr_kick_t		rbr_kick;
311 	log_page_vld_t		page_valid;
312 	log_page_mask_t		page_mask_1;
313 	log_page_mask_t		page_mask_2;
314 	log_page_value_t	page_value_1;
315 	log_page_value_t	page_value_2;
316 	log_page_relo_t		page_reloc_1;
317 	log_page_relo_t		page_reloc_2;
318 	log_page_hdl_t		page_hdl;
319 
320 	boolean_t		cfg_set;
321 
322 	nxge_os_mutex_t		lock;
323 	nxge_os_mutex_t		post_lock;
324 	uint16_t		index;
325 	struct _nxge_t		*nxgep;
326 	uint16_t		rdc;
327 	uint16_t		rdc_grp_id;
328 	uint_t 			rbr_max_size;
329 	uint64_t		rbr_addr;
330 	uint_t 			rbr_wrap_mask;
331 	uint_t 			rbb_max;
332 	uint_t 			rbb_added;
333 	uint_t			block_size;
334 	uint_t			num_blocks;
335 	uint_t			tnblocks;
336 	uint_t			pkt_buf_size0;
337 	uint_t			pkt_buf_size0_bytes;
338 	uint_t			npi_pkt_buf_size0;
339 	uint_t			pkt_buf_size1;
340 	uint_t			pkt_buf_size1_bytes;
341 	uint_t			npi_pkt_buf_size1;
342 	uint_t			pkt_buf_size2;
343 	uint_t			pkt_buf_size2_bytes;
344 	uint_t			npi_pkt_buf_size2;
345 
346 	uint64_t		rbr_head_pp;
347 	uint64_t		rbr_tail_pp;
348 	uint32_t		*rbr_desc_vp;
349 
350 	p_rx_rcr_ring_t		rx_rcr_p;
351 
352 	rx_dma_ent_msk_t	rx_dma_ent_mask;
353 
354 	rbr_hdh_t		rbr_head;
355 	rbr_hdl_t		rbr_tail;
356 	uint_t 			rbr_wr_index;
357 	uint_t 			rbr_rd_index;
358 	uint_t 			rbr_hw_head_index;
359 	uint64_t 		rbr_hw_head_ptr;
360 
361 	/* may not be needed */
362 	p_nxge_rbb_t		rbb_p;
363 
364 	rxring_info_t  *ring_info;
365 #ifdef RX_USE_RECLAIM_POST
366 	uint32_t hw_freed;
367 	uint32_t sw_freed;
368 	uint32_t msg_rd_index;
369 	uint32_t msg_cnt;
370 #endif
371 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
372 	uint64_t		hv_rx_buf_base_ioaddr_pp;
373 	uint64_t		hv_rx_buf_ioaddr_size;
374 	uint64_t		hv_rx_cntl_base_ioaddr_pp;
375 	uint64_t		hv_rx_cntl_ioaddr_size;
376 	boolean_t		hv_set;
377 #endif
378 	uint_t 			rbr_consumed;
379 	uint_t 			rbr_threshold_hi;
380 	uint_t 			rbr_threshold_lo;
381 	nxge_rxbuf_type_t	rbr_bufsize_type;
382 	boolean_t		rbr_use_bcopy;
383 } rx_rbr_ring_t, *p_rx_rbr_ring_t;
384 
385 /* Receive Mailbox */
386 typedef struct _rx_mbox_t {
387 	nxge_os_dma_common_t	rx_mbox;
388 	rxdma_cfig1_t		rx_cfg1;
389 	rxdma_cfig2_t		rx_cfg2;
390 	uint64_t		mbox_addr;
391 	boolean_t		cfg_set;
392 
393 	nxge_os_mutex_t 	lock;
394 	uint16_t		index;
395 	struct _nxge_t		*nxgep;
396 	uint16_t		rdc;
397 } rx_mbox_t, *p_rx_mbox_t;
398 
399 
400 typedef struct _rx_rbr_rings_t {
401 	p_rx_rbr_ring_t 	*rbr_rings;
402 	uint32_t			ndmas;
403 	boolean_t		rxbuf_allocated;
404 } rx_rbr_rings_t, *p_rx_rbr_rings_t;
405 
406 typedef struct _rx_rcr_rings_t {
407 	p_rx_rcr_ring_t 	*rcr_rings;
408 	uint32_t			ndmas;
409 	boolean_t		cntl_buf_allocated;
410 } rx_rcr_rings_t, *p_rx_rcr_rings_t;
411 
412 typedef struct _rx_mbox_areas_t {
413 	p_rx_mbox_t 		*rxmbox_areas;
414 	uint32_t			ndmas;
415 	boolean_t		mbox_allocated;
416 } rx_mbox_areas_t, *p_rx_mbox_areas_t;
417 
418 /*
419  * Global register definitions per chip and they are initialized
420  * using the function zero control registers.
421  * .
422  */
423 
424 typedef struct _rxdma_globals {
425 	boolean_t		mode32;
426 	uint16_t		rxdma_ck_div_cnt;
427 	uint16_t		rxdma_red_ran_init;
428 	uint32_t		rxdma_eing_timeout;
429 } rxdma_globals_t, *p_rxdma_globals;
430 
431 
432 /*
433  * Receive DMA Prototypes.
434  */
435 nxge_status_t nxge_init_rxdma_channel_rcrflush(p_nxge_t, uint8_t);
436 nxge_status_t nxge_init_rxdma_channels(p_nxge_t);
437 void nxge_uninit_rxdma_channels(p_nxge_t);
438 nxge_status_t nxge_reset_rxdma_channel(p_nxge_t, uint16_t);
439 nxge_status_t nxge_init_rxdma_channel_cntl_stat(p_nxge_t,
440 	uint16_t, p_rx_dma_ctl_stat_t);
441 nxge_status_t nxge_enable_rxdma_channel(p_nxge_t,
442 	uint16_t, p_rx_rbr_ring_t, p_rx_rcr_ring_t,
443 	p_rx_mbox_t);
444 nxge_status_t nxge_init_rxdma_channel_event_mask(p_nxge_t,
445 		uint16_t, p_rx_dma_ent_msk_t);
446 
447 nxge_status_t nxge_rxdma_hw_mode(p_nxge_t, boolean_t);
448 void nxge_hw_start_rx(p_nxge_t);
449 void nxge_fixup_rxdma_rings(p_nxge_t);
450 nxge_status_t nxge_dump_rxdma_channel(p_nxge_t, uint8_t);
451 
452 void nxge_rxdma_fix_channel(p_nxge_t, uint16_t);
453 void nxge_rxdma_fixup_channel(p_nxge_t, uint16_t, int);
454 int nxge_rxdma_get_ring_index(p_nxge_t, uint16_t);
455 
456 void nxge_rxdma_regs_dump_channels(p_nxge_t);
457 nxge_status_t nxge_rxdma_handle_sys_errors(p_nxge_t);
458 void nxge_rxdma_inject_err(p_nxge_t, uint32_t, uint8_t);
459 
460 
461 #ifdef	__cplusplus
462 }
463 #endif
464 
465 #endif	/* _SYS_NXGE_NXGE_RXDMA_H */
466