xref: /titanic_50/usr/src/uts/common/io/e1000api/e1000_i210.h (revision 42cc51e07cdbcad3b9aca8d9d991fc09b251feb7)
175eba5b6SRobert Mustacchi /******************************************************************************
275eba5b6SRobert Mustacchi 
3*42cc51e0SRobert Mustacchi   Copyright (c) 2001-2015, Intel Corporation
475eba5b6SRobert Mustacchi   All rights reserved.
575eba5b6SRobert Mustacchi 
675eba5b6SRobert Mustacchi   Redistribution and use in source and binary forms, with or without
775eba5b6SRobert Mustacchi   modification, are permitted provided that the following conditions are met:
875eba5b6SRobert Mustacchi 
975eba5b6SRobert Mustacchi    1. Redistributions of source code must retain the above copyright notice,
1075eba5b6SRobert Mustacchi       this list of conditions and the following disclaimer.
1175eba5b6SRobert Mustacchi 
1275eba5b6SRobert Mustacchi    2. Redistributions in binary form must reproduce the above copyright
1375eba5b6SRobert Mustacchi       notice, this list of conditions and the following disclaimer in the
1475eba5b6SRobert Mustacchi       documentation and/or other materials provided with the distribution.
1575eba5b6SRobert Mustacchi 
1675eba5b6SRobert Mustacchi    3. Neither the name of the Intel Corporation nor the names of its
1775eba5b6SRobert Mustacchi       contributors may be used to endorse or promote products derived from
1875eba5b6SRobert Mustacchi       this software without specific prior written permission.
1975eba5b6SRobert Mustacchi 
2075eba5b6SRobert Mustacchi   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
2175eba5b6SRobert Mustacchi   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2275eba5b6SRobert Mustacchi   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2375eba5b6SRobert Mustacchi   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
2475eba5b6SRobert Mustacchi   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2575eba5b6SRobert Mustacchi   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2675eba5b6SRobert Mustacchi   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2775eba5b6SRobert Mustacchi   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2875eba5b6SRobert Mustacchi   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2975eba5b6SRobert Mustacchi   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
3075eba5b6SRobert Mustacchi   POSSIBILITY OF SUCH DAMAGE.
3175eba5b6SRobert Mustacchi 
3275eba5b6SRobert Mustacchi ******************************************************************************/
3375eba5b6SRobert Mustacchi /*$FreeBSD$*/
3475eba5b6SRobert Mustacchi 
3575eba5b6SRobert Mustacchi #ifndef _E1000_I210_H_
3675eba5b6SRobert Mustacchi #define _E1000_I210_H_
3775eba5b6SRobert Mustacchi 
38c124a83eSRobert Mustacchi bool e1000_get_flash_presence_i210(struct e1000_hw *hw);
3975eba5b6SRobert Mustacchi s32 e1000_update_flash_i210(struct e1000_hw *hw);
4075eba5b6SRobert Mustacchi s32 e1000_update_nvm_checksum_i210(struct e1000_hw *hw);
4175eba5b6SRobert Mustacchi s32 e1000_validate_nvm_checksum_i210(struct e1000_hw *hw);
4275eba5b6SRobert Mustacchi s32 e1000_write_nvm_srwr_i210(struct e1000_hw *hw, u16 offset,
4375eba5b6SRobert Mustacchi 			      u16 words, u16 *data);
4475eba5b6SRobert Mustacchi s32 e1000_read_nvm_srrd_i210(struct e1000_hw *hw, u16 offset,
4575eba5b6SRobert Mustacchi 			     u16 words, u16 *data);
4675eba5b6SRobert Mustacchi s32 e1000_acquire_swfw_sync_i210(struct e1000_hw *hw, u16 mask);
4775eba5b6SRobert Mustacchi void e1000_release_swfw_sync_i210(struct e1000_hw *hw, u16 mask);
4813485e69SGarrett D'Amore s32 e1000_read_xmdio_reg(struct e1000_hw *hw, u16 addr, u8 dev_addr,
4913485e69SGarrett D'Amore 			 u16 *data);
5013485e69SGarrett D'Amore s32 e1000_write_xmdio_reg(struct e1000_hw *hw, u16 addr, u8 dev_addr,
5113485e69SGarrett D'Amore 			  u16 data);
52c124a83eSRobert Mustacchi s32 e1000_init_hw_i210(struct e1000_hw *hw);
5375eba5b6SRobert Mustacchi 
5475eba5b6SRobert Mustacchi #define E1000_STM_OPCODE		0xDB00
5575eba5b6SRobert Mustacchi #define E1000_EEPROM_FLASH_SIZE_WORD	0x11
5675eba5b6SRobert Mustacchi 
5775eba5b6SRobert Mustacchi #define INVM_DWORD_TO_RECORD_TYPE(invm_dword) \
5875eba5b6SRobert Mustacchi 	(u8)((invm_dword) & 0x7)
5975eba5b6SRobert Mustacchi #define INVM_DWORD_TO_WORD_ADDRESS(invm_dword) \
6075eba5b6SRobert Mustacchi 	(u8)(((invm_dword) & 0x0000FE00) >> 9)
6175eba5b6SRobert Mustacchi #define INVM_DWORD_TO_WORD_DATA(invm_dword) \
6275eba5b6SRobert Mustacchi 	(u16)(((invm_dword) & 0xFFFF0000) >> 16)
6375eba5b6SRobert Mustacchi 
6475eba5b6SRobert Mustacchi enum E1000_INVM_STRUCTURE_TYPE {
6575eba5b6SRobert Mustacchi 	E1000_INVM_UNINITIALIZED_STRUCTURE		= 0x00,
6675eba5b6SRobert Mustacchi 	E1000_INVM_WORD_AUTOLOAD_STRUCTURE		= 0x01,
6775eba5b6SRobert Mustacchi 	E1000_INVM_CSR_AUTOLOAD_STRUCTURE		= 0x02,
6875eba5b6SRobert Mustacchi 	E1000_INVM_PHY_REGISTER_AUTOLOAD_STRUCTURE	= 0x03,
6975eba5b6SRobert Mustacchi 	E1000_INVM_RSA_KEY_SHA256_STRUCTURE		= 0x04,
7075eba5b6SRobert Mustacchi 	E1000_INVM_INVALIDATED_STRUCTURE		= 0x0F,
7175eba5b6SRobert Mustacchi };
7275eba5b6SRobert Mustacchi 
7375eba5b6SRobert Mustacchi #define E1000_INVM_RSA_KEY_SHA256_DATA_SIZE_IN_DWORDS	8
7475eba5b6SRobert Mustacchi #define E1000_INVM_CSR_AUTOLOAD_DATA_SIZE_IN_DWORDS	1
7575eba5b6SRobert Mustacchi #define E1000_INVM_ULT_BYTES_SIZE	8
7675eba5b6SRobert Mustacchi #define E1000_INVM_RECORD_SIZE_IN_BYTES	4
7775eba5b6SRobert Mustacchi #define E1000_INVM_VER_FIELD_ONE	0x1FF8
7875eba5b6SRobert Mustacchi #define E1000_INVM_VER_FIELD_TWO	0x7FE000
7975eba5b6SRobert Mustacchi #define E1000_INVM_IMGTYPE_FIELD	0x1F800000
8075eba5b6SRobert Mustacchi 
8175eba5b6SRobert Mustacchi #define E1000_INVM_MAJOR_MASK	0x3F0
8275eba5b6SRobert Mustacchi #define E1000_INVM_MINOR_MASK	0xF
8375eba5b6SRobert Mustacchi #define E1000_INVM_MAJOR_SHIFT	4
8475eba5b6SRobert Mustacchi 
8575eba5b6SRobert Mustacchi #define ID_LED_DEFAULT_I210		((ID_LED_OFF1_ON2  << 8) | \
8675eba5b6SRobert Mustacchi 					 (ID_LED_DEF1_DEF2 <<  4) | \
8775eba5b6SRobert Mustacchi 					 (ID_LED_OFF1_OFF2))
8875eba5b6SRobert Mustacchi #define ID_LED_DEFAULT_I210_SERDES	((ID_LED_DEF1_DEF2 << 8) | \
8975eba5b6SRobert Mustacchi 					 (ID_LED_DEF1_DEF2 <<  4) | \
90c124a83eSRobert Mustacchi 					 (ID_LED_OFF1_ON2))
9175eba5b6SRobert Mustacchi 
9275eba5b6SRobert Mustacchi /* NVM offset defaults for I211 devices */
9375eba5b6SRobert Mustacchi #define NVM_INIT_CTRL_2_DEFAULT_I211	0X7243
9475eba5b6SRobert Mustacchi #define NVM_INIT_CTRL_4_DEFAULT_I211	0x00C1
9575eba5b6SRobert Mustacchi #define NVM_LED_1_CFG_DEFAULT_I211	0x0184
9675eba5b6SRobert Mustacchi #define NVM_LED_0_2_CFG_DEFAULT_I211	0x200C
9775eba5b6SRobert Mustacchi 
98c124a83eSRobert Mustacchi /* PLL Defines */
99c124a83eSRobert Mustacchi #define E1000_PCI_PMCSR			0x44
100c124a83eSRobert Mustacchi #define E1000_PCI_PMCSR_D3		0x03
101c124a83eSRobert Mustacchi #define E1000_MAX_PLL_TRIES		5
102c124a83eSRobert Mustacchi #define E1000_PHY_PLL_UNCONF		0xFF
103c124a83eSRobert Mustacchi #define E1000_PHY_PLL_FREQ_PAGE		0xFC0000
104c124a83eSRobert Mustacchi #define E1000_PHY_PLL_FREQ_REG		0x000E
105c124a83eSRobert Mustacchi #define E1000_INVM_DEFAULT_AL		0x202F
106c124a83eSRobert Mustacchi #define E1000_INVM_AUTOLOAD		0x0A
107c124a83eSRobert Mustacchi #define E1000_INVM_PLL_WO_VAL		0x0010
10875eba5b6SRobert Mustacchi 
109c124a83eSRobert Mustacchi #endif
110