1*1b8adde7SWilliam Kucharski #if !defined(PCI_H) && defined(CONFIG_PCI)
2*1b8adde7SWilliam Kucharski #define PCI_H
3*1b8adde7SWilliam Kucharski
4*1b8adde7SWilliam Kucharski /*
5*1b8adde7SWilliam Kucharski ** Support for NE2000 PCI clones added David Monro June 1997
6*1b8adde7SWilliam Kucharski ** Generalised for other PCI NICs by Ken Yap July 1997
7*1b8adde7SWilliam Kucharski **
8*1b8adde7SWilliam Kucharski ** Most of this is taken from:
9*1b8adde7SWilliam Kucharski **
10*1b8adde7SWilliam Kucharski ** /usr/src/linux/drivers/pci/pci.c
11*1b8adde7SWilliam Kucharski ** /usr/src/linux/include/linux/pci.h
12*1b8adde7SWilliam Kucharski ** /usr/src/linux/arch/i386/bios32.c
13*1b8adde7SWilliam Kucharski ** /usr/src/linux/include/linux/bios32.h
14*1b8adde7SWilliam Kucharski ** /usr/src/linux/drivers/net/ne.c
15*1b8adde7SWilliam Kucharski */
16*1b8adde7SWilliam Kucharski
17*1b8adde7SWilliam Kucharski /*
18*1b8adde7SWilliam Kucharski * This program is free software; you can redistribute it and/or
19*1b8adde7SWilliam Kucharski * modify it under the terms of the GNU General Public License as
20*1b8adde7SWilliam Kucharski * published by the Free Software Foundation; either version 2, or (at
21*1b8adde7SWilliam Kucharski * your option) any later version.
22*1b8adde7SWilliam Kucharski */
23*1b8adde7SWilliam Kucharski
24*1b8adde7SWilliam Kucharski #include "pci_ids.h"
25*1b8adde7SWilliam Kucharski
26*1b8adde7SWilliam Kucharski #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
27*1b8adde7SWilliam Kucharski #define PCI_COMMAND_MEM 0x2 /* Enable response in mem space */
28*1b8adde7SWilliam Kucharski #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */
29*1b8adde7SWilliam Kucharski #define PCI_LATENCY_TIMER 0x0d /* 8 bits */
30*1b8adde7SWilliam Kucharski #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */
31*1b8adde7SWilliam Kucharski #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */
32*1b8adde7SWilliam Kucharski #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */
33*1b8adde7SWilliam Kucharski #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */
34*1b8adde7SWilliam Kucharski #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */
35*1b8adde7SWilliam Kucharski #define PCI_COMMAND_SERR 0x100 /* Enable SERR */
36*1b8adde7SWilliam Kucharski #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */
37*1b8adde7SWilliam Kucharski
38*1b8adde7SWilliam Kucharski #define PCIBIOS_PCI_FUNCTION_ID 0xb1XX
39*1b8adde7SWilliam Kucharski #define PCIBIOS_PCI_BIOS_PRESENT 0xb101
40*1b8adde7SWilliam Kucharski #define PCIBIOS_FIND_PCI_DEVICE 0xb102
41*1b8adde7SWilliam Kucharski #define PCIBIOS_FIND_PCI_CLASS_CODE 0xb103
42*1b8adde7SWilliam Kucharski #define PCIBIOS_GENERATE_SPECIAL_CYCLE 0xb106
43*1b8adde7SWilliam Kucharski #define PCIBIOS_READ_CONFIG_BYTE 0xb108
44*1b8adde7SWilliam Kucharski #define PCIBIOS_READ_CONFIG_WORD 0xb109
45*1b8adde7SWilliam Kucharski #define PCIBIOS_READ_CONFIG_DWORD 0xb10a
46*1b8adde7SWilliam Kucharski #define PCIBIOS_WRITE_CONFIG_BYTE 0xb10b
47*1b8adde7SWilliam Kucharski #define PCIBIOS_WRITE_CONFIG_WORD 0xb10c
48*1b8adde7SWilliam Kucharski #define PCIBIOS_WRITE_CONFIG_DWORD 0xb10d
49*1b8adde7SWilliam Kucharski
50*1b8adde7SWilliam Kucharski #define PCI_VENDOR_ID 0x00 /* 16 bits */
51*1b8adde7SWilliam Kucharski #define PCI_DEVICE_ID 0x02 /* 16 bits */
52*1b8adde7SWilliam Kucharski #define PCI_COMMAND 0x04 /* 16 bits */
53*1b8adde7SWilliam Kucharski
54*1b8adde7SWilliam Kucharski #define PCI_STATUS 0x06 /* 16 bits */
55*1b8adde7SWilliam Kucharski #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */
56*1b8adde7SWilliam Kucharski #define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */
57*1b8adde7SWilliam Kucharski #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */
58*1b8adde7SWilliam Kucharski #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */
59*1b8adde7SWilliam Kucharski #define PCI_STATUS_PARITY 0x100 /* Detected parity error */
60*1b8adde7SWilliam Kucharski #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */
61*1b8adde7SWilliam Kucharski #define PCI_STATUS_DEVSEL_FAST 0x000
62*1b8adde7SWilliam Kucharski #define PCI_STATUS_DEVSEL_MEDIUM 0x200
63*1b8adde7SWilliam Kucharski #define PCI_STATUS_DEVSEL_SLOW 0x400
64*1b8adde7SWilliam Kucharski #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
65*1b8adde7SWilliam Kucharski #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
66*1b8adde7SWilliam Kucharski #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
67*1b8adde7SWilliam Kucharski #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
68*1b8adde7SWilliam Kucharski #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
69*1b8adde7SWilliam Kucharski
70*1b8adde7SWilliam Kucharski #define PCI_REVISION 0x08 /* 8 bits */
71*1b8adde7SWilliam Kucharski #define PCI_REVISION_ID 0x08 /* 8 bits */
72*1b8adde7SWilliam Kucharski #define PCI_CLASS_REVISION 0x08 /* 32 bits */
73*1b8adde7SWilliam Kucharski #define PCI_CLASS_CODE 0x0b /* 8 bits */
74*1b8adde7SWilliam Kucharski #define PCI_SUBCLASS_CODE 0x0a /* 8 bits */
75*1b8adde7SWilliam Kucharski #define PCI_HEADER_TYPE 0x0e /* 8 bits */
76*1b8adde7SWilliam Kucharski #define PCI_HEADER_TYPE_NORMAL 0
77*1b8adde7SWilliam Kucharski #define PCI_HEADER_TYPE_BRIDGE 1
78*1b8adde7SWilliam Kucharski #define PCI_HEADER_TYPE_CARDBUS 2
79*1b8adde7SWilliam Kucharski
80*1b8adde7SWilliam Kucharski
81*1b8adde7SWilliam Kucharski /* Header type 0 (normal devices) */
82*1b8adde7SWilliam Kucharski #define PCI_CARDBUS_CIS 0x28
83*1b8adde7SWilliam Kucharski #define PCI_SUBSYSTEM_VENDOR_ID 0x2c
84*1b8adde7SWilliam Kucharski #define PCI_SUBSYSTEM_ID 0x2e
85*1b8adde7SWilliam Kucharski
86*1b8adde7SWilliam Kucharski #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
87*1b8adde7SWilliam Kucharski #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits */
88*1b8adde7SWilliam Kucharski #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits */
89*1b8adde7SWilliam Kucharski #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */
90*1b8adde7SWilliam Kucharski #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */
91*1b8adde7SWilliam Kucharski #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */
92*1b8adde7SWilliam Kucharski
93*1b8adde7SWilliam Kucharski #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
94*1b8adde7SWilliam Kucharski #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */
95*1b8adde7SWilliam Kucharski #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */
96*1b8adde7SWilliam Kucharski #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */
97*1b8adde7SWilliam Kucharski
98*1b8adde7SWilliam Kucharski #ifndef PCI_BASE_ADDRESS_IO_MASK
99*1b8adde7SWilliam Kucharski #define PCI_BASE_ADDRESS_IO_MASK (~0x03)
100*1b8adde7SWilliam Kucharski #endif
101*1b8adde7SWilliam Kucharski #ifndef PCI_BASE_ADDRESS_MEM_MASK
102*1b8adde7SWilliam Kucharski #define PCI_BASE_ADDRESS_MEM_MASK (~0x0f)
103*1b8adde7SWilliam Kucharski #endif
104*1b8adde7SWilliam Kucharski #define PCI_BASE_ADDRESS_SPACE_IO 0x01
105*1b8adde7SWilliam Kucharski #define PCI_ROM_ADDRESS 0x30 /* 32 bits */
106*1b8adde7SWilliam Kucharski #define PCI_ROM_ADDRESS_ENABLE 0x01 /* Write 1 to enable ROM,
107*1b8adde7SWilliam Kucharski bits 31..11 are address,
108*1b8adde7SWilliam Kucharski 10..2 are reserved */
109*1b8adde7SWilliam Kucharski
110*1b8adde7SWilliam Kucharski #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
111*1b8adde7SWilliam Kucharski
112*1b8adde7SWilliam Kucharski #define PCI_INTERRUPT_LINE 0x3c /* IRQ number (0-15) */
113*1b8adde7SWilliam Kucharski #define PCI_INTERRUPT_PIN 0x3d /* IRQ pin on PCI bus (A-D) */
114*1b8adde7SWilliam Kucharski
115*1b8adde7SWilliam Kucharski /* Header type 1 (PCI-to-PCI bridges) */
116*1b8adde7SWilliam Kucharski #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
117*1b8adde7SWilliam Kucharski #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
118*1b8adde7SWilliam Kucharski #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */
119*1b8adde7SWilliam Kucharski #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */
120*1b8adde7SWilliam Kucharski #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */
121*1b8adde7SWilliam Kucharski #define PCI_IO_LIMIT 0x1d
122*1b8adde7SWilliam Kucharski #define PCI_IO_RANGE_TYPE_MASK 0x0f /* I/O bridging type */
123*1b8adde7SWilliam Kucharski #define PCI_IO_RANGE_TYPE_16 0x00
124*1b8adde7SWilliam Kucharski #define PCI_IO_RANGE_TYPE_32 0x01
125*1b8adde7SWilliam Kucharski #define PCI_IO_RANGE_MASK ~0x0f
126*1b8adde7SWilliam Kucharski #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
127*1b8adde7SWilliam Kucharski #define PCI_MEMORY_BASE 0x20 /* Memory range behind */
128*1b8adde7SWilliam Kucharski #define PCI_MEMORY_LIMIT 0x22
129*1b8adde7SWilliam Kucharski #define PCI_MEMORY_RANGE_TYPE_MASK 0x0f
130*1b8adde7SWilliam Kucharski #define PCI_MEMORY_RANGE_MASK ~0x0f
131*1b8adde7SWilliam Kucharski #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */
132*1b8adde7SWilliam Kucharski #define PCI_PREF_MEMORY_LIMIT 0x26
133*1b8adde7SWilliam Kucharski #define PCI_PREF_RANGE_TYPE_MASK 0x0f
134*1b8adde7SWilliam Kucharski #define PCI_PREF_RANGE_TYPE_32 0x00
135*1b8adde7SWilliam Kucharski #define PCI_PREF_RANGE_TYPE_64 0x01
136*1b8adde7SWilliam Kucharski #define PCI_PREF_RANGE_MASK ~0x0f
137*1b8adde7SWilliam Kucharski #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */
138*1b8adde7SWilliam Kucharski #define PCI_PREF_LIMIT_UPPER32 0x2c
139*1b8adde7SWilliam Kucharski #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */
140*1b8adde7SWilliam Kucharski #define PCI_IO_LIMIT_UPPER16 0x32
141*1b8adde7SWilliam Kucharski /* 0x34 same as for htype 0 */
142*1b8adde7SWilliam Kucharski /* 0x35-0x3b is reserved */
143*1b8adde7SWilliam Kucharski #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */
144*1b8adde7SWilliam Kucharski /* 0x3c-0x3d are same as for htype 0 */
145*1b8adde7SWilliam Kucharski #define PCI_BRIDGE_CONTROL 0x3e
146*1b8adde7SWilliam Kucharski #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */
147*1b8adde7SWilliam Kucharski #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */
148*1b8adde7SWilliam Kucharski #define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */
149*1b8adde7SWilliam Kucharski #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */
150*1b8adde7SWilliam Kucharski #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */
151*1b8adde7SWilliam Kucharski #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */
152*1b8adde7SWilliam Kucharski #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */
153*1b8adde7SWilliam Kucharski
154*1b8adde7SWilliam Kucharski #define PCI_CB_CAPABILITY_LIST 0x14
155*1b8adde7SWilliam Kucharski
156*1b8adde7SWilliam Kucharski /* Capability lists */
157*1b8adde7SWilliam Kucharski
158*1b8adde7SWilliam Kucharski #define PCI_CAP_LIST_ID 0 /* Capability ID */
159*1b8adde7SWilliam Kucharski #define PCI_CAP_ID_PM 0x01 /* Power Management */
160*1b8adde7SWilliam Kucharski #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */
161*1b8adde7SWilliam Kucharski #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */
162*1b8adde7SWilliam Kucharski #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */
163*1b8adde7SWilliam Kucharski #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */
164*1b8adde7SWilliam Kucharski #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */
165*1b8adde7SWilliam Kucharski #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
166*1b8adde7SWilliam Kucharski #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */
167*1b8adde7SWilliam Kucharski #define PCI_CAP_SIZEOF 4
168*1b8adde7SWilliam Kucharski
169*1b8adde7SWilliam Kucharski /* Power Management Registers */
170*1b8adde7SWilliam Kucharski
171*1b8adde7SWilliam Kucharski #define PCI_PM_PMC 2 /* PM Capabilities Register */
172*1b8adde7SWilliam Kucharski #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */
173*1b8adde7SWilliam Kucharski #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */
174*1b8adde7SWilliam Kucharski #define PCI_PM_CAP_RESERVED 0x0010 /* Reserved field */
175*1b8adde7SWilliam Kucharski #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */
176*1b8adde7SWilliam Kucharski #define PCI_PM_CAP_AUX_POWER 0x01C0 /* Auxilliary power support mask */
177*1b8adde7SWilliam Kucharski #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */
178*1b8adde7SWilliam Kucharski #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */
179*1b8adde7SWilliam Kucharski #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */
180*1b8adde7SWilliam Kucharski #define PCI_PM_CAP_PME_MASK 0xF800 /* PME Mask of all supported states */
181*1b8adde7SWilliam Kucharski #define PCI_PM_CAP_PME_D0 0x0800 /* PME# from D0 */
182*1b8adde7SWilliam Kucharski #define PCI_PM_CAP_PME_D1 0x1000 /* PME# from D1 */
183*1b8adde7SWilliam Kucharski #define PCI_PM_CAP_PME_D2 0x2000 /* PME# from D2 */
184*1b8adde7SWilliam Kucharski #define PCI_PM_CAP_PME_D3 0x4000 /* PME# from D3 (hot) */
185*1b8adde7SWilliam Kucharski #define PCI_PM_CAP_PME_D3cold 0x8000 /* PME# from D3 (cold) */
186*1b8adde7SWilliam Kucharski #define PCI_PM_CTRL 4 /* PM control and status register */
187*1b8adde7SWilliam Kucharski #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */
188*1b8adde7SWilliam Kucharski #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */
189*1b8adde7SWilliam Kucharski #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */
190*1b8adde7SWilliam Kucharski #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */
191*1b8adde7SWilliam Kucharski #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */
192*1b8adde7SWilliam Kucharski #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */
193*1b8adde7SWilliam Kucharski #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */
194*1b8adde7SWilliam Kucharski #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */
195*1b8adde7SWilliam Kucharski #define PCI_PM_DATA_REGISTER 7 /* (??) */
196*1b8adde7SWilliam Kucharski #define PCI_PM_SIZEOF 8
197*1b8adde7SWilliam Kucharski
198*1b8adde7SWilliam Kucharski /* AGP registers */
199*1b8adde7SWilliam Kucharski
200*1b8adde7SWilliam Kucharski #define PCI_AGP_VERSION 2 /* BCD version number */
201*1b8adde7SWilliam Kucharski #define PCI_AGP_RFU 3 /* Rest of capability flags */
202*1b8adde7SWilliam Kucharski #define PCI_AGP_STATUS 4 /* Status register */
203*1b8adde7SWilliam Kucharski #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */
204*1b8adde7SWilliam Kucharski #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */
205*1b8adde7SWilliam Kucharski #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */
206*1b8adde7SWilliam Kucharski #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */
207*1b8adde7SWilliam Kucharski #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */
208*1b8adde7SWilliam Kucharski #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */
209*1b8adde7SWilliam Kucharski #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */
210*1b8adde7SWilliam Kucharski #define PCI_AGP_COMMAND 8 /* Control register */
211*1b8adde7SWilliam Kucharski #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */
212*1b8adde7SWilliam Kucharski #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */
213*1b8adde7SWilliam Kucharski #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */
214*1b8adde7SWilliam Kucharski #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */
215*1b8adde7SWilliam Kucharski #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */
216*1b8adde7SWilliam Kucharski #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */
217*1b8adde7SWilliam Kucharski #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 2x rate */
218*1b8adde7SWilliam Kucharski #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 1x rate */
219*1b8adde7SWilliam Kucharski #define PCI_AGP_SIZEOF 12
220*1b8adde7SWilliam Kucharski
221*1b8adde7SWilliam Kucharski /* Slot Identification */
222*1b8adde7SWilliam Kucharski
223*1b8adde7SWilliam Kucharski #define PCI_SID_ESR 2 /* Expansion Slot Register */
224*1b8adde7SWilliam Kucharski #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */
225*1b8adde7SWilliam Kucharski #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */
226*1b8adde7SWilliam Kucharski #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */
227*1b8adde7SWilliam Kucharski
228*1b8adde7SWilliam Kucharski /* Message Signalled Interrupts registers */
229*1b8adde7SWilliam Kucharski
230*1b8adde7SWilliam Kucharski #define PCI_MSI_FLAGS 2 /* Various flags */
231*1b8adde7SWilliam Kucharski #define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */
232*1b8adde7SWilliam Kucharski #define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */
233*1b8adde7SWilliam Kucharski #define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */
234*1b8adde7SWilliam Kucharski #define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */
235*1b8adde7SWilliam Kucharski #define PCI_MSI_RFU 3 /* Rest of capability flags */
236*1b8adde7SWilliam Kucharski #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */
237*1b8adde7SWilliam Kucharski #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
238*1b8adde7SWilliam Kucharski #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */
239*1b8adde7SWilliam Kucharski #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */
240*1b8adde7SWilliam Kucharski
241*1b8adde7SWilliam Kucharski #define PCI_SLOT(devfn) ((devfn) >> 3)
242*1b8adde7SWilliam Kucharski #define PCI_FUNC(devfn) ((devfn) & 0x07)
243*1b8adde7SWilliam Kucharski
244*1b8adde7SWilliam Kucharski #define BIOS32_SIGNATURE (('_' << 0) + ('3' << 8) + ('2' << 16) + ('_' << 24))
245*1b8adde7SWilliam Kucharski
246*1b8adde7SWilliam Kucharski /* PCI signature: "PCI " */
247*1b8adde7SWilliam Kucharski #define PCI_SIGNATURE (('P' << 0) + ('C' << 8) + ('I' << 16) + (' ' << 24))
248*1b8adde7SWilliam Kucharski
249*1b8adde7SWilliam Kucharski /* PCI service signature: "$PCI" */
250*1b8adde7SWilliam Kucharski #define PCI_SERVICE (('$' << 0) + ('P' << 8) + ('C' << 16) + ('I' << 24))
251*1b8adde7SWilliam Kucharski
252*1b8adde7SWilliam Kucharski union bios32 {
253*1b8adde7SWilliam Kucharski struct {
254*1b8adde7SWilliam Kucharski unsigned long signature; /* _32_ */
255*1b8adde7SWilliam Kucharski unsigned long entry; /* 32 bit physical address */
256*1b8adde7SWilliam Kucharski unsigned char revision; /* Revision level, 0 */
257*1b8adde7SWilliam Kucharski unsigned char length; /* Length in paragraphs should be 01 */
258*1b8adde7SWilliam Kucharski unsigned char checksum; /* All bytes must add up to zero */
259*1b8adde7SWilliam Kucharski unsigned char reserved[5]; /* Must be zero */
260*1b8adde7SWilliam Kucharski } fields;
261*1b8adde7SWilliam Kucharski char chars[16];
262*1b8adde7SWilliam Kucharski };
263*1b8adde7SWilliam Kucharski
264*1b8adde7SWilliam Kucharski struct pci_device;
265*1b8adde7SWilliam Kucharski struct dev;
266*1b8adde7SWilliam Kucharski typedef int (*pci_probe_t)(struct dev *, struct pci_device *);
267*1b8adde7SWilliam Kucharski
268*1b8adde7SWilliam Kucharski struct pci_device {
269*1b8adde7SWilliam Kucharski uint32_t class;
270*1b8adde7SWilliam Kucharski uint16_t vendor, dev_id;
271*1b8adde7SWilliam Kucharski const char *name;
272*1b8adde7SWilliam Kucharski /* membase and ioaddr are silly and depricated */
273*1b8adde7SWilliam Kucharski unsigned int membase;
274*1b8adde7SWilliam Kucharski unsigned int ioaddr;
275*1b8adde7SWilliam Kucharski unsigned int romaddr;
276*1b8adde7SWilliam Kucharski unsigned char irq;
277*1b8adde7SWilliam Kucharski unsigned char devfn;
278*1b8adde7SWilliam Kucharski unsigned char bus;
279*1b8adde7SWilliam Kucharski unsigned char use_specified;
280*1b8adde7SWilliam Kucharski const struct pci_driver *driver;
281*1b8adde7SWilliam Kucharski };
282*1b8adde7SWilliam Kucharski
283*1b8adde7SWilliam Kucharski extern void scan_pci_bus(int type, struct pci_device *dev);
284*1b8adde7SWilliam Kucharski extern void find_pci(int type, struct pci_device *dev);
285*1b8adde7SWilliam Kucharski
286*1b8adde7SWilliam Kucharski extern int pcibios_read_config_byte(unsigned int bus, unsigned int device_fn, unsigned int where, uint8_t *value);
287*1b8adde7SWilliam Kucharski extern int pcibios_write_config_byte (unsigned int bus, unsigned int device_fn, unsigned int where, uint8_t value);
288*1b8adde7SWilliam Kucharski extern int pcibios_read_config_word(unsigned int bus, unsigned int device_fn, unsigned int where, uint16_t *value);
289*1b8adde7SWilliam Kucharski extern int pcibios_write_config_word (unsigned int bus, unsigned int device_fn, unsigned int where, uint16_t value);
290*1b8adde7SWilliam Kucharski extern int pcibios_read_config_dword(unsigned int bus, unsigned int device_fn, unsigned int where, uint32_t *value);
291*1b8adde7SWilliam Kucharski extern int pcibios_write_config_dword(unsigned int bus, unsigned int device_fn, unsigned int where, uint32_t value);
292*1b8adde7SWilliam Kucharski extern unsigned long pcibios_bus_base(unsigned int bus);
293*1b8adde7SWilliam Kucharski extern void adjust_pci_device(struct pci_device *p);
294*1b8adde7SWilliam Kucharski
295*1b8adde7SWilliam Kucharski
296*1b8adde7SWilliam Kucharski static inline int
pci_read_config_byte(struct pci_device * dev,unsigned int where,uint8_t * value)297*1b8adde7SWilliam Kucharski pci_read_config_byte(struct pci_device *dev, unsigned int where, uint8_t *value)
298*1b8adde7SWilliam Kucharski {
299*1b8adde7SWilliam Kucharski return pcibios_read_config_byte(dev->bus, dev->devfn, where, value);
300*1b8adde7SWilliam Kucharski }
301*1b8adde7SWilliam Kucharski static inline int
pci_write_config_byte(struct pci_device * dev,unsigned int where,uint8_t value)302*1b8adde7SWilliam Kucharski pci_write_config_byte(struct pci_device *dev, unsigned int where, uint8_t value)
303*1b8adde7SWilliam Kucharski {
304*1b8adde7SWilliam Kucharski return pcibios_write_config_byte(dev->bus, dev->devfn, where, value);
305*1b8adde7SWilliam Kucharski }
306*1b8adde7SWilliam Kucharski static inline int
pci_read_config_word(struct pci_device * dev,unsigned int where,uint16_t * value)307*1b8adde7SWilliam Kucharski pci_read_config_word(struct pci_device *dev, unsigned int where, uint16_t *value)
308*1b8adde7SWilliam Kucharski {
309*1b8adde7SWilliam Kucharski return pcibios_read_config_word(dev->bus, dev->devfn, where, value);
310*1b8adde7SWilliam Kucharski }
311*1b8adde7SWilliam Kucharski static inline int
pci_write_config_word(struct pci_device * dev,unsigned int where,uint16_t value)312*1b8adde7SWilliam Kucharski pci_write_config_word(struct pci_device *dev, unsigned int where, uint16_t value)
313*1b8adde7SWilliam Kucharski {
314*1b8adde7SWilliam Kucharski return pcibios_write_config_word(dev->bus, dev->devfn, where, value);
315*1b8adde7SWilliam Kucharski }
316*1b8adde7SWilliam Kucharski static inline int
pci_read_config_dword(struct pci_device * dev,unsigned int where,uint32_t * value)317*1b8adde7SWilliam Kucharski pci_read_config_dword(struct pci_device *dev, unsigned int where, uint32_t *value)
318*1b8adde7SWilliam Kucharski {
319*1b8adde7SWilliam Kucharski return pcibios_read_config_dword(dev->bus, dev->devfn, where, value);
320*1b8adde7SWilliam Kucharski }
321*1b8adde7SWilliam Kucharski static inline int
pci_write_config_dword(struct pci_device * dev,unsigned int where,uint32_t value)322*1b8adde7SWilliam Kucharski pci_write_config_dword(struct pci_device *dev, unsigned int where, uint32_t value)
323*1b8adde7SWilliam Kucharski {
324*1b8adde7SWilliam Kucharski return pcibios_write_config_dword(dev->bus, dev->devfn, where, value);
325*1b8adde7SWilliam Kucharski }
326*1b8adde7SWilliam Kucharski
327*1b8adde7SWilliam Kucharski /* Helper functions to find the size of a pci bar */
328*1b8adde7SWilliam Kucharski extern unsigned long pci_bar_start(struct pci_device *dev, unsigned int bar);
329*1b8adde7SWilliam Kucharski extern unsigned long pci_bar_size(struct pci_device *dev, unsigned int bar);
330*1b8adde7SWilliam Kucharski /* Helper function to find pci capabilities */
331*1b8adde7SWilliam Kucharski extern int pci_find_capability(struct pci_device *dev, int cap);
332*1b8adde7SWilliam Kucharski struct pci_id {
333*1b8adde7SWilliam Kucharski unsigned short vendor, dev_id;
334*1b8adde7SWilliam Kucharski const char *name;
335*1b8adde7SWilliam Kucharski };
336*1b8adde7SWilliam Kucharski
337*1b8adde7SWilliam Kucharski struct dev;
338*1b8adde7SWilliam Kucharski /* Most pci drivers will use this */
339*1b8adde7SWilliam Kucharski struct pci_driver {
340*1b8adde7SWilliam Kucharski int type;
341*1b8adde7SWilliam Kucharski const char *name;
342*1b8adde7SWilliam Kucharski pci_probe_t probe;
343*1b8adde7SWilliam Kucharski struct pci_id *ids;
344*1b8adde7SWilliam Kucharski int id_count;
345*1b8adde7SWilliam Kucharski
346*1b8adde7SWilliam Kucharski /* On a few occasions the hardware is standardized enough that
347*1b8adde7SWilliam Kucharski * we only need to know the class of the device and not the exact
348*1b8adde7SWilliam Kucharski * type to drive the device correctly. If this is the case
349*1b8adde7SWilliam Kucharski * set a class value other than 0.
350*1b8adde7SWilliam Kucharski */
351*1b8adde7SWilliam Kucharski unsigned short class;
352*1b8adde7SWilliam Kucharski };
353*1b8adde7SWilliam Kucharski
354*1b8adde7SWilliam Kucharski #define PCI_ROM(VENDOR_ID, DEVICE_ID, IMAGE, DESCRIPTION) \
355*1b8adde7SWilliam Kucharski { VENDOR_ID, DEVICE_ID, IMAGE, }
356*1b8adde7SWilliam Kucharski
357*1b8adde7SWilliam Kucharski #endif /* PCI_H */
358