xref: /titanic_50/usr/src/grub/grub-0.97/netboot/3c595.h (revision 1b8adde7ba7d5e04395c141c5400dc2cffd7d809)
1*1b8adde7SWilliam Kucharski /*
2*1b8adde7SWilliam Kucharski  * Copyright (c) 1993 Herb Peyerl (hpeyerl@novatel.ca) All rights reserved.
3*1b8adde7SWilliam Kucharski  *
4*1b8adde7SWilliam Kucharski  * Redistribution and use in source and binary forms, with or without
5*1b8adde7SWilliam Kucharski  * modification, are permitted provided that the following conditions are
6*1b8adde7SWilliam Kucharski  * met: 1. Redistributions of source code must retain the above copyright
7*1b8adde7SWilliam Kucharski  * notice, this list of conditions and the following disclaimer. 2. The name
8*1b8adde7SWilliam Kucharski  * of the author may not be used to endorse or promote products derived from
9*1b8adde7SWilliam Kucharski  * this software without specific prior written permission
10*1b8adde7SWilliam Kucharski  *
11*1b8adde7SWilliam Kucharski  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
12*1b8adde7SWilliam Kucharski  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
13*1b8adde7SWilliam Kucharski  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO
14*1b8adde7SWilliam Kucharski  * EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
15*1b8adde7SWilliam Kucharski  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED
16*1b8adde7SWilliam Kucharski  * TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
17*1b8adde7SWilliam Kucharski  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
18*1b8adde7SWilliam Kucharski  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
19*1b8adde7SWilliam Kucharski  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
20*1b8adde7SWilliam Kucharski  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
21*1b8adde7SWilliam Kucharski  *
22*1b8adde7SWilliam Kucharski  October 2, 1994
23*1b8adde7SWilliam Kucharski 
24*1b8adde7SWilliam Kucharski  Modified by: Andres Vega Garcia
25*1b8adde7SWilliam Kucharski 
26*1b8adde7SWilliam Kucharski  INRIA - Sophia Antipolis, France
27*1b8adde7SWilliam Kucharski  e-mail: avega@sophia.inria.fr
28*1b8adde7SWilliam Kucharski  finger: avega@pax.inria.fr
29*1b8adde7SWilliam Kucharski 
30*1b8adde7SWilliam Kucharski  */
31*1b8adde7SWilliam Kucharski 
32*1b8adde7SWilliam Kucharski /*
33*1b8adde7SWilliam Kucharski  * Created from if_epreg.h by Fred Gray (fgray@rice.edu) to support the
34*1b8adde7SWilliam Kucharski  * 3c590 family.
35*1b8adde7SWilliam Kucharski  */
36*1b8adde7SWilliam Kucharski 
37*1b8adde7SWilliam Kucharski /*
38*1b8adde7SWilliam Kucharski  * Modified by Shusuke Nisiyama <shu@athena.qe.eng.hokudai.ac.jp>
39*1b8adde7SWilliam Kucharski  * for etherboot
40*1b8adde7SWilliam Kucharski  * Mar. 14, 2000
41*1b8adde7SWilliam Kucharski */
42*1b8adde7SWilliam Kucharski 
43*1b8adde7SWilliam Kucharski /*
44*1b8adde7SWilliam Kucharski  * Ethernet software status per interface.
45*1b8adde7SWilliam Kucharski  */
46*1b8adde7SWilliam Kucharski 
47*1b8adde7SWilliam Kucharski /*
48*1b8adde7SWilliam Kucharski  * Some global constants
49*1b8adde7SWilliam Kucharski  */
50*1b8adde7SWilliam Kucharski 
51*1b8adde7SWilliam Kucharski #define TX_INIT_RATE         16
52*1b8adde7SWilliam Kucharski #define TX_INIT_MAX_RATE     64
53*1b8adde7SWilliam Kucharski #define RX_INIT_LATENCY      64
54*1b8adde7SWilliam Kucharski #define RX_INIT_EARLY_THRESH 64
55*1b8adde7SWilliam Kucharski #define MIN_RX_EARLY_THRESHF   16 /* not less than ether_header */
56*1b8adde7SWilliam Kucharski #define MIN_RX_EARLY_THRESHL   4
57*1b8adde7SWilliam Kucharski 
58*1b8adde7SWilliam Kucharski #define EEPROMSIZE      0x40
59*1b8adde7SWilliam Kucharski #define MAX_EEPROMBUSY  1000
60*1b8adde7SWilliam Kucharski #define VX_LAST_TAG     0xd7
61*1b8adde7SWilliam Kucharski #define VX_MAX_BOARDS   16
62*1b8adde7SWilliam Kucharski #define VX_ID_PORT      0x100
63*1b8adde7SWilliam Kucharski 
64*1b8adde7SWilliam Kucharski /*
65*1b8adde7SWilliam Kucharski  * some macros to acces long named fields
66*1b8adde7SWilliam Kucharski  */
67*1b8adde7SWilliam Kucharski #define BASE 	(eth_nic_base)
68*1b8adde7SWilliam Kucharski 
69*1b8adde7SWilliam Kucharski /*
70*1b8adde7SWilliam Kucharski  * Commands to read/write EEPROM trough EEPROM command register (Window 0,
71*1b8adde7SWilliam Kucharski  * Offset 0xa)
72*1b8adde7SWilliam Kucharski  */
73*1b8adde7SWilliam Kucharski #define EEPROM_CMD_RD    0x0080	/* Read:  Address required (5 bits) */
74*1b8adde7SWilliam Kucharski #define EEPROM_CMD_WR    0x0040	/* Write: Address required (5 bits) */
75*1b8adde7SWilliam Kucharski #define EEPROM_CMD_ERASE 0x00c0	/* Erase: Address required (5 bits) */
76*1b8adde7SWilliam Kucharski #define EEPROM_CMD_EWEN  0x0030	/* Erase/Write Enable: No data required */
77*1b8adde7SWilliam Kucharski 
78*1b8adde7SWilliam Kucharski #define EEPROM_BUSY		(1<<15)
79*1b8adde7SWilliam Kucharski 
80*1b8adde7SWilliam Kucharski /*
81*1b8adde7SWilliam Kucharski  * Some short functions, worth to let them be a macro
82*1b8adde7SWilliam Kucharski  */
83*1b8adde7SWilliam Kucharski 
84*1b8adde7SWilliam Kucharski /**************************************************************************
85*1b8adde7SWilliam Kucharski  *									  *
86*1b8adde7SWilliam Kucharski  * These define the EEPROM data structure.  They are used in the probe
87*1b8adde7SWilliam Kucharski  * function to verify the existence of the adapter after having sent
88*1b8adde7SWilliam Kucharski  * the ID_Sequence.
89*1b8adde7SWilliam Kucharski  *
90*1b8adde7SWilliam Kucharski  * There are others but only the ones we use are defined here.
91*1b8adde7SWilliam Kucharski  *
92*1b8adde7SWilliam Kucharski  **************************************************************************/
93*1b8adde7SWilliam Kucharski 
94*1b8adde7SWilliam Kucharski #define EEPROM_NODE_ADDR_0	0x0	/* Word */
95*1b8adde7SWilliam Kucharski #define EEPROM_NODE_ADDR_1	0x1	/* Word */
96*1b8adde7SWilliam Kucharski #define EEPROM_NODE_ADDR_2	0x2	/* Word */
97*1b8adde7SWilliam Kucharski #define EEPROM_PROD_ID		0x3	/* 0x9[0-f]50 */
98*1b8adde7SWilliam Kucharski #define EEPROM_MFG_ID		0x7	/* 0x6d50 */
99*1b8adde7SWilliam Kucharski #define EEPROM_ADDR_CFG		0x8	/* Base addr */
100*1b8adde7SWilliam Kucharski #define EEPROM_RESOURCE_CFG	0x9	/* IRQ. Bits 12-15 */
101*1b8adde7SWilliam Kucharski #define EEPROM_OEM_ADDR_0	0xa	/* Word */
102*1b8adde7SWilliam Kucharski #define EEPROM_OEM_ADDR_1	0xb	/* Word */
103*1b8adde7SWilliam Kucharski #define EEPROM_OEM_ADDR_2	0xc	/* Word */
104*1b8adde7SWilliam Kucharski #define EEPROM_SOFT_INFO_2	0xf     /* Software information 2 */
105*1b8adde7SWilliam Kucharski 
106*1b8adde7SWilliam Kucharski #define NO_RX_OVN_ANOMALY       (1<<5)
107*1b8adde7SWilliam Kucharski 
108*1b8adde7SWilliam Kucharski /**************************************************************************
109*1b8adde7SWilliam Kucharski  *										  *
110*1b8adde7SWilliam Kucharski  * These are the registers for the 3Com 3c509 and their bit patterns when *
111*1b8adde7SWilliam Kucharski  * applicable.  They have been taken out the the "EtherLink III Parallel  *
112*1b8adde7SWilliam Kucharski  * Tasking EISA and ISA Technical Reference" "Beta Draft 10/30/92" manual *
113*1b8adde7SWilliam Kucharski  * from 3com.								  *
114*1b8adde7SWilliam Kucharski  *										  *
115*1b8adde7SWilliam Kucharski  **************************************************************************/
116*1b8adde7SWilliam Kucharski 
117*1b8adde7SWilliam Kucharski #define VX_COMMAND		0x0e	/* Write. BASE+0x0e is always a
118*1b8adde7SWilliam Kucharski 					 * command reg. */
119*1b8adde7SWilliam Kucharski #define VX_STATUS		0x0e	/* Read. BASE+0x0e is always status
120*1b8adde7SWilliam Kucharski 					 * reg. */
121*1b8adde7SWilliam Kucharski #define VX_WINDOW		0x0f	/* Read. BASE+0x0f is always window
122*1b8adde7SWilliam Kucharski 					 * reg. */
123*1b8adde7SWilliam Kucharski /*
124*1b8adde7SWilliam Kucharski  * Window 0 registers. Setup.
125*1b8adde7SWilliam Kucharski  */
126*1b8adde7SWilliam Kucharski /* Write */
127*1b8adde7SWilliam Kucharski #define VX_W0_EEPROM_DATA	0x0c
128*1b8adde7SWilliam Kucharski #define VX_W0_EEPROM_COMMAND	0x0a
129*1b8adde7SWilliam Kucharski #define VX_W0_RESOURCE_CFG	0x08
130*1b8adde7SWilliam Kucharski #define VX_W0_ADDRESS_CFG	0x06
131*1b8adde7SWilliam Kucharski #define VX_W0_CONFIG_CTRL	0x04
132*1b8adde7SWilliam Kucharski         /* Read */
133*1b8adde7SWilliam Kucharski #define VX_W0_PRODUCT_ID	0x02
134*1b8adde7SWilliam Kucharski #define VX_W0_MFG_ID		0x00
135*1b8adde7SWilliam Kucharski 
136*1b8adde7SWilliam Kucharski 
137*1b8adde7SWilliam Kucharski /*
138*1b8adde7SWilliam Kucharski  * Window 1 registers. Operating Set.
139*1b8adde7SWilliam Kucharski  */
140*1b8adde7SWilliam Kucharski /* Write */
141*1b8adde7SWilliam Kucharski #define VX_W1_TX_PIO_WR_2	0x02
142*1b8adde7SWilliam Kucharski #define VX_W1_TX_PIO_WR_1	0x00
143*1b8adde7SWilliam Kucharski /* Read */
144*1b8adde7SWilliam Kucharski #define VX_W1_FREE_TX		0x0c
145*1b8adde7SWilliam Kucharski #define VX_W1_TX_STATUS		0x0b	/* byte */
146*1b8adde7SWilliam Kucharski #define VX_W1_TIMER		0x0a	/* byte */
147*1b8adde7SWilliam Kucharski #define VX_W1_RX_STATUS		0x08
148*1b8adde7SWilliam Kucharski #define VX_W1_RX_PIO_RD_2	0x02
149*1b8adde7SWilliam Kucharski #define VX_W1_RX_PIO_RD_1	0x00
150*1b8adde7SWilliam Kucharski 
151*1b8adde7SWilliam Kucharski /*
152*1b8adde7SWilliam Kucharski  * Window 2 registers. Station Address Setup/Read
153*1b8adde7SWilliam Kucharski  */
154*1b8adde7SWilliam Kucharski /* Read/Write */
155*1b8adde7SWilliam Kucharski #define VX_W2_ADDR_5		0x05
156*1b8adde7SWilliam Kucharski #define VX_W2_ADDR_4		0x04
157*1b8adde7SWilliam Kucharski #define VX_W2_ADDR_3		0x03
158*1b8adde7SWilliam Kucharski #define VX_W2_ADDR_2		0x02
159*1b8adde7SWilliam Kucharski #define VX_W2_ADDR_1		0x01
160*1b8adde7SWilliam Kucharski #define VX_W2_ADDR_0		0x00
161*1b8adde7SWilliam Kucharski 
162*1b8adde7SWilliam Kucharski /*
163*1b8adde7SWilliam Kucharski  * Window 3 registers. FIFO Management.
164*1b8adde7SWilliam Kucharski  */
165*1b8adde7SWilliam Kucharski /* Read */
166*1b8adde7SWilliam Kucharski #define VX_W3_INTERNAL_CFG	0x00
167*1b8adde7SWilliam Kucharski #define VX_W3_RESET_OPT		0x08
168*1b8adde7SWilliam Kucharski #define VX_W3_FREE_TX		0x0c
169*1b8adde7SWilliam Kucharski #define VX_W3_FREE_RX		0x0a
170*1b8adde7SWilliam Kucharski 
171*1b8adde7SWilliam Kucharski /*
172*1b8adde7SWilliam Kucharski  * Window 4 registers. Diagnostics.
173*1b8adde7SWilliam Kucharski  */
174*1b8adde7SWilliam Kucharski /* Read/Write */
175*1b8adde7SWilliam Kucharski #define VX_W4_MEDIA_TYPE	0x0a
176*1b8adde7SWilliam Kucharski #define VX_W4_CTRLR_STATUS	0x08
177*1b8adde7SWilliam Kucharski #define VX_W4_NET_DIAG		0x06
178*1b8adde7SWilliam Kucharski #define VX_W4_FIFO_DIAG		0x04
179*1b8adde7SWilliam Kucharski #define VX_W4_HOST_DIAG		0x02
180*1b8adde7SWilliam Kucharski #define VX_W4_TX_DIAG		0x00
181*1b8adde7SWilliam Kucharski 
182*1b8adde7SWilliam Kucharski /*
183*1b8adde7SWilliam Kucharski  * Window 5 Registers.  Results and Internal status.
184*1b8adde7SWilliam Kucharski  */
185*1b8adde7SWilliam Kucharski /* Read */
186*1b8adde7SWilliam Kucharski #define VX_W5_READ_0_MASK	0x0c
187*1b8adde7SWilliam Kucharski #define VX_W5_INTR_MASK		0x0a
188*1b8adde7SWilliam Kucharski #define VX_W5_RX_FILTER		0x08
189*1b8adde7SWilliam Kucharski #define VX_W5_RX_EARLY_THRESH	0x06
190*1b8adde7SWilliam Kucharski #define VX_W5_TX_AVAIL_THRESH	0x02
191*1b8adde7SWilliam Kucharski #define VX_W5_TX_START_THRESH	0x00
192*1b8adde7SWilliam Kucharski 
193*1b8adde7SWilliam Kucharski /*
194*1b8adde7SWilliam Kucharski  * Window 6 registers. Statistics.
195*1b8adde7SWilliam Kucharski  */
196*1b8adde7SWilliam Kucharski /* Read/Write */
197*1b8adde7SWilliam Kucharski #define TX_TOTAL_OK		0x0c
198*1b8adde7SWilliam Kucharski #define RX_TOTAL_OK		0x0a
199*1b8adde7SWilliam Kucharski #define TX_DEFERRALS		0x08
200*1b8adde7SWilliam Kucharski #define RX_FRAMES_OK		0x07
201*1b8adde7SWilliam Kucharski #define TX_FRAMES_OK		0x06
202*1b8adde7SWilliam Kucharski #define RX_OVERRUNS		0x05
203*1b8adde7SWilliam Kucharski #define TX_COLLISIONS		0x04
204*1b8adde7SWilliam Kucharski #define TX_AFTER_1_COLLISION	0x03
205*1b8adde7SWilliam Kucharski #define TX_AFTER_X_COLLISIONS	0x02
206*1b8adde7SWilliam Kucharski #define TX_NO_SQE		0x01
207*1b8adde7SWilliam Kucharski #define TX_CD_LOST		0x00
208*1b8adde7SWilliam Kucharski 
209*1b8adde7SWilliam Kucharski /****************************************
210*1b8adde7SWilliam Kucharski  *
211*1b8adde7SWilliam Kucharski  * Register definitions.
212*1b8adde7SWilliam Kucharski  *
213*1b8adde7SWilliam Kucharski  ****************************************/
214*1b8adde7SWilliam Kucharski 
215*1b8adde7SWilliam Kucharski /*
216*1b8adde7SWilliam Kucharski  * Command register. All windows.
217*1b8adde7SWilliam Kucharski  *
218*1b8adde7SWilliam Kucharski  * 16 bit register.
219*1b8adde7SWilliam Kucharski  *     15-11:  5-bit code for command to be executed.
220*1b8adde7SWilliam Kucharski  *     10-0:   11-bit arg if any. For commands with no args;
221*1b8adde7SWilliam Kucharski  *	      this can be set to anything.
222*1b8adde7SWilliam Kucharski  */
223*1b8adde7SWilliam Kucharski #define GLOBAL_RESET		(unsigned short) 0x0000	/* Wait at least 1ms
224*1b8adde7SWilliam Kucharski 							 * after issuing */
225*1b8adde7SWilliam Kucharski #define WINDOW_SELECT		(unsigned short) (0x1<<11)
226*1b8adde7SWilliam Kucharski #define START_TRANSCEIVER	(unsigned short) (0x2<<11)	/* Read ADDR_CFG reg to
227*1b8adde7SWilliam Kucharski 							 * determine whether
228*1b8adde7SWilliam Kucharski 							 * this is needed. If
229*1b8adde7SWilliam Kucharski 							 * so; wait 800 uSec
230*1b8adde7SWilliam Kucharski 							 * before using trans-
231*1b8adde7SWilliam Kucharski 							 * ceiver. */
232*1b8adde7SWilliam Kucharski #define RX_DISABLE		(unsigned short) (0x3<<11)	/* state disabled on
233*1b8adde7SWilliam Kucharski 							 * power-up */
234*1b8adde7SWilliam Kucharski #define RX_ENABLE		(unsigned short) (0x4<<11)
235*1b8adde7SWilliam Kucharski #define RX_RESET		(unsigned short) (0x5<<11)
236*1b8adde7SWilliam Kucharski #define RX_DISCARD_TOP_PACK	(unsigned short) (0x8<<11)
237*1b8adde7SWilliam Kucharski #define TX_ENABLE		(unsigned short) (0x9<<11)
238*1b8adde7SWilliam Kucharski #define TX_DISABLE		(unsigned short) (0xa<<11)
239*1b8adde7SWilliam Kucharski #define TX_RESET		(unsigned short) (0xb<<11)
240*1b8adde7SWilliam Kucharski #define REQ_INTR		(unsigned short) (0xc<<11)
241*1b8adde7SWilliam Kucharski /*
242*1b8adde7SWilliam Kucharski  * The following C_* acknowledge the various interrupts. Some of them don't
243*1b8adde7SWilliam Kucharski  * do anything.  See the manual.
244*1b8adde7SWilliam Kucharski  */
245*1b8adde7SWilliam Kucharski #define ACK_INTR		(unsigned short) (0x6800)
246*1b8adde7SWilliam Kucharski #	define C_INTR_LATCH	(unsigned short) (ACK_INTR|0x1)
247*1b8adde7SWilliam Kucharski #	define C_CARD_FAILURE	(unsigned short) (ACK_INTR|0x2)
248*1b8adde7SWilliam Kucharski #	define C_TX_COMPLETE	(unsigned short) (ACK_INTR|0x4)
249*1b8adde7SWilliam Kucharski #	define C_TX_AVAIL	(unsigned short) (ACK_INTR|0x8)
250*1b8adde7SWilliam Kucharski #	define C_RX_COMPLETE	(unsigned short) (ACK_INTR|0x10)
251*1b8adde7SWilliam Kucharski #	define C_RX_EARLY	(unsigned short) (ACK_INTR|0x20)
252*1b8adde7SWilliam Kucharski #	define C_INT_RQD		(unsigned short) (ACK_INTR|0x40)
253*1b8adde7SWilliam Kucharski #	define C_UPD_STATS	(unsigned short) (ACK_INTR|0x80)
254*1b8adde7SWilliam Kucharski #define SET_INTR_MASK		(unsigned short) (0xe<<11)
255*1b8adde7SWilliam Kucharski #define SET_RD_0_MASK		(unsigned short) (0xf<<11)
256*1b8adde7SWilliam Kucharski #define SET_RX_FILTER		(unsigned short) (0x10<<11)
257*1b8adde7SWilliam Kucharski #	define FIL_INDIVIDUAL	(unsigned short) (0x1)
258*1b8adde7SWilliam Kucharski #	define FIL_MULTICAST     (unsigned short) (0x02)
259*1b8adde7SWilliam Kucharski #	define FIL_BRDCST        (unsigned short) (0x04)
260*1b8adde7SWilliam Kucharski #	define FIL_PROMISC       (unsigned short) (0x08)
261*1b8adde7SWilliam Kucharski #define SET_RX_EARLY_THRESH	(unsigned short) (0x11<<11)
262*1b8adde7SWilliam Kucharski #define SET_TX_AVAIL_THRESH	(unsigned short) (0x12<<11)
263*1b8adde7SWilliam Kucharski #define SET_TX_START_THRESH	(unsigned short) (0x13<<11)
264*1b8adde7SWilliam Kucharski #define STATS_ENABLE		(unsigned short) (0x15<<11)
265*1b8adde7SWilliam Kucharski #define STATS_DISABLE		(unsigned short) (0x16<<11)
266*1b8adde7SWilliam Kucharski #define STOP_TRANSCEIVER	(unsigned short) (0x17<<11)
267*1b8adde7SWilliam Kucharski 
268*1b8adde7SWilliam Kucharski /*
269*1b8adde7SWilliam Kucharski  * Status register. All windows.
270*1b8adde7SWilliam Kucharski  *
271*1b8adde7SWilliam Kucharski  *     15-13:  Window number(0-7).
272*1b8adde7SWilliam Kucharski  *     12:     Command_in_progress.
273*1b8adde7SWilliam Kucharski  *     11:     reserved.
274*1b8adde7SWilliam Kucharski  *     10:     reserved.
275*1b8adde7SWilliam Kucharski  *     9:      reserved.
276*1b8adde7SWilliam Kucharski  *     8:      reserved.
277*1b8adde7SWilliam Kucharski  *     7:      Update Statistics.
278*1b8adde7SWilliam Kucharski  *     6:      Interrupt Requested.
279*1b8adde7SWilliam Kucharski  *     5:      RX Early.
280*1b8adde7SWilliam Kucharski  *     4:      RX Complete.
281*1b8adde7SWilliam Kucharski  *     3:      TX Available.
282*1b8adde7SWilliam Kucharski  *     2:      TX Complete.
283*1b8adde7SWilliam Kucharski  *     1:      Adapter Failure.
284*1b8adde7SWilliam Kucharski  *     0:      Interrupt Latch.
285*1b8adde7SWilliam Kucharski  */
286*1b8adde7SWilliam Kucharski #define S_INTR_LATCH		(unsigned short) (0x1)
287*1b8adde7SWilliam Kucharski #define S_CARD_FAILURE		(unsigned short) (0x2)
288*1b8adde7SWilliam Kucharski #define S_TX_COMPLETE		(unsigned short) (0x4)
289*1b8adde7SWilliam Kucharski #define S_TX_AVAIL		(unsigned short) (0x8)
290*1b8adde7SWilliam Kucharski #define S_RX_COMPLETE		(unsigned short) (0x10)
291*1b8adde7SWilliam Kucharski #define S_RX_EARLY		(unsigned short) (0x20)
292*1b8adde7SWilliam Kucharski #define S_INT_RQD		(unsigned short) (0x40)
293*1b8adde7SWilliam Kucharski #define S_UPD_STATS		(unsigned short) (0x80)
294*1b8adde7SWilliam Kucharski #define S_COMMAND_IN_PROGRESS	(unsigned short) (0x1000)
295*1b8adde7SWilliam Kucharski 
296*1b8adde7SWilliam Kucharski #define VX_BUSY_WAIT while (inw(BASE + VX_STATUS) & S_COMMAND_IN_PROGRESS)
297*1b8adde7SWilliam Kucharski 
298*1b8adde7SWilliam Kucharski /* Address Config. Register.
299*1b8adde7SWilliam Kucharski  * Window 0/Port 06
300*1b8adde7SWilliam Kucharski  */
301*1b8adde7SWilliam Kucharski 
302*1b8adde7SWilliam Kucharski #define ACF_CONNECTOR_BITS	14
303*1b8adde7SWilliam Kucharski #define ACF_CONNECTOR_UTP	0
304*1b8adde7SWilliam Kucharski #define ACF_CONNECTOR_AUI	1
305*1b8adde7SWilliam Kucharski #define ACF_CONNECTOR_BNC	3
306*1b8adde7SWilliam Kucharski 
307*1b8adde7SWilliam Kucharski #define INTERNAL_CONNECTOR_BITS 20
308*1b8adde7SWilliam Kucharski #define INTERNAL_CONNECTOR_MASK 0x01700000
309*1b8adde7SWilliam Kucharski 
310*1b8adde7SWilliam Kucharski /*
311*1b8adde7SWilliam Kucharski  * FIFO Registers. RX Status.
312*1b8adde7SWilliam Kucharski  *
313*1b8adde7SWilliam Kucharski  *     15:     Incomplete or FIFO empty.
314*1b8adde7SWilliam Kucharski  *     14:     1: Error in RX Packet   0: Incomplete or no error.
315*1b8adde7SWilliam Kucharski  *     13-11:  Type of error.
316*1b8adde7SWilliam Kucharski  *	      1000 = Overrun.
317*1b8adde7SWilliam Kucharski  *	      1011 = Run Packet Error.
318*1b8adde7SWilliam Kucharski  *	      1100 = Alignment Error.
319*1b8adde7SWilliam Kucharski  *	      1101 = CRC Error.
320*1b8adde7SWilliam Kucharski  *	      1001 = Oversize Packet Error (>1514 bytes)
321*1b8adde7SWilliam Kucharski  *	      0010 = Dribble Bits.
322*1b8adde7SWilliam Kucharski  *	      (all other error codes, no errors.)
323*1b8adde7SWilliam Kucharski  *
324*1b8adde7SWilliam Kucharski  *     10-0:   RX Bytes (0-1514)
325*1b8adde7SWilliam Kucharski  */
326*1b8adde7SWilliam Kucharski #define ERR_INCOMPLETE  (unsigned short) (0x8000)
327*1b8adde7SWilliam Kucharski #define ERR_RX          (unsigned short) (0x4000)
328*1b8adde7SWilliam Kucharski #define ERR_MASK        (unsigned short) (0x7800)
329*1b8adde7SWilliam Kucharski #define ERR_OVERRUN     (unsigned short) (0x4000)
330*1b8adde7SWilliam Kucharski #define ERR_RUNT        (unsigned short) (0x5800)
331*1b8adde7SWilliam Kucharski #define ERR_ALIGNMENT   (unsigned short) (0x6000)
332*1b8adde7SWilliam Kucharski #define ERR_CRC         (unsigned short) (0x6800)
333*1b8adde7SWilliam Kucharski #define ERR_OVERSIZE    (unsigned short) (0x4800)
334*1b8adde7SWilliam Kucharski #define ERR_DRIBBLE     (unsigned short) (0x1000)
335*1b8adde7SWilliam Kucharski 
336*1b8adde7SWilliam Kucharski /*
337*1b8adde7SWilliam Kucharski  * TX Status.
338*1b8adde7SWilliam Kucharski  *
339*1b8adde7SWilliam Kucharski  *   Reports the transmit status of a completed transmission. Writing this
340*1b8adde7SWilliam Kucharski  *   register pops the transmit completion stack.
341*1b8adde7SWilliam Kucharski  *
342*1b8adde7SWilliam Kucharski  *   Window 1/Port 0x0b.
343*1b8adde7SWilliam Kucharski  *
344*1b8adde7SWilliam Kucharski  *     7:      Complete
345*1b8adde7SWilliam Kucharski  *     6:      Interrupt on successful transmission requested.
346*1b8adde7SWilliam Kucharski  *     5:      Jabber Error (TP Only, TX Reset required. )
347*1b8adde7SWilliam Kucharski  *     4:      Underrun (TX Reset required. )
348*1b8adde7SWilliam Kucharski  *     3:      Maximum Collisions.
349*1b8adde7SWilliam Kucharski  *     2:      TX Status Overflow.
350*1b8adde7SWilliam Kucharski  *     1-0:    Undefined.
351*1b8adde7SWilliam Kucharski  *
352*1b8adde7SWilliam Kucharski  */
353*1b8adde7SWilliam Kucharski #define TXS_COMPLETE		0x80
354*1b8adde7SWilliam Kucharski #define TXS_INTR_REQ		0x40
355*1b8adde7SWilliam Kucharski #define TXS_JABBER		0x20
356*1b8adde7SWilliam Kucharski #define TXS_UNDERRUN		0x10
357*1b8adde7SWilliam Kucharski #define TXS_MAX_COLLISION	0x8
358*1b8adde7SWilliam Kucharski #define TXS_STATUS_OVERFLOW	0x4
359*1b8adde7SWilliam Kucharski 
360*1b8adde7SWilliam Kucharski #define RS_AUI			(1<<5)
361*1b8adde7SWilliam Kucharski #define RS_BNC			(1<<4)
362*1b8adde7SWilliam Kucharski #define RS_UTP			(1<<3)
363*1b8adde7SWilliam Kucharski #define	RS_T4			(1<<0)
364*1b8adde7SWilliam Kucharski #define	RS_TX			(1<<1)
365*1b8adde7SWilliam Kucharski #define	RS_FX			(1<<2)
366*1b8adde7SWilliam Kucharski #define	RS_MII			(1<<6)
367*1b8adde7SWilliam Kucharski 
368*1b8adde7SWilliam Kucharski 
369*1b8adde7SWilliam Kucharski /*
370*1b8adde7SWilliam Kucharski  * FIFO Status (Window 4)
371*1b8adde7SWilliam Kucharski  *
372*1b8adde7SWilliam Kucharski  *   Supports FIFO diagnostics
373*1b8adde7SWilliam Kucharski  *
374*1b8adde7SWilliam Kucharski  *   Window 4/Port 0x04.1
375*1b8adde7SWilliam Kucharski  *
376*1b8adde7SWilliam Kucharski  *     15:	1=RX receiving (RO). Set when a packet is being received
377*1b8adde7SWilliam Kucharski  *		into the RX FIFO.
378*1b8adde7SWilliam Kucharski  *     14:	Reserved
379*1b8adde7SWilliam Kucharski  *     13:	1=RX underrun (RO). Generates Adapter Failure interrupt.
380*1b8adde7SWilliam Kucharski  *		Requires RX Reset or Global Reset command to recover.
381*1b8adde7SWilliam Kucharski  *		It is generated when you read past the end of a packet -
382*1b8adde7SWilliam Kucharski  *		reading past what has been received so far will give bad
383*1b8adde7SWilliam Kucharski  *		data.
384*1b8adde7SWilliam Kucharski  *     12:	1=RX status overrun (RO). Set when there are already 8
385*1b8adde7SWilliam Kucharski  *		packets in the RX FIFO. While this bit is set, no additional
386*1b8adde7SWilliam Kucharski  *		packets are received. Requires no action on the part of
387*1b8adde7SWilliam Kucharski  *		the host. The condition is cleared once a packet has been
388*1b8adde7SWilliam Kucharski  *		read out of the RX FIFO.
389*1b8adde7SWilliam Kucharski  *     11:	1=RX overrun (RO). Set when the RX FIFO is full (there
390*1b8adde7SWilliam Kucharski  *		may not be an overrun packet yet). While this bit is set,
391*1b8adde7SWilliam Kucharski  *		no additional packets will be received (some additional
392*1b8adde7SWilliam Kucharski  *		bytes can still be pending between the wire and the RX
393*1b8adde7SWilliam Kucharski  *		FIFO). Requires no action on the part of the host. The
394*1b8adde7SWilliam Kucharski  *		condition is cleared once a few bytes have been read out
395*1b8adde7SWilliam Kucharski  *		from the RX FIFO.
396*1b8adde7SWilliam Kucharski  *     10:	1=TX overrun (RO). Generates adapter failure interrupt.
397*1b8adde7SWilliam Kucharski  *		Requires TX Reset or Global Reset command to recover.
398*1b8adde7SWilliam Kucharski  *		Disables Transmitter.
399*1b8adde7SWilliam Kucharski  *     9-8:	Unassigned.
400*1b8adde7SWilliam Kucharski  *     7-0:	Built in self test bits for the RX and TX FIFO's.
401*1b8adde7SWilliam Kucharski  */
402*1b8adde7SWilliam Kucharski #define FIFOS_RX_RECEIVING	(unsigned short) 0x8000
403*1b8adde7SWilliam Kucharski #define FIFOS_RX_UNDERRUN	(unsigned short) 0x2000
404*1b8adde7SWilliam Kucharski #define FIFOS_RX_STATUS_OVERRUN	(unsigned short) 0x1000
405*1b8adde7SWilliam Kucharski #define FIFOS_RX_OVERRUN	(unsigned short) 0x0800
406*1b8adde7SWilliam Kucharski #define FIFOS_TX_OVERRUN	(unsigned short) 0x0400
407*1b8adde7SWilliam Kucharski 
408*1b8adde7SWilliam Kucharski /*
409*1b8adde7SWilliam Kucharski  * Misc defines for various things.
410*1b8adde7SWilliam Kucharski  */
411*1b8adde7SWilliam Kucharski #define TAG_ADAPTER                     0xd0
412*1b8adde7SWilliam Kucharski #define ACTIVATE_ADAPTER_TO_CONFIG      0xff
413*1b8adde7SWilliam Kucharski #define ENABLE_DRQ_IRQ                  0x0001
414*1b8adde7SWilliam Kucharski #define MFG_ID                          0x506d  /* `TCM' */
415*1b8adde7SWilliam Kucharski #define PROD_ID                         0x5090
416*1b8adde7SWilliam Kucharski #define GO_WINDOW(x)		outw(WINDOW_SELECT|(x),BASE+VX_COMMAND)
417*1b8adde7SWilliam Kucharski #define JABBER_GUARD_ENABLE	0x40
418*1b8adde7SWilliam Kucharski #define LINKBEAT_ENABLE		0x80
419*1b8adde7SWilliam Kucharski #define	ENABLE_UTP		(JABBER_GUARD_ENABLE | LINKBEAT_ENABLE)
420*1b8adde7SWilliam Kucharski #define DISABLE_UTP		0x0
421*1b8adde7SWilliam Kucharski #define RX_BYTES_MASK		(unsigned short) (0x07ff)
422*1b8adde7SWilliam Kucharski #define RX_ERROR        0x4000
423*1b8adde7SWilliam Kucharski #define RX_INCOMPLETE   0x8000
424*1b8adde7SWilliam Kucharski #define TX_INDICATE		1<<15
425*1b8adde7SWilliam Kucharski #define is_eeprom_busy(b)	(inw((b)+VX_W0_EEPROM_COMMAND)&EEPROM_BUSY)
426*1b8adde7SWilliam Kucharski 
427*1b8adde7SWilliam Kucharski #define	VX_IOSIZE	0x20
428*1b8adde7SWilliam Kucharski 
429*1b8adde7SWilliam Kucharski #define VX_CONNECTORS 8
430*1b8adde7SWilliam Kucharski 
431*1b8adde7SWilliam Kucharski /*
432*1b8adde7SWilliam Kucharski  * Local variables:
433*1b8adde7SWilliam Kucharski  *  c-basic-offset: 8
434*1b8adde7SWilliam Kucharski  * End:
435*1b8adde7SWilliam Kucharski  */
436