17c478bd9Sstevel@tonic-gate /* 27c478bd9Sstevel@tonic-gate * CDDL HEADER START 37c478bd9Sstevel@tonic-gate * 47c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 5100b72f4Sandrei * Common Development and Distribution License (the "License"). 6100b72f4Sandrei * You may not use this file except in compliance with the License. 77c478bd9Sstevel@tonic-gate * 87c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 97c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 107c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 117c478bd9Sstevel@tonic-gate * and limitations under the License. 127c478bd9Sstevel@tonic-gate * 137c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 147c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 157c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 167c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 177c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 187c478bd9Sstevel@tonic-gate * 197c478bd9Sstevel@tonic-gate * CDDL HEADER END 207c478bd9Sstevel@tonic-gate */ 217c478bd9Sstevel@tonic-gate /* 22ae115bc7Smrj * Copyright 2007 Sun Microsystems, Inc. All rights reserved. 237c478bd9Sstevel@tonic-gate * Use is subject to license terms. 247c478bd9Sstevel@tonic-gate */ 257c478bd9Sstevel@tonic-gate 267c478bd9Sstevel@tonic-gate #ifndef _SYS_MACHCPUVAR_H 277c478bd9Sstevel@tonic-gate #define _SYS_MACHCPUVAR_H 287c478bd9Sstevel@tonic-gate 297c478bd9Sstevel@tonic-gate #pragma ident "%Z%%M% %I% %E% SMI" 307c478bd9Sstevel@tonic-gate 317c478bd9Sstevel@tonic-gate #ifdef __cplusplus 327c478bd9Sstevel@tonic-gate extern "C" { 337c478bd9Sstevel@tonic-gate #endif 347c478bd9Sstevel@tonic-gate 357c478bd9Sstevel@tonic-gate #include <sys/inttypes.h> 367c478bd9Sstevel@tonic-gate #include <sys/xc_levels.h> 377c478bd9Sstevel@tonic-gate #include <sys/tss.h> 387c478bd9Sstevel@tonic-gate #include <sys/segments.h> 397c478bd9Sstevel@tonic-gate #include <sys/rm_platter.h> 407c478bd9Sstevel@tonic-gate #include <sys/avintr.h> 417c478bd9Sstevel@tonic-gate #include <sys/pte.h> 427c478bd9Sstevel@tonic-gate 437c478bd9Sstevel@tonic-gate #ifndef _ASM 447c478bd9Sstevel@tonic-gate /* 457c478bd9Sstevel@tonic-gate * Machine specific fields of the cpu struct 467c478bd9Sstevel@tonic-gate * defined in common/sys/cpuvar.h. 477c478bd9Sstevel@tonic-gate * 487c478bd9Sstevel@tonic-gate * Note: This is kinda kludgy but seems to be the best 497c478bd9Sstevel@tonic-gate * of our alternatives. 507c478bd9Sstevel@tonic-gate */ 517c478bd9Sstevel@tonic-gate typedef void *cpu_pri_lev_t; 527c478bd9Sstevel@tonic-gate 537aec1d6eScindi struct cpuid_info; 547aec1d6eScindi struct cmi; 55*2449e17fSsherrym struct cpu_ucode_info; 567c478bd9Sstevel@tonic-gate 577c478bd9Sstevel@tonic-gate struct machcpu { 587c478bd9Sstevel@tonic-gate /* define all the x_call stuff */ 5927423228Ssherrym volatile int xc_pend[X_CALL_LEVELS]; 6027423228Ssherrym volatile int xc_wait[X_CALL_LEVELS]; 6127423228Ssherrym volatile int xc_ack[X_CALL_LEVELS]; 6227423228Ssherrym volatile int xc_state[X_CALL_LEVELS]; 6327423228Ssherrym volatile int xc_retval[X_CALL_LEVELS]; 647c478bd9Sstevel@tonic-gate 657c478bd9Sstevel@tonic-gate int mcpu_nodeid; /* node-id */ 667c478bd9Sstevel@tonic-gate int mcpu_pri; /* CPU priority */ 677c478bd9Sstevel@tonic-gate cpu_pri_lev_t mcpu_pri_data; /* ptr to machine dependent */ 687c478bd9Sstevel@tonic-gate /* data for setting priority */ 697c478bd9Sstevel@tonic-gate /* level */ 707c478bd9Sstevel@tonic-gate 717c478bd9Sstevel@tonic-gate struct hat *mcpu_current_hat; /* cpu's current hat */ 727c478bd9Sstevel@tonic-gate 737c478bd9Sstevel@tonic-gate struct hat_cpu_info *mcpu_hat_info; 747c478bd9Sstevel@tonic-gate 7595c0a3c8Sjosephb volatile ulong_t mcpu_tlb_info; 7695c0a3c8Sjosephb 777c478bd9Sstevel@tonic-gate /* i86 hardware table addresses that cannot be shared */ 78ae115bc7Smrj 797c478bd9Sstevel@tonic-gate user_desc_t *mcpu_gdt; /* GDT */ 80ae115bc7Smrj gate_desc_t *mcpu_idt; /* current IDT */ 81ae115bc7Smrj 827c478bd9Sstevel@tonic-gate struct tss *mcpu_tss; /* TSS */ 837c478bd9Sstevel@tonic-gate 847c478bd9Sstevel@tonic-gate kmutex_t mcpu_ppaddr_mutex; 857c478bd9Sstevel@tonic-gate caddr_t mcpu_caddr1; /* per cpu CADDR1 */ 867c478bd9Sstevel@tonic-gate caddr_t mcpu_caddr2; /* per cpu CADDR2 */ 87ae115bc7Smrj uint64_t mcpu_caddr1pte; 88ae115bc7Smrj uint64_t mcpu_caddr2pte; 89ae115bc7Smrj 907c478bd9Sstevel@tonic-gate struct softint mcpu_softinfo; 917c478bd9Sstevel@tonic-gate uint64_t pil_high_start[HIGH_LEVELS]; 927a364d25Sschwartz uint64_t intrstat[PIL_MAX + 1][2]; 93ae115bc7Smrj 947c478bd9Sstevel@tonic-gate struct cpuid_info *mcpu_cpi; 95ae115bc7Smrj 967aec1d6eScindi struct cmi *mcpu_cmi; /* CPU module state */ 977aec1d6eScindi void *mcpu_cmidata; 987c478bd9Sstevel@tonic-gate #if defined(__amd64) 997c478bd9Sstevel@tonic-gate greg_t mcpu_rtmp_rsp; /* syscall: temporary %rsp stash */ 1007c478bd9Sstevel@tonic-gate greg_t mcpu_rtmp_r15; /* syscall: temporary %r15 stash */ 1017c478bd9Sstevel@tonic-gate #endif 102ae115bc7Smrj 103ae115bc7Smrj struct vcpu_info *mcpu_vcpu_info; 104ae115bc7Smrj uint64_t mcpu_gdtpa; /* xen: GDT in physical address */ 105ae115bc7Smrj 106ae115bc7Smrj uint16_t mcpu_intr_pending; /* xen: pending interrupt levels */ 107f98fbcecSbholler 108f98fbcecSbholler volatile uint32_t *mcpu_mwait; /* MONITOR/MWAIT buffer */ 109*2449e17fSsherrym 110*2449e17fSsherrym struct cpu_ucode_info *mcpu_ucode_info; 1117c478bd9Sstevel@tonic-gate }; 1127c478bd9Sstevel@tonic-gate 113100b72f4Sandrei #define NINTR_THREADS (LOCK_LEVEL-1) /* number of interrupt threads */ 114f98fbcecSbholler #define MWAIT_HALTED (1) /* mcpu_mwait set when halting */ 115f98fbcecSbholler #define MWAIT_RUNNING (0) /* mcpu_mwait set to wakeup */ 116f98fbcecSbholler #define MWAIT_WAKEUP(cpu) (*((cpu)->cpu_m.mcpu_mwait) = MWAIT_RUNNING); 117100b72f4Sandrei 1187c478bd9Sstevel@tonic-gate #endif /* _ASM */ 1197c478bd9Sstevel@tonic-gate 120ae115bc7Smrj /* Please DON'T add any more of this namespace-poisoning sewage here */ 121ae115bc7Smrj 1227c478bd9Sstevel@tonic-gate #define cpu_nodeid cpu_m.mcpu_nodeid 1237c478bd9Sstevel@tonic-gate #define cpu_pri cpu_m.mcpu_pri 1247c478bd9Sstevel@tonic-gate #define cpu_pri_data cpu_m.mcpu_pri_data 1257c478bd9Sstevel@tonic-gate #define cpu_current_hat cpu_m.mcpu_current_hat 1267c478bd9Sstevel@tonic-gate #define cpu_hat_info cpu_m.mcpu_hat_info 1277c478bd9Sstevel@tonic-gate #define cpu_ppaddr_mutex cpu_m.mcpu_ppaddr_mutex 1287c478bd9Sstevel@tonic-gate #define cpu_gdt cpu_m.mcpu_gdt 1297c478bd9Sstevel@tonic-gate #define cpu_idt cpu_m.mcpu_idt 1307c478bd9Sstevel@tonic-gate #define cpu_tss cpu_m.mcpu_tss 1317c478bd9Sstevel@tonic-gate #define cpu_ldt cpu_m.mcpu_ldt 1327c478bd9Sstevel@tonic-gate #define cpu_caddr1 cpu_m.mcpu_caddr1 1337c478bd9Sstevel@tonic-gate #define cpu_caddr2 cpu_m.mcpu_caddr2 1347c478bd9Sstevel@tonic-gate #define cpu_softinfo cpu_m.mcpu_softinfo 1357c478bd9Sstevel@tonic-gate #define cpu_caddr1pte cpu_m.mcpu_caddr1pte 1367c478bd9Sstevel@tonic-gate #define cpu_caddr2pte cpu_m.mcpu_caddr2pte 1377c478bd9Sstevel@tonic-gate 1387c478bd9Sstevel@tonic-gate #ifdef __cplusplus 1397c478bd9Sstevel@tonic-gate } 1407c478bd9Sstevel@tonic-gate #endif 1417c478bd9Sstevel@tonic-gate 1427c478bd9Sstevel@tonic-gate #endif /* _SYS_MACHCPUVAR_H */ 143