xref: /titanic_44/usr/src/uts/i86pc/os/intr.c (revision 7712e92cf4ce9bcf161748b8648b7537d95ffb16)
17c478bd9Sstevel@tonic-gate /*
27c478bd9Sstevel@tonic-gate  * CDDL HEADER START
37c478bd9Sstevel@tonic-gate  *
47c478bd9Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
5100b72f4Sandrei  * Common Development and Distribution License (the "License").
6100b72f4Sandrei  * You may not use this file except in compliance with the License.
77c478bd9Sstevel@tonic-gate  *
87c478bd9Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
97c478bd9Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
107c478bd9Sstevel@tonic-gate  * See the License for the specific language governing permissions
117c478bd9Sstevel@tonic-gate  * and limitations under the License.
127c478bd9Sstevel@tonic-gate  *
137c478bd9Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
147c478bd9Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
157c478bd9Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
167c478bd9Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
177c478bd9Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
187c478bd9Sstevel@tonic-gate  *
197c478bd9Sstevel@tonic-gate  * CDDL HEADER END
207c478bd9Sstevel@tonic-gate  */
217c478bd9Sstevel@tonic-gate /*
22ae115bc7Smrj  * Copyright 2007 Sun Microsystems, Inc.  All rights reserved.
237c478bd9Sstevel@tonic-gate  * Use is subject to license terms.
247c478bd9Sstevel@tonic-gate  */
257c478bd9Sstevel@tonic-gate 
267c478bd9Sstevel@tonic-gate #pragma ident	"%Z%%M%	%I%	%E% SMI"
277c478bd9Sstevel@tonic-gate 
287c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h>
297c478bd9Sstevel@tonic-gate #include <sys/regset.h>
307c478bd9Sstevel@tonic-gate #include <sys/psw.h>
317c478bd9Sstevel@tonic-gate #include <sys/types.h>
327c478bd9Sstevel@tonic-gate #include <sys/thread.h>
337c478bd9Sstevel@tonic-gate #include <sys/systm.h>
347c478bd9Sstevel@tonic-gate #include <sys/segments.h>
357c478bd9Sstevel@tonic-gate #include <sys/pcb.h>
367c478bd9Sstevel@tonic-gate #include <sys/trap.h>
377c478bd9Sstevel@tonic-gate #include <sys/ftrace.h>
387c478bd9Sstevel@tonic-gate #include <sys/traptrace.h>
397c478bd9Sstevel@tonic-gate #include <sys/clock.h>
407c478bd9Sstevel@tonic-gate #include <sys/panic.h>
417c478bd9Sstevel@tonic-gate #include <sys/disp.h>
427c478bd9Sstevel@tonic-gate #include <vm/seg_kp.h>
437c478bd9Sstevel@tonic-gate #include <sys/stack.h>
447c478bd9Sstevel@tonic-gate #include <sys/sysmacros.h>
457c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h>
467c478bd9Sstevel@tonic-gate #include <sys/kstat.h>
477c478bd9Sstevel@tonic-gate #include <sys/smp_impldefs.h>
487c478bd9Sstevel@tonic-gate #include <sys/pool_pset.h>
497c478bd9Sstevel@tonic-gate #include <sys/zone.h>
507c478bd9Sstevel@tonic-gate #include <sys/bitmap.h>
51ae115bc7Smrj #include <sys/archsystm.h>
52ae115bc7Smrj #include <sys/machsystm.h>
53ae115bc7Smrj #include <sys/ontrap.h>
54ae115bc7Smrj #include <sys/x86_archext.h>
55ae115bc7Smrj #include <sys/promif.h>
5695c0a3c8Sjosephb #include <vm/hat_i86.h>
577c478bd9Sstevel@tonic-gate 
587c478bd9Sstevel@tonic-gate 
597c478bd9Sstevel@tonic-gate /*
60ae115bc7Smrj  * Set cpu's base SPL level to the highest active interrupt level
617c478bd9Sstevel@tonic-gate  */
62ae115bc7Smrj void
63ae115bc7Smrj set_base_spl(void)
647c478bd9Sstevel@tonic-gate {
65ae115bc7Smrj 	struct cpu *cpu = CPU;
66ae115bc7Smrj 	uint16_t active = (uint16_t)cpu->cpu_intr_actv;
677c478bd9Sstevel@tonic-gate 
68ae115bc7Smrj 	cpu->cpu_base_spl = active == 0 ? 0 : bsrw_insn(active);
697c478bd9Sstevel@tonic-gate }
707c478bd9Sstevel@tonic-gate 
717c478bd9Sstevel@tonic-gate /*
727c478bd9Sstevel@tonic-gate  * Do all the work necessary to set up the cpu and thread structures
737c478bd9Sstevel@tonic-gate  * to dispatch a high-level interrupt.
747c478bd9Sstevel@tonic-gate  *
757c478bd9Sstevel@tonic-gate  * Returns 0 if we're -not- already on the high-level interrupt stack,
767c478bd9Sstevel@tonic-gate  * (and *must* switch to it), non-zero if we are already on that stack.
777c478bd9Sstevel@tonic-gate  *
787c478bd9Sstevel@tonic-gate  * Called with interrupts masked.
797c478bd9Sstevel@tonic-gate  * The 'pil' is already set to the appropriate level for rp->r_trapno.
807c478bd9Sstevel@tonic-gate  */
81ae115bc7Smrj static int
827c478bd9Sstevel@tonic-gate hilevel_intr_prolog(struct cpu *cpu, uint_t pil, uint_t oldpil, struct regs *rp)
837c478bd9Sstevel@tonic-gate {
847c478bd9Sstevel@tonic-gate 	struct machcpu *mcpu = &cpu->cpu_m;
857c478bd9Sstevel@tonic-gate 	uint_t mask;
86eda89462Sesolom 	hrtime_t intrtime;
87ae115bc7Smrj 	hrtime_t now = tsc_read();
887c478bd9Sstevel@tonic-gate 
897c478bd9Sstevel@tonic-gate 	ASSERT(pil > LOCK_LEVEL);
907c478bd9Sstevel@tonic-gate 
917c478bd9Sstevel@tonic-gate 	if (pil == CBE_HIGH_PIL) {
927c478bd9Sstevel@tonic-gate 		cpu->cpu_profile_pil = oldpil;
937c478bd9Sstevel@tonic-gate 		if (USERMODE(rp->r_cs)) {
947c478bd9Sstevel@tonic-gate 			cpu->cpu_profile_pc = 0;
957c478bd9Sstevel@tonic-gate 			cpu->cpu_profile_upc = rp->r_pc;
967c478bd9Sstevel@tonic-gate 		} else {
977c478bd9Sstevel@tonic-gate 			cpu->cpu_profile_pc = rp->r_pc;
987c478bd9Sstevel@tonic-gate 			cpu->cpu_profile_upc = 0;
997c478bd9Sstevel@tonic-gate 		}
1007c478bd9Sstevel@tonic-gate 	}
1017c478bd9Sstevel@tonic-gate 
1027c478bd9Sstevel@tonic-gate 	mask = cpu->cpu_intr_actv & CPU_INTR_ACTV_HIGH_LEVEL_MASK;
1037c478bd9Sstevel@tonic-gate 	if (mask != 0) {
1047c478bd9Sstevel@tonic-gate 		int nestpil;
1057c478bd9Sstevel@tonic-gate 
1067c478bd9Sstevel@tonic-gate 		/*
1077c478bd9Sstevel@tonic-gate 		 * We have interrupted another high-level interrupt.
1087c478bd9Sstevel@tonic-gate 		 * Load starting timestamp, compute interval, update
1097c478bd9Sstevel@tonic-gate 		 * cumulative counter.
1107c478bd9Sstevel@tonic-gate 		 */
1117c478bd9Sstevel@tonic-gate 		nestpil = bsrw_insn((uint16_t)mask);
1127c478bd9Sstevel@tonic-gate 		ASSERT(nestpil < pil);
113ae115bc7Smrj 		intrtime = now -
1147c478bd9Sstevel@tonic-gate 		    mcpu->pil_high_start[nestpil - (LOCK_LEVEL + 1)];
1157a364d25Sschwartz 		mcpu->intrstat[nestpil][0] += intrtime;
116eda89462Sesolom 		cpu->cpu_intracct[cpu->cpu_mstate] += intrtime;
1177c478bd9Sstevel@tonic-gate 		/*
1187c478bd9Sstevel@tonic-gate 		 * Another high-level interrupt is active below this one, so
1197c478bd9Sstevel@tonic-gate 		 * there is no need to check for an interrupt thread.  That
1207c478bd9Sstevel@tonic-gate 		 * will be done by the lowest priority high-level interrupt
1217c478bd9Sstevel@tonic-gate 		 * active.
1227c478bd9Sstevel@tonic-gate 		 */
1237c478bd9Sstevel@tonic-gate 	} else {
1247c478bd9Sstevel@tonic-gate 		kthread_t *t = cpu->cpu_thread;
1257c478bd9Sstevel@tonic-gate 
1267c478bd9Sstevel@tonic-gate 		/*
1277c478bd9Sstevel@tonic-gate 		 * See if we are interrupting a low-level interrupt thread.
1287c478bd9Sstevel@tonic-gate 		 * If so, account for its time slice only if its time stamp
1297c478bd9Sstevel@tonic-gate 		 * is non-zero.
1307c478bd9Sstevel@tonic-gate 		 */
1317c478bd9Sstevel@tonic-gate 		if ((t->t_flag & T_INTR_THREAD) != 0 && t->t_intr_start != 0) {
132ae115bc7Smrj 			intrtime = now - t->t_intr_start;
1337a364d25Sschwartz 			mcpu->intrstat[t->t_pil][0] += intrtime;
134eda89462Sesolom 			cpu->cpu_intracct[cpu->cpu_mstate] += intrtime;
1357c478bd9Sstevel@tonic-gate 			t->t_intr_start = 0;
1367c478bd9Sstevel@tonic-gate 		}
1377c478bd9Sstevel@tonic-gate 	}
1387c478bd9Sstevel@tonic-gate 
1397c478bd9Sstevel@tonic-gate 	/*
1407c478bd9Sstevel@tonic-gate 	 * Store starting timestamp in CPU structure for this PIL.
1417c478bd9Sstevel@tonic-gate 	 */
142ae115bc7Smrj 	mcpu->pil_high_start[pil - (LOCK_LEVEL + 1)] = now;
1437c478bd9Sstevel@tonic-gate 
1447c478bd9Sstevel@tonic-gate 	ASSERT((cpu->cpu_intr_actv & (1 << pil)) == 0);
1457c478bd9Sstevel@tonic-gate 
1467c478bd9Sstevel@tonic-gate 	if (pil == 15) {
1477c478bd9Sstevel@tonic-gate 		/*
1487c478bd9Sstevel@tonic-gate 		 * To support reentrant level 15 interrupts, we maintain a
1497c478bd9Sstevel@tonic-gate 		 * recursion count in the top half of cpu_intr_actv.  Only
1507c478bd9Sstevel@tonic-gate 		 * when this count hits zero do we clear the PIL 15 bit from
1517c478bd9Sstevel@tonic-gate 		 * the lower half of cpu_intr_actv.
1527c478bd9Sstevel@tonic-gate 		 */
1537c478bd9Sstevel@tonic-gate 		uint16_t *refcntp = (uint16_t *)&cpu->cpu_intr_actv + 1;
1547c478bd9Sstevel@tonic-gate 		(*refcntp)++;
1557c478bd9Sstevel@tonic-gate 	}
1567c478bd9Sstevel@tonic-gate 
1577c478bd9Sstevel@tonic-gate 	mask = cpu->cpu_intr_actv;
1587c478bd9Sstevel@tonic-gate 
1597c478bd9Sstevel@tonic-gate 	cpu->cpu_intr_actv |= (1 << pil);
1607c478bd9Sstevel@tonic-gate 
1617c478bd9Sstevel@tonic-gate 	return (mask & CPU_INTR_ACTV_HIGH_LEVEL_MASK);
1627c478bd9Sstevel@tonic-gate }
1637c478bd9Sstevel@tonic-gate 
1647c478bd9Sstevel@tonic-gate /*
1657c478bd9Sstevel@tonic-gate  * Does most of the work of returning from a high level interrupt.
1667c478bd9Sstevel@tonic-gate  *
1677c478bd9Sstevel@tonic-gate  * Returns 0 if there are no more high level interrupts (in which
1687c478bd9Sstevel@tonic-gate  * case we must switch back to the interrupted thread stack) or
1697c478bd9Sstevel@tonic-gate  * non-zero if there are more (in which case we should stay on it).
1707c478bd9Sstevel@tonic-gate  *
1717c478bd9Sstevel@tonic-gate  * Called with interrupts masked
1727c478bd9Sstevel@tonic-gate  */
173ae115bc7Smrj static int
1747c478bd9Sstevel@tonic-gate hilevel_intr_epilog(struct cpu *cpu, uint_t pil, uint_t oldpil, uint_t vecnum)
1757c478bd9Sstevel@tonic-gate {
1767c478bd9Sstevel@tonic-gate 	struct machcpu *mcpu = &cpu->cpu_m;
1777c478bd9Sstevel@tonic-gate 	uint_t mask;
178eda89462Sesolom 	hrtime_t intrtime;
179ae115bc7Smrj 	hrtime_t now = tsc_read();
1807c478bd9Sstevel@tonic-gate 
1817c478bd9Sstevel@tonic-gate 	ASSERT(mcpu->mcpu_pri == pil);
1827c478bd9Sstevel@tonic-gate 
1837c478bd9Sstevel@tonic-gate 	cpu->cpu_stats.sys.intr[pil - 1]++;
1847c478bd9Sstevel@tonic-gate 
1857c478bd9Sstevel@tonic-gate 	ASSERT(cpu->cpu_intr_actv & (1 << pil));
1867c478bd9Sstevel@tonic-gate 
1877c478bd9Sstevel@tonic-gate 	if (pil == 15) {
1887c478bd9Sstevel@tonic-gate 		/*
1897c478bd9Sstevel@tonic-gate 		 * To support reentrant level 15 interrupts, we maintain a
1907c478bd9Sstevel@tonic-gate 		 * recursion count in the top half of cpu_intr_actv.  Only
1917c478bd9Sstevel@tonic-gate 		 * when this count hits zero do we clear the PIL 15 bit from
1927c478bd9Sstevel@tonic-gate 		 * the lower half of cpu_intr_actv.
1937c478bd9Sstevel@tonic-gate 		 */
1947c478bd9Sstevel@tonic-gate 		uint16_t *refcntp = (uint16_t *)&cpu->cpu_intr_actv + 1;
1957c478bd9Sstevel@tonic-gate 
1967c478bd9Sstevel@tonic-gate 		ASSERT(*refcntp > 0);
1977c478bd9Sstevel@tonic-gate 
1987c478bd9Sstevel@tonic-gate 		if (--(*refcntp) == 0)
1997c478bd9Sstevel@tonic-gate 			cpu->cpu_intr_actv &= ~(1 << pil);
2007c478bd9Sstevel@tonic-gate 	} else {
2017c478bd9Sstevel@tonic-gate 		cpu->cpu_intr_actv &= ~(1 << pil);
2027c478bd9Sstevel@tonic-gate 	}
2037c478bd9Sstevel@tonic-gate 
2047c478bd9Sstevel@tonic-gate 	ASSERT(mcpu->pil_high_start[pil - (LOCK_LEVEL + 1)] != 0);
2057c478bd9Sstevel@tonic-gate 
206ae115bc7Smrj 	intrtime = now - mcpu->pil_high_start[pil - (LOCK_LEVEL + 1)];
2077a364d25Sschwartz 	mcpu->intrstat[pil][0] += intrtime;
208eda89462Sesolom 	cpu->cpu_intracct[cpu->cpu_mstate] += intrtime;
2097c478bd9Sstevel@tonic-gate 
2107c478bd9Sstevel@tonic-gate 	/*
2117c478bd9Sstevel@tonic-gate 	 * Check for lower-pil nested high-level interrupt beneath
2127c478bd9Sstevel@tonic-gate 	 * current one.  If so, place a starting timestamp in its
2137c478bd9Sstevel@tonic-gate 	 * pil_high_start entry.
2147c478bd9Sstevel@tonic-gate 	 */
2157c478bd9Sstevel@tonic-gate 	mask = cpu->cpu_intr_actv & CPU_INTR_ACTV_HIGH_LEVEL_MASK;
2167c478bd9Sstevel@tonic-gate 	if (mask != 0) {
2177c478bd9Sstevel@tonic-gate 		int nestpil;
2187c478bd9Sstevel@tonic-gate 
2197c478bd9Sstevel@tonic-gate 		/*
2207c478bd9Sstevel@tonic-gate 		 * find PIL of nested interrupt
2217c478bd9Sstevel@tonic-gate 		 */
2227c478bd9Sstevel@tonic-gate 		nestpil = bsrw_insn((uint16_t)mask);
2237c478bd9Sstevel@tonic-gate 		ASSERT(nestpil < pil);
224ae115bc7Smrj 		mcpu->pil_high_start[nestpil - (LOCK_LEVEL + 1)] = now;
2257c478bd9Sstevel@tonic-gate 		/*
2267c478bd9Sstevel@tonic-gate 		 * (Another high-level interrupt is active below this one,
2277c478bd9Sstevel@tonic-gate 		 * so there is no need to check for an interrupt
2287c478bd9Sstevel@tonic-gate 		 * thread.  That will be done by the lowest priority
2297c478bd9Sstevel@tonic-gate 		 * high-level interrupt active.)
2307c478bd9Sstevel@tonic-gate 		 */
2317c478bd9Sstevel@tonic-gate 	} else {
2327c478bd9Sstevel@tonic-gate 		/*
2337c478bd9Sstevel@tonic-gate 		 * Check to see if there is a low-level interrupt active.
2347c478bd9Sstevel@tonic-gate 		 * If so, place a starting timestamp in the thread
2357c478bd9Sstevel@tonic-gate 		 * structure.
2367c478bd9Sstevel@tonic-gate 		 */
2377c478bd9Sstevel@tonic-gate 		kthread_t *t = cpu->cpu_thread;
2387c478bd9Sstevel@tonic-gate 
2397c478bd9Sstevel@tonic-gate 		if (t->t_flag & T_INTR_THREAD)
240ae115bc7Smrj 			t->t_intr_start = now;
2417c478bd9Sstevel@tonic-gate 	}
2427c478bd9Sstevel@tonic-gate 
2437c478bd9Sstevel@tonic-gate 	mcpu->mcpu_pri = oldpil;
2447c478bd9Sstevel@tonic-gate 	(void) (*setlvlx)(oldpil, vecnum);
2457c478bd9Sstevel@tonic-gate 
2467c478bd9Sstevel@tonic-gate 	return (cpu->cpu_intr_actv & CPU_INTR_ACTV_HIGH_LEVEL_MASK);
2477c478bd9Sstevel@tonic-gate }
2487c478bd9Sstevel@tonic-gate 
2497c478bd9Sstevel@tonic-gate /*
2507c478bd9Sstevel@tonic-gate  * Set up the cpu, thread and interrupt thread structures for
2517c478bd9Sstevel@tonic-gate  * executing an interrupt thread.  The new stack pointer of the
2527c478bd9Sstevel@tonic-gate  * interrupt thread (which *must* be switched to) is returned.
2537c478bd9Sstevel@tonic-gate  */
254ae115bc7Smrj static caddr_t
2557c478bd9Sstevel@tonic-gate intr_thread_prolog(struct cpu *cpu, caddr_t stackptr, uint_t pil)
2567c478bd9Sstevel@tonic-gate {
2577c478bd9Sstevel@tonic-gate 	struct machcpu *mcpu = &cpu->cpu_m;
2587c478bd9Sstevel@tonic-gate 	kthread_t *t, *volatile it;
259ae115bc7Smrj 	hrtime_t now = tsc_read();
2607c478bd9Sstevel@tonic-gate 
2617c478bd9Sstevel@tonic-gate 	ASSERT(pil > 0);
2627c478bd9Sstevel@tonic-gate 	ASSERT((cpu->cpu_intr_actv & (1 << pil)) == 0);
2637c478bd9Sstevel@tonic-gate 	cpu->cpu_intr_actv |= (1 << pil);
2647c478bd9Sstevel@tonic-gate 
2657c478bd9Sstevel@tonic-gate 	/*
2667c478bd9Sstevel@tonic-gate 	 * Get set to run an interrupt thread.
2677c478bd9Sstevel@tonic-gate 	 * There should always be an interrupt thread, since we
2687c478bd9Sstevel@tonic-gate 	 * allocate one for each level on each CPU.
2697c478bd9Sstevel@tonic-gate 	 *
270fd71cd2fSesolom 	 * t_intr_start could be zero due to cpu_intr_swtch_enter.
2717c478bd9Sstevel@tonic-gate 	 */
2727c478bd9Sstevel@tonic-gate 	t = cpu->cpu_thread;
273fd71cd2fSesolom 	if ((t->t_flag & T_INTR_THREAD) && t->t_intr_start != 0) {
274ae115bc7Smrj 		hrtime_t intrtime = now - t->t_intr_start;
2757a364d25Sschwartz 		mcpu->intrstat[t->t_pil][0] += intrtime;
276eda89462Sesolom 		cpu->cpu_intracct[cpu->cpu_mstate] += intrtime;
2777c478bd9Sstevel@tonic-gate 		t->t_intr_start = 0;
2787c478bd9Sstevel@tonic-gate 	}
2797c478bd9Sstevel@tonic-gate 
2807c478bd9Sstevel@tonic-gate 	ASSERT(SA((uintptr_t)stackptr) == (uintptr_t)stackptr);
2817c478bd9Sstevel@tonic-gate 
2827c478bd9Sstevel@tonic-gate 	t->t_sp = (uintptr_t)stackptr;	/* mark stack in curthread for resume */
2837c478bd9Sstevel@tonic-gate 
2847c478bd9Sstevel@tonic-gate 	/*
2857c478bd9Sstevel@tonic-gate 	 * unlink the interrupt thread off the cpu
286fd71cd2fSesolom 	 *
287fd71cd2fSesolom 	 * Note that the code in kcpc_overflow_intr -relies- on the
288fd71cd2fSesolom 	 * ordering of events here - in particular that t->t_lwp of
289fd71cd2fSesolom 	 * the interrupt thread is set to the pinned thread *before*
290fd71cd2fSesolom 	 * curthread is changed.
2917c478bd9Sstevel@tonic-gate 	 */
2927c478bd9Sstevel@tonic-gate 	it = cpu->cpu_intr_thread;
2937c478bd9Sstevel@tonic-gate 	cpu->cpu_intr_thread = it->t_link;
2947c478bd9Sstevel@tonic-gate 	it->t_intr = t;
2957c478bd9Sstevel@tonic-gate 	it->t_lwp = t->t_lwp;
2967c478bd9Sstevel@tonic-gate 
2977c478bd9Sstevel@tonic-gate 	/*
2987c478bd9Sstevel@tonic-gate 	 * (threads on the interrupt thread free list could have state
2997c478bd9Sstevel@tonic-gate 	 * preset to TS_ONPROC, but it helps in debugging if
3007c478bd9Sstevel@tonic-gate 	 * they're TS_FREE.)
3017c478bd9Sstevel@tonic-gate 	 */
3027c478bd9Sstevel@tonic-gate 	it->t_state = TS_ONPROC;
3037c478bd9Sstevel@tonic-gate 
3047c478bd9Sstevel@tonic-gate 	cpu->cpu_thread = it;		/* new curthread on this cpu */
3057c478bd9Sstevel@tonic-gate 	it->t_pil = (uchar_t)pil;
3067c478bd9Sstevel@tonic-gate 	it->t_pri = intr_pri + (pri_t)pil;
307ae115bc7Smrj 	it->t_intr_start = now;
3087c478bd9Sstevel@tonic-gate 
3097c478bd9Sstevel@tonic-gate 	return (it->t_stk);
3107c478bd9Sstevel@tonic-gate }
3117c478bd9Sstevel@tonic-gate 
3127c478bd9Sstevel@tonic-gate 
3137c478bd9Sstevel@tonic-gate #ifdef DEBUG
3147c478bd9Sstevel@tonic-gate int intr_thread_cnt;
3157c478bd9Sstevel@tonic-gate #endif
3167c478bd9Sstevel@tonic-gate 
3177c478bd9Sstevel@tonic-gate /*
3187c478bd9Sstevel@tonic-gate  * Called with interrupts disabled
3197c478bd9Sstevel@tonic-gate  */
320ae115bc7Smrj static void
3217c478bd9Sstevel@tonic-gate intr_thread_epilog(struct cpu *cpu, uint_t vec, uint_t oldpil)
3227c478bd9Sstevel@tonic-gate {
3237c478bd9Sstevel@tonic-gate 	struct machcpu *mcpu = &cpu->cpu_m;
3247c478bd9Sstevel@tonic-gate 	kthread_t *t;
3257c478bd9Sstevel@tonic-gate 	kthread_t *it = cpu->cpu_thread;	/* curthread */
3267c478bd9Sstevel@tonic-gate 	uint_t pil, basespl;
327eda89462Sesolom 	hrtime_t intrtime;
328ae115bc7Smrj 	hrtime_t now = tsc_read();
3297c478bd9Sstevel@tonic-gate 
3307c478bd9Sstevel@tonic-gate 	pil = it->t_pil;
3317c478bd9Sstevel@tonic-gate 	cpu->cpu_stats.sys.intr[pil - 1]++;
3327c478bd9Sstevel@tonic-gate 
3337c478bd9Sstevel@tonic-gate 	ASSERT(it->t_intr_start != 0);
334ae115bc7Smrj 	intrtime = now - it->t_intr_start;
3357a364d25Sschwartz 	mcpu->intrstat[pil][0] += intrtime;
336eda89462Sesolom 	cpu->cpu_intracct[cpu->cpu_mstate] += intrtime;
3377c478bd9Sstevel@tonic-gate 
3387c478bd9Sstevel@tonic-gate 	ASSERT(cpu->cpu_intr_actv & (1 << pil));
3397c478bd9Sstevel@tonic-gate 	cpu->cpu_intr_actv &= ~(1 << pil);
3407c478bd9Sstevel@tonic-gate 
3417c478bd9Sstevel@tonic-gate 	/*
3427c478bd9Sstevel@tonic-gate 	 * If there is still an interrupted thread underneath this one
3437c478bd9Sstevel@tonic-gate 	 * then the interrupt was never blocked and the return is
3447c478bd9Sstevel@tonic-gate 	 * fairly simple.  Otherwise it isn't.
3457c478bd9Sstevel@tonic-gate 	 */
3467c478bd9Sstevel@tonic-gate 	if ((t = it->t_intr) == NULL) {
3477c478bd9Sstevel@tonic-gate 		/*
3487c478bd9Sstevel@tonic-gate 		 * The interrupted thread is no longer pinned underneath
3497c478bd9Sstevel@tonic-gate 		 * the interrupt thread.  This means the interrupt must
3507c478bd9Sstevel@tonic-gate 		 * have blocked, and the interrupted thread has been
3517c478bd9Sstevel@tonic-gate 		 * unpinned, and has probably been running around the
3527c478bd9Sstevel@tonic-gate 		 * system for a while.
3537c478bd9Sstevel@tonic-gate 		 *
3547c478bd9Sstevel@tonic-gate 		 * Since there is no longer a thread under this one, put
3557c478bd9Sstevel@tonic-gate 		 * this interrupt thread back on the CPU's free list and
3567c478bd9Sstevel@tonic-gate 		 * resume the idle thread which will dispatch the next
3577c478bd9Sstevel@tonic-gate 		 * thread to run.
3587c478bd9Sstevel@tonic-gate 		 */
3597c478bd9Sstevel@tonic-gate #ifdef DEBUG
3607c478bd9Sstevel@tonic-gate 		intr_thread_cnt++;
3617c478bd9Sstevel@tonic-gate #endif
3627c478bd9Sstevel@tonic-gate 		cpu->cpu_stats.sys.intrblk++;
3637c478bd9Sstevel@tonic-gate 		/*
3647c478bd9Sstevel@tonic-gate 		 * Set CPU's base SPL based on active interrupts bitmask
3657c478bd9Sstevel@tonic-gate 		 */
3667c478bd9Sstevel@tonic-gate 		set_base_spl();
3677c478bd9Sstevel@tonic-gate 		basespl = cpu->cpu_base_spl;
3687c478bd9Sstevel@tonic-gate 		mcpu->mcpu_pri = basespl;
3697c478bd9Sstevel@tonic-gate 		(*setlvlx)(basespl, vec);
3707c478bd9Sstevel@tonic-gate 		(void) splhigh();
371ae115bc7Smrj 		sti();
3727c478bd9Sstevel@tonic-gate 		it->t_state = TS_FREE;
3737c478bd9Sstevel@tonic-gate 		/*
3747c478bd9Sstevel@tonic-gate 		 * Return interrupt thread to pool
3757c478bd9Sstevel@tonic-gate 		 */
3767c478bd9Sstevel@tonic-gate 		it->t_link = cpu->cpu_intr_thread;
3777c478bd9Sstevel@tonic-gate 		cpu->cpu_intr_thread = it;
3787c478bd9Sstevel@tonic-gate 		swtch();
379ae115bc7Smrj 		panic("intr_thread_epilog: swtch returned");
3807c478bd9Sstevel@tonic-gate 		/*NOTREACHED*/
3817c478bd9Sstevel@tonic-gate 	}
3827c478bd9Sstevel@tonic-gate 
3837c478bd9Sstevel@tonic-gate 	/*
3847c478bd9Sstevel@tonic-gate 	 * Return interrupt thread to the pool
3857c478bd9Sstevel@tonic-gate 	 */
3867c478bd9Sstevel@tonic-gate 	it->t_link = cpu->cpu_intr_thread;
3877c478bd9Sstevel@tonic-gate 	cpu->cpu_intr_thread = it;
3887c478bd9Sstevel@tonic-gate 	it->t_state = TS_FREE;
3897c478bd9Sstevel@tonic-gate 
3907c478bd9Sstevel@tonic-gate 	basespl = cpu->cpu_base_spl;
3917c478bd9Sstevel@tonic-gate 	pil = MAX(oldpil, basespl);
3927c478bd9Sstevel@tonic-gate 	mcpu->mcpu_pri = pil;
3937c478bd9Sstevel@tonic-gate 	(*setlvlx)(pil, vec);
394ae115bc7Smrj 	t->t_intr_start = now;
3957c478bd9Sstevel@tonic-gate 	cpu->cpu_thread = t;
3967c478bd9Sstevel@tonic-gate }
3977c478bd9Sstevel@tonic-gate 
3987a364d25Sschwartz /*
399ae115bc7Smrj  * intr_get_time() is a resource for interrupt handlers to determine how
400ae115bc7Smrj  * much time has been spent handling the current interrupt. Such a function
401ae115bc7Smrj  * is needed because higher level interrupts can arrive during the
402ae115bc7Smrj  * processing of an interrupt.  intr_get_time() only returns time spent in the
403ae115bc7Smrj  * current interrupt handler.
404ae115bc7Smrj  *
405ae115bc7Smrj  * The caller must be calling from an interrupt handler running at a pil
406ae115bc7Smrj  * below or at lock level. Timings are not provided for high-level
407ae115bc7Smrj  * interrupts.
408ae115bc7Smrj  *
409ae115bc7Smrj  * The first time intr_get_time() is called while handling an interrupt,
410ae115bc7Smrj  * it returns the time since the interrupt handler was invoked. Subsequent
411ae115bc7Smrj  * calls will return the time since the prior call to intr_get_time(). Time
412ae115bc7Smrj  * is returned as ticks. Use tsc_scalehrtime() to convert ticks to nsec.
413ae115bc7Smrj  *
414ae115bc7Smrj  * Theory Of Intrstat[][]:
415ae115bc7Smrj  *
416ae115bc7Smrj  * uint64_t intrstat[pil][0..1] is an array indexed by pil level, with two
417ae115bc7Smrj  * uint64_ts per pil.
418ae115bc7Smrj  *
419ae115bc7Smrj  * intrstat[pil][0] is a cumulative count of the number of ticks spent
420ae115bc7Smrj  * handling all interrupts at the specified pil on this CPU. It is
421ae115bc7Smrj  * exported via kstats to the user.
422ae115bc7Smrj  *
423ae115bc7Smrj  * intrstat[pil][1] is always a count of ticks less than or equal to the
424ae115bc7Smrj  * value in [0]. The difference between [1] and [0] is the value returned
425ae115bc7Smrj  * by a call to intr_get_time(). At the start of interrupt processing,
426ae115bc7Smrj  * [0] and [1] will be equal (or nearly so). As the interrupt consumes
427ae115bc7Smrj  * time, [0] will increase, but [1] will remain the same. A call to
428ae115bc7Smrj  * intr_get_time() will return the difference, then update [1] to be the
429ae115bc7Smrj  * same as [0]. Future calls will return the time since the last call.
430ae115bc7Smrj  * Finally, when the interrupt completes, [1] is updated to the same as [0].
431ae115bc7Smrj  *
432ae115bc7Smrj  * Implementation:
433ae115bc7Smrj  *
434ae115bc7Smrj  * intr_get_time() works much like a higher level interrupt arriving. It
435ae115bc7Smrj  * "checkpoints" the timing information by incrementing intrstat[pil][0]
436ae115bc7Smrj  * to include elapsed running time, and by setting t_intr_start to rdtsc.
437ae115bc7Smrj  * It then sets the return value to intrstat[pil][0] - intrstat[pil][1],
438ae115bc7Smrj  * and updates intrstat[pil][1] to be the same as the new value of
439ae115bc7Smrj  * intrstat[pil][0].
440ae115bc7Smrj  *
441ae115bc7Smrj  * In the normal handling of interrupts, after an interrupt handler returns
442ae115bc7Smrj  * and the code in intr_thread() updates intrstat[pil][0], it then sets
443ae115bc7Smrj  * intrstat[pil][1] to the new value of intrstat[pil][0]. When [0] == [1],
444ae115bc7Smrj  * the timings are reset, i.e. intr_get_time() will return [0] - [1] which
445ae115bc7Smrj  * is 0.
446ae115bc7Smrj  *
447ae115bc7Smrj  * Whenever interrupts arrive on a CPU which is handling a lower pil
448ae115bc7Smrj  * interrupt, they update the lower pil's [0] to show time spent in the
449ae115bc7Smrj  * handler that they've interrupted. This results in a growing discrepancy
450ae115bc7Smrj  * between [0] and [1], which is returned the next time intr_get_time() is
451ae115bc7Smrj  * called. Time spent in the higher-pil interrupt will not be returned in
452ae115bc7Smrj  * the next intr_get_time() call from the original interrupt, because
453ae115bc7Smrj  * the higher-pil interrupt's time is accumulated in intrstat[higherpil][].
4547a364d25Sschwartz  */
4557a364d25Sschwartz uint64_t
456ae115bc7Smrj intr_get_time(void)
4577a364d25Sschwartz {
458ae115bc7Smrj 	struct cpu *cpu;
459ae115bc7Smrj 	struct machcpu *mcpu;
460ae115bc7Smrj 	kthread_t *t;
4617a364d25Sschwartz 	uint64_t time, delta, ret;
462ae115bc7Smrj 	uint_t pil;
4637a364d25Sschwartz 
464ae115bc7Smrj 	cli();
465ae115bc7Smrj 	cpu = CPU;
466ae115bc7Smrj 	mcpu = &cpu->cpu_m;
467ae115bc7Smrj 	t = cpu->cpu_thread;
468ae115bc7Smrj 	pil = t->t_pil;
4697a364d25Sschwartz 	ASSERT((cpu->cpu_intr_actv & CPU_INTR_ACTV_HIGH_LEVEL_MASK) == 0);
4707a364d25Sschwartz 	ASSERT(t->t_flag & T_INTR_THREAD);
4717a364d25Sschwartz 	ASSERT(pil != 0);
4727a364d25Sschwartz 	ASSERT(t->t_intr_start != 0);
4737a364d25Sschwartz 
4747a364d25Sschwartz 	time = tsc_read();
4757a364d25Sschwartz 	delta = time - t->t_intr_start;
4767a364d25Sschwartz 	t->t_intr_start = time;
4777a364d25Sschwartz 
4787a364d25Sschwartz 	time = mcpu->intrstat[pil][0] + delta;
4797a364d25Sschwartz 	ret = time - mcpu->intrstat[pil][1];
4807a364d25Sschwartz 	mcpu->intrstat[pil][0] = time;
4817a364d25Sschwartz 	mcpu->intrstat[pil][1] = time;
482c81508f4Sjhaslam 	cpu->cpu_intracct[cpu->cpu_mstate] += delta;
4837a364d25Sschwartz 
484ae115bc7Smrj 	sti();
4857a364d25Sschwartz 	return (ret);
4867a364d25Sschwartz }
4877a364d25Sschwartz 
488ae115bc7Smrj static caddr_t
4897c478bd9Sstevel@tonic-gate dosoftint_prolog(
4907c478bd9Sstevel@tonic-gate 	struct cpu *cpu,
4917c478bd9Sstevel@tonic-gate 	caddr_t stackptr,
4927c478bd9Sstevel@tonic-gate 	uint32_t st_pending,
4937c478bd9Sstevel@tonic-gate 	uint_t oldpil)
4947c478bd9Sstevel@tonic-gate {
4957c478bd9Sstevel@tonic-gate 	kthread_t *t, *volatile it;
4967c478bd9Sstevel@tonic-gate 	struct machcpu *mcpu = &cpu->cpu_m;
4977c478bd9Sstevel@tonic-gate 	uint_t pil;
498ae115bc7Smrj 	hrtime_t now;
4997c478bd9Sstevel@tonic-gate 
5007c478bd9Sstevel@tonic-gate top:
5017c478bd9Sstevel@tonic-gate 	ASSERT(st_pending == mcpu->mcpu_softinfo.st_pending);
5027c478bd9Sstevel@tonic-gate 
5037c478bd9Sstevel@tonic-gate 	pil = bsrw_insn((uint16_t)st_pending);
5047c478bd9Sstevel@tonic-gate 	if (pil <= oldpil || pil <= cpu->cpu_base_spl)
5057c478bd9Sstevel@tonic-gate 		return (0);
5067c478bd9Sstevel@tonic-gate 
5077c478bd9Sstevel@tonic-gate 	/*
5087c478bd9Sstevel@tonic-gate 	 * XX64	Sigh.
5097c478bd9Sstevel@tonic-gate 	 *
5107c478bd9Sstevel@tonic-gate 	 * This is a transliteration of the i386 assembler code for
5117c478bd9Sstevel@tonic-gate 	 * soft interrupts.  One question is "why does this need
5127c478bd9Sstevel@tonic-gate 	 * to be atomic?"  One possible race is -other- processors
5137c478bd9Sstevel@tonic-gate 	 * posting soft interrupts to us in set_pending() i.e. the
5147c478bd9Sstevel@tonic-gate 	 * CPU might get preempted just after the address computation,
5157c478bd9Sstevel@tonic-gate 	 * but just before the atomic transaction, so another CPU would
5167c478bd9Sstevel@tonic-gate 	 * actually set the original CPU's st_pending bit.  However,
5177c478bd9Sstevel@tonic-gate 	 * it looks like it would be simpler to disable preemption there.
5187c478bd9Sstevel@tonic-gate 	 * Are there other races for which preemption control doesn't work?
5197c478bd9Sstevel@tonic-gate 	 *
5207c478bd9Sstevel@tonic-gate 	 * The i386 assembler version -also- checks to see if the bit
5217c478bd9Sstevel@tonic-gate 	 * being cleared was actually set; if it wasn't, it rechecks
5227c478bd9Sstevel@tonic-gate 	 * for more.  This seems a bit strange, as the only code that
5237c478bd9Sstevel@tonic-gate 	 * ever clears the bit is -this- code running with interrupts
5247c478bd9Sstevel@tonic-gate 	 * disabled on -this- CPU.  This code would probably be cheaper:
5257c478bd9Sstevel@tonic-gate 	 *
5267c478bd9Sstevel@tonic-gate 	 * atomic_and_32((uint32_t *)&mcpu->mcpu_softinfo.st_pending,
5277c478bd9Sstevel@tonic-gate 	 *   ~(1 << pil));
5287c478bd9Sstevel@tonic-gate 	 *
5297c478bd9Sstevel@tonic-gate 	 * and t->t_preempt--/++ around set_pending() even cheaper,
5307c478bd9Sstevel@tonic-gate 	 * but at this point, correctness is critical, so we slavishly
5317c478bd9Sstevel@tonic-gate 	 * emulate the i386 port.
5327c478bd9Sstevel@tonic-gate 	 */
533ae115bc7Smrj 	if (atomic_btr32((uint32_t *)
534ae115bc7Smrj 	    &mcpu->mcpu_softinfo.st_pending, pil) == 0) {
5357c478bd9Sstevel@tonic-gate 		st_pending = mcpu->mcpu_softinfo.st_pending;
5367c478bd9Sstevel@tonic-gate 		goto top;
5377c478bd9Sstevel@tonic-gate 	}
5387c478bd9Sstevel@tonic-gate 
5397c478bd9Sstevel@tonic-gate 	mcpu->mcpu_pri = pil;
5407c478bd9Sstevel@tonic-gate 	(*setspl)(pil);
5417c478bd9Sstevel@tonic-gate 
542ae115bc7Smrj 	now = tsc_read();
543ae115bc7Smrj 
5447c478bd9Sstevel@tonic-gate 	/*
5457c478bd9Sstevel@tonic-gate 	 * Get set to run interrupt thread.
5467c478bd9Sstevel@tonic-gate 	 * There should always be an interrupt thread since we
5477c478bd9Sstevel@tonic-gate 	 * allocate one for each level on the CPU.
5487c478bd9Sstevel@tonic-gate 	 */
5497c478bd9Sstevel@tonic-gate 	it = cpu->cpu_intr_thread;
5507c478bd9Sstevel@tonic-gate 	cpu->cpu_intr_thread = it->t_link;
5517c478bd9Sstevel@tonic-gate 
552fd71cd2fSesolom 	/* t_intr_start could be zero due to cpu_intr_swtch_enter. */
553fd71cd2fSesolom 	t = cpu->cpu_thread;
554fd71cd2fSesolom 	if ((t->t_flag & T_INTR_THREAD) && t->t_intr_start != 0) {
555ae115bc7Smrj 		hrtime_t intrtime = now - t->t_intr_start;
556fd71cd2fSesolom 		mcpu->intrstat[pil][0] += intrtime;
557fd71cd2fSesolom 		cpu->cpu_intracct[cpu->cpu_mstate] += intrtime;
558fd71cd2fSesolom 		t->t_intr_start = 0;
559fd71cd2fSesolom 	}
560fd71cd2fSesolom 
5617c478bd9Sstevel@tonic-gate 	/*
5627c478bd9Sstevel@tonic-gate 	 * Note that the code in kcpc_overflow_intr -relies- on the
5637c478bd9Sstevel@tonic-gate 	 * ordering of events here - in particular that t->t_lwp of
5647c478bd9Sstevel@tonic-gate 	 * the interrupt thread is set to the pinned thread *before*
565fd71cd2fSesolom 	 * curthread is changed.
5667c478bd9Sstevel@tonic-gate 	 */
5677c478bd9Sstevel@tonic-gate 	it->t_lwp = t->t_lwp;
5687c478bd9Sstevel@tonic-gate 	it->t_state = TS_ONPROC;
5697c478bd9Sstevel@tonic-gate 
5707c478bd9Sstevel@tonic-gate 	/*
5717c478bd9Sstevel@tonic-gate 	 * Push interrupted thread onto list from new thread.
5727c478bd9Sstevel@tonic-gate 	 * Set the new thread as the current one.
5737c478bd9Sstevel@tonic-gate 	 * Set interrupted thread's T_SP because if it is the idle thread,
5747c478bd9Sstevel@tonic-gate 	 * resume() may use that stack between threads.
5757c478bd9Sstevel@tonic-gate 	 */
5767c478bd9Sstevel@tonic-gate 
5777c478bd9Sstevel@tonic-gate 	ASSERT(SA((uintptr_t)stackptr) == (uintptr_t)stackptr);
5787c478bd9Sstevel@tonic-gate 	t->t_sp = (uintptr_t)stackptr;
5797c478bd9Sstevel@tonic-gate 
5807c478bd9Sstevel@tonic-gate 	it->t_intr = t;
5817c478bd9Sstevel@tonic-gate 	cpu->cpu_thread = it;
5827c478bd9Sstevel@tonic-gate 
5837c478bd9Sstevel@tonic-gate 	/*
5847c478bd9Sstevel@tonic-gate 	 * Set bit for this pil in CPU's interrupt active bitmask.
5857c478bd9Sstevel@tonic-gate 	 */
5867c478bd9Sstevel@tonic-gate 	ASSERT((cpu->cpu_intr_actv & (1 << pil)) == 0);
5877c478bd9Sstevel@tonic-gate 	cpu->cpu_intr_actv |= (1 << pil);
5887c478bd9Sstevel@tonic-gate 
5897c478bd9Sstevel@tonic-gate 	/*
5907c478bd9Sstevel@tonic-gate 	 * Initialize thread priority level from intr_pri
5917c478bd9Sstevel@tonic-gate 	 */
5927c478bd9Sstevel@tonic-gate 	it->t_pil = (uchar_t)pil;
5937c478bd9Sstevel@tonic-gate 	it->t_pri = (pri_t)pil + intr_pri;
594ae115bc7Smrj 	it->t_intr_start = now;
5957c478bd9Sstevel@tonic-gate 
5967c478bd9Sstevel@tonic-gate 	return (it->t_stk);
5977c478bd9Sstevel@tonic-gate }
5987c478bd9Sstevel@tonic-gate 
599ae115bc7Smrj static void
6007c478bd9Sstevel@tonic-gate dosoftint_epilog(struct cpu *cpu, uint_t oldpil)
6017c478bd9Sstevel@tonic-gate {
6027c478bd9Sstevel@tonic-gate 	struct machcpu *mcpu = &cpu->cpu_m;
6037c478bd9Sstevel@tonic-gate 	kthread_t *t, *it;
6047c478bd9Sstevel@tonic-gate 	uint_t pil, basespl;
605eda89462Sesolom 	hrtime_t intrtime;
606ae115bc7Smrj 	hrtime_t now = tsc_read();
6077c478bd9Sstevel@tonic-gate 
6087c478bd9Sstevel@tonic-gate 	it = cpu->cpu_thread;
6097c478bd9Sstevel@tonic-gate 	pil = it->t_pil;
6107c478bd9Sstevel@tonic-gate 
6117c478bd9Sstevel@tonic-gate 	cpu->cpu_stats.sys.intr[pil - 1]++;
6127c478bd9Sstevel@tonic-gate 
6137c478bd9Sstevel@tonic-gate 	ASSERT(cpu->cpu_intr_actv & (1 << pil));
6147c478bd9Sstevel@tonic-gate 	cpu->cpu_intr_actv &= ~(1 << pil);
615ae115bc7Smrj 	intrtime = now - it->t_intr_start;
6167a364d25Sschwartz 	mcpu->intrstat[pil][0] += intrtime;
617eda89462Sesolom 	cpu->cpu_intracct[cpu->cpu_mstate] += intrtime;
6187c478bd9Sstevel@tonic-gate 
6197c478bd9Sstevel@tonic-gate 	/*
6207c478bd9Sstevel@tonic-gate 	 * If there is still an interrupted thread underneath this one
6217c478bd9Sstevel@tonic-gate 	 * then the interrupt was never blocked and the return is
6227c478bd9Sstevel@tonic-gate 	 * fairly simple.  Otherwise it isn't.
6237c478bd9Sstevel@tonic-gate 	 */
6247c478bd9Sstevel@tonic-gate 	if ((t = it->t_intr) == NULL) {
6257c478bd9Sstevel@tonic-gate 		/*
6267c478bd9Sstevel@tonic-gate 		 * Put thread back on the interrupt thread list.
6277c478bd9Sstevel@tonic-gate 		 * This was an interrupt thread, so set CPU's base SPL.
6287c478bd9Sstevel@tonic-gate 		 */
6297c478bd9Sstevel@tonic-gate 		set_base_spl();
6307c478bd9Sstevel@tonic-gate 		it->t_state = TS_FREE;
6317c478bd9Sstevel@tonic-gate 		it->t_link = cpu->cpu_intr_thread;
6327c478bd9Sstevel@tonic-gate 		cpu->cpu_intr_thread = it;
6337c478bd9Sstevel@tonic-gate 		(void) splhigh();
634ae115bc7Smrj 		sti();
6357c478bd9Sstevel@tonic-gate 		swtch();
6367c478bd9Sstevel@tonic-gate 		/*NOTREACHED*/
637ae115bc7Smrj 		panic("dosoftint_epilog: swtch returned");
6387c478bd9Sstevel@tonic-gate 	}
6397c478bd9Sstevel@tonic-gate 	it->t_link = cpu->cpu_intr_thread;
6407c478bd9Sstevel@tonic-gate 	cpu->cpu_intr_thread = it;
6417c478bd9Sstevel@tonic-gate 	it->t_state = TS_FREE;
6427c478bd9Sstevel@tonic-gate 	cpu->cpu_thread = t;
6437c478bd9Sstevel@tonic-gate 	if (t->t_flag & T_INTR_THREAD)
644ae115bc7Smrj 		t->t_intr_start = now;
6457c478bd9Sstevel@tonic-gate 	basespl = cpu->cpu_base_spl;
6467c478bd9Sstevel@tonic-gate 	pil = MAX(oldpil, basespl);
6477c478bd9Sstevel@tonic-gate 	mcpu->mcpu_pri = pil;
6487c478bd9Sstevel@tonic-gate 	(*setspl)(pil);
6497c478bd9Sstevel@tonic-gate }
6507c478bd9Sstevel@tonic-gate 
651ae115bc7Smrj 
6527c478bd9Sstevel@tonic-gate /*
6537c478bd9Sstevel@tonic-gate  * Make the interrupted thread 'to' be runnable.
6547c478bd9Sstevel@tonic-gate  *
6557c478bd9Sstevel@tonic-gate  * Since t->t_sp has already been saved, t->t_pc is all
6567c478bd9Sstevel@tonic-gate  * that needs to be set in this function.
6577c478bd9Sstevel@tonic-gate  *
6587c478bd9Sstevel@tonic-gate  * Returns the interrupt level of the interrupt thread.
6597c478bd9Sstevel@tonic-gate  */
6607c478bd9Sstevel@tonic-gate int
6617c478bd9Sstevel@tonic-gate intr_passivate(
6627c478bd9Sstevel@tonic-gate 	kthread_t *it,		/* interrupt thread */
6637c478bd9Sstevel@tonic-gate 	kthread_t *t)		/* interrupted thread */
6647c478bd9Sstevel@tonic-gate {
6657c478bd9Sstevel@tonic-gate 	extern void _sys_rtt();
6667c478bd9Sstevel@tonic-gate 
6677c478bd9Sstevel@tonic-gate 	ASSERT(it->t_flag & T_INTR_THREAD);
6687c478bd9Sstevel@tonic-gate 	ASSERT(SA(t->t_sp) == t->t_sp);
6697c478bd9Sstevel@tonic-gate 
6707c478bd9Sstevel@tonic-gate 	t->t_pc = (uintptr_t)_sys_rtt;
6717c478bd9Sstevel@tonic-gate 	return (it->t_pil);
6727c478bd9Sstevel@tonic-gate }
6737c478bd9Sstevel@tonic-gate 
6747c478bd9Sstevel@tonic-gate /*
6757c478bd9Sstevel@tonic-gate  * Create interrupt kstats for this CPU.
6767c478bd9Sstevel@tonic-gate  */
6777c478bd9Sstevel@tonic-gate void
6787c478bd9Sstevel@tonic-gate cpu_create_intrstat(cpu_t *cp)
6797c478bd9Sstevel@tonic-gate {
6807c478bd9Sstevel@tonic-gate 	int		i;
6817c478bd9Sstevel@tonic-gate 	kstat_t		*intr_ksp;
6827c478bd9Sstevel@tonic-gate 	kstat_named_t	*knp;
6837c478bd9Sstevel@tonic-gate 	char		name[KSTAT_STRLEN];
6847c478bd9Sstevel@tonic-gate 	zoneid_t	zoneid;
6857c478bd9Sstevel@tonic-gate 
6867c478bd9Sstevel@tonic-gate 	ASSERT(MUTEX_HELD(&cpu_lock));
6877c478bd9Sstevel@tonic-gate 
6887c478bd9Sstevel@tonic-gate 	if (pool_pset_enabled())
6897c478bd9Sstevel@tonic-gate 		zoneid = GLOBAL_ZONEID;
6907c478bd9Sstevel@tonic-gate 	else
6917c478bd9Sstevel@tonic-gate 		zoneid = ALL_ZONES;
6927c478bd9Sstevel@tonic-gate 
6937c478bd9Sstevel@tonic-gate 	intr_ksp = kstat_create_zone("cpu", cp->cpu_id, "intrstat", "misc",
6947c478bd9Sstevel@tonic-gate 	    KSTAT_TYPE_NAMED, PIL_MAX * 2, NULL, zoneid);
6957c478bd9Sstevel@tonic-gate 
6967c478bd9Sstevel@tonic-gate 	/*
6977c478bd9Sstevel@tonic-gate 	 * Initialize each PIL's named kstat
6987c478bd9Sstevel@tonic-gate 	 */
6997c478bd9Sstevel@tonic-gate 	if (intr_ksp != NULL) {
7007c478bd9Sstevel@tonic-gate 		intr_ksp->ks_update = cpu_kstat_intrstat_update;
7017c478bd9Sstevel@tonic-gate 		knp = (kstat_named_t *)intr_ksp->ks_data;
7027c478bd9Sstevel@tonic-gate 		intr_ksp->ks_private = cp;
7037c478bd9Sstevel@tonic-gate 		for (i = 0; i < PIL_MAX; i++) {
7047c478bd9Sstevel@tonic-gate 			(void) snprintf(name, KSTAT_STRLEN, "level-%d-time",
7057c478bd9Sstevel@tonic-gate 			    i + 1);
7067c478bd9Sstevel@tonic-gate 			kstat_named_init(&knp[i * 2], name, KSTAT_DATA_UINT64);
7077c478bd9Sstevel@tonic-gate 			(void) snprintf(name, KSTAT_STRLEN, "level-%d-count",
7087c478bd9Sstevel@tonic-gate 			    i + 1);
7097c478bd9Sstevel@tonic-gate 			kstat_named_init(&knp[(i * 2) + 1], name,
7107c478bd9Sstevel@tonic-gate 			    KSTAT_DATA_UINT64);
7117c478bd9Sstevel@tonic-gate 		}
7127c478bd9Sstevel@tonic-gate 		kstat_install(intr_ksp);
7137c478bd9Sstevel@tonic-gate 	}
7147c478bd9Sstevel@tonic-gate }
7157c478bd9Sstevel@tonic-gate 
7167c478bd9Sstevel@tonic-gate /*
7177c478bd9Sstevel@tonic-gate  * Delete interrupt kstats for this CPU.
7187c478bd9Sstevel@tonic-gate  */
7197c478bd9Sstevel@tonic-gate void
7207c478bd9Sstevel@tonic-gate cpu_delete_intrstat(cpu_t *cp)
7217c478bd9Sstevel@tonic-gate {
7227c478bd9Sstevel@tonic-gate 	kstat_delete_byname_zone("cpu", cp->cpu_id, "intrstat", ALL_ZONES);
7237c478bd9Sstevel@tonic-gate }
7247c478bd9Sstevel@tonic-gate 
7257c478bd9Sstevel@tonic-gate /*
7267c478bd9Sstevel@tonic-gate  * Convert interrupt statistics from CPU ticks to nanoseconds and
7277c478bd9Sstevel@tonic-gate  * update kstat.
7287c478bd9Sstevel@tonic-gate  */
7297c478bd9Sstevel@tonic-gate int
7307c478bd9Sstevel@tonic-gate cpu_kstat_intrstat_update(kstat_t *ksp, int rw)
7317c478bd9Sstevel@tonic-gate {
7327c478bd9Sstevel@tonic-gate 	kstat_named_t	*knp = ksp->ks_data;
7337c478bd9Sstevel@tonic-gate 	cpu_t		*cpup = (cpu_t *)ksp->ks_private;
7347c478bd9Sstevel@tonic-gate 	int		i;
7357c478bd9Sstevel@tonic-gate 	hrtime_t	hrt;
7367c478bd9Sstevel@tonic-gate 
7377c478bd9Sstevel@tonic-gate 	if (rw == KSTAT_WRITE)
7387c478bd9Sstevel@tonic-gate 		return (EACCES);
7397c478bd9Sstevel@tonic-gate 
7407c478bd9Sstevel@tonic-gate 	for (i = 0; i < PIL_MAX; i++) {
7417a364d25Sschwartz 		hrt = (hrtime_t)cpup->cpu_m.intrstat[i + 1][0];
7427c478bd9Sstevel@tonic-gate 		tsc_scalehrtime(&hrt);
7437c478bd9Sstevel@tonic-gate 		knp[i * 2].value.ui64 = (uint64_t)hrt;
7447c478bd9Sstevel@tonic-gate 		knp[(i * 2) + 1].value.ui64 = cpup->cpu_stats.sys.intr[i];
7457c478bd9Sstevel@tonic-gate 	}
7467c478bd9Sstevel@tonic-gate 
7477c478bd9Sstevel@tonic-gate 	return (0);
7487c478bd9Sstevel@tonic-gate }
7497c478bd9Sstevel@tonic-gate 
7507c478bd9Sstevel@tonic-gate /*
7517c478bd9Sstevel@tonic-gate  * An interrupt thread is ending a time slice, so compute the interval it
7527c478bd9Sstevel@tonic-gate  * ran for and update the statistic for its PIL.
7537c478bd9Sstevel@tonic-gate  */
7547c478bd9Sstevel@tonic-gate void
7557c478bd9Sstevel@tonic-gate cpu_intr_swtch_enter(kthread_id_t t)
7567c478bd9Sstevel@tonic-gate {
7577c478bd9Sstevel@tonic-gate 	uint64_t	interval;
7587c478bd9Sstevel@tonic-gate 	uint64_t	start;
759eda89462Sesolom 	cpu_t		*cpu;
7607c478bd9Sstevel@tonic-gate 
7617c478bd9Sstevel@tonic-gate 	ASSERT((t->t_flag & T_INTR_THREAD) != 0);
7627c478bd9Sstevel@tonic-gate 	ASSERT(t->t_pil > 0 && t->t_pil <= LOCK_LEVEL);
7637c478bd9Sstevel@tonic-gate 
7647c478bd9Sstevel@tonic-gate 	/*
7657c478bd9Sstevel@tonic-gate 	 * We could be here with a zero timestamp. This could happen if:
7667c478bd9Sstevel@tonic-gate 	 * an interrupt thread which no longer has a pinned thread underneath
7677c478bd9Sstevel@tonic-gate 	 * it (i.e. it blocked at some point in its past) has finished running
7687c478bd9Sstevel@tonic-gate 	 * its handler. intr_thread() updated the interrupt statistic for its
7697c478bd9Sstevel@tonic-gate 	 * PIL and zeroed its timestamp. Since there was no pinned thread to
7707c478bd9Sstevel@tonic-gate 	 * return to, swtch() gets called and we end up here.
771eda89462Sesolom 	 *
772eda89462Sesolom 	 * Note that we use atomic ops below (cas64 and atomic_add_64), which
773eda89462Sesolom 	 * we don't use in the functions above, because we're not called
774eda89462Sesolom 	 * with interrupts blocked, but the epilog/prolog functions are.
7757c478bd9Sstevel@tonic-gate 	 */
7767c478bd9Sstevel@tonic-gate 	if (t->t_intr_start) {
7777c478bd9Sstevel@tonic-gate 		do {
7787c478bd9Sstevel@tonic-gate 			start = t->t_intr_start;
7797c478bd9Sstevel@tonic-gate 			interval = tsc_read() - start;
7807c478bd9Sstevel@tonic-gate 		} while (cas64(&t->t_intr_start, start, 0) != start);
781eda89462Sesolom 		cpu = CPU;
7827a364d25Sschwartz 		cpu->cpu_m.intrstat[t->t_pil][0] += interval;
783eda89462Sesolom 
784eda89462Sesolom 		atomic_add_64((uint64_t *)&cpu->cpu_intracct[cpu->cpu_mstate],
785eda89462Sesolom 		    interval);
7867c478bd9Sstevel@tonic-gate 	} else
7877c478bd9Sstevel@tonic-gate 		ASSERT(t->t_intr == NULL);
7887c478bd9Sstevel@tonic-gate }
7897c478bd9Sstevel@tonic-gate 
7907c478bd9Sstevel@tonic-gate /*
7917c478bd9Sstevel@tonic-gate  * An interrupt thread is returning from swtch(). Place a starting timestamp
7927c478bd9Sstevel@tonic-gate  * in its thread structure.
7937c478bd9Sstevel@tonic-gate  */
7947c478bd9Sstevel@tonic-gate void
7957c478bd9Sstevel@tonic-gate cpu_intr_swtch_exit(kthread_id_t t)
7967c478bd9Sstevel@tonic-gate {
7977c478bd9Sstevel@tonic-gate 	uint64_t ts;
7987c478bd9Sstevel@tonic-gate 
7997c478bd9Sstevel@tonic-gate 	ASSERT((t->t_flag & T_INTR_THREAD) != 0);
8007c478bd9Sstevel@tonic-gate 	ASSERT(t->t_pil > 0 && t->t_pil <= LOCK_LEVEL);
8017c478bd9Sstevel@tonic-gate 
8027c478bd9Sstevel@tonic-gate 	do {
8037c478bd9Sstevel@tonic-gate 		ts = t->t_intr_start;
8047c478bd9Sstevel@tonic-gate 	} while (cas64(&t->t_intr_start, ts, tsc_read()) != ts);
8057c478bd9Sstevel@tonic-gate }
806ae115bc7Smrj 
807ae115bc7Smrj /*
808ae115bc7Smrj  * Dispatch a hilevel interrupt (one above LOCK_LEVEL)
809ae115bc7Smrj  */
810ae115bc7Smrj /*ARGSUSED*/
811ae115bc7Smrj static void
812ae115bc7Smrj dispatch_hilevel(uint_t vector, uint_t arg2)
813ae115bc7Smrj {
814ae115bc7Smrj 	sti();
815ae115bc7Smrj 	av_dispatch_autovect(vector);
816ae115bc7Smrj 	cli();
817ae115bc7Smrj }
818ae115bc7Smrj 
819ae115bc7Smrj /*
820ae115bc7Smrj  * Dispatch a soft interrupt
821ae115bc7Smrj  */
822ae115bc7Smrj /*ARGSUSED*/
823ae115bc7Smrj static void
824ae115bc7Smrj dispatch_softint(uint_t oldpil, uint_t arg2)
825ae115bc7Smrj {
826ae115bc7Smrj 	struct cpu *cpu = CPU;
827ae115bc7Smrj 
828ae115bc7Smrj 	sti();
829ae115bc7Smrj 	av_dispatch_softvect((int)cpu->cpu_thread->t_pil);
830ae115bc7Smrj 	cli();
831ae115bc7Smrj 
832ae115bc7Smrj 	/*
833ae115bc7Smrj 	 * Must run softint_epilog() on the interrupt thread stack, since
834ae115bc7Smrj 	 * there may not be a return from it if the interrupt thread blocked.
835ae115bc7Smrj 	 */
836ae115bc7Smrj 	dosoftint_epilog(cpu, oldpil);
837ae115bc7Smrj }
838ae115bc7Smrj 
839ae115bc7Smrj /*
840ae115bc7Smrj  * Dispatch a normal interrupt
841ae115bc7Smrj  */
842ae115bc7Smrj static void
843ae115bc7Smrj dispatch_hardint(uint_t vector, uint_t oldipl)
844ae115bc7Smrj {
845ae115bc7Smrj 	struct cpu *cpu = CPU;
846ae115bc7Smrj 
847ae115bc7Smrj 	sti();
848ae115bc7Smrj 	av_dispatch_autovect(vector);
849ae115bc7Smrj 	cli();
850ae115bc7Smrj 
851ae115bc7Smrj 	/*
852ae115bc7Smrj 	 * Must run intr_thread_epilog() on the interrupt thread stack, since
853ae115bc7Smrj 	 * there may not be a return from it if the interrupt thread blocked.
854ae115bc7Smrj 	 */
855ae115bc7Smrj 	intr_thread_epilog(cpu, vector, oldipl);
856ae115bc7Smrj }
857ae115bc7Smrj 
858ae115bc7Smrj /*
859ae115bc7Smrj  * Deliver any softints the current interrupt priority allows.
860ae115bc7Smrj  * Called with interrupts disabled.
861ae115bc7Smrj  */
862ae115bc7Smrj void
863ae115bc7Smrj dosoftint(struct regs *regs)
864ae115bc7Smrj {
865ae115bc7Smrj 	struct cpu *cpu = CPU;
866ae115bc7Smrj 	int oldipl;
867ae115bc7Smrj 	caddr_t newsp;
868ae115bc7Smrj 
869ae115bc7Smrj 	while (cpu->cpu_softinfo.st_pending) {
870ae115bc7Smrj 		oldipl = cpu->cpu_pri;
871ae115bc7Smrj 		newsp = dosoftint_prolog(cpu, (caddr_t)regs,
872ae115bc7Smrj 			cpu->cpu_softinfo.st_pending, oldipl);
873ae115bc7Smrj 		/*
874ae115bc7Smrj 		 * If returned stack pointer is NULL, priority is too high
875ae115bc7Smrj 		 * to run any of the pending softints now.
876ae115bc7Smrj 		 * Break out and they will be run later.
877ae115bc7Smrj 		 */
878ae115bc7Smrj 		if (newsp == NULL)
879ae115bc7Smrj 			break;
880ae115bc7Smrj 		switch_sp_and_call(newsp, dispatch_softint, oldipl, 0);
881ae115bc7Smrj 	}
882ae115bc7Smrj }
883ae115bc7Smrj 
884ae115bc7Smrj /*
885ae115bc7Smrj  * Interrupt service routine, called with interrupts disabled.
886ae115bc7Smrj  */
887ae115bc7Smrj /*ARGSUSED*/
888ae115bc7Smrj void
889ae115bc7Smrj do_interrupt(struct regs *rp, trap_trace_rec_t *ttp)
890ae115bc7Smrj {
891ae115bc7Smrj 	struct cpu *cpu = CPU;
892ae115bc7Smrj 	int newipl, oldipl = cpu->cpu_pri;
893ae115bc7Smrj 	uint_t vector;
894ae115bc7Smrj 	caddr_t newsp;
895ae115bc7Smrj 
896ae115bc7Smrj #ifdef TRAPTRACE
897ae115bc7Smrj 	ttp->ttr_marker = TT_INTERRUPT;
898ae115bc7Smrj 	ttp->ttr_ipl = 0xff;
899ae115bc7Smrj 	ttp->ttr_pri = oldipl;
900ae115bc7Smrj 	ttp->ttr_spl = cpu->cpu_base_spl;
901ae115bc7Smrj 	ttp->ttr_vector = 0xff;
902ae115bc7Smrj #endif	/* TRAPTRACE */
903ae115bc7Smrj 
904ae115bc7Smrj 	/*
90595c0a3c8Sjosephb 	 * Handle any pending TLB flushing
90695c0a3c8Sjosephb 	 */
90795c0a3c8Sjosephb 	tlb_service();
90895c0a3c8Sjosephb 
90995c0a3c8Sjosephb 	/*
910ae115bc7Smrj 	 * If it's a softint go do it now.
911ae115bc7Smrj 	 */
912ae115bc7Smrj 	if (rp->r_trapno == T_SOFTINT) {
913ae115bc7Smrj 		dosoftint(rp);
914ae115bc7Smrj 		ASSERT(!interrupts_enabled());
915ae115bc7Smrj 		return;
916ae115bc7Smrj 	}
917ae115bc7Smrj 
918ae115bc7Smrj 	/*
919ae115bc7Smrj 	 * Raise the interrupt priority.
920ae115bc7Smrj 	 */
921ae115bc7Smrj 	newipl = (*setlvl)(oldipl, (int *)&rp->r_trapno);
922ae115bc7Smrj #ifdef TRAPTRACE
923ae115bc7Smrj 	ttp->ttr_ipl = newipl;
924ae115bc7Smrj #endif	/* TRAPTRACE */
925ae115bc7Smrj 
926ae115bc7Smrj 	/*
927ae115bc7Smrj 	 * Bail if it is a spurious interrupt
928ae115bc7Smrj 	 */
929ae115bc7Smrj 	if (newipl == -1)
930ae115bc7Smrj 		return;
931ae115bc7Smrj 	cpu->cpu_pri = newipl;
932ae115bc7Smrj 	vector = rp->r_trapno;
933ae115bc7Smrj #ifdef TRAPTRACE
934ae115bc7Smrj 	ttp->ttr_vector = vector;
935ae115bc7Smrj #endif	/* TRAPTRACE */
936ae115bc7Smrj 	if (newipl > LOCK_LEVEL) {
937ae115bc7Smrj 		/*
938ae115bc7Smrj 		 * High priority interrupts run on this cpu's interrupt stack.
939ae115bc7Smrj 		 */
940ae115bc7Smrj 		if (hilevel_intr_prolog(cpu, newipl, oldipl, rp) == 0) {
941ae115bc7Smrj 			newsp = cpu->cpu_intr_stack;
942ae115bc7Smrj 			switch_sp_and_call(newsp, dispatch_hilevel, vector, 0);
943ae115bc7Smrj 		} else { /* already on the interrupt stack */
944ae115bc7Smrj 			dispatch_hilevel(vector, 0);
945ae115bc7Smrj 		}
946ae115bc7Smrj 		(void) hilevel_intr_epilog(cpu, newipl, oldipl, vector);
947ae115bc7Smrj 	} else {
948ae115bc7Smrj 		/*
949ae115bc7Smrj 		 * Run this interrupt in a separate thread.
950ae115bc7Smrj 		 */
951ae115bc7Smrj 		newsp = intr_thread_prolog(cpu, (caddr_t)rp, newipl);
952ae115bc7Smrj 		switch_sp_and_call(newsp, dispatch_hardint, vector, oldipl);
953ae115bc7Smrj 	}
954ae115bc7Smrj 
955ae115bc7Smrj 	/*
956ae115bc7Smrj 	 * Deliver any pending soft interrupts.
957ae115bc7Smrj 	 */
958ae115bc7Smrj 	if (cpu->cpu_softinfo.st_pending)
959ae115bc7Smrj 		dosoftint(rp);
960ae115bc7Smrj }
961ae115bc7Smrj 
962ae115bc7Smrj /*
963ae115bc7Smrj  * Common tasks always done by _sys_rtt, called with interrupts disabled.
964ae115bc7Smrj  * Returns 1 if returning to userland, 0 if returning to system mode.
965ae115bc7Smrj  */
966ae115bc7Smrj int
967ae115bc7Smrj sys_rtt_common(struct regs *rp)
968ae115bc7Smrj {
969ae115bc7Smrj 	kthread_t *tp;
970ae115bc7Smrj 	extern void mutex_exit_critical_start();
971ae115bc7Smrj 	extern long mutex_exit_critical_size;
972ae115bc7Smrj 
973ae115bc7Smrj loop:
974ae115bc7Smrj 
975ae115bc7Smrj 	/*
976ae115bc7Smrj 	 * Check if returning to user
977ae115bc7Smrj 	 */
978ae115bc7Smrj 	tp = CPU->cpu_thread;
979ae115bc7Smrj 	if (USERMODE(rp->r_cs)) {
980ae115bc7Smrj 		/*
981ae115bc7Smrj 		 * Check if AST pending.
982ae115bc7Smrj 		 */
983ae115bc7Smrj 		if (tp->t_astflag) {
984ae115bc7Smrj 			/*
985ae115bc7Smrj 			 * Let trap() handle the AST
986ae115bc7Smrj 			 */
987ae115bc7Smrj 			sti();
988ae115bc7Smrj 			rp->r_trapno = T_AST;
989ae115bc7Smrj 			trap(rp, (caddr_t)0, CPU->cpu_id);
990ae115bc7Smrj 			cli();
991ae115bc7Smrj 			goto loop;
992ae115bc7Smrj 		}
993ae115bc7Smrj 
994ae115bc7Smrj #if defined(__amd64)
995ae115bc7Smrj 		/*
996ae115bc7Smrj 		 * We are done if segment registers do not need updating.
997ae115bc7Smrj 		 */
998*7712e92cSsudheer 		if (tp->t_lwp->lwp_pcb.pcb_rupdate == 0)
999ae115bc7Smrj 			return (1);
1000ae115bc7Smrj 
1001ae115bc7Smrj 		if (update_sregs(rp, tp->t_lwp)) {
1002ae115bc7Smrj 			/*
1003ae115bc7Smrj 			 * 1 or more of the selectors is bad.
1004ae115bc7Smrj 			 * Deliver a SIGSEGV.
1005ae115bc7Smrj 			 */
1006ae115bc7Smrj 			proc_t *p = ttoproc(tp);
1007ae115bc7Smrj 
1008ae115bc7Smrj 			sti();
1009ae115bc7Smrj 			mutex_enter(&p->p_lock);
1010ae115bc7Smrj 			tp->t_lwp->lwp_cursig = SIGSEGV;
1011ae115bc7Smrj 			mutex_exit(&p->p_lock);
1012ae115bc7Smrj 			psig();
1013ae115bc7Smrj 			tp->t_sig_check = 1;
1014ae115bc7Smrj 			cli();
1015ae115bc7Smrj 		}
1016*7712e92cSsudheer 		tp->t_lwp->lwp_pcb.pcb_rupdate = 0;
1017ae115bc7Smrj 
1018ae115bc7Smrj #endif	/* __amd64 */
1019ae115bc7Smrj 		return (1);
1020ae115bc7Smrj 	}
1021ae115bc7Smrj 
1022ae115bc7Smrj 	/*
1023ae115bc7Smrj 	 * Here if we are returning to supervisor mode.
1024ae115bc7Smrj 	 * Check for a kernel preemption request.
1025ae115bc7Smrj 	 */
1026ae115bc7Smrj 	if (CPU->cpu_kprunrun && (rp->r_ps & PS_IE)) {
1027ae115bc7Smrj 
1028ae115bc7Smrj 		/*
1029ae115bc7Smrj 		 * Do nothing if already in kpreempt
1030ae115bc7Smrj 		 */
1031ae115bc7Smrj 		if (!tp->t_preempt_lk) {
1032ae115bc7Smrj 			tp->t_preempt_lk = 1;
1033ae115bc7Smrj 			sti();
1034ae115bc7Smrj 			kpreempt(1); /* asynchronous kpreempt call */
1035ae115bc7Smrj 			cli();
1036ae115bc7Smrj 			tp->t_preempt_lk = 0;
1037ae115bc7Smrj 		}
1038ae115bc7Smrj 	}
1039ae115bc7Smrj 
1040ae115bc7Smrj 	/*
1041ae115bc7Smrj 	 * If we interrupted the mutex_exit() critical region we must
1042ae115bc7Smrj 	 * reset the PC back to the beginning to prevent missed wakeups
1043ae115bc7Smrj 	 * See the comments in mutex_exit() for details.
1044ae115bc7Smrj 	 */
1045ae115bc7Smrj 	if ((uintptr_t)rp->r_pc - (uintptr_t)mutex_exit_critical_start <
1046ae115bc7Smrj 	    mutex_exit_critical_size) {
1047ae115bc7Smrj 		rp->r_pc = (greg_t)mutex_exit_critical_start;
1048ae115bc7Smrj 	}
1049ae115bc7Smrj 	return (0);
1050ae115bc7Smrj }
1051ae115bc7Smrj 
1052ae115bc7Smrj void
1053ae115bc7Smrj send_dirint(int cpuid, int int_level)
1054ae115bc7Smrj {
1055ae115bc7Smrj 	(*send_dirintf)(cpuid, int_level);
1056ae115bc7Smrj }
1057ae115bc7Smrj 
1058ae115bc7Smrj /*
1059ae115bc7Smrj  * do_splx routine, takes new ipl to set
1060ae115bc7Smrj  * returns the old ipl.
1061ae115bc7Smrj  * We are careful not to set priority lower than CPU->cpu_base_pri,
1062ae115bc7Smrj  * even though it seems we're raising the priority, it could be set
1063ae115bc7Smrj  * higher at any time by an interrupt routine, so we must block interrupts
1064ae115bc7Smrj  * and look at CPU->cpu_base_pri
1065ae115bc7Smrj  */
1066ae115bc7Smrj int
1067ae115bc7Smrj do_splx(int newpri)
1068ae115bc7Smrj {
1069ae115bc7Smrj 	ulong_t	flag;
1070ae115bc7Smrj 	cpu_t	*cpu;
1071ae115bc7Smrj 	int	curpri, basepri;
1072ae115bc7Smrj 
1073ae115bc7Smrj 	flag = intr_clear();
1074ae115bc7Smrj 	cpu = CPU; /* ints are disabled, now safe to cache cpu ptr */
1075ae115bc7Smrj 	curpri = cpu->cpu_m.mcpu_pri;
1076ae115bc7Smrj 	basepri = cpu->cpu_base_spl;
1077ae115bc7Smrj 	if (newpri < basepri)
1078ae115bc7Smrj 		newpri = basepri;
1079ae115bc7Smrj 	cpu->cpu_m.mcpu_pri = newpri;
1080ae115bc7Smrj 	(*setspl)(newpri);
1081ae115bc7Smrj 	/*
1082ae115bc7Smrj 	 * If we are going to reenable interrupts see if new priority level
1083ae115bc7Smrj 	 * allows pending softint delivery.
1084ae115bc7Smrj 	 */
1085ae115bc7Smrj 	if ((flag & PS_IE) &&
1086ae115bc7Smrj 	    bsrw_insn((uint16_t)cpu->cpu_softinfo.st_pending) > newpri)
1087ae115bc7Smrj 		fakesoftint();
1088ae115bc7Smrj 	ASSERT(!interrupts_enabled());
1089ae115bc7Smrj 	intr_restore(flag);
1090ae115bc7Smrj 	return (curpri);
1091ae115bc7Smrj }
1092ae115bc7Smrj 
1093ae115bc7Smrj /*
1094ae115bc7Smrj  * Common spl raise routine, takes new ipl to set
1095ae115bc7Smrj  * returns the old ipl, will not lower ipl.
1096ae115bc7Smrj  */
1097ae115bc7Smrj int
1098ae115bc7Smrj splr(int newpri)
1099ae115bc7Smrj {
1100ae115bc7Smrj 	ulong_t	flag;
1101ae115bc7Smrj 	cpu_t	*cpu;
1102ae115bc7Smrj 	int	curpri, basepri;
1103ae115bc7Smrj 
1104ae115bc7Smrj 	flag = intr_clear();
1105ae115bc7Smrj 	cpu = CPU; /* ints are disabled, now safe to cache cpu ptr */
1106ae115bc7Smrj 	curpri = cpu->cpu_m.mcpu_pri;
1107ae115bc7Smrj 	/*
1108ae115bc7Smrj 	 * Only do something if new priority is larger
1109ae115bc7Smrj 	 */
1110ae115bc7Smrj 	if (newpri > curpri) {
1111ae115bc7Smrj 		basepri = cpu->cpu_base_spl;
1112ae115bc7Smrj 		if (newpri < basepri)
1113ae115bc7Smrj 			newpri = basepri;
1114ae115bc7Smrj 		cpu->cpu_m.mcpu_pri = newpri;
1115ae115bc7Smrj 		(*setspl)(newpri);
1116ae115bc7Smrj 		/*
1117ae115bc7Smrj 		 * See if new priority level allows pending softint delivery
1118ae115bc7Smrj 		 */
1119ae115bc7Smrj 		if ((flag & PS_IE) &&
1120ae115bc7Smrj 		    bsrw_insn((uint16_t)cpu->cpu_softinfo.st_pending) > newpri)
1121ae115bc7Smrj 			fakesoftint();
1122ae115bc7Smrj 	}
1123ae115bc7Smrj 	intr_restore(flag);
1124ae115bc7Smrj 	return (curpri);
1125ae115bc7Smrj }
1126ae115bc7Smrj 
1127ae115bc7Smrj int
1128ae115bc7Smrj getpil(void)
1129ae115bc7Smrj {
1130ae115bc7Smrj 	return (CPU->cpu_m.mcpu_pri);
1131ae115bc7Smrj }
1132ae115bc7Smrj 
1133ae115bc7Smrj int
1134ae115bc7Smrj interrupts_enabled(void)
1135ae115bc7Smrj {
1136ae115bc7Smrj 	ulong_t	flag;
1137ae115bc7Smrj 
1138ae115bc7Smrj 	flag = getflags();
1139ae115bc7Smrj 	return ((flag & PS_IE) == PS_IE);
1140ae115bc7Smrj }
1141ae115bc7Smrj 
1142ae115bc7Smrj #ifdef DEBUG
1143ae115bc7Smrj void
1144ae115bc7Smrj assert_ints_enabled(void)
1145ae115bc7Smrj {
1146ae115bc7Smrj 	ASSERT(!interrupts_unleashed || interrupts_enabled());
1147ae115bc7Smrj }
1148ae115bc7Smrj #endif	/* DEBUG */
1149