1e07d9cb8Szf162725 /* 2*ff3124efSff224033 * Copyright 2008 Sun Microsystems, Inc. All rights reserved. 3e07d9cb8Szf162725 * Use is subject to license terms. 4e07d9cb8Szf162725 */ 5e07d9cb8Szf162725 6e07d9cb8Szf162725 /* 7e07d9cb8Szf162725 * Copyright (c) 2005, 2006 8e07d9cb8Szf162725 * Damien Bergamini <damien.bergamini@free.fr> 9e07d9cb8Szf162725 * 10e07d9cb8Szf162725 * Permission to use, copy, modify, and distribute this software for any 11e07d9cb8Szf162725 * purpose with or without fee is hereby granted, provided that the above 12e07d9cb8Szf162725 * copyright notice and this permission notice appear in all copies. 13e07d9cb8Szf162725 * 14e07d9cb8Szf162725 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 15e07d9cb8Szf162725 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 16e07d9cb8Szf162725 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 17e07d9cb8Szf162725 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 18e07d9cb8Szf162725 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 19e07d9cb8Szf162725 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 20e07d9cb8Szf162725 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 21e07d9cb8Szf162725 */ 22e07d9cb8Szf162725 23e07d9cb8Szf162725 #ifndef _RT2560_REG_H 24e07d9cb8Szf162725 #define _RT2560_REG_H 25e07d9cb8Szf162725 26e07d9cb8Szf162725 #pragma ident "%Z%%M% %I% %E% SMI" 27e07d9cb8Szf162725 28e07d9cb8Szf162725 #ifdef __cplusplus 29e07d9cb8Szf162725 extern "C" { 30e07d9cb8Szf162725 #endif 31e07d9cb8Szf162725 32e07d9cb8Szf162725 #define RT2560_TX_RING_COUNT 250 /* 48 */ 33e07d9cb8Szf162725 #define RT2560_ATIM_RING_COUNT 4 34e07d9cb8Szf162725 #define RT2560_PRIO_RING_COUNT 32 /* 16 */ 35e07d9cb8Szf162725 #define RT2560_BEACON_RING_COUNT 1 36e07d9cb8Szf162725 #define RT2560_RX_RING_COUNT 250 /* 32 */ 37e07d9cb8Szf162725 38e07d9cb8Szf162725 #define RT2560_TX_DESC_SIZE (sizeof (struct rt2560_tx_desc)) 39e07d9cb8Szf162725 #define RT2560_RX_DESC_SIZE (sizeof (struct rt2560_rx_desc)) 40e07d9cb8Szf162725 41e07d9cb8Szf162725 #define RT2560_MAX_SCATTER 1 42e07d9cb8Szf162725 43e07d9cb8Szf162725 /* 44e07d9cb8Szf162725 * Control and status registers. 45e07d9cb8Szf162725 */ 46e07d9cb8Szf162725 #define RT2560_CSR0 0x0000 /* ASIC version number */ 47e07d9cb8Szf162725 #define RT2560_CSR1 0x0004 /* System control */ 48e07d9cb8Szf162725 #define RT2560_CSR3 0x000c /* STA MAC address 0 */ 49e07d9cb8Szf162725 #define RT2560_CSR4 0x0010 /* STA MAC address 1 */ 50e07d9cb8Szf162725 #define RT2560_CSR5 0x0014 /* BSSID 0 */ 51e07d9cb8Szf162725 #define RT2560_CSR6 0x0018 /* BSSID 1 */ 52e07d9cb8Szf162725 #define RT2560_CSR7 0x001c /* Interrupt source */ 53e07d9cb8Szf162725 #define RT2560_CSR8 0x0020 /* Interrupt mask */ 54e07d9cb8Szf162725 #define RT2560_CSR9 0x0024 /* Maximum frame length */ 55e07d9cb8Szf162725 #define RT2560_SECCSR0 0x0028 /* WEP control */ 56e07d9cb8Szf162725 #define RT2560_CSR11 0x002c /* Back-off control */ 57e07d9cb8Szf162725 #define RT2560_CSR12 0x0030 /* Synchronization configuration 0 */ 58e07d9cb8Szf162725 #define RT2560_CSR13 0x0034 /* Synchronization configuration 1 */ 59e07d9cb8Szf162725 #define RT2560_CSR14 0x0038 /* Synchronization control */ 60e07d9cb8Szf162725 #define RT2560_CSR15 0x003c /* Synchronization status */ 61e07d9cb8Szf162725 #define RT2560_CSR16 0x0040 /* TSF timer 0 */ 62e07d9cb8Szf162725 #define RT2560_CSR17 0x0044 /* TSF timer 1 */ 63e07d9cb8Szf162725 #define RT2560_CSR18 0x0048 /* IFS timer 0 */ 64e07d9cb8Szf162725 #define RT2560_CSR19 0x004c /* IFS timer 1 */ 65e07d9cb8Szf162725 #define RT2560_CSR20 0x0050 /* WAKEUP timer */ 66e07d9cb8Szf162725 #define RT2560_CSR21 0x0054 /* EEPROM control */ 67e07d9cb8Szf162725 #define RT2560_CSR22 0x0058 /* CFP control */ 68e07d9cb8Szf162725 #define RT2560_TXCSR0 0x0060 /* TX control */ 69e07d9cb8Szf162725 #define RT2560_TXCSR1 0x0064 /* TX configuration */ 70e07d9cb8Szf162725 #define RT2560_TXCSR2 0x0068 /* TX descriptor configuration */ 71e07d9cb8Szf162725 #define RT2560_TXCSR3 0x006c /* TX ring base address */ 72e07d9cb8Szf162725 #define RT2560_TXCSR4 0x0070 /* TX ATIM ring base address */ 73e07d9cb8Szf162725 #define RT2560_TXCSR5 0x0074 /* TX PRIO ring base address */ 74e07d9cb8Szf162725 #define RT2560_TXCSR6 0x0078 /* Beacon base address */ 75e07d9cb8Szf162725 #define RT2560_TXCSR7 0x007c /* AutoResponder control */ 76e07d9cb8Szf162725 #define RT2560_RXCSR0 0x0080 /* RX control */ 77e07d9cb8Szf162725 #define RT2560_RXCSR1 0x0084 /* RX descriptor configuration */ 78e07d9cb8Szf162725 #define RT2560_RXCSR2 0x0088 /* RX ring base address */ 79e07d9cb8Szf162725 #define RT2560_PCICSR 0x008c /* PCI control */ 80e07d9cb8Szf162725 #define RT2560_RXCSR3 0x0090 /* BBP ID 0 */ 81e07d9cb8Szf162725 #define RT2560_TXCSR9 0x0094 /* OFDM TX BBP */ 82e07d9cb8Szf162725 #define RT2560_ARSP_PLCP_0 0x0098 /* Auto Responder PLCP address */ 83e07d9cb8Szf162725 #define RT2560_ARSP_PLCP_1 0x009c /* Auto Responder Basic Rate mask */ 84e07d9cb8Szf162725 #define RT2560_CNT0 0x00a0 /* FCS error counter */ 85e07d9cb8Szf162725 #define RT2560_CNT1 0x00ac /* PLCP error counter */ 86e07d9cb8Szf162725 #define RT2560_CNT2 0x00b0 /* Long error counter */ 87e07d9cb8Szf162725 #define RT2560_CNT3 0x00b8 /* CCA false alarm counter */ 88e07d9cb8Szf162725 #define RT2560_CNT4 0x00bc /* RX FIFO Overflow counter */ 89e07d9cb8Szf162725 #define RT2560_CNT5 0x00c0 /* Tx FIFO Underrun counter */ 90e07d9cb8Szf162725 #define RT2560_PWRCSR0 0x00c4 /* Power mode configuration */ 91e07d9cb8Szf162725 #define RT2560_PSCSR0 0x00c8 /* Power state transition time */ 92e07d9cb8Szf162725 #define RT2560_PSCSR1 0x00cc /* Power state transition time */ 93e07d9cb8Szf162725 #define RT2560_PSCSR2 0x00d0 /* Power state transition time */ 94e07d9cb8Szf162725 #define RT2560_PSCSR3 0x00d4 /* Power state transition time */ 95e07d9cb8Szf162725 #define RT2560_PWRCSR1 0x00d8 /* Manual power control/status */ 96e07d9cb8Szf162725 #define RT2560_TIMECSR 0x00dc /* Timer control */ 97e07d9cb8Szf162725 #define RT2560_MACCSR0 0x00e0 /* MAC configuration */ 98e07d9cb8Szf162725 #define RT2560_MACCSR1 0x00e4 /* MAC configuration */ 99e07d9cb8Szf162725 #define RT2560_RALINKCSR 0x00e8 /* Ralink RX auto-reset BBCR */ 100e07d9cb8Szf162725 #define RT2560_BCNCSR 0x00ec /* Beacon interval control */ 101e07d9cb8Szf162725 #define RT2560_BBPCSR 0x00f0 /* BBP serial control */ 102e07d9cb8Szf162725 #define RT2560_RFCSR 0x00f4 /* RF serial control */ 103e07d9cb8Szf162725 #define RT2560_LEDCSR 0x00f8 /* LED control */ 104e07d9cb8Szf162725 #define RT2560_SECCSR3 0x00fc /* XXX not documented */ 105e07d9cb8Szf162725 #define RT2560_DMACSR0 0x0100 /* Current RX ring address */ 106e07d9cb8Szf162725 #define RT2560_DMACSR1 0x0104 /* Current Tx ring address */ 107e07d9cb8Szf162725 #define RT2560_DMACSR2 0x0104 /* Current Priority ring address */ 108e07d9cb8Szf162725 #define RT2560_DMACSR3 0x0104 /* Current ATIM ring address */ 109e07d9cb8Szf162725 #define RT2560_TXACKCSR0 0x0110 /* XXX not documented */ 110e07d9cb8Szf162725 #define RT2560_GPIOCSR 0x0120 /* */ 111e07d9cb8Szf162725 #define RT2560_BBBPPCSR 0x0124 /* BBP Pin Control */ 112e07d9cb8Szf162725 #define RT2560_FIFOCSR0 0x0128 /* TX FIFO pointer */ 113e07d9cb8Szf162725 #define RT2560_FIFOCSR1 0x012c /* RX FIFO pointer */ 114e07d9cb8Szf162725 #define RT2560_BCNOCSR 0x0130 /* Beacon time offset */ 115e07d9cb8Szf162725 #define RT2560_RLPWCSR 0x0134 /* RX_PE Low Width */ 116e07d9cb8Szf162725 #define RT2560_TESTCSR 0x0138 /* Test Mode Select */ 117e07d9cb8Szf162725 #define RT2560_PLCP1MCSR 0x013c /* Signal/Service/Length of ACK @1M */ 118e07d9cb8Szf162725 #define RT2560_PLCP2MCSR 0x0140 /* Signal/Service/Length of ACK @2M */ 119e07d9cb8Szf162725 #define RT2560_PLCP5p5MCSR 0x0144 /* Signal/Service/Length of ACK @5.5M */ 120e07d9cb8Szf162725 #define RT2560_PLCP11MCSR 0x0148 /* Signal/Service/Length of ACK @11M */ 121e07d9cb8Szf162725 #define RT2560_ACKPCTCSR 0x014c /* ACK/CTS padload consume time */ 122e07d9cb8Szf162725 #define RT2560_ARTCSR1 0x0150 /* ACK/CTS padload consume time */ 123e07d9cb8Szf162725 #define RT2560_ARTCSR2 0x0154 /* ACK/CTS padload consume time */ 124e07d9cb8Szf162725 #define RT2560_SECCSR1 0x0158 /* WEP control */ 125e07d9cb8Szf162725 #define RT2560_BBPCSR1 0x015c /* BBP TX Configuration */ 126e07d9cb8Szf162725 127e07d9cb8Szf162725 128e07d9cb8Szf162725 /* possible flags for register RXCSR0 */ 129e07d9cb8Szf162725 #define RT2560_DISABLE_RX (1 << 0) 130e07d9cb8Szf162725 #define RT2560_DROP_CRC_ERROR (1 << 1) 131e07d9cb8Szf162725 #define RT2560_DROP_PHY_ERROR (1 << 2) 132e07d9cb8Szf162725 #define RT2560_DROP_CTL (1 << 3) 133e07d9cb8Szf162725 #define RT2560_DROP_NOT_TO_ME (1 << 4) 134e07d9cb8Szf162725 #define RT2560_DROP_TODS (1 << 5) 135e07d9cb8Szf162725 #define RT2560_DROP_VERSION_ERROR (1 << 6) 136e07d9cb8Szf162725 137e07d9cb8Szf162725 /* possible flags for register CSR1 */ 138e07d9cb8Szf162725 #define RT2560_RESET_ASIC (1 << 0) 139e07d9cb8Szf162725 #define RT2560_RESET_BBP (1 << 1) 140e07d9cb8Szf162725 #define RT2560_HOST_READY (1 << 2) 141e07d9cb8Szf162725 142e07d9cb8Szf162725 /* possible flags for register CSR14 */ 143e07d9cb8Szf162725 #define RT2560_ENABLE_TSF (1 << 0) 144e07d9cb8Szf162725 #define RT2560_ENABLE_TSF_SYNC(x) (((x) & 0x3) << 1) 145e07d9cb8Szf162725 #define RT2560_ENABLE_TBCN (1 << 3) 146e07d9cb8Szf162725 #define RT2560_ENABLE_BEACON_GENERATOR (1 << 6) 147e07d9cb8Szf162725 148e07d9cb8Szf162725 /* possible flags for register CSR21 */ 149e07d9cb8Szf162725 #define RT2560_C (1 << 1) 150e07d9cb8Szf162725 #define RT2560_S (1 << 2) 151e07d9cb8Szf162725 #define RT2560_D (1 << 3) 152e07d9cb8Szf162725 #define RT2560_Q (1 << 4) 153e07d9cb8Szf162725 #define RT2560_93C46 (1 << 5) 154e07d9cb8Szf162725 155e07d9cb8Szf162725 #define RT2560_SHIFT_D 3 156e07d9cb8Szf162725 #define RT2560_SHIFT_Q 4 157e07d9cb8Szf162725 158e07d9cb8Szf162725 /* possible flags for register TXCSR0 */ 159e07d9cb8Szf162725 #define RT2560_KICK_TX (1 << 0) 160e07d9cb8Szf162725 #define RT2560_KICK_ATIM (1 << 1) 161e07d9cb8Szf162725 #define RT2560_KICK_PRIO (1 << 2) 162e07d9cb8Szf162725 #define RT2560_ABORT_TX (1 << 3) 163e07d9cb8Szf162725 164e07d9cb8Szf162725 /* possible flags for register SECCSR0 */ 165e07d9cb8Szf162725 #define RT2560_KICK_DECRYPT (1 << 0) 166e07d9cb8Szf162725 167e07d9cb8Szf162725 /* possible flags for register SECCSR1 */ 168e07d9cb8Szf162725 #define RT2560_KICK_ENCRYPT (1 << 0) 169e07d9cb8Szf162725 170e07d9cb8Szf162725 /* possible flags for register CSR7 */ 171e07d9cb8Szf162725 #define RT2560_BEACON_EXPIRE 0x00000001 172e07d9cb8Szf162725 #define RT2560_WAKEUP_EXPIRE 0x00000002 173e07d9cb8Szf162725 #define RT2560_ATIM_EXPIRE 0x00000004 174e07d9cb8Szf162725 #define RT2560_TX_DONE 0x00000008 175e07d9cb8Szf162725 #define RT2560_ATIM_DONE 0x00000010 176e07d9cb8Szf162725 #define RT2560_PRIO_DONE 0x00000020 177e07d9cb8Szf162725 #define RT2560_RX_DONE 0x00000040 178e07d9cb8Szf162725 #define RT2560_DECRYPTION_DONE 0x00000080 179e07d9cb8Szf162725 #define RT2560_ENCRYPTION_DONE 0x00000100 180e07d9cb8Szf162725 181e07d9cb8Szf162725 #define RT2560_INTR_MASK \ 182e07d9cb8Szf162725 (~(RT2560_BEACON_EXPIRE | RT2560_WAKEUP_EXPIRE | RT2560_TX_DONE | \ 183e07d9cb8Szf162725 RT2560_PRIO_DONE | RT2560_RX_DONE | RT2560_DECRYPTION_DONE | \ 184e07d9cb8Szf162725 RT2560_ENCRYPTION_DONE)) 185e07d9cb8Szf162725 186e07d9cb8Szf162725 #define RT2560_INTR_ALL \ 187e07d9cb8Szf162725 (RT2560_BEACON_EXPIRE | RT2560_WAKEUP_EXPIRE | RT2560_TX_DONE | \ 188e07d9cb8Szf162725 RT2560_PRIO_DONE | RT2560_RX_DONE | RT2560_DECRYPTION_DONE | \ 189e07d9cb8Szf162725 RT2560_ENCRYPTION_DONE) 190e07d9cb8Szf162725 191e07d9cb8Szf162725 #pragma pack(1) 192e07d9cb8Szf162725 /* Tx descriptor */ 193e07d9cb8Szf162725 struct rt2560_tx_desc { 194e07d9cb8Szf162725 uint32_t flags; 195e07d9cb8Szf162725 #define RT2560_TX_BUSY (1 << 0) 196e07d9cb8Szf162725 #define RT2560_TX_VALID (1 << 1) 197e07d9cb8Szf162725 198e07d9cb8Szf162725 #define RT2560_TX_RESULT_MASK 0x0000001c 199e07d9cb8Szf162725 #define RT2560_TX_SUCCESS (0 << 2) 200e07d9cb8Szf162725 #define RT2560_TX_SUCCESS_RETRY (1 << 2) 201e07d9cb8Szf162725 #define RT2560_TX_FAIL_RETRY (2 << 2) 202e07d9cb8Szf162725 #define RT2560_TX_FAIL_INVALID (3 << 2) 203e07d9cb8Szf162725 #define RT2560_TX_FAIL_OTHER (4 << 2) 204e07d9cb8Szf162725 205e07d9cb8Szf162725 #define RT2560_TX_MORE_FRAG (1 << 8) 206e07d9cb8Szf162725 #define RT2560_TX_ACK (1 << 9) 207e07d9cb8Szf162725 #define RT2560_TX_TIMESTAMP (1 << 10) 208e07d9cb8Szf162725 #define RT2560_TX_OFDM (1 << 11) 209e07d9cb8Szf162725 #define RT2560_TX_CIPHER_BUSY (1 << 12) 210e07d9cb8Szf162725 211e07d9cb8Szf162725 #define RT2560_TX_IFS_MASK 0x00006000 212e07d9cb8Szf162725 #define RT2560_TX_IFS_BACKOFF (0 << 13) 213e07d9cb8Szf162725 #define RT2560_TX_IFS_SIFS (1 << 13) 214e07d9cb8Szf162725 #define RT2560_TX_IFS_NEWBACKOFF (2 << 13) 215e07d9cb8Szf162725 #define RT2560_TX_IFS_NONE (3 << 13) 216e07d9cb8Szf162725 217e07d9cb8Szf162725 #define RT2560_TX_LONG_RETRY (1 << 15) 218e07d9cb8Szf162725 219e07d9cb8Szf162725 #define RT2560_TX_CIPHER_MASK 0xe0000000 220e07d9cb8Szf162725 #define RT2560_TX_CIPHER_NONE (0 << 29) 221e07d9cb8Szf162725 #define RT2560_TX_CIPHER_WEP40 (1 << 29) 222e07d9cb8Szf162725 #define RT2560_TX_CIPHER_WEP104 (2 << 29) 223e07d9cb8Szf162725 #define RT2560_TX_CIPHER_TKIP (3 << 29) 224e07d9cb8Szf162725 #define RT2560_TX_CIPHER_AES (4 << 29) 225e07d9cb8Szf162725 226e07d9cb8Szf162725 uint32_t physaddr; 227e07d9cb8Szf162725 uint16_t wme; 228e07d9cb8Szf162725 #define RT2560_LOGCWMAX(x) (((x) & 0xf) << 12) 229e07d9cb8Szf162725 #define RT2560_LOGCWMIN(x) (((x) & 0xf) << 8) 230e07d9cb8Szf162725 #define RT2560_AIFSN(x) (((x) & 0x3) << 6) 231e07d9cb8Szf162725 #define RT2560_IVOFFSET(x) (((x) & 0x3f)) 232e07d9cb8Szf162725 233e07d9cb8Szf162725 uint16_t reserved1; 234e07d9cb8Szf162725 uint8_t plcp_signal; 235e07d9cb8Szf162725 uint8_t plcp_service; 236e07d9cb8Szf162725 #define RT2560_PLCP_LENGEXT 0x80 237e07d9cb8Szf162725 238e07d9cb8Szf162725 uint8_t plcp_length_lo; 239e07d9cb8Szf162725 uint8_t plcp_length_hi; 240e07d9cb8Szf162725 uint32_t iv; 241e07d9cb8Szf162725 uint32_t eiv; 242e07d9cb8Szf162725 uint8_t key[IEEE80211_KEYBUF_SIZE]; 243e07d9cb8Szf162725 uint32_t reserved2[2]; 244e07d9cb8Szf162725 }; 245e07d9cb8Szf162725 #pragma pack() 246e07d9cb8Szf162725 247e07d9cb8Szf162725 #pragma pack(1) 248e07d9cb8Szf162725 /* Rx descriptor */ 249e07d9cb8Szf162725 struct rt2560_rx_desc { 250e07d9cb8Szf162725 uint32_t flags; 251e07d9cb8Szf162725 #define RT2560_RX_BUSY (1 << 0) 252e07d9cb8Szf162725 #define RT2560_RX_CRC_ERROR (1 << 5) 253e07d9cb8Szf162725 #define RT2560_RX_OFDM (1 << 6) 254e07d9cb8Szf162725 #define RT2560_RX_PHY_ERROR (1 << 7) 255e07d9cb8Szf162725 #define RT2560_RX_CIPHER_BUSY (1 << 8) 256e07d9cb8Szf162725 #define RT2560_RX_ICV_ERROR (1 << 9) 257e07d9cb8Szf162725 258e07d9cb8Szf162725 #define RT2560_RX_CIPHER_MASK 0xe0000000 259e07d9cb8Szf162725 #define RT2560_RX_CIPHER_NONE (0 << 29) 260e07d9cb8Szf162725 #define RT2560_RX_CIPHER_WEP40 (1 << 29) 261e07d9cb8Szf162725 #define RT2560_RX_CIPHER_WEP104 (2 << 29) 262e07d9cb8Szf162725 #define RT2560_RX_CIPHER_TKIP (3 << 29) 263e07d9cb8Szf162725 #define RT2560_RX_CIPHER_AES (4 << 29) 264e07d9cb8Szf162725 265e07d9cb8Szf162725 uint32_t physaddr; 266e07d9cb8Szf162725 uint8_t rate; 267e07d9cb8Szf162725 uint8_t rssi; 268e07d9cb8Szf162725 uint8_t ta[IEEE80211_ADDR_LEN]; 269e07d9cb8Szf162725 uint32_t iv; 270e07d9cb8Szf162725 uint32_t eiv; 271e07d9cb8Szf162725 uint8_t key[IEEE80211_KEYBUF_SIZE]; 272e07d9cb8Szf162725 uint32_t reserved[2]; 273e07d9cb8Szf162725 }; 274e07d9cb8Szf162725 #pragma pack() 275e07d9cb8Szf162725 276e07d9cb8Szf162725 #define RAL_RF1 0 277e07d9cb8Szf162725 #define RAL_RF2 2 278e07d9cb8Szf162725 #define RAL_RF3 1 279e07d9cb8Szf162725 #define RAL_RF4 3 280e07d9cb8Szf162725 281e07d9cb8Szf162725 #define RT2560_RF1_AUTOTUNE 0x08000 282e07d9cb8Szf162725 #define RT2560_RF3_AUTOTUNE 0x00040 283e07d9cb8Szf162725 284e07d9cb8Szf162725 #define RT2560_BBP_BUSY (1 << 15) 285e07d9cb8Szf162725 #define RT2560_BBP_WRITE (1 << 16) 286e07d9cb8Szf162725 #define RT2560_RF_20BIT (20 << 24) 287e07d9cb8Szf162725 #define RT2560_RF_BUSY ((uint32_t)1 << 31) 288e07d9cb8Szf162725 289e07d9cb8Szf162725 #define RT2560_RF_2522 0x00 290e07d9cb8Szf162725 #define RT2560_RF_2523 0x01 291e07d9cb8Szf162725 #define RT2560_RF_2524 0x02 292e07d9cb8Szf162725 #define RT2560_RF_2525 0x03 293e07d9cb8Szf162725 #define RT2560_RF_2525E 0x04 294e07d9cb8Szf162725 #define RT2560_RF_2526 0x05 295e07d9cb8Szf162725 /* dual-band RF */ 296e07d9cb8Szf162725 #define RT2560_RF_5222 0x10 297e07d9cb8Szf162725 298e07d9cb8Szf162725 #define RT2560_BBP_VERSION 0 299e07d9cb8Szf162725 #define RT2560_BBP_TX 2 300e07d9cb8Szf162725 #define RT2560_BBP_RX 14 301e07d9cb8Szf162725 302e07d9cb8Szf162725 #define RT2560_BBP_ANTA 0x00 303e07d9cb8Szf162725 #define RT2560_BBP_DIVERSITY 0x01 304e07d9cb8Szf162725 #define RT2560_BBP_ANTB 0x02 305e07d9cb8Szf162725 #define RT2560_BBP_ANTMASK 0x03 306e07d9cb8Szf162725 #define RT2560_BBP_FLIPIQ 0x04 307e07d9cb8Szf162725 308e07d9cb8Szf162725 #define RT2560_LED_MODE_DEFAULT 0 309e07d9cb8Szf162725 #define RT2560_LED_MODE_TXRX_ACTIVITY 1 310e07d9cb8Szf162725 #define RT2560_LED_MODE_SINGLE 2 311e07d9cb8Szf162725 #define RT2560_LED_MODE_ASUS 3 312e07d9cb8Szf162725 313e07d9cb8Szf162725 #define RT2560_JAPAN_FILTER 0x8 314e07d9cb8Szf162725 315e07d9cb8Szf162725 #define RT2560_EEPROM_DELAY 1 /* minimum hold time (microsecond) */ 316e07d9cb8Szf162725 317e07d9cb8Szf162725 #define RT2560_EEPROM_CONFIG0 16 318e07d9cb8Szf162725 #define RT2560_EEPROM_BBP_BASE 19 319e07d9cb8Szf162725 #define RT2560_EEPROM_TXPOWER 35 320e07d9cb8Szf162725 321e07d9cb8Szf162725 /* 322e07d9cb8Szf162725 * control and status registers access macros 323e07d9cb8Szf162725 */ 324e07d9cb8Szf162725 #define RAL_READ(sc, reg) \ 325*ff3124efSff224033 ddi_get32((sc)->sc_ioh, (uint32_t *)((uintptr_t)(sc)->sc_rbase + (reg))) 326e07d9cb8Szf162725 327e07d9cb8Szf162725 #define RAL_WRITE(sc, reg, val) \ 328*ff3124efSff224033 ddi_put32((sc)->sc_ioh, \ 329*ff3124efSff224033 (uint32_t *)((uintptr_t)(sc)->sc_rbase + (reg)), (val)) 330e07d9cb8Szf162725 331e07d9cb8Szf162725 332e07d9cb8Szf162725 /* 333e07d9cb8Szf162725 * EEPROM access macro 334e07d9cb8Szf162725 */ 335e07d9cb8Szf162725 #define RT2560_EEPROM_CTL(sc, val) do { \ 336e07d9cb8Szf162725 _NOTE(CONSTCOND) \ 337e07d9cb8Szf162725 RAL_WRITE((sc), RT2560_CSR21, (val)); \ 338e07d9cb8Szf162725 drv_usecwait(RT2560_EEPROM_DELAY); \ 339e07d9cb8Szf162725 _NOTE(CONSTCOND) \ 340e07d9cb8Szf162725 } while (/* CONSTCOND */0) 341e07d9cb8Szf162725 342e07d9cb8Szf162725 /* 343e07d9cb8Szf162725 * Default values for MAC registers; values taken from the reference driver. 344e07d9cb8Szf162725 */ 345e07d9cb8Szf162725 #define RT2560_DEF_MAC \ 346e07d9cb8Szf162725 { RT2560_PSCSR0, 0x00020002 }, \ 347e07d9cb8Szf162725 { RT2560_PSCSR1, 0x00000002 }, \ 348e07d9cb8Szf162725 { RT2560_PSCSR2, 0x00020002 }, \ 349e07d9cb8Szf162725 { RT2560_PSCSR3, 0x00000002 }, \ 350e07d9cb8Szf162725 { RT2560_TIMECSR, 0x00003f21 }, \ 351e07d9cb8Szf162725 { RT2560_CSR9, 0x00000780 }, \ 352e07d9cb8Szf162725 { RT2560_CSR11, 0x07041483 }, \ 353e07d9cb8Szf162725 { RT2560_CNT3, 0x00000000 }, \ 354e07d9cb8Szf162725 { RT2560_TXCSR1, 0x07614562 }, \ 355e07d9cb8Szf162725 { RT2560_ARSP_PLCP_0, 0x8c8d8b8a }, \ 356e07d9cb8Szf162725 { RT2560_ACKPCTCSR, 0x7038140a }, \ 357e07d9cb8Szf162725 { RT2560_ARTCSR1, 0x1d21252d }, \ 358e07d9cb8Szf162725 { RT2560_ARTCSR2, 0x1919191d }, \ 359e07d9cb8Szf162725 { RT2560_RXCSR0, 0xffffffff }, \ 360e07d9cb8Szf162725 { RT2560_RXCSR3, 0xb3aab3af }, \ 361e07d9cb8Szf162725 { RT2560_PCICSR, 0x000003b8 }, \ 362e07d9cb8Szf162725 { RT2560_PWRCSR0, 0x3f3b3100 }, \ 363e07d9cb8Szf162725 { RT2560_GPIOCSR, 0x0000ff00 }, \ 364e07d9cb8Szf162725 { RT2560_TESTCSR, 0x000000f0 }, \ 365e07d9cb8Szf162725 { RT2560_PWRCSR1, 0x000001ff }, \ 366e07d9cb8Szf162725 { RT2560_MACCSR0, 0x00213223 }, \ 367e07d9cb8Szf162725 { RT2560_MACCSR1, 0x00235518 }, \ 368e07d9cb8Szf162725 { RT2560_RLPWCSR, 0x00000040 }, \ 369e07d9cb8Szf162725 { RT2560_RALINKCSR, 0x9a009a11 }, \ 370e07d9cb8Szf162725 { RT2560_CSR7, 0xffffffff }, \ 371e07d9cb8Szf162725 { RT2560_BBPCSR1, 0x82188200 }, \ 372e07d9cb8Szf162725 { RT2560_TXACKCSR0, 0x00000020 }, \ 373e07d9cb8Szf162725 { RT2560_SECCSR3, 0x0000e78f } 374e07d9cb8Szf162725 375e07d9cb8Szf162725 /* 376e07d9cb8Szf162725 * Default values for BBP registers; values taken from the reference driver. 377e07d9cb8Szf162725 */ 378e07d9cb8Szf162725 #define RT2560_DEF_BBP \ 379e07d9cb8Szf162725 { 3, 0x02 }, \ 380e07d9cb8Szf162725 { 4, 0x19 }, \ 381e07d9cb8Szf162725 { 14, 0x1c }, \ 382e07d9cb8Szf162725 { 15, 0x30 }, \ 383e07d9cb8Szf162725 { 16, 0xac }, \ 384e07d9cb8Szf162725 { 17, 0x48 }, \ 385e07d9cb8Szf162725 { 18, 0x18 }, \ 386e07d9cb8Szf162725 { 19, 0xff }, \ 387e07d9cb8Szf162725 { 20, 0x1e }, \ 388e07d9cb8Szf162725 { 21, 0x08 }, \ 389e07d9cb8Szf162725 { 22, 0x08 }, \ 390e07d9cb8Szf162725 { 23, 0x08 }, \ 391e07d9cb8Szf162725 { 24, 0x80 }, \ 392e07d9cb8Szf162725 { 25, 0x50 }, \ 393e07d9cb8Szf162725 { 26, 0x08 }, \ 394e07d9cb8Szf162725 { 27, 0x23 }, \ 395e07d9cb8Szf162725 { 30, 0x10 }, \ 396e07d9cb8Szf162725 { 31, 0x2b }, \ 397e07d9cb8Szf162725 { 32, 0xb9 }, \ 398e07d9cb8Szf162725 { 34, 0x12 }, \ 399e07d9cb8Szf162725 { 35, 0x50 }, \ 400e07d9cb8Szf162725 { 39, 0xc4 }, \ 401e07d9cb8Szf162725 { 40, 0x02 }, \ 402e07d9cb8Szf162725 { 41, 0x60 }, \ 403e07d9cb8Szf162725 { 53, 0x10 }, \ 404e07d9cb8Szf162725 { 54, 0x18 }, \ 405e07d9cb8Szf162725 { 56, 0x08 }, \ 406e07d9cb8Szf162725 { 57, 0x10 }, \ 407e07d9cb8Szf162725 { 58, 0x08 }, \ 408e07d9cb8Szf162725 { 61, 0x60 }, \ 409e07d9cb8Szf162725 { 62, 0x10 }, \ 410e07d9cb8Szf162725 { 75, 0xff } 411e07d9cb8Szf162725 412e07d9cb8Szf162725 /* 413e07d9cb8Szf162725 * Default values for RF register R2 indexed by channel numbers; values taken 414e07d9cb8Szf162725 * from the reference driver. 415e07d9cb8Szf162725 */ 416e07d9cb8Szf162725 #define RT2560_RF2522_R2 \ 417e07d9cb8Szf162725 { \ 418e07d9cb8Szf162725 0x307f6, 0x307fb, 0x30800, 0x30805, 0x3080a, 0x3080f, 0x30814, \ 419e07d9cb8Szf162725 0x30819, 0x3081e, 0x30823, 0x30828, 0x3082d, 0x30832, 0x3083e \ 420e07d9cb8Szf162725 } 421e07d9cb8Szf162725 422e07d9cb8Szf162725 #define RT2560_RF2523_R2 \ 423e07d9cb8Szf162725 { \ 424e07d9cb8Szf162725 0x00327, 0x00328, 0x00329, 0x0032a, 0x0032b, 0x0032c, 0x0032d, \ 425e07d9cb8Szf162725 0x0032e, 0x0032f, 0x00340, 0x00341, 0x00342, 0x00343, 0x00346 \ 426e07d9cb8Szf162725 } 427e07d9cb8Szf162725 428e07d9cb8Szf162725 #define RT2560_RF2524_R2 \ 429e07d9cb8Szf162725 { \ 430e07d9cb8Szf162725 0x00327, 0x00328, 0x00329, 0x0032a, 0x0032b, 0x0032c, 0x0032d, \ 431e07d9cb8Szf162725 0x0032e, 0x0032f, 0x00340, 0x00341, 0x00342, 0x00343, 0x00346 \ 432e07d9cb8Szf162725 } 433e07d9cb8Szf162725 434e07d9cb8Szf162725 #define RT2560_RF2525_R2 \ 435e07d9cb8Szf162725 { \ 436e07d9cb8Szf162725 0x20327, 0x20328, 0x20329, 0x2032a, 0x2032b, 0x2032c, 0x2032d, \ 437e07d9cb8Szf162725 0x2032e, 0x2032f, 0x20340, 0x20341, 0x20342, 0x20343, 0x20346 \ 438e07d9cb8Szf162725 } 439e07d9cb8Szf162725 440e07d9cb8Szf162725 #define RT2560_RF2525_HI_R2 \ 441e07d9cb8Szf162725 { \ 442e07d9cb8Szf162725 0x2032f, 0x20340, 0x20341, 0x20342, 0x20343, 0x20344, 0x20345, \ 443e07d9cb8Szf162725 0x20346, 0x20347, 0x20348, 0x20349, 0x2034a, 0x2034b, 0x2034e \ 444e07d9cb8Szf162725 } 445e07d9cb8Szf162725 446e07d9cb8Szf162725 #define RT2560_RF2525E_R2 \ 447e07d9cb8Szf162725 { \ 448e07d9cb8Szf162725 0x2044d, 0x2044e, 0x2044f, 0x20460, 0x20461, 0x20462, 0x20463, \ 449e07d9cb8Szf162725 0x20464, 0x20465, 0x20466, 0x20467, 0x20468, 0x20469, 0x2046b \ 450e07d9cb8Szf162725 } 451e07d9cb8Szf162725 452e07d9cb8Szf162725 #define RT2560_RF2526_HI_R2 \ 453e07d9cb8Szf162725 { \ 454e07d9cb8Szf162725 0x0022a, 0x0022b, 0x0022b, 0x0022c, 0x0022c, 0x0022d, 0x0022d, \ 455e07d9cb8Szf162725 0x0022e, 0x0022e, 0x0022f, 0x0022d, 0x00240, 0x00240, 0x00241 \ 456e07d9cb8Szf162725 } 457e07d9cb8Szf162725 458e07d9cb8Szf162725 #define RT2560_RF2526_R2 \ 459e07d9cb8Szf162725 { \ 460e07d9cb8Szf162725 0x00226, 0x00227, 0x00227, 0x00228, 0x00228, 0x00229, 0x00229, \ 461e07d9cb8Szf162725 0x0022a, 0x0022a, 0x0022b, 0x0022b, 0x0022c, 0x0022c, 0x0022d \ 462e07d9cb8Szf162725 } 463e07d9cb8Szf162725 464e07d9cb8Szf162725 /* 465e07d9cb8Szf162725 * For dual-band RF, RF registers R1 and R4 also depend on channel number; 466e07d9cb8Szf162725 * values taken from the reference driver. 467e07d9cb8Szf162725 */ 468e07d9cb8Szf162725 #define RT2560_RF5222 \ 469e07d9cb8Szf162725 { 1, 0x08808, 0x0044d, 0x00282 }, \ 470e07d9cb8Szf162725 { 2, 0x08808, 0x0044e, 0x00282 }, \ 471e07d9cb8Szf162725 { 3, 0x08808, 0x0044f, 0x00282 }, \ 472e07d9cb8Szf162725 { 4, 0x08808, 0x00460, 0x00282 }, \ 473e07d9cb8Szf162725 { 5, 0x08808, 0x00461, 0x00282 }, \ 474e07d9cb8Szf162725 { 6, 0x08808, 0x00462, 0x00282 }, \ 475e07d9cb8Szf162725 { 7, 0x08808, 0x00463, 0x00282 }, \ 476e07d9cb8Szf162725 { 8, 0x08808, 0x00464, 0x00282 }, \ 477e07d9cb8Szf162725 { 9, 0x08808, 0x00465, 0x00282 }, \ 478e07d9cb8Szf162725 { 10, 0x08808, 0x00466, 0x00282 }, \ 479e07d9cb8Szf162725 { 11, 0x08808, 0x00467, 0x00282 }, \ 480e07d9cb8Szf162725 { 12, 0x08808, 0x00468, 0x00282 }, \ 481e07d9cb8Szf162725 { 13, 0x08808, 0x00469, 0x00282 }, \ 482e07d9cb8Szf162725 { 14, 0x08808, 0x0046b, 0x00286 }, \ 483e07d9cb8Szf162725 \ 484e07d9cb8Szf162725 { 36, 0x08804, 0x06225, 0x00287 }, \ 485e07d9cb8Szf162725 { 40, 0x08804, 0x06226, 0x00287 }, \ 486e07d9cb8Szf162725 { 44, 0x08804, 0x06227, 0x00287 }, \ 487e07d9cb8Szf162725 { 48, 0x08804, 0x06228, 0x00287 }, \ 488e07d9cb8Szf162725 { 52, 0x08804, 0x06229, 0x00287 }, \ 489e07d9cb8Szf162725 { 56, 0x08804, 0x0622a, 0x00287 }, \ 490e07d9cb8Szf162725 { 60, 0x08804, 0x0622b, 0x00287 }, \ 491e07d9cb8Szf162725 { 64, 0x08804, 0x0622c, 0x00287 }, \ 492e07d9cb8Szf162725 \ 493e07d9cb8Szf162725 { 100, 0x08804, 0x02200, 0x00283 }, \ 494e07d9cb8Szf162725 { 104, 0x08804, 0x02201, 0x00283 }, \ 495e07d9cb8Szf162725 { 108, 0x08804, 0x02202, 0x00283 }, \ 496e07d9cb8Szf162725 { 112, 0x08804, 0x02203, 0x00283 }, \ 497e07d9cb8Szf162725 { 116, 0x08804, 0x02204, 0x00283 }, \ 498e07d9cb8Szf162725 { 120, 0x08804, 0x02205, 0x00283 }, \ 499e07d9cb8Szf162725 { 124, 0x08804, 0x02206, 0x00283 }, \ 500e07d9cb8Szf162725 { 128, 0x08804, 0x02207, 0x00283 }, \ 501e07d9cb8Szf162725 { 132, 0x08804, 0x02208, 0x00283 }, \ 502e07d9cb8Szf162725 { 136, 0x08804, 0x02209, 0x00283 }, \ 503e07d9cb8Szf162725 { 140, 0x08804, 0x0220a, 0x00283 }, \ 504e07d9cb8Szf162725 \ 505e07d9cb8Szf162725 { 149, 0x08808, 0x02429, 0x00281 }, \ 506e07d9cb8Szf162725 { 153, 0x08808, 0x0242b, 0x00281 }, \ 507e07d9cb8Szf162725 { 157, 0x08808, 0x0242d, 0x00281 }, \ 508e07d9cb8Szf162725 { 161, 0x08808, 0x0242f, 0x00281 } 509e07d9cb8Szf162725 510e07d9cb8Szf162725 #ifdef __cplusplus 511e07d9cb8Szf162725 } 512e07d9cb8Szf162725 #endif 513e07d9cb8Szf162725 514e07d9cb8Szf162725 #endif /* _RT2560_REG_H */ 515