1*438b5f69SJason King /* 2*438b5f69SJason King * Copyright 2011 Jason King. 3*438b5f69SJason King * Copyright (c) 2000 Berkeley Software Design, Inc. 4*438b5f69SJason King * Copyright (c) 1997, 1998, 1999, 2000 5*438b5f69SJason King * Bill Paul <wpaul@ee.columbia.edu>. All rights reserved. 6*438b5f69SJason King * 7*438b5f69SJason King * Redistribution and use in source and binary forms, with or without 8*438b5f69SJason King * modification, are permitted provided that the following conditions 9*438b5f69SJason King * are met: 10*438b5f69SJason King * 1. Redistributions of source code must retain the above copyright 11*438b5f69SJason King * notice, this list of conditions and the following disclaimer. 12*438b5f69SJason King * 2. Redistributions in binary form must reproduce the above copyright 13*438b5f69SJason King * notice, this list of conditions and the following disclaimer in the 14*438b5f69SJason King * documentation and/or other materials provided with the distribution. 15*438b5f69SJason King * 3. All advertising materials mentioning features or use of this software 16*438b5f69SJason King * must display the following acknowledgement: 17*438b5f69SJason King * This product includes software developed by Bill Paul. 18*438b5f69SJason King * 4. Neither the name of the author nor the names of any co-contributors 19*438b5f69SJason King * may be used to endorse or promote products derived from this software 20*438b5f69SJason King * without specific prior written permission. 21*438b5f69SJason King * 22*438b5f69SJason King * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 23*438b5f69SJason King * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 24*438b5f69SJason King * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 25*438b5f69SJason King * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 26*438b5f69SJason King * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 27*438b5f69SJason King * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 28*438b5f69SJason King * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 29*438b5f69SJason King * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 30*438b5f69SJason King * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 31*438b5f69SJason King * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 32*438b5f69SJason King * THE POSSIBILITY OF SUCH DAMAGE. 33*438b5f69SJason King * 34*438b5f69SJason King */ 35*438b5f69SJason King 36*438b5f69SJason King #ifndef _PCN_H 37*438b5f69SJason King #define _PCN_H 38*438b5f69SJason King 39*438b5f69SJason King #ifdef __cplusplus 40*438b5f69SJason King extern "C" { 41*438b5f69SJason King #endif 42*438b5f69SJason King 43*438b5f69SJason King /* 44*438b5f69SJason King * 16-bit I/O map 45*438b5f69SJason King * To switch to 32-bit mode, write to RDP. 46*438b5f69SJason King */ 47*438b5f69SJason King #define PCN_IO16_APROM00 0x00 48*438b5f69SJason King #define PCN_IO16_APROM01 0x02 49*438b5f69SJason King #define PCN_IO16_APROM02 0x04 50*438b5f69SJason King #define PCN_IO16_APROM03 0x06 51*438b5f69SJason King #define PCN_IO16_APROM04 0x08 52*438b5f69SJason King #define PCN_IO16_APROM05 0x0A 53*438b5f69SJason King #define PCN_IO16_APROM06 0x0C 54*438b5f69SJason King #define PCN_IO16_APROM07 0x0E 55*438b5f69SJason King #define PCN_IO16_RDP 0x10 56*438b5f69SJason King #define PCN_IO16_RAP 0x12 57*438b5f69SJason King #define PCN_IO16_RESET 0x14 58*438b5f69SJason King #define PCN_IO16_BDP 0x16 59*438b5f69SJason King 60*438b5f69SJason King /* 61*438b5f69SJason King * 32-bit I/O map 62*438b5f69SJason King */ 63*438b5f69SJason King #define PCN_IO32_APROM00 0x00 64*438b5f69SJason King #define PCN_IO32_APROM01 0x04 65*438b5f69SJason King #define PCN_IO32_APROM02 0x08 66*438b5f69SJason King #define PCN_IO32_APROM03 0x0C 67*438b5f69SJason King #define PCN_IO32_RDP 0x10 68*438b5f69SJason King #define PCN_IO32_RAP 0x14 69*438b5f69SJason King #define PCN_IO32_RESET 0x18 70*438b5f69SJason King #define PCN_IO32_BDP 0x1C 71*438b5f69SJason King 72*438b5f69SJason King /* 73*438b5f69SJason King * CSR registers 74*438b5f69SJason King */ 75*438b5f69SJason King #define PCN_CSR_CSR 0x00 76*438b5f69SJason King #define PCN_CSR_IAB0 0x01 77*438b5f69SJason King #define PCN_CSR_IAB1 0x02 78*438b5f69SJason King #define PCN_CSR_IMR 0x03 79*438b5f69SJason King #define PCN_CSR_TFEAT 0x04 80*438b5f69SJason King #define PCN_CSR_EXTCTL1 0x05 81*438b5f69SJason King #define PCN_CSR_DTBLLEN 0x06 82*438b5f69SJason King #define PCN_CSR_EXTCTL2 0x07 83*438b5f69SJason King #define PCN_CSR_MAR0 0x08 84*438b5f69SJason King #define PCN_CSR_MAR1 0x09 85*438b5f69SJason King #define PCN_CSR_MAR2 0x0A 86*438b5f69SJason King #define PCN_CSR_MAR3 0x0B 87*438b5f69SJason King #define PCN_CSR_PAR0 0x0C 88*438b5f69SJason King #define PCN_CSR_PAR1 0x0D 89*438b5f69SJason King #define PCN_CSR_PAR2 0x0E 90*438b5f69SJason King #define PCN_CSR_MODE 0x0F 91*438b5f69SJason King #define PCN_CSR_RXADDR0 0x18 92*438b5f69SJason King #define PCN_CSR_RXADDR1 0x19 93*438b5f69SJason King #define PCN_CSR_TXADDR0 0x1E 94*438b5f69SJason King #define PCN_CSR_TXADDR1 0x1F 95*438b5f69SJason King #define PCN_CSR_TXPOLL 0x2F 96*438b5f69SJason King #define PCN_CSR_RXPOLL 0x31 97*438b5f69SJason King #define PCN_CSR_RXRINGLEN 0x4C 98*438b5f69SJason King #define PCN_CSR_TXRINGLEN 0x4E 99*438b5f69SJason King #define PCN_CSR_DMACTL 0x50 100*438b5f69SJason King #define PCN_CSR_BUSTIMER 0x52 101*438b5f69SJason King #define PCN_CSR_MEMERRTIMEO 0x64 102*438b5f69SJason King #define PCN_CSR_ONNOWMISC 0x74 103*438b5f69SJason King #define PCN_CSR_ADVFEAT 0x7A 104*438b5f69SJason King #define PCN_CSR_MACCFG 0x7D 105*438b5f69SJason King #define PCN_CSR_CHIPID0 0x58 106*438b5f69SJason King #define PCN_CSR_CHIPID1 0x59 107*438b5f69SJason King 108*438b5f69SJason King 109*438b5f69SJason King #define PCN_CSR_INIT 0x0001 110*438b5f69SJason King #define PCN_CSR_START 0x0002 111*438b5f69SJason King #define PCN_CSR_STOP 0x0004 112*438b5f69SJason King #define PCN_CSR_TX 0x0008 113*438b5f69SJason King #define PCN_CSR_TXON 0x0010 114*438b5f69SJason King #define PCN_CSR_RXON 0x0020 115*438b5f69SJason King #define PCN_CSR_INTEN 0x0040 116*438b5f69SJason King #define PCN_CSR_INTR 0x0080 117*438b5f69SJason King #define PCN_CSR_IDONE 0x0100 118*438b5f69SJason King #define PCN_CSR_TINT 0x0200 119*438b5f69SJason King #define PCN_CSR_RINT 0x0400 120*438b5f69SJason King #define PCN_CSR_MERR 0x0800 121*438b5f69SJason King #define PCN_CSR_MISS 0x1000 122*438b5f69SJason King #define PCN_CSR_CERR 0x2000 123*438b5f69SJason King #define PCN_CSR_ERR 0x8000 124*438b5f69SJason King #define PCN_CSR_STR \ 125*438b5f69SJason King "\020" \ 126*438b5f69SJason King "\001INIT" \ 127*438b5f69SJason King "\002START" \ 128*438b5f69SJason King "\003STOP" \ 129*438b5f69SJason King "\004TX" \ 130*438b5f69SJason King "\005TXON" \ 131*438b5f69SJason King "\006RXON" \ 132*438b5f69SJason King "\007INTEN" \ 133*438b5f69SJason King "\010INTR" \ 134*438b5f69SJason King "\011IDONE" \ 135*438b5f69SJason King "\012TINT" \ 136*438b5f69SJason King "\013RINT" \ 137*438b5f69SJason King "\014MERR" \ 138*438b5f69SJason King "\015MISS" \ 139*438b5f69SJason King "\016CERR" \ 140*438b5f69SJason King "\017ERR" 141*438b5f69SJason King 142*438b5f69SJason King /* 143*438b5f69SJason King * Interrupt masks and deferral control (CSR3) 144*438b5f69SJason King */ 145*438b5f69SJason King #define PCN_IMR_BSWAP 0x0004 146*438b5f69SJason King #define PCN_IMR_ENMBA 0x0008 /* enable modified backoff alg */ 147*438b5f69SJason King #define PCN_IMR_DXMT2PD 0x0010 148*438b5f69SJason King #define PCN_IMR_LAPPEN 0x0020 /* lookahead packet processing enb */ 149*438b5f69SJason King #define PCN_IMR_DXSUFLO 0x0040 /* disable TX stop on underflow */ 150*438b5f69SJason King #define PCN_IMR_IDONE 0x0100 151*438b5f69SJason King #define PCN_IMR_TINT 0x0200 152*438b5f69SJason King #define PCN_IMR_RINT 0x0400 153*438b5f69SJason King #define PCN_IMR_MERR 0x0800 154*438b5f69SJason King #define PCN_IMR_MISS 0x1000 155*438b5f69SJason King #define PCN_IMR_STR \ 156*438b5f69SJason King "\020" \ 157*438b5f69SJason King "\003BSWAP" \ 158*438b5f69SJason King "\004ENMBA" \ 159*438b5f69SJason King "\005DXMT2PD" \ 160*438b5f69SJason King "\006LAPPEN" \ 161*438b5f69SJason King "\007DXSUFLO" \ 162*438b5f69SJason King "\010IDONE" \ 163*438b5f69SJason King "\011TINT" \ 164*438b5f69SJason King "\012RINT" \ 165*438b5f69SJason King "\013MERR" \ 166*438b5f69SJason King "\014MISS" 167*438b5f69SJason King 168*438b5f69SJason King /* 169*438b5f69SJason King * Test and features control (CSR4) 170*438b5f69SJason King */ 171*438b5f69SJason King #define PCN_TFEAT_TXSTRTMASK 0x0004 172*438b5f69SJason King #define PCN_TFEAT_TXSTRT 0x0008 173*438b5f69SJason King #define PCN_TFEAT_RXCCOFLOWM 0x0010 /* Rx collision counter oflow */ 174*438b5f69SJason King #define PCN_TFEAT_RXCCOFLOW 0x0020 175*438b5f69SJason King #define PCN_TFEAT_UINT 0x0040 176*438b5f69SJason King #define PCN_TFEAT_UINTREQ 0x0080 177*438b5f69SJason King #define PCN_TFEAT_MISSOFLOWM 0x0100 178*438b5f69SJason King #define PCN_TFEAT_MISSOFLOW 0x0200 179*438b5f69SJason King #define PCN_TFEAT_STRIP_FCS 0x0400 180*438b5f69SJason King #define PCN_TFEAT_PAD_TX 0x0800 181*438b5f69SJason King #define PCN_TFEAT_TXDPOLL 0x1000 182*438b5f69SJason King #define PCN_TFEAT_DMAPLUS 0x4000 183*438b5f69SJason King 184*438b5f69SJason King /* 185*438b5f69SJason King * Extended control and interrupt 1 (CSR5) 186*438b5f69SJason King */ 187*438b5f69SJason King #define PCN_EXTCTL1_SPND 0x0001 /* suspend */ 188*438b5f69SJason King #define PCN_EXTCTL1_MPMODE 0x0002 /* magic packet mode */ 189*438b5f69SJason King #define PCN_EXTCTL1_MPENB 0x0004 /* magic packet enable */ 190*438b5f69SJason King #define PCN_EXTCTL1_MPINTEN 0x0008 /* magic packet interrupt enable */ 191*438b5f69SJason King #define PCN_EXTCTL1_MPINT 0x0010 /* magic packet interrupt */ 192*438b5f69SJason King #define PCN_EXTCTL1_MPPLBA 0x0020 /* magic packet phys. logical bcast */ 193*438b5f69SJason King #define PCN_EXTCTL1_EXDEFEN 0x0040 /* excessive deferral interrupt enb. */ 194*438b5f69SJason King #define PCN_EXTCTL1_EXDEF 0x0080 /* excessive deferral interrupt */ 195*438b5f69SJason King #define PCN_EXTCTL1_SINTEN 0x0400 /* system interrupt enable */ 196*438b5f69SJason King #define PCN_EXTCTL1_SINT 0x0800 /* system interrupt */ 197*438b5f69SJason King #define PCN_EXTCTL1_LTINTEN 0x4000 /* last TX interrupt enb */ 198*438b5f69SJason King #define PCN_EXTCTL1_TXOKINTD 0x8000 /* TX OK interrupt disable */ 199*438b5f69SJason King #define PCN_EXTCTL1_STR \ 200*438b5f69SJason King "\020" \ 201*438b5f69SJason King "\001SPND" \ 202*438b5f69SJason King "\002MPMODE" \ 203*438b5f69SJason King "\003MPENB" \ 204*438b5f69SJason King "\004MPINTEN" \ 205*438b5f69SJason King "\005MPINT" \ 206*438b5f69SJason King "\006MPPLB" \ 207*438b5f69SJason King "\007EXDEFEN" \ 208*438b5f69SJason King "\010EXDEF" \ 209*438b5f69SJason King "\013SINTEN" \ 210*438b5f69SJason King "\014SINT" \ 211*438b5f69SJason King "\017LTINTEN" \ 212*438b5f69SJason King "\020TXOKINTD" 213*438b5f69SJason King 214*438b5f69SJason King /* 215*438b5f69SJason King * RX/TX descriptor len (CSR6) 216*438b5f69SJason King */ 217*438b5f69SJason King #define PCN_DTBLLEN_RLEN 0x0F00 218*438b5f69SJason King #define PCN_DTBLLEN_TLEN 0xF000 219*438b5f69SJason King 220*438b5f69SJason King /* 221*438b5f69SJason King * Extended control and interrupt 2 (CSR7) 222*438b5f69SJason King */ 223*438b5f69SJason King #define PCN_EXTCTL2_MIIPDTINTE 0x0001 224*438b5f69SJason King #define PCN_EXTCTL2_MIIPDTINT 0x0002 225*438b5f69SJason King #define PCN_EXTCTL2_MCCIINTE 0x0004 226*438b5f69SJason King #define PCN_EXTCTL2_MCCIINT 0x0008 227*438b5f69SJason King #define PCN_EXTCTL2_MCCINTE 0x0010 228*438b5f69SJason King #define PCN_EXTCTL2_MCCINT 0x0020 229*438b5f69SJason King #define PCN_EXTCTL2_MAPINTE 0x0040 230*438b5f69SJason King #define PCN_EXTCTL2_MAPINT 0x0080 231*438b5f69SJason King #define PCN_EXTCTL2_MREINTE 0x0100 232*438b5f69SJason King #define PCN_EXTCTL2_MREINT 0x0200 233*438b5f69SJason King #define PCN_EXTCTL2_STINTE 0x0400 234*438b5f69SJason King #define PCN_EXTCTL2_STINT 0x0800 235*438b5f69SJason King #define PCN_EXTCTL2_RXDPOLL 0x1000 236*438b5f69SJason King #define PCN_EXTCTL2_RDMD 0x2000 237*438b5f69SJason King #define PCN_EXTCTL2_RXFRTG 0x4000 238*438b5f69SJason King #define PCN_EXTCTL2_FASTSPNDE 0x8000 239*438b5f69SJason King #define PCN_EXTCTL2_STR \ 240*438b5f69SJason King "\020" \ 241*438b5f69SJason King "\001MIIPDTINTE" \ 242*438b5f69SJason King "\002MIIPDTINT" \ 243*438b5f69SJason King "\003MCCIINTTE" \ 244*438b5f69SJason King "\004MCCIINT" \ 245*438b5f69SJason King "\005MCCINTE" \ 246*438b5f69SJason King "\006MCCINT" \ 247*438b5f69SJason King "\007MAPINTE" \ 248*438b5f69SJason King "\010MAPINT" \ 249*438b5f69SJason King "\011MRTINTE" \ 250*438b5f69SJason King "\012MREINT" \ 251*438b5f69SJason King "\013STINTE" \ 252*438b5f69SJason King "\014STINT" \ 253*438b5f69SJason King "\015RXDPOLL" \ 254*438b5f69SJason King "\016RDMD" \ 255*438b5f69SJason King "\017RXFRTG" \ 256*438b5f69SJason King "\020FASTSPNDE" 257*438b5f69SJason King 258*438b5f69SJason King /* 259*438b5f69SJason King * Mode (CSR15) 260*438b5f69SJason King */ 261*438b5f69SJason King #define PCN_MODE_RXD 0x0001 /* RX disable */ 262*438b5f69SJason King #define PCN_MODE_TXD 0x0002 /* TX disable */ 263*438b5f69SJason King #define PCN_MODE_LOOP 0x0004 /* loopback enable */ 264*438b5f69SJason King #define PCN_MODE_TXCRCD 0x0008 265*438b5f69SJason King #define PCN_MODE_FORCECOLL 0x0010 266*438b5f69SJason King #define PCN_MODE_RETRYD 0x0020 267*438b5f69SJason King #define PCN_MODE_INTLOOP 0x0040 268*438b5f69SJason King #define PCN_MODE_PORTSEL 0x0180 269*438b5f69SJason King #define PCN_MODE_RXVPAD 0x2000 270*438b5f69SJason King #define PCN_MODE_RXNOBROAD 0x4000 271*438b5f69SJason King #define PCN_MODE_PROMISC 0x8000 272*438b5f69SJason King #define PCN_MODE_STR \ 273*438b5f69SJason King "\020" \ 274*438b5f69SJason King "\001RXD" \ 275*438b5f69SJason King "\002TXD" \ 276*438b5f69SJason King "\003LOOP" \ 277*438b5f69SJason King "\004TXCRCD" \ 278*438b5f69SJason King "\005FORCECOLL" \ 279*438b5f69SJason King "\006RETRYD" \ 280*438b5f69SJason King "\007INTLOOP" \ 281*438b5f69SJason King "\016RXVPAD" \ 282*438b5f69SJason King "\017RXNOBROAD" \ 283*438b5f69SJason King "\020PROMISC" 284*438b5f69SJason King 285*438b5f69SJason King /* Settings for PCN_MODE_PORTSEL when ASEL (BCR2[1]) is 0 */ 286*438b5f69SJason King #define PCN_PORT_AUI 0x0000 287*438b5f69SJason King #define PCN_PORT_10BASET 0x0080 288*438b5f69SJason King #define PCN_PORT_GPSI 0x0100 289*438b5f69SJason King #define PCN_PORT_MII 0x0180 290*438b5f69SJason King 291*438b5f69SJason King /* 292*438b5f69SJason King * Chip ID values. 293*438b5f69SJason King */ 294*438b5f69SJason King 295*438b5f69SJason King #define CHIPID_MANFID(x) (((x) >> 1) & 0x3ff) 296*438b5f69SJason King #define CHIPID_PARTID(x) (((x) >> 12) & 0xffff) 297*438b5f69SJason King #define CHIPID_VER(x) (((x) >> 28) & 0x7) 298*438b5f69SJason King 299*438b5f69SJason King /* CSR88-89: Chip ID masks */ 300*438b5f69SJason King #define Am79C970 0x0003 301*438b5f69SJason King #define Am79C970A 0x2621 302*438b5f69SJason King #define Am79C971 0x2623 303*438b5f69SJason King #define Am79C972 0x2624 304*438b5f69SJason King #define Am79C973 0x2625 305*438b5f69SJason King #define Am79C978 0x2626 306*438b5f69SJason King #define Am79C975 0x2627 307*438b5f69SJason King #define Am79C976 0x2628 308*438b5f69SJason King 309*438b5f69SJason King /* 310*438b5f69SJason King * Advanced feature control (CSR122) 311*438b5f69SJason King */ 312*438b5f69SJason King #define PCN_AFC_RXALIGN 0x0001 313*438b5f69SJason King 314*438b5f69SJason King /* 315*438b5f69SJason King * BCR (bus control) registers 316*438b5f69SJason King */ 317*438b5f69SJason King #define PCN_BCR_MMRA 0x00 /* Master Mode Read Active */ 318*438b5f69SJason King #define PCN_BCR_MMW 0x01 /* Master Mode Write Active */ 319*438b5f69SJason King #define PCN_BCR_MISCCFG 0x02 320*438b5f69SJason King #define PCN_BCR_LED0 0x04 321*438b5f69SJason King #define PCN_BCR_LED1 0x05 322*438b5f69SJason King #define PCN_BCR_LED2 0x06 323*438b5f69SJason King #define PCN_BCR_LED3 0x07 324*438b5f69SJason King #define PCN_BCR_DUPLEX 0x09 325*438b5f69SJason King #define PCN_BCR_BUSCTL 0x12 326*438b5f69SJason King #define PCN_BCR_EECTL 0x13 327*438b5f69SJason King #define PCN_BCR_SSTYLE 0x14 328*438b5f69SJason King #define PCN_BCR_PCILAT 0x16 329*438b5f69SJason King #define PCN_BCR_PCISUBVENID 0x17 330*438b5f69SJason King #define PCN_BCR_PCISUBSYSID 0x18 331*438b5f69SJason King #define PCN_BCR_SRAMSIZE 0x19 332*438b5f69SJason King #define PCN_BCR_SRAMBOUND 0x1A 333*438b5f69SJason King #define PCN_BCR_SRAMCTL 0x1B 334*438b5f69SJason King #define PCN_BCR_TIMER 0x1F 335*438b5f69SJason King #define PCN_BCR_MIICTL 0x20 336*438b5f69SJason King #define PCN_BCR_MIIADDR 0x21 337*438b5f69SJason King #define PCN_BCR_MIIDATA 0x22 338*438b5f69SJason King #define PCN_BCR_PCIVENID 0x23 339*438b5f69SJason King #define PCN_BCR_PCIPCAP 0x24 340*438b5f69SJason King #define PCN_BCR_DATA0 0x25 341*438b5f69SJason King #define PCN_BCR_DATA1 0x26 342*438b5f69SJason King #define PCN_BCR_DATA2 0x27 343*438b5f69SJason King #define PCN_BCR_DATA3 0x28 344*438b5f69SJason King #define PCN_BCR_DATA4 0x29 345*438b5f69SJason King #define PCN_BCR_DATA5 0x2A 346*438b5f69SJason King #define PCN_BCR_DATA6 0x2B 347*438b5f69SJason King #define PCN_BCR_DATA7 0x2C 348*438b5f69SJason King #define PCN_BCR_ONNOWPAT0 0x2D 349*438b5f69SJason King #define PCN_BCR_ONNOWPAT1 0x2E 350*438b5f69SJason King #define PCN_BCR_ONNOWPAT2 0x2F 351*438b5f69SJason King #define PCN_BCR_PHYSEL 0x31 352*438b5f69SJason King 353*438b5f69SJason King /* 354*438b5f69SJason King * Miscellaneous Configuration (BCR2) 355*438b5f69SJason King */ 356*438b5f69SJason King #define PCN_MISC_TMAULOOP 1<<14 /* T-MAU Loopback packet enable. */ 357*438b5f69SJason King #define PCN_MISC_LEDPE 1<<12 /* LED Program Enable */ 358*438b5f69SJason King #define PCN_MISC_APROMWE 1<<8 /* Address PROM Write Enable */ 359*438b5f69SJason King #define PCN_MISC_INTLEVEL 1<<7 /* Interrupt level */ 360*438b5f69SJason King #define PCN_MISC_EADISEL 1<<3 /* EADI Select */ 361*438b5f69SJason King #define PCN_MISC_AWAKE 1<<2 /* Power saving mode select */ 362*438b5f69SJason King #define PCN_MISC_ASEL 1<<1 /* Auto Select */ 363*438b5f69SJason King #define PCN_MISC_XMAUSEL 1<<0 /* Reserved. */ 364*438b5f69SJason King 365*438b5f69SJason King /* 366*438b5f69SJason King * Full duplex control (BCR9) 367*438b5f69SJason King */ 368*438b5f69SJason King #define PCN_DUPLEX_FDEN 0x0001 /* Full-duplex enable */ 369*438b5f69SJason King #define PCN_DUPLEX_AUI 0x0002 /* AUI full-duplex */ 370*438b5f69SJason King #define PCN_DUPLEX_FDRPAD 0x0004 /* Full-duplex runt pkt accept dis. */ 371*438b5f69SJason King 372*438b5f69SJason King /* 373*438b5f69SJason King * Burst and bus control register (BCR18) 374*438b5f69SJason King */ 375*438b5f69SJason King #define PCN_BUSCTL_BWRITE 0x0020 376*438b5f69SJason King #define PCN_BUSCTL_BREAD 0x0040 377*438b5f69SJason King #define PCN_BUSCTL_DWIO 0x0080 378*438b5f69SJason King #define PCN_BUSCTL_EXTREQ 0x0100 379*438b5f69SJason King #define PCN_BUSCTL_MEMCMD 0x0200 380*438b5f69SJason King #define PCN_BUSCTL_NOUFLOW 0x0800 381*438b5f69SJason King #define PCN_BUSCTL_ROMTMG 0xF000 382*438b5f69SJason King 383*438b5f69SJason King /* 384*438b5f69SJason King * EEPROM control (BCR19) 385*438b5f69SJason King */ 386*438b5f69SJason King #define PCN_EECTL_EDATA 0x0001 387*438b5f69SJason King #define PCN_EECTL_ECLK 0x0002 388*438b5f69SJason King #define PCN_EECTL_EECS 0x0004 389*438b5f69SJason King #define PCN_EECTL_EEN 0x0100 390*438b5f69SJason King #define PCN_EECTL_EEDET 0x2000 391*438b5f69SJason King #define PCN_EECTL_PREAD 0x4000 392*438b5f69SJason King #define PCN_EECTL_PVALID 0x8000 393*438b5f69SJason King 394*438b5f69SJason King /* 395*438b5f69SJason King * Software style (BCR20) 396*438b5f69SJason King */ 397*438b5f69SJason King #define PCN_SSTYLE_APERREN 0x0400 /* advanced parity error checking */ 398*438b5f69SJason King #define PCN_SSTYLE_SSIZE32 0x0100 399*438b5f69SJason King #define PCN_SSTYLE_SWSTYLE 0x00FF 400*438b5f69SJason King 401*438b5f69SJason King #define PCN_SWSTYLE_LANCE 0x0000 402*438b5f69SJason King #define PCN_SWSTYLE_PCNETPCI 0x0102 403*438b5f69SJason King #define PCN_SWSTYLE_PCNETPCI_BURST 0x0103 404*438b5f69SJason King 405*438b5f69SJason King /* 406*438b5f69SJason King * MII control and status (BCR32) 407*438b5f69SJason King */ 408*438b5f69SJason King #define PCN_MIICTL_MIILP 0x0002 /* MII internal loopback */ 409*438b5f69SJason King #define PCN_MIICTL_XPHYSP 0x0008 /* external PHY speed */ 410*438b5f69SJason King #define PCN_MIICTL_XPHYFD 0x0010 /* external PHY full duplex */ 411*438b5f69SJason King #define PCN_MIICTL_XPHYANE 0x0020 /* external phy auto-neg enable */ 412*438b5f69SJason King #define PCN_MIICTL_XPHYRST 0x0040 /* external PHY reset */ 413*438b5f69SJason King #define PCN_MIICTL_DANAS 0x0080 /* disable auto-neg auto-setup */ 414*438b5f69SJason King #define PCN_MIICTL_APDW 0x0700 /* auto-poll dwell time */ 415*438b5f69SJason King #define PCN_MIICTL_APEP 0x0100 /* auto-poll external PHY */ 416*438b5f69SJason King #define PCN_MIICTL_FMDC 0x3000 /* data clock speed */ 417*438b5f69SJason King #define PCN_MIICTL_MIIPD 0x4000 /* PHY detect */ 418*438b5f69SJason King #define PCN_MIICTL_ANTST 0x8000 /* Manufacturing test */ 419*438b5f69SJason King 420*438b5f69SJason King /* 421*438b5f69SJason King * MII address register (BCR33) 422*438b5f69SJason King */ 423*438b5f69SJason King #define PCN_MIIADDR_REGAD 0x001F 424*438b5f69SJason King #define PCN_MIIADDR_PHYAD 0x03E0 425*438b5f69SJason King 426*438b5f69SJason King /* addresses of internal PHYs */ 427*438b5f69SJason King #define PCN_PHYAD_100BTX 30 428*438b5f69SJason King #define PCN_PHYAD_10BT 31 429*438b5f69SJason King 430*438b5f69SJason King /* 431*438b5f69SJason King * MII data register (BCR34) 432*438b5f69SJason King */ 433*438b5f69SJason King #define PCN_MIIDATA_MIIMD 0xFFFF 434*438b5f69SJason King 435*438b5f69SJason King /* 436*438b5f69SJason King * PHY selection (BCR49) (HomePNA NIC only) 437*438b5f69SJason King */ 438*438b5f69SJason King #define PCN_PHYSEL_PHYSEL 0x0003 439*438b5f69SJason King #define PCN_PHYSEL_DEFAULT 0x0300 440*438b5f69SJason King #define PCN_PHYSEL_PCNET 0x8000 441*438b5f69SJason King 442*438b5f69SJason King #define PCN_PHY_10BT 0x0000 443*438b5f69SJason King #define PCN_PHY_HOMEPNA 0x0001 444*438b5f69SJason King #define PCN_PHY_EXTERNAL 0x0002 445*438b5f69SJason King 446*438b5f69SJason King #ifdef __cplusplus 447*438b5f69SJason King } 448*438b5f69SJason King #endif 449*438b5f69SJason King 450*438b5f69SJason King #endif /* _PCN_H */ 451