1 /* 2 * CDDL HEADER START 3 * 4 * The contents of this file are subject to the terms of the 5 * Common Development and Distribution License (the "License"). 6 * You may not use this file except in compliance with the License. 7 * 8 * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 9 * or http://www.opensolaris.org/os/licensing. 10 * See the License for the specific language governing permissions 11 * and limitations under the License. 12 * 13 * When distributing Covered Code, include this CDDL HEADER in each 14 * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 15 * If applicable, add the following below this CDDL HEADER, with the 16 * fields enclosed by brackets "[]" replaced with your own identifying 17 * information: Portions Copyright [yyyy] [name of copyright owner] 18 * 19 * CDDL HEADER END 20 */ 21 /* 22 * Copyright 2008 Sun Microsystems, Inc. All rights reserved. 23 * Use is subject to license terms. 24 */ 25 26 #ifndef _SYS_HXGE_HXGE_RXDMA_H 27 #define _SYS_HXGE_HXGE_RXDMA_H 28 29 #pragma ident "%Z%%M% %I% %E% SMI" 30 31 #ifdef __cplusplus 32 extern "C" { 33 #endif 34 35 #include <hxge_rdc_hw.h> 36 #include <hpi_rxdma.h> 37 38 #define RXDMA_CK_DIV_DEFAULT 7500 /* 25 usec */ 39 #define RXDMA_RCR_PTHRES_DEFAULT 0x20 40 #define RXDMA_RCR_TO_DEFAULT 0x8 41 #define RXDMA_HDR_SIZE_DEFAULT 2 42 #define RXDMA_HDR_SIZE_FULL 6 /* entire header of 6B */ 43 44 /* 45 * Receive Completion Ring (RCR) 46 */ 47 #define RCR_PKT_BUF_ADDR_SHIFT 0 /* bit 37:0 */ 48 #define RCR_PKT_BUF_ADDR_SHIFT_FULL 6 /* fulll buffer address */ 49 #define RCR_PKT_BUF_ADDR_MASK 0x0000003FFFFFFFFFULL 50 #define RCR_PKTBUFSZ_SHIFT 38 /* bit 39:38 */ 51 #define RCR_PKTBUFSZ_MASK 0x000000C000000000ULL 52 #define RCR_L2_LEN_SHIFT 40 /* bit 53:40 */ 53 #define RCR_L2_LEN_MASK 0x003fff0000000000ULL 54 #define RCR_ERROR_SHIFT 54 /* bit 57:54 */ 55 #define RCR_ERROR_MASK 0x03C0000000000000ULL 56 #define RCR_PKT_TYPE_SHIFT 61 /* bit 62:61 */ 57 #define RCR_PKT_TYPE_MASK 0x6000000000000000ULL 58 #define RCR_MULTI_SHIFT 63 /* bit 63 */ 59 #define RCR_MULTI_MASK 0x8000000000000000ULL 60 61 #define RCR_PKTBUFSZ_0 0x00 62 #define RCR_PKTBUFSZ_1 0x01 63 #define RCR_PKTBUFSZ_2 0x02 64 #define RCR_SINGLE_BLOCK 0x03 65 66 #define RCR_NO_ERROR 0x0 67 #define RCR_CTRL_FIFO_DED 0x1 68 #define RCR_DATA_FIFO_DED 0x2 69 #define RCR_ERROR_RESERVE 0x4 70 71 #define RCR_PKT_IS_TCP 0x2000000000000000ULL 72 #define RCR_PKT_IS_UDP 0x4000000000000000ULL 73 #define RCR_PKT_IS_SCTP 0x6000000000000000ULL 74 75 #define RDC_INT_MASK_RBRFULL_SHIFT 34 76 #define RDC_INT_MASK_RBRFULL_MASK 0x0000000400000000ULL 77 #define RDC_INT_MASK_RBREMPTY_SHIFT 35 78 #define RDC_INT_MASK_RBREMPTY_MASK 0x0000000800000000ULL 79 #define RDC_INT_MASK_RCRFULL_SHIFT 36 80 #define RDC_INT_MASK_RCRFULL_MASK 0x0000001000000000ULL 81 #define RDC_INT_MASK_RCRSH_FULL_SHIFT 39 82 #define RDC_INT_MASK_RCRSH_FULL_MASK 0x0000008000000000ULL 83 #define RDC_INT_MASK_RBR_PRE_EMPTY_SHIFT 40 84 #define RDC_INT_MASK_RBR_PRE_EMPTY_MASK 0x0000010000000000ULL 85 #define RDC_INT_MASK_RBR_PRE_PAR_SHIFT 43 86 #define RDC_INT_MASK_RBR_PRE_PAR_MASK 0x0000080000000000ULL 87 #define RDC_INT_MASK_RCR_SHA_PAR_SHIFT 44 88 #define RDC_INT_MASK_RCR_SHA_PAR_MASK 0x0000100000000000ULL 89 #define RDC_INT_MASK_RCRTO_SHIFT 45 90 #define RDC_INT_MASK_RCRTO_MASK 0x0000200000000000ULL 91 #define RDC_INT_MASK_THRES_SHIFT 46 92 #define RDC_INT_MASK_THRES_MASK 0x0000400000000000ULL 93 #define RDC_INT_MASK_PEU_ERR_SHIFT 52 94 #define RDC_INT_MASK_PEU_ERR_MASK 0x0010000000000000ULL 95 #define RDC_INT_MASK_RBR_CPL_SHIFT 53 96 #define RDC_INT_MASK_RBR_CPL_MASK 0x0020000000000000ULL 97 #define RDC_INT_MASK_ALL (RDC_INT_MASK_RBRFULL_MASK | \ 98 RDC_INT_MASK_RBREMPTY_MASK | \ 99 RDC_INT_MASK_RCRFULL_MASK | \ 100 RDC_INT_MASK_RCRSH_FULL_MASK | \ 101 RDC_INT_MASK_RBR_PRE_EMPTY_MASK | \ 102 RDC_INT_MASK_RBR_PRE_PAR_MASK | \ 103 RDC_INT_MASK_RCR_SHA_PAR_MASK | \ 104 RDC_INT_MASK_RCRTO_MASK | \ 105 RDC_INT_MASK_THRES_MASK | \ 106 RDC_INT_MASK_PEU_ERR_MASK | \ 107 RDC_INT_MASK_RBR_CPL_MASK) 108 109 #define RDC_STAT_PKTREAD_SHIFT 0 /* WO, bit 15:0 */ 110 #define RDC_STAT_PKTREAD_MASK 0x000000000000ffffULL 111 #define RDC_STAT_PTRREAD_SHIFT 16 /* WO, bit 31:16 */ 112 #define RDC_STAT_PTRREAD_MASK 0x00000000FFFF0000ULL 113 114 #define RDC_STAT_RBRFULL_SHIFT 34 /* RO, bit 34 */ 115 #define RDC_STAT_RBRFULL 0x0000000400000000ULL 116 #define RDC_STAT_RBRFULL_MASK 0x0000000400000000ULL 117 #define RDC_STAT_RBREMPTY_SHIFT 35 /* RW1C, bit 35 */ 118 #define RDC_STAT_RBREMPTY 0x0000000800000000ULL 119 #define RDC_STAT_RBREMPTY_MASK 0x0000000800000000ULL 120 #define RDC_STAT_RCR_FULL_SHIFT 36 /* RW1C, bit 36 */ 121 #define RDC_STAT_RCR_FULL 0x0000001000000000ULL 122 #define RDC_STAT_RCR_FULL_MASK 0x0000001000000000ULL 123 124 #define RDC_STAT_RCR_SHDW_FULL_SHIFT 39 /* RW1C, bit 39 */ 125 #define RDC_STAT_RCR_SHDW_FULL 0x0000008000000000ULL 126 #define RDC_STAT_RCR_SHDW_FULL_MASK 0x0000008000000000ULL 127 #define RDC_STAT_RBR_PRE_EMPTY_SHIFT 40 /* RO, bit 40 */ 128 #define RDC_STAT_RBR_PRE_EMPTY 0x0000010000000000ULL 129 #define RDC_STAT_RBR_PRE_EMPTY_MASK 0x0000010000000000ULL 130 131 #define RDC_STAT_RBR_PRE_PAR_SHIFT 43 /* RO, bit 43 */ 132 #define RDC_STAT_RBR_PRE_PAR 0x0000080000000000ULL 133 #define RDC_STAT_RBR_PRE_PAR_MASK 0x0000080000000000ULL 134 #define RDC_STAT_RCR_SHA_PAR_SHIFT 44 /* RO, bit 44 */ 135 #define RDC_STAT_RCR_SHA_PAR 0x0000100000000000ULL 136 #define RDC_STAT_RCR_SHA_PAR_MASK 0x0000100000000000ULL 137 138 #define RDC_STAT_RCR_TO_SHIFT 45 /* RW1C, bit 45 */ 139 #define RDC_STAT_RCR_TO 0x0000200000000000ULL 140 #define RDC_STAT_RCR_TO_MASK 0x0000200000000000ULL 141 #define RDC_STAT_RCR_THRES_SHIFT 46 /* RO, bit 46 */ 142 #define RDC_STAT_RCR_THRES 0x0000400000000000ULL 143 #define RDC_STAT_RCR_THRES_MASK 0x0000400000000000ULL 144 #define RDC_STAT_RCR_MEX_SHIFT 47 /* RW, bit 47 */ 145 #define RDC_STAT_RCR_MEX 0x0000800000000000ULL 146 #define RDC_STAT_RCR_MEX_MASK 0x0000800000000000ULL 147 148 #define RDC_STAT_PEU_ERR_SHIFT 52 /* RO, bit 52 */ 149 #define RDC_STAT_PEU_ERR 0x0010000000000000ULL 150 #define RDC_STAT_PEU_ERR_MASK 0x0010000000000000ULL 151 152 #define RDC_STAT_RBR_CPL_SHIFT 53 /* RO, bit 53 */ 153 #define RDC_STAT_RBR_CPL 0x0020000000000000ULL 154 #define RDC_STAT_RBR_CPL_MASK 0x0020000000000000ULL 155 156 #define RDC_STAT_ERROR RDC_INT_MASK_ALL 157 158 /* the following are write 1 to clear bits */ 159 #define RDC_STAT_WR1C (RDC_STAT_RBREMPTY | \ 160 RDC_STAT_RCR_SHDW_FULL | \ 161 RDC_STAT_RBR_PRE_EMPTY | \ 162 RDC_STAT_RBR_PRE_PAR | \ 163 RDC_STAT_RCR_SHA_PAR | \ 164 RDC_STAT_RCR_TO | \ 165 RDC_STAT_RCR_THRES | \ 166 RDC_STAT_RBR_CPL | \ 167 RDC_STAT_PEU_ERR) 168 169 typedef union _rcr_entry_t { 170 uint64_t value; 171 struct { 172 #if defined(_BIG_ENDIAN) 173 uint64_t multi:1; 174 uint64_t pkt_type:2; 175 uint64_t reserved:3; 176 uint64_t error:4; 177 uint64_t l2_len:14; 178 uint64_t pktbufsz:2; 179 uint64_t pkt_buf_addr:38; 180 #else 181 uint64_t pkt_buf_addr:38; 182 uint64_t pktbufsz:2; 183 uint64_t l2_len:14; 184 uint64_t error:4; 185 uint64_t reserved:3; 186 uint64_t pkt_type:2; 187 uint64_t multi:1; 188 #endif 189 } bits; 190 } rcr_entry_t, *p_rcr_entry_t; 191 192 #define RX_DMA_MAILBOX_BYTE_LENGTH 64 193 #define RX_DMA_MBOX_UNUSED_1 8 194 #define RX_DMA_MBOX_UNUSED_2 16 195 196 typedef struct _rxdma_mailbox_t { 197 rdc_stat_t rxdma_ctl_stat; /* 8 bytes */ 198 rdc_rbr_qlen_t rbr_stat; /* 8 bytes */ 199 rdc_rbr_head_t rbr_hdh; /* 8 bytes */ 200 uint8_t resv_1[RX_DMA_MBOX_UNUSED_1]; 201 rdc_rcr_tail_t rcrstat_c; /* 8 bytes */ 202 uint8_t resv_2[RX_DMA_MBOX_UNUSED_1]; 203 rdc_rcr_qlen_t rcrstat_a; /* 8 bytes */ 204 uint8_t resv_3[RX_DMA_MBOX_UNUSED_1]; 205 } rxdma_mailbox_t, *p_rxdma_mailbox_t; 206 207 /* 208 * hardware workarounds: kick 16 (was 8 before) 209 */ 210 #define HXGE_RXDMA_POST_BATCH 16 211 212 #define RXBUF_START_ADDR(a, index, bsize) ((a & (index * bsize)) 213 #define RXBUF_OFFSET_FROM_START(a, start) (start - a) 214 #define RXBUF_64B_ALIGNED 64 215 216 #define HXGE_RXBUF_EXTRA 34 217 218 /* 219 * Receive buffer thresholds and buffer types 220 */ 221 #define HXGE_RX_BCOPY_SCALE 8 /* use 1/8 as lowest granularity */ 222 223 typedef enum { 224 HXGE_RX_COPY_ALL = 0, /* do bcopy on every packet */ 225 HXGE_RX_COPY_1, /* bcopy on 1/8 of buffer posted */ 226 HXGE_RX_COPY_2, /* bcopy on 2/8 of buffer posted */ 227 HXGE_RX_COPY_3, /* bcopy on 3/8 of buffer posted */ 228 HXGE_RX_COPY_4, /* bcopy on 4/8 of buffer posted */ 229 HXGE_RX_COPY_5, /* bcopy on 5/8 of buffer posted */ 230 HXGE_RX_COPY_6, /* bcopy on 6/8 of buffer posted */ 231 HXGE_RX_COPY_7, /* bcopy on 7/8 of buffer posted */ 232 HXGE_RX_COPY_NONE /* don't do bcopy at all */ 233 } hxge_rxbuf_threshold_t; 234 235 typedef enum { 236 HXGE_RBR_TYPE0 = RCR_PKTBUFSZ_0, /* bcopy buffer size 0 (small) */ 237 HXGE_RBR_TYPE1 = RCR_PKTBUFSZ_1, /* bcopy buffer size 1 (medium) */ 238 HXGE_RBR_TYPE2 = RCR_PKTBUFSZ_2 /* bcopy buffer size 2 (large) */ 239 } hxge_rxbuf_type_t; 240 241 typedef struct _rdc_errlog { 242 rdc_pref_par_log_t pre_par; 243 rdc_pref_par_log_t sha_par; 244 uint8_t compl_err_type; 245 } rdc_errlog_t; 246 247 /* 248 * Receive Statistics. 249 */ 250 typedef struct _hxge_rx_ring_stats_t { 251 uint64_t ipackets; 252 uint64_t ibytes; 253 uint32_t ierrors; 254 uint32_t jumbo_pkts; 255 256 /* 257 * Error event stats. 258 */ 259 uint32_t rcr_unknown_err; 260 uint32_t ctrl_fifo_ecc_err; 261 uint32_t data_fifo_ecc_err; 262 uint32_t rbr_tmout; /* rbr_cpl_to */ 263 uint32_t peu_resp_err; /* peu_resp_err */ 264 uint32_t rcr_sha_par; /* rcr_shadow_par_err */ 265 uint32_t rbr_pre_par; /* rbr_prefetch_par_err */ 266 uint32_t rbr_pre_empty; /* rbr_pre_empty */ 267 uint32_t rcr_shadow_full; /* rcr_shadow_full */ 268 uint32_t rcrfull; /* rcr_full */ 269 uint32_t rbr_empty; /* rbr_empty */ 270 uint32_t rbrfull; /* rbr_full */ 271 uint32_t rcr_to; /* rcr_to */ 272 uint32_t rcr_thres; /* rcr_thres */ 273 rdc_errlog_t errlog; 274 } hxge_rx_ring_stats_t, *p_hxge_rx_ring_stats_t; 275 276 typedef struct _hxge_rdc_sys_stats { 277 uint32_t ctrl_fifo_sec; 278 uint32_t ctrl_fifo_ded; 279 uint32_t data_fifo_sec; 280 uint32_t data_fifo_ded; 281 } hxge_rdc_sys_stats_t, *p_hxge_rdc_sys_stats_t; 282 283 typedef struct _rx_msg_t { 284 hxge_os_dma_common_t buf_dma; 285 hxge_os_mutex_t lock; 286 struct _hxge_t *hxgep; 287 struct _rx_rbr_ring_t *rx_rbr_p; 288 boolean_t free; 289 uint32_t ref_cnt; 290 hxge_os_frtn_t freeb; 291 size_t block_size; 292 uint32_t block_index; 293 uint32_t pkt_buf_size; 294 uint32_t pkt_buf_size_code; 295 uint32_t cur_usage_cnt; 296 uint32_t max_usage_cnt; 297 uchar_t *buffer; 298 uint32_t pri; 299 uint32_t shifted_addr; 300 boolean_t use_buf_pool; 301 p_mblk_t rx_mblk_p; 302 boolean_t rx_use_bcopy; 303 } rx_msg_t, *p_rx_msg_t; 304 305 /* Receive Completion Ring */ 306 typedef struct _rx_rcr_ring_t { 307 hxge_os_dma_common_t rcr_desc; 308 struct _hxge_t *hxgep; 309 310 p_hxge_rx_ring_stats_t rdc_stats; /* pointer to real kstats */ 311 312 rdc_rcr_cfg_a_t rcr_cfga; 313 rdc_rcr_cfg_b_t rcr_cfgb; 314 315 hxge_os_mutex_t lock; 316 uint16_t index; 317 uint16_t rdc; 318 boolean_t full_hdr_flag; /* 1: 18 bytes header */ 319 uint16_t sw_priv_hdr_len; /* 0 - 192 bytes (SW) */ 320 uint32_t comp_size; /* # of RCR entries */ 321 uint64_t rcr_addr; 322 uint_t comp_wrap_mask; 323 uint_t comp_rd_index; 324 uint_t comp_wt_index; 325 326 p_rcr_entry_t rcr_desc_first_p; 327 p_rcr_entry_t rcr_desc_first_pp; 328 p_rcr_entry_t rcr_desc_last_p; 329 p_rcr_entry_t rcr_desc_last_pp; 330 331 p_rcr_entry_t rcr_desc_rd_head_p; /* software next read */ 332 p_rcr_entry_t rcr_desc_rd_head_pp; 333 334 struct _rx_rbr_ring_t *rx_rbr_p; 335 uint32_t intr_timeout; 336 uint32_t intr_threshold; 337 uint64_t max_receive_pkts; 338 mac_resource_handle_t rcr_mac_handle; 339 uint32_t rcvd_pkt_bytes; /* Received bytes of a packet */ 340 } rx_rcr_ring_t, *p_rx_rcr_ring_t; 341 342 343 /* Buffer index information */ 344 typedef struct _rxbuf_index_info_t { 345 uint32_t buf_index; 346 uint32_t start_index; 347 uint32_t buf_size; 348 uint64_t dvma_addr; 349 uint64_t kaddr; 350 } rxbuf_index_info_t, *p_rxbuf_index_info_t; 351 352 /* Buffer index information */ 353 354 typedef struct _rxring_info_t { 355 uint32_t hint[3]; 356 uint32_t block_size_mask; 357 uint16_t max_iterations; 358 rxbuf_index_info_t buffer[HXGE_DMA_BLOCK]; 359 } rxring_info_t, *p_rxring_info_t; 360 361 362 typedef enum { 363 RBR_POSTING = 1, /* We may post rx buffers. */ 364 RBR_UNMAPPING, /* We are in the process of unmapping. */ 365 RBR_UNMAPPED /* The ring is unmapped. */ 366 } rbr_state_t; 367 368 369 /* Receive Buffer Block Ring */ 370 typedef struct _rx_rbr_ring_t { 371 hxge_os_dma_common_t rbr_desc; 372 p_rx_msg_t *rx_msg_ring; 373 p_hxge_dma_common_t *dma_bufp; 374 rdc_rbr_cfg_a_t rbr_cfga; 375 rdc_rbr_cfg_b_t rbr_cfgb; 376 rdc_rbr_kick_t rbr_kick; 377 rdc_page_handle_t page_hdl; 378 379 hxge_os_mutex_t lock; 380 hxge_os_mutex_t post_lock; 381 uint16_t index; 382 struct _hxge_t *hxgep; 383 uint16_t rdc; 384 uint_t rbr_max_size; 385 uint64_t rbr_addr; 386 uint_t rbr_wrap_mask; 387 uint_t rbb_max; 388 uint_t block_size; 389 uint_t num_blocks; 390 uint_t tnblocks; 391 uint_t pkt_buf_size0; 392 uint_t pkt_buf_size0_bytes; 393 uint_t hpi_pkt_buf_size0; 394 uint_t pkt_buf_size1; 395 uint_t pkt_buf_size1_bytes; 396 uint_t hpi_pkt_buf_size1; 397 uint_t pkt_buf_size2; 398 uint_t pkt_buf_size2_bytes; 399 uint_t hpi_pkt_buf_size2; 400 401 uint64_t rbr_head_pp; 402 uint64_t rbr_tail_pp; 403 uint32_t *rbr_desc_vp; 404 405 p_rx_rcr_ring_t rx_rcr_p; 406 407 rdc_rbr_head_t rbr_head; 408 uint_t rbr_wr_index; 409 uint_t rbr_rd_index; 410 uint_t rbr_hw_head_index; 411 uint64_t rbr_hw_head_ptr; 412 413 rxring_info_t *ring_info; 414 uint_t rbr_consumed; 415 uint_t rbr_threshold_hi; 416 uint_t rbr_threshold_lo; 417 hxge_rxbuf_type_t rbr_bufsize_type; 418 boolean_t rbr_use_bcopy; 419 420 /* 421 * <rbr_ref_cnt> is a count of those receive buffers which 422 * have been loaned to the kernel. We will not free this 423 * ring until the reference count reaches zero (0). 424 */ 425 uint32_t rbr_ref_cnt; 426 rbr_state_t rbr_state; /* POSTING, etc */ 427 428 int pages_to_post; 429 int pages_to_post_threshold; 430 int pages_to_skip; 431 } rx_rbr_ring_t, *p_rx_rbr_ring_t; 432 433 /* Receive Mailbox */ 434 typedef struct _rx_mbox_t { 435 hxge_os_dma_common_t rx_mbox; 436 rdc_rx_cfg1_t rx_cfg1; 437 rdc_rx_cfg2_t rx_cfg2; 438 uint64_t mbox_addr; 439 boolean_t cfg_set; 440 441 hxge_os_mutex_t lock; 442 uint16_t index; 443 struct _hxge_t *hxgep; 444 uint16_t rdc; 445 } rx_mbox_t, *p_rx_mbox_t; 446 447 typedef struct _rx_rbr_rings_t { 448 p_rx_rbr_ring_t *rbr_rings; 449 uint32_t ndmas; 450 boolean_t rxbuf_allocated; 451 } rx_rbr_rings_t, *p_rx_rbr_rings_t; 452 453 typedef struct _rx_rcr_rings_t { 454 p_rx_rcr_ring_t *rcr_rings; 455 uint32_t ndmas; 456 boolean_t cntl_buf_allocated; 457 } rx_rcr_rings_t, *p_rx_rcr_rings_t; 458 459 typedef struct _rx_mbox_areas_t { 460 p_rx_mbox_t *rxmbox_areas; 461 uint32_t ndmas; 462 boolean_t mbox_allocated; 463 } rx_mbox_areas_t, *p_rx_mbox_areas_t; 464 465 /* 466 * Receive DMA Prototypes. 467 */ 468 hxge_status_t hxge_init_rxdma_channels(p_hxge_t hxgep); 469 void hxge_uninit_rxdma_channels(p_hxge_t hxgep); 470 hxge_status_t hxge_init_rxdma_channel_cntl_stat(p_hxge_t hxgep, 471 uint16_t channel, rdc_stat_t *cs_p); 472 hxge_status_t hxge_enable_rxdma_channel(p_hxge_t hxgep, 473 uint16_t channel, p_rx_rbr_ring_t rbr_p, p_rx_rcr_ring_t rcr_p, 474 p_rx_mbox_t mbox_p); 475 hxge_status_t hxge_rxdma_hw_mode(p_hxge_t hxgep, boolean_t enable); 476 int hxge_rxdma_get_ring_index(p_hxge_t hxgep, uint16_t channel); 477 hxge_status_t hxge_rxdma_handle_sys_errors(p_hxge_t hxgep); 478 479 480 #ifdef __cplusplus 481 } 482 #endif 483 484 #endif /* _SYS_HXGE_HXGE_RXDMA_H */ 485