xref: /illumos-gate/usr/src/uts/sun4/io/px/px.c (revision 9c81f2988c8cfd26fc0d17d54ebb3229435a085c)
17c478bd9Sstevel@tonic-gate /*
27c478bd9Sstevel@tonic-gate  * CDDL HEADER START
37c478bd9Sstevel@tonic-gate  *
47c478bd9Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
57aadd8d4Skini  * Common Development and Distribution License (the "License").
67aadd8d4Skini  * You may not use this file except in compliance with the License.
77c478bd9Sstevel@tonic-gate  *
87c478bd9Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
97c478bd9Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
107c478bd9Sstevel@tonic-gate  * See the License for the specific language governing permissions
117c478bd9Sstevel@tonic-gate  * and limitations under the License.
127c478bd9Sstevel@tonic-gate  *
137c478bd9Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
147c478bd9Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
157c478bd9Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
167c478bd9Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
177c478bd9Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
187c478bd9Sstevel@tonic-gate  *
197c478bd9Sstevel@tonic-gate  * CDDL HEADER END
207c478bd9Sstevel@tonic-gate  */
217c478bd9Sstevel@tonic-gate /*
22b65731f1Skini  * Copyright 2006 Sun Microsystems, Inc.  All rights reserved.
237c478bd9Sstevel@tonic-gate  * Use is subject to license terms.
247c478bd9Sstevel@tonic-gate  */
257c478bd9Sstevel@tonic-gate 
267c478bd9Sstevel@tonic-gate #pragma ident	"%Z%%M%	%I%	%E% SMI"
277c478bd9Sstevel@tonic-gate 
287c478bd9Sstevel@tonic-gate /*
297c478bd9Sstevel@tonic-gate  * PCI Express nexus driver interface
307c478bd9Sstevel@tonic-gate  */
317c478bd9Sstevel@tonic-gate 
327c478bd9Sstevel@tonic-gate #include <sys/types.h>
337c478bd9Sstevel@tonic-gate #include <sys/conf.h>		/* nulldev */
347c478bd9Sstevel@tonic-gate #include <sys/stat.h>		/* devctl */
357c478bd9Sstevel@tonic-gate #include <sys/kmem.h>
367c478bd9Sstevel@tonic-gate #include <sys/sunddi.h>
377c478bd9Sstevel@tonic-gate #include <sys/sunndi.h>
387c478bd9Sstevel@tonic-gate #include <sys/hotplug/pci/pcihp.h>
397c478bd9Sstevel@tonic-gate #include <sys/ddi_impldefs.h>
407c478bd9Sstevel@tonic-gate #include <sys/ddi_subrdefs.h>
411a887b2eSjchu #include <sys/spl.h>
427c478bd9Sstevel@tonic-gate #include <sys/epm.h>
437c478bd9Sstevel@tonic-gate #include <sys/iommutsb.h>
44b65731f1Skini #include <sys/hotplug/pci/pcihp.h>
45b65731f1Skini #include <sys/hotplug/pci/pciehpc.h>
467c478bd9Sstevel@tonic-gate #include "px_obj.h"
4769cd775fSschwartz #include <sys/pci_tools.h>
48d4476ccbSschwartz #include "px_tools_ext.h"
497c478bd9Sstevel@tonic-gate #include "pcie_pwr.h"
507c478bd9Sstevel@tonic-gate 
517c478bd9Sstevel@tonic-gate /*LINTLIBRARY*/
527c478bd9Sstevel@tonic-gate 
537c478bd9Sstevel@tonic-gate /*
547c478bd9Sstevel@tonic-gate  * function prototypes for dev ops routines:
557c478bd9Sstevel@tonic-gate  */
567c478bd9Sstevel@tonic-gate static int px_attach(dev_info_t *dip, ddi_attach_cmd_t cmd);
577c478bd9Sstevel@tonic-gate static int px_detach(dev_info_t *dip, ddi_detach_cmd_t cmd);
587c478bd9Sstevel@tonic-gate static int px_info(dev_info_t *dip, ddi_info_cmd_t infocmd,
597c478bd9Sstevel@tonic-gate 	void *arg, void **result);
6001689544Sjchu static int px_cb_attach(px_t *);
6101689544Sjchu static void px_cb_detach(px_t *);
627c478bd9Sstevel@tonic-gate static int px_pwr_setup(dev_info_t *dip);
637c478bd9Sstevel@tonic-gate static void px_pwr_teardown(dev_info_t *dip);
647c478bd9Sstevel@tonic-gate 
6500d0963fSdilpreet extern errorq_t *pci_target_queue;
6600d0963fSdilpreet 
677c478bd9Sstevel@tonic-gate /*
68b65731f1Skini  * function prototypes for hotplug routines:
69b65731f1Skini  */
70b65731f1Skini static uint_t px_init_hotplug(px_t *px_p);
71b65731f1Skini static uint_t px_uninit_hotplug(dev_info_t *dip);
72b65731f1Skini 
73b65731f1Skini /*
747c478bd9Sstevel@tonic-gate  * bus ops and dev ops structures:
757c478bd9Sstevel@tonic-gate  */
767c478bd9Sstevel@tonic-gate static struct bus_ops px_bus_ops = {
777c478bd9Sstevel@tonic-gate 	BUSO_REV,
787c478bd9Sstevel@tonic-gate 	px_map,
797c478bd9Sstevel@tonic-gate 	0,
807c478bd9Sstevel@tonic-gate 	0,
817c478bd9Sstevel@tonic-gate 	0,
827c478bd9Sstevel@tonic-gate 	i_ddi_map_fault,
837c478bd9Sstevel@tonic-gate 	px_dma_setup,
847c478bd9Sstevel@tonic-gate 	px_dma_allochdl,
857c478bd9Sstevel@tonic-gate 	px_dma_freehdl,
867c478bd9Sstevel@tonic-gate 	px_dma_bindhdl,
877c478bd9Sstevel@tonic-gate 	px_dma_unbindhdl,
887c478bd9Sstevel@tonic-gate 	px_lib_dma_sync,
897c478bd9Sstevel@tonic-gate 	px_dma_win,
907c478bd9Sstevel@tonic-gate 	px_dma_ctlops,
917c478bd9Sstevel@tonic-gate 	px_ctlops,
927c478bd9Sstevel@tonic-gate 	ddi_bus_prop_op,
937c478bd9Sstevel@tonic-gate 	ndi_busop_get_eventcookie,
947c478bd9Sstevel@tonic-gate 	ndi_busop_add_eventcall,
957c478bd9Sstevel@tonic-gate 	ndi_busop_remove_eventcall,
967c478bd9Sstevel@tonic-gate 	ndi_post_event,
977c478bd9Sstevel@tonic-gate 	NULL,
987c478bd9Sstevel@tonic-gate 	NULL,			/* (*bus_config)(); */
997c478bd9Sstevel@tonic-gate 	NULL,			/* (*bus_unconfig)(); */
1007c478bd9Sstevel@tonic-gate 	px_fm_init_child,	/* (*bus_fm_init)(); */
1017c478bd9Sstevel@tonic-gate 	NULL,			/* (*bus_fm_fini)(); */
102f8d2de6bSjchu 	px_bus_enter,		/* (*bus_fm_access_enter)(); */
103f8d2de6bSjchu 	px_bus_exit,		/* (*bus_fm_access_fini)(); */
1047c478bd9Sstevel@tonic-gate 	pcie_bus_power,		/* (*bus_power)(); */
1057c478bd9Sstevel@tonic-gate 	px_intr_ops		/* (*bus_intr_op)(); */
1067c478bd9Sstevel@tonic-gate };
1077c478bd9Sstevel@tonic-gate 
1087c478bd9Sstevel@tonic-gate extern struct cb_ops px_cb_ops;
1097c478bd9Sstevel@tonic-gate 
1107c478bd9Sstevel@tonic-gate static struct dev_ops px_ops = {
1117c478bd9Sstevel@tonic-gate 	DEVO_REV,
1127c478bd9Sstevel@tonic-gate 	0,
1137c478bd9Sstevel@tonic-gate 	px_info,
1147c478bd9Sstevel@tonic-gate 	nulldev,
1157c478bd9Sstevel@tonic-gate 	0,
1167c478bd9Sstevel@tonic-gate 	px_attach,
1177c478bd9Sstevel@tonic-gate 	px_detach,
1187c478bd9Sstevel@tonic-gate 	nodev,
1197c478bd9Sstevel@tonic-gate 	&px_cb_ops,
1207c478bd9Sstevel@tonic-gate 	&px_bus_ops,
1217c478bd9Sstevel@tonic-gate 	nulldev
1227c478bd9Sstevel@tonic-gate };
1237c478bd9Sstevel@tonic-gate 
1247c478bd9Sstevel@tonic-gate /*
1257c478bd9Sstevel@tonic-gate  * module definitions:
1267c478bd9Sstevel@tonic-gate  */
1277c478bd9Sstevel@tonic-gate #include <sys/modctl.h>
1287c478bd9Sstevel@tonic-gate extern struct mod_ops mod_driverops;
1297c478bd9Sstevel@tonic-gate 
1307c478bd9Sstevel@tonic-gate static struct modldrv modldrv = {
1317c478bd9Sstevel@tonic-gate 	&mod_driverops, 		/* Type of module - driver */
1327c478bd9Sstevel@tonic-gate 	"PCI Express nexus driver %I%",	/* Name of module. */
1337c478bd9Sstevel@tonic-gate 	&px_ops,			/* driver ops */
1347c478bd9Sstevel@tonic-gate };
1357c478bd9Sstevel@tonic-gate 
1367c478bd9Sstevel@tonic-gate static struct modlinkage modlinkage = {
1377c478bd9Sstevel@tonic-gate 	MODREV_1, (void *)&modldrv, NULL
1387c478bd9Sstevel@tonic-gate };
1397c478bd9Sstevel@tonic-gate 
1407c478bd9Sstevel@tonic-gate /* driver soft state */
1417c478bd9Sstevel@tonic-gate void *px_state_p;
1427c478bd9Sstevel@tonic-gate 
1437c478bd9Sstevel@tonic-gate int
1447c478bd9Sstevel@tonic-gate _init(void)
1457c478bd9Sstevel@tonic-gate {
1467c478bd9Sstevel@tonic-gate 	int e;
1477c478bd9Sstevel@tonic-gate 
1487c478bd9Sstevel@tonic-gate 	/*
1497c478bd9Sstevel@tonic-gate 	 * Initialize per-px bus soft state pointer.
1507c478bd9Sstevel@tonic-gate 	 */
1517c478bd9Sstevel@tonic-gate 	e = ddi_soft_state_init(&px_state_p, sizeof (px_t), 1);
1527c478bd9Sstevel@tonic-gate 	if (e != DDI_SUCCESS)
1537c478bd9Sstevel@tonic-gate 		return (e);
1547c478bd9Sstevel@tonic-gate 
1557c478bd9Sstevel@tonic-gate 	/*
1567c478bd9Sstevel@tonic-gate 	 * Install the module.
1577c478bd9Sstevel@tonic-gate 	 */
1587c478bd9Sstevel@tonic-gate 	e = mod_install(&modlinkage);
1597c478bd9Sstevel@tonic-gate 	if (e != DDI_SUCCESS)
1607c478bd9Sstevel@tonic-gate 		ddi_soft_state_fini(&px_state_p);
1617c478bd9Sstevel@tonic-gate 	return (e);
1627c478bd9Sstevel@tonic-gate }
1637c478bd9Sstevel@tonic-gate 
1647c478bd9Sstevel@tonic-gate int
1657c478bd9Sstevel@tonic-gate _fini(void)
1667c478bd9Sstevel@tonic-gate {
1677c478bd9Sstevel@tonic-gate 	int e;
1687c478bd9Sstevel@tonic-gate 
1697c478bd9Sstevel@tonic-gate 	/*
1707c478bd9Sstevel@tonic-gate 	 * Remove the module.
1717c478bd9Sstevel@tonic-gate 	 */
1727c478bd9Sstevel@tonic-gate 	e = mod_remove(&modlinkage);
1737c478bd9Sstevel@tonic-gate 	if (e != DDI_SUCCESS)
1747c478bd9Sstevel@tonic-gate 		return (e);
17500d0963fSdilpreet 	/*
17600d0963fSdilpreet 	 * Destroy pci_target_queue, and set it to NULL.
17700d0963fSdilpreet 	 */
17800d0963fSdilpreet 	if (pci_target_queue)
17900d0963fSdilpreet 		errorq_destroy(pci_target_queue);
18000d0963fSdilpreet 
18100d0963fSdilpreet 	pci_target_queue = NULL;
1827c478bd9Sstevel@tonic-gate 
1837c478bd9Sstevel@tonic-gate 	/* Free px soft state */
1847c478bd9Sstevel@tonic-gate 	ddi_soft_state_fini(&px_state_p);
1857c478bd9Sstevel@tonic-gate 
1867c478bd9Sstevel@tonic-gate 	return (e);
1877c478bd9Sstevel@tonic-gate }
1887c478bd9Sstevel@tonic-gate 
1897c478bd9Sstevel@tonic-gate int
1907c478bd9Sstevel@tonic-gate _info(struct modinfo *modinfop)
1917c478bd9Sstevel@tonic-gate {
1927c478bd9Sstevel@tonic-gate 	return (mod_info(&modlinkage, modinfop));
1937c478bd9Sstevel@tonic-gate }
1947c478bd9Sstevel@tonic-gate 
1957c478bd9Sstevel@tonic-gate /* ARGSUSED */
1967c478bd9Sstevel@tonic-gate static int
1977c478bd9Sstevel@tonic-gate px_info(dev_info_t *dip, ddi_info_cmd_t infocmd, void *arg, void **result)
1987c478bd9Sstevel@tonic-gate {
1997c478bd9Sstevel@tonic-gate 	int	instance = getminor((dev_t)arg);
2007c478bd9Sstevel@tonic-gate 	px_t	*px_p = INST_TO_STATE(instance);
2017c478bd9Sstevel@tonic-gate 
2027c478bd9Sstevel@tonic-gate 	/*
2037c478bd9Sstevel@tonic-gate 	 * Allow hotplug to deal with ones it manages
2047c478bd9Sstevel@tonic-gate 	 * Hot Plug will be done later.
2057c478bd9Sstevel@tonic-gate 	 */
206b65731f1Skini 	if (px_p && (px_p->px_dev_caps & PX_HOTPLUG_CAPABLE))
2077c478bd9Sstevel@tonic-gate 		return (pcihp_info(dip, infocmd, arg, result));
2087c478bd9Sstevel@tonic-gate 
2097c478bd9Sstevel@tonic-gate 	/* non-hotplug or not attached */
2107c478bd9Sstevel@tonic-gate 	switch (infocmd) {
2117c478bd9Sstevel@tonic-gate 	case DDI_INFO_DEVT2INSTANCE:
212b40cec45Skrishnae 		*result = (void *)(intptr_t)instance;
2137c478bd9Sstevel@tonic-gate 		return (DDI_SUCCESS);
2147c478bd9Sstevel@tonic-gate 
2157c478bd9Sstevel@tonic-gate 	case DDI_INFO_DEVT2DEVINFO:
2167c478bd9Sstevel@tonic-gate 		if (px_p == NULL)
2177c478bd9Sstevel@tonic-gate 			return (DDI_FAILURE);
2187c478bd9Sstevel@tonic-gate 		*result = (void *)px_p->px_dip;
2197c478bd9Sstevel@tonic-gate 		return (DDI_SUCCESS);
2207c478bd9Sstevel@tonic-gate 
2217c478bd9Sstevel@tonic-gate 	default:
2227c478bd9Sstevel@tonic-gate 		return (DDI_FAILURE);
2237c478bd9Sstevel@tonic-gate 	}
2247c478bd9Sstevel@tonic-gate }
2257c478bd9Sstevel@tonic-gate 
2267c478bd9Sstevel@tonic-gate /* device driver entry points */
2277c478bd9Sstevel@tonic-gate /*
2287c478bd9Sstevel@tonic-gate  * attach entry point:
2297c478bd9Sstevel@tonic-gate  */
2307c478bd9Sstevel@tonic-gate /*ARGSUSED*/
2317c478bd9Sstevel@tonic-gate static int
2327c478bd9Sstevel@tonic-gate px_attach(dev_info_t *dip, ddi_attach_cmd_t cmd)
2337c478bd9Sstevel@tonic-gate {
2347c478bd9Sstevel@tonic-gate 	px_t		*px_p;	/* per bus state pointer */
2357c478bd9Sstevel@tonic-gate 	int		instance = DIP_TO_INST(dip);
2367c478bd9Sstevel@tonic-gate 	int		ret = DDI_SUCCESS;
2377c478bd9Sstevel@tonic-gate 	devhandle_t	dev_hdl = NULL;
2387c478bd9Sstevel@tonic-gate 
2397c478bd9Sstevel@tonic-gate 	switch (cmd) {
2407c478bd9Sstevel@tonic-gate 	case DDI_ATTACH:
2417c478bd9Sstevel@tonic-gate 		DBG(DBG_ATTACH, dip, "DDI_ATTACH\n");
2427c478bd9Sstevel@tonic-gate 
2437c478bd9Sstevel@tonic-gate 		/*
2447c478bd9Sstevel@tonic-gate 		 * Allocate and get the per-px soft state structure.
2457c478bd9Sstevel@tonic-gate 		 */
2467c478bd9Sstevel@tonic-gate 		if (ddi_soft_state_zalloc(px_state_p, instance)
2477c478bd9Sstevel@tonic-gate 		    != DDI_SUCCESS) {
2487c478bd9Sstevel@tonic-gate 			cmn_err(CE_WARN, "%s%d: can't allocate px state",
2497c478bd9Sstevel@tonic-gate 				ddi_driver_name(dip), instance);
2507c478bd9Sstevel@tonic-gate 			goto err_bad_px_softstate;
2517c478bd9Sstevel@tonic-gate 		}
2527c478bd9Sstevel@tonic-gate 		px_p = INST_TO_STATE(instance);
2537c478bd9Sstevel@tonic-gate 		px_p->px_dip = dip;
2547c478bd9Sstevel@tonic-gate 		mutex_init(&px_p->px_mutex, NULL, MUTEX_DRIVER, NULL);
2557c478bd9Sstevel@tonic-gate 		px_p->px_soft_state = PX_SOFT_STATE_CLOSED;
2567c478bd9Sstevel@tonic-gate 		px_p->px_open_count = 0;
2577c478bd9Sstevel@tonic-gate 
258b65731f1Skini 		(void) ddi_prop_update_string(DDI_DEV_T_NONE, dip,
259b65731f1Skini 				"device_type", "pciex");
2607c478bd9Sstevel@tonic-gate 		/*
2617c478bd9Sstevel@tonic-gate 		 * Get key properties of the pci bridge node and
2627c478bd9Sstevel@tonic-gate 		 * determine it's type (psycho, schizo, etc ...).
2637c478bd9Sstevel@tonic-gate 		 */
2647c478bd9Sstevel@tonic-gate 		if (px_get_props(px_p, dip) == DDI_FAILURE)
2657c478bd9Sstevel@tonic-gate 			goto err_bad_px_prop;
2667c478bd9Sstevel@tonic-gate 
2677c478bd9Sstevel@tonic-gate 		if (px_lib_dev_init(dip, &dev_hdl) != DDI_SUCCESS)
2687c478bd9Sstevel@tonic-gate 			goto err_bad_dev_init;
2697c478bd9Sstevel@tonic-gate 
27020036fe5Segillett 		/* Initialize device handle */
2717c478bd9Sstevel@tonic-gate 		px_p->px_dev_hdl = dev_hdl;
2727c478bd9Sstevel@tonic-gate 
2737c478bd9Sstevel@tonic-gate 		/*
2747c478bd9Sstevel@tonic-gate 		 * Initialize interrupt block.  Note that this
2757c478bd9Sstevel@tonic-gate 		 * initialize error handling for the PEC as well.
2767c478bd9Sstevel@tonic-gate 		 */
2777c478bd9Sstevel@tonic-gate 		if ((ret = px_ib_attach(px_p)) != DDI_SUCCESS)
2787c478bd9Sstevel@tonic-gate 			goto err_bad_ib;
2797c478bd9Sstevel@tonic-gate 
2807c478bd9Sstevel@tonic-gate 		if (px_cb_attach(px_p) != DDI_SUCCESS)
2817c478bd9Sstevel@tonic-gate 			goto err_bad_cb;
2827c478bd9Sstevel@tonic-gate 
2837c478bd9Sstevel@tonic-gate 		/*
2847c478bd9Sstevel@tonic-gate 		 * Start creating the modules.
2857c478bd9Sstevel@tonic-gate 		 * Note that attach() routines should
2867c478bd9Sstevel@tonic-gate 		 * register and enable their own interrupts.
2877c478bd9Sstevel@tonic-gate 		 */
2887c478bd9Sstevel@tonic-gate 
2897c478bd9Sstevel@tonic-gate 		if ((px_mmu_attach(px_p)) != DDI_SUCCESS)
2907c478bd9Sstevel@tonic-gate 			goto err_bad_mmu;
2917c478bd9Sstevel@tonic-gate 
2927c478bd9Sstevel@tonic-gate 		if ((px_msiq_attach(px_p)) != DDI_SUCCESS)
2937c478bd9Sstevel@tonic-gate 			goto err_bad_msiq;
2947c478bd9Sstevel@tonic-gate 
2957c478bd9Sstevel@tonic-gate 		if ((px_msi_attach(px_p)) != DDI_SUCCESS)
2967c478bd9Sstevel@tonic-gate 			goto err_bad_msi;
2977c478bd9Sstevel@tonic-gate 
2987c478bd9Sstevel@tonic-gate 		if ((px_pec_attach(px_p)) != DDI_SUCCESS)
2997c478bd9Sstevel@tonic-gate 			goto err_bad_pec;
3007c478bd9Sstevel@tonic-gate 
3017c478bd9Sstevel@tonic-gate 		if ((px_dma_attach(px_p)) != DDI_SUCCESS)
302*9c81f298Sjchu 			goto err_bad_dma; /* nothing to uninitialize on DMA */
3037c478bd9Sstevel@tonic-gate 
3047c478bd9Sstevel@tonic-gate 		/*
3057c478bd9Sstevel@tonic-gate 		 * All of the error handlers have been registered
3067c478bd9Sstevel@tonic-gate 		 * by now so it's time to activate the interrupt.
3077c478bd9Sstevel@tonic-gate 		 */
308f8d2de6bSjchu 		if ((ret = px_err_add_intr(&px_p->px_fault)) != DDI_SUCCESS)
309*9c81f298Sjchu 			goto err_bad_dma;
310*9c81f298Sjchu 
311*9c81f298Sjchu 		if ((px_fm_attach(px_p)) != DDI_SUCCESS)
312*9c81f298Sjchu 			goto err_bad_fm;
3137c478bd9Sstevel@tonic-gate 
314b65731f1Skini 		(void) px_init_hotplug(px_p);
315b65731f1Skini 
3167c478bd9Sstevel@tonic-gate 		/*
3177c478bd9Sstevel@tonic-gate 		 * Create the "devctl" node for hotplug and pcitool support.
3187c478bd9Sstevel@tonic-gate 		 * For non-hotplug bus, we still need ":devctl" to
3197c478bd9Sstevel@tonic-gate 		 * support DEVCTL_DEVICE_* and DEVCTL_BUS_* ioctls.
3207c478bd9Sstevel@tonic-gate 		 */
3217c478bd9Sstevel@tonic-gate 		if (ddi_create_minor_node(dip, "devctl", S_IFCHR,
3227c478bd9Sstevel@tonic-gate 		    PCIHP_AP_MINOR_NUM(instance, PCIHP_DEVCTL_MINOR),
3237c478bd9Sstevel@tonic-gate 		    DDI_NT_NEXUS, 0) != DDI_SUCCESS) {
3247c478bd9Sstevel@tonic-gate 			goto err_bad_devctl_node;
3257c478bd9Sstevel@tonic-gate 		}
32669cd775fSschwartz 
32769cd775fSschwartz 		if (pxtool_init(dip) != DDI_SUCCESS)
32869cd775fSschwartz 			goto err_bad_pcitool_node;
32969cd775fSschwartz 
3307c478bd9Sstevel@tonic-gate 		/*
3317c478bd9Sstevel@tonic-gate 		 * power management setup. Even if it fails, attach will
3327c478bd9Sstevel@tonic-gate 		 * succeed as this is a optional feature. Since we are
3337c478bd9Sstevel@tonic-gate 		 * always at full power, this is not critical.
3347c478bd9Sstevel@tonic-gate 		 */
3357c478bd9Sstevel@tonic-gate 		if (pwr_common_setup(dip) != DDI_SUCCESS) {
3367c478bd9Sstevel@tonic-gate 			DBG(DBG_PWR, dip, "pwr_common_setup failed\n");
3377c478bd9Sstevel@tonic-gate 		} else if (px_pwr_setup(dip) != DDI_SUCCESS) {
3387c478bd9Sstevel@tonic-gate 			DBG(DBG_PWR, dip, "px_pwr_setup failed \n");
3397c478bd9Sstevel@tonic-gate 			pwr_common_teardown(dip);
3407c478bd9Sstevel@tonic-gate 		}
3417c478bd9Sstevel@tonic-gate 
342817a6df8Sjchu 		/*
343817a6df8Sjchu 		 * add cpr callback
344817a6df8Sjchu 		 */
345817a6df8Sjchu 		px_cpr_add_callb(px_p);
346817a6df8Sjchu 
3477c478bd9Sstevel@tonic-gate 		ddi_report_dev(dip);
3487c478bd9Sstevel@tonic-gate 
3497c478bd9Sstevel@tonic-gate 		px_p->px_state = PX_ATTACHED;
3507c478bd9Sstevel@tonic-gate 		DBG(DBG_ATTACH, dip, "attach success\n");
3517c478bd9Sstevel@tonic-gate 		break;
3527c478bd9Sstevel@tonic-gate 
35369cd775fSschwartz err_bad_pcitool_node:
35469cd775fSschwartz 		ddi_remove_minor_node(dip, "devctl");
3557c478bd9Sstevel@tonic-gate err_bad_devctl_node:
356*9c81f298Sjchu 		px_fm_detach(px_p);
357*9c81f298Sjchu err_bad_fm:
358f8d2de6bSjchu 		px_err_rem_intr(&px_p->px_fault);
359*9c81f298Sjchu err_bad_dma:
3607c478bd9Sstevel@tonic-gate 		px_pec_detach(px_p);
3617c478bd9Sstevel@tonic-gate err_bad_pec:
3627c478bd9Sstevel@tonic-gate 		px_msi_detach(px_p);
3637c478bd9Sstevel@tonic-gate err_bad_msi:
3647c478bd9Sstevel@tonic-gate 		px_msiq_detach(px_p);
3657c478bd9Sstevel@tonic-gate err_bad_msiq:
3667c478bd9Sstevel@tonic-gate 		px_mmu_detach(px_p);
3677c478bd9Sstevel@tonic-gate err_bad_mmu:
3687c478bd9Sstevel@tonic-gate 		px_cb_detach(px_p);
3697c478bd9Sstevel@tonic-gate err_bad_cb:
3707c478bd9Sstevel@tonic-gate 		px_ib_detach(px_p);
3717c478bd9Sstevel@tonic-gate err_bad_ib:
3727c478bd9Sstevel@tonic-gate 		(void) px_lib_dev_fini(dip);
3737c478bd9Sstevel@tonic-gate err_bad_dev_init:
3747c478bd9Sstevel@tonic-gate 		px_free_props(px_p);
3757c478bd9Sstevel@tonic-gate err_bad_px_prop:
3767c478bd9Sstevel@tonic-gate 		mutex_destroy(&px_p->px_mutex);
3777c478bd9Sstevel@tonic-gate 		ddi_soft_state_free(px_state_p, instance);
3787c478bd9Sstevel@tonic-gate err_bad_px_softstate:
3797c478bd9Sstevel@tonic-gate 		ret = DDI_FAILURE;
3807c478bd9Sstevel@tonic-gate 		break;
3817c478bd9Sstevel@tonic-gate 
3827c478bd9Sstevel@tonic-gate 	case DDI_RESUME:
3837c478bd9Sstevel@tonic-gate 		DBG(DBG_ATTACH, dip, "DDI_RESUME\n");
3847c478bd9Sstevel@tonic-gate 
3857c478bd9Sstevel@tonic-gate 		px_p = INST_TO_STATE(instance);
3867c478bd9Sstevel@tonic-gate 
3877c478bd9Sstevel@tonic-gate 		mutex_enter(&px_p->px_mutex);
3887c478bd9Sstevel@tonic-gate 
3897c478bd9Sstevel@tonic-gate 		/* suspend might have not succeeded */
3907c478bd9Sstevel@tonic-gate 		if (px_p->px_state != PX_SUSPENDED) {
3917c478bd9Sstevel@tonic-gate 			DBG(DBG_ATTACH, px_p->px_dip,
3927c478bd9Sstevel@tonic-gate 			    "instance NOT suspended\n");
3937c478bd9Sstevel@tonic-gate 			ret = DDI_FAILURE;
3947c478bd9Sstevel@tonic-gate 			break;
3957c478bd9Sstevel@tonic-gate 		}
3967c478bd9Sstevel@tonic-gate 
3977c478bd9Sstevel@tonic-gate 		px_lib_resume(dip);
3987c478bd9Sstevel@tonic-gate 		(void) pcie_pwr_resume(dip);
3997c478bd9Sstevel@tonic-gate 		px_p->px_state = PX_ATTACHED;
4007c478bd9Sstevel@tonic-gate 
4017c478bd9Sstevel@tonic-gate 		mutex_exit(&px_p->px_mutex);
4027c478bd9Sstevel@tonic-gate 
4037c478bd9Sstevel@tonic-gate 		break;
4047c478bd9Sstevel@tonic-gate 	default:
4057c478bd9Sstevel@tonic-gate 		DBG(DBG_ATTACH, dip, "unsupported attach op\n");
4067c478bd9Sstevel@tonic-gate 		ret = DDI_FAILURE;
4077c478bd9Sstevel@tonic-gate 		break;
4087c478bd9Sstevel@tonic-gate 	}
4097c478bd9Sstevel@tonic-gate 
4107c478bd9Sstevel@tonic-gate 	return (ret);
4117c478bd9Sstevel@tonic-gate }
4127c478bd9Sstevel@tonic-gate 
4137c478bd9Sstevel@tonic-gate /*
4147c478bd9Sstevel@tonic-gate  * detach entry point:
4157c478bd9Sstevel@tonic-gate  */
4167c478bd9Sstevel@tonic-gate /*ARGSUSED*/
4177c478bd9Sstevel@tonic-gate static int
4187c478bd9Sstevel@tonic-gate px_detach(dev_info_t *dip, ddi_detach_cmd_t cmd)
4197c478bd9Sstevel@tonic-gate {
4207c478bd9Sstevel@tonic-gate 	int instance = ddi_get_instance(dip);
4217c478bd9Sstevel@tonic-gate 	px_t *px_p = INST_TO_STATE(instance);
4227c478bd9Sstevel@tonic-gate 	int ret;
4237c478bd9Sstevel@tonic-gate 
4247c478bd9Sstevel@tonic-gate 	/*
4257c478bd9Sstevel@tonic-gate 	 * Make sure we are currently attached
4267c478bd9Sstevel@tonic-gate 	 */
4277c478bd9Sstevel@tonic-gate 	if (px_p->px_state != PX_ATTACHED) {
42801689544Sjchu 		DBG(DBG_DETACH, dip, "Instance not attached\n");
4297c478bd9Sstevel@tonic-gate 		return (DDI_FAILURE);
4307c478bd9Sstevel@tonic-gate 	}
4317c478bd9Sstevel@tonic-gate 
4327c478bd9Sstevel@tonic-gate 	mutex_enter(&px_p->px_mutex);
4337c478bd9Sstevel@tonic-gate 
4347c478bd9Sstevel@tonic-gate 	switch (cmd) {
4357c478bd9Sstevel@tonic-gate 	case DDI_DETACH:
4367c478bd9Sstevel@tonic-gate 		DBG(DBG_DETACH, dip, "DDI_DETACH\n");
4377c478bd9Sstevel@tonic-gate 
438817a6df8Sjchu 		/*
439817a6df8Sjchu 		 * remove cpr callback
440817a6df8Sjchu 		 */
441817a6df8Sjchu 		px_cpr_rem_callb(px_p);
442817a6df8Sjchu 
443b65731f1Skini 		if (px_p->px_dev_caps & PX_HOTPLUG_CAPABLE)
444b65731f1Skini 			if (px_uninit_hotplug(dip) != DDI_SUCCESS) {
4457c478bd9Sstevel@tonic-gate 				mutex_exit(&px_p->px_mutex);
4467c478bd9Sstevel@tonic-gate 				return (DDI_FAILURE);
4477c478bd9Sstevel@tonic-gate 			}
4487c478bd9Sstevel@tonic-gate 
4497c478bd9Sstevel@tonic-gate 		/*
4507c478bd9Sstevel@tonic-gate 		 * things which used to be done in obj_destroy
4517c478bd9Sstevel@tonic-gate 		 * are now in-lined here.
4527c478bd9Sstevel@tonic-gate 		 */
4537c478bd9Sstevel@tonic-gate 
4547c478bd9Sstevel@tonic-gate 		px_p->px_state = PX_DETACHED;
4557c478bd9Sstevel@tonic-gate 
45669cd775fSschwartz 		pxtool_uninit(dip);
45769cd775fSschwartz 
4587c478bd9Sstevel@tonic-gate 		ddi_remove_minor_node(dip, "devctl");
459*9c81f298Sjchu 		px_fm_detach(px_p);
460f8d2de6bSjchu 		px_err_rem_intr(&px_p->px_fault);
4617c478bd9Sstevel@tonic-gate 		px_pec_detach(px_p);
4629c75c6bfSgovinda 		px_pwr_teardown(dip);
4639c75c6bfSgovinda 		pwr_common_teardown(dip);
4647c478bd9Sstevel@tonic-gate 		px_msi_detach(px_p);
4657c478bd9Sstevel@tonic-gate 		px_msiq_detach(px_p);
4667c478bd9Sstevel@tonic-gate 		px_mmu_detach(px_p);
4677c478bd9Sstevel@tonic-gate 		px_cb_detach(px_p);
4687c478bd9Sstevel@tonic-gate 		px_ib_detach(px_p);
4697c478bd9Sstevel@tonic-gate 		(void) px_lib_dev_fini(dip);
4707c478bd9Sstevel@tonic-gate 
4717c478bd9Sstevel@tonic-gate 		/*
4727c478bd9Sstevel@tonic-gate 		 * Free the px soft state structure and the rest of the
4737c478bd9Sstevel@tonic-gate 		 * resources it's using.
4747c478bd9Sstevel@tonic-gate 		 */
4757c478bd9Sstevel@tonic-gate 		px_free_props(px_p);
4767c478bd9Sstevel@tonic-gate 		mutex_exit(&px_p->px_mutex);
4777c478bd9Sstevel@tonic-gate 		mutex_destroy(&px_p->px_mutex);
4787c478bd9Sstevel@tonic-gate 
4797c478bd9Sstevel@tonic-gate 		/* Free the interrupt-priorities prop if we created it. */ {
4807c478bd9Sstevel@tonic-gate 			int len;
4817c478bd9Sstevel@tonic-gate 
4827c478bd9Sstevel@tonic-gate 			if (ddi_getproplen(DDI_DEV_T_ANY, dip,
4837c478bd9Sstevel@tonic-gate 			    DDI_PROP_NOTPROM | DDI_PROP_DONTPASS,
4847c478bd9Sstevel@tonic-gate 			    "interrupt-priorities", &len) == DDI_PROP_SUCCESS)
4857c478bd9Sstevel@tonic-gate 				(void) ddi_prop_remove(DDI_DEV_T_NONE, dip,
4867c478bd9Sstevel@tonic-gate 				    "interrupt-priorities");
4877c478bd9Sstevel@tonic-gate 		}
4887c478bd9Sstevel@tonic-gate 
4897c478bd9Sstevel@tonic-gate 		px_p->px_dev_hdl = NULL;
490dabea0dbSschwartz 		ddi_soft_state_free(px_state_p, instance);
4917c478bd9Sstevel@tonic-gate 
4927c478bd9Sstevel@tonic-gate 		return (DDI_SUCCESS);
4937c478bd9Sstevel@tonic-gate 
4947c478bd9Sstevel@tonic-gate 	case DDI_SUSPEND:
4957c478bd9Sstevel@tonic-gate 		if (pcie_pwr_suspend(dip) != DDI_SUCCESS) {
4967c478bd9Sstevel@tonic-gate 			mutex_exit(&px_p->px_mutex);
4977c478bd9Sstevel@tonic-gate 			return (DDI_FAILURE);
4987c478bd9Sstevel@tonic-gate 		}
4997c478bd9Sstevel@tonic-gate 		if ((ret = px_lib_suspend(dip)) == DDI_SUCCESS)
5007c478bd9Sstevel@tonic-gate 			px_p->px_state = PX_SUSPENDED;
5017c478bd9Sstevel@tonic-gate 		mutex_exit(&px_p->px_mutex);
5027c478bd9Sstevel@tonic-gate 
5037c478bd9Sstevel@tonic-gate 		return (ret);
5047c478bd9Sstevel@tonic-gate 
5057c478bd9Sstevel@tonic-gate 	default:
5067c478bd9Sstevel@tonic-gate 		DBG(DBG_DETACH, dip, "unsupported detach op\n");
5077c478bd9Sstevel@tonic-gate 		mutex_exit(&px_p->px_mutex);
5087c478bd9Sstevel@tonic-gate 		return (DDI_FAILURE);
5097c478bd9Sstevel@tonic-gate 	}
5107c478bd9Sstevel@tonic-gate }
5117c478bd9Sstevel@tonic-gate 
51201689544Sjchu int
51301689544Sjchu px_cb_attach(px_t *px_p)
51401689544Sjchu {
51501689544Sjchu 	px_fault_t	*fault_p = &px_p->px_cb_fault;
51601689544Sjchu 	dev_info_t	*dip = px_p->px_dip;
51701689544Sjchu 	sysino_t	sysino;
51801689544Sjchu 
51901689544Sjchu 	if (px_lib_intr_devino_to_sysino(dip,
52001689544Sjchu 	    px_p->px_inos[PX_INTR_XBC], &sysino) != DDI_SUCCESS)
52101689544Sjchu 		return (DDI_FAILURE);
52201689544Sjchu 
52301689544Sjchu 	fault_p->px_fh_dip = dip;
52401689544Sjchu 	fault_p->px_fh_sysino = sysino;
52501689544Sjchu 	fault_p->px_err_func = px_err_cb_intr;
52601689544Sjchu 	fault_p->px_intr_ino = px_p->px_inos[PX_INTR_XBC];
52701689544Sjchu 
52801689544Sjchu 	return (px_cb_add_intr(fault_p));
52901689544Sjchu }
53001689544Sjchu 
53101689544Sjchu void
53201689544Sjchu px_cb_detach(px_t *px_p)
53301689544Sjchu {
53401689544Sjchu 	px_cb_rem_intr(&px_p->px_cb_fault);
53501689544Sjchu }
53601689544Sjchu 
5377c478bd9Sstevel@tonic-gate /*
5387c478bd9Sstevel@tonic-gate  * power management related initialization specific to px
5397c478bd9Sstevel@tonic-gate  * called by px_attach()
5407c478bd9Sstevel@tonic-gate  */
5417c478bd9Sstevel@tonic-gate static int
5427c478bd9Sstevel@tonic-gate px_pwr_setup(dev_info_t *dip)
5437c478bd9Sstevel@tonic-gate {
5447c478bd9Sstevel@tonic-gate 	pcie_pwr_t *pwr_p;
5451a887b2eSjchu 	int instance = ddi_get_instance(dip);
5461a887b2eSjchu 	px_t *px_p = INST_TO_STATE(instance);
5477c478bd9Sstevel@tonic-gate 	ddi_intr_handle_impl_t hdl;
5487c478bd9Sstevel@tonic-gate 
5497c478bd9Sstevel@tonic-gate 	ASSERT(PCIE_PMINFO(dip));
5507c478bd9Sstevel@tonic-gate 	pwr_p = PCIE_NEXUS_PMINFO(dip);
5517c478bd9Sstevel@tonic-gate 	ASSERT(pwr_p);
5527c478bd9Sstevel@tonic-gate 
5537c478bd9Sstevel@tonic-gate 	/*
5547c478bd9Sstevel@tonic-gate 	 * indicate support LDI (Layered Driver Interface)
5557c478bd9Sstevel@tonic-gate 	 * Create the property, if it is not already there
5567c478bd9Sstevel@tonic-gate 	 */
5577c478bd9Sstevel@tonic-gate 	if (!ddi_prop_exists(DDI_DEV_T_NONE, dip, DDI_PROP_DONTPASS,
5587c478bd9Sstevel@tonic-gate 	    DDI_KERNEL_IOCTL)) {
5597c478bd9Sstevel@tonic-gate 		if (ddi_prop_create(DDI_DEV_T_NONE, dip, DDI_PROP_CANSLEEP,
5607c478bd9Sstevel@tonic-gate 		    DDI_KERNEL_IOCTL, NULL, 0) != DDI_PROP_SUCCESS) {
5617c478bd9Sstevel@tonic-gate 			DBG(DBG_PWR, dip, "can't create kernel ioctl prop\n");
5627c478bd9Sstevel@tonic-gate 			return (DDI_FAILURE);
5637c478bd9Sstevel@tonic-gate 		}
5647c478bd9Sstevel@tonic-gate 	}
5657c478bd9Sstevel@tonic-gate 	/* No support for device PM. We are always at full power */
5667c478bd9Sstevel@tonic-gate 	pwr_p->pwr_func_lvl = PM_LEVEL_D0;
5677c478bd9Sstevel@tonic-gate 
5681a887b2eSjchu 	mutex_init(&px_p->px_l23ready_lock, NULL, MUTEX_DRIVER,
569a195726fSgovinda 	    DDI_INTR_PRI(px_pwr_pil));
5701a887b2eSjchu 	cv_init(&px_p->px_l23ready_cv, NULL, CV_DRIVER, NULL);
5711a887b2eSjchu 
57220036fe5Segillett 	/* Initialize handle */
57320036fe5Segillett 	bzero(&hdl, sizeof (ddi_intr_handle_impl_t));
5741a887b2eSjchu 	hdl.ih_cb_arg1 = px_p;
5757c478bd9Sstevel@tonic-gate 	hdl.ih_ver = DDI_INTR_VERSION;
5767c478bd9Sstevel@tonic-gate 	hdl.ih_state = DDI_IHDL_STATE_ALLOC;
5777c478bd9Sstevel@tonic-gate 	hdl.ih_dip = dip;
5787c478bd9Sstevel@tonic-gate 	hdl.ih_pri = px_pwr_pil;
5797c478bd9Sstevel@tonic-gate 
5807c478bd9Sstevel@tonic-gate 	/* Add PME_TO_ACK message handler */
5811a887b2eSjchu 	hdl.ih_cb_func = (ddi_intr_handler_t *)px_pmeq_intr;
5827c478bd9Sstevel@tonic-gate 	if (px_add_msiq_intr(dip, dip, &hdl, MSG_REC,
5831a887b2eSjchu 	    (msgcode_t)PCIE_PME_ACK_MSG, &px_p->px_pm_msiq_id) != DDI_SUCCESS) {
5841a887b2eSjchu 		DBG(DBG_PWR, dip, "px_pwr_setup: couldn't add "
5851a887b2eSjchu 		    " PME_TO_ACK intr\n");
586f9721e07Sjchu 		goto pwr_setup_err1;
5877c478bd9Sstevel@tonic-gate 	}
5881a887b2eSjchu 	px_lib_msg_setmsiq(dip, PCIE_PME_ACK_MSG, px_p->px_pm_msiq_id);
5897c478bd9Sstevel@tonic-gate 	px_lib_msg_setvalid(dip, PCIE_PME_ACK_MSG, PCIE_MSG_VALID);
5907c478bd9Sstevel@tonic-gate 
59136fe4a92Segillett 	if (px_ib_update_intr_state(px_p, px_p->px_dip, hdl.ih_inum,
59236fe4a92Segillett 	    px_msiqid_to_devino(px_p, px_p->px_pm_msiq_id),
59336fe4a92Segillett 	    PX_INTR_STATE_ENABLE, MSG_REC, PCIE_PME_ACK_MSG) != DDI_SUCCESS) {
59436fe4a92Segillett 		DBG(DBG_PWR, dip, "px_pwr_setup: PME_TO_ACK update interrupt"
59536fe4a92Segillett 		    " state failed\n");
59636fe4a92Segillett 		goto px_pwrsetup_err_state;
59736fe4a92Segillett 	}
59836fe4a92Segillett 
5997c478bd9Sstevel@tonic-gate 	return (DDI_SUCCESS);
6007c478bd9Sstevel@tonic-gate 
60136fe4a92Segillett px_pwrsetup_err_state:
60236fe4a92Segillett 	px_lib_msg_setvalid(dip, PCIE_PME_ACK_MSG, PCIE_MSG_INVALID);
60336fe4a92Segillett 	(void) px_rem_msiq_intr(dip, dip, &hdl, MSG_REC, PCIE_PME_ACK_MSG,
60436fe4a92Segillett 	    px_p->px_pm_msiq_id);
6051a887b2eSjchu pwr_setup_err1:
6061a887b2eSjchu 	mutex_destroy(&px_p->px_l23ready_lock);
6071a887b2eSjchu 	cv_destroy(&px_p->px_l23ready_cv);
6081a887b2eSjchu 
6097c478bd9Sstevel@tonic-gate 	return (DDI_FAILURE);
6107c478bd9Sstevel@tonic-gate }
6117c478bd9Sstevel@tonic-gate 
6127c478bd9Sstevel@tonic-gate /*
6137c478bd9Sstevel@tonic-gate  * undo whatever is done in px_pwr_setup. called by px_detach()
6147c478bd9Sstevel@tonic-gate  */
6157c478bd9Sstevel@tonic-gate static void
6167c478bd9Sstevel@tonic-gate px_pwr_teardown(dev_info_t *dip)
6177c478bd9Sstevel@tonic-gate {
6181a887b2eSjchu 	int instance = ddi_get_instance(dip);
6191a887b2eSjchu 	px_t *px_p = INST_TO_STATE(instance);
6207c478bd9Sstevel@tonic-gate 	ddi_intr_handle_impl_t	hdl;
6217c478bd9Sstevel@tonic-gate 
6221a887b2eSjchu 	if (!PCIE_PMINFO(dip) || !PCIE_NEXUS_PMINFO(dip))
6237c478bd9Sstevel@tonic-gate 		return;
6247c478bd9Sstevel@tonic-gate 
62520036fe5Segillett 	/* Initialize handle */
62620036fe5Segillett 	bzero(&hdl, sizeof (ddi_intr_handle_impl_t));
6277c478bd9Sstevel@tonic-gate 	hdl.ih_ver = DDI_INTR_VERSION;
6287c478bd9Sstevel@tonic-gate 	hdl.ih_state = DDI_IHDL_STATE_ALLOC;
6297c478bd9Sstevel@tonic-gate 	hdl.ih_dip = dip;
6307c478bd9Sstevel@tonic-gate 
6317c478bd9Sstevel@tonic-gate 	px_lib_msg_setvalid(dip, PCIE_PME_ACK_MSG, PCIE_MSG_INVALID);
6327c478bd9Sstevel@tonic-gate 	(void) px_rem_msiq_intr(dip, dip, &hdl, MSG_REC, PCIE_PME_ACK_MSG,
6331a887b2eSjchu 	    px_p->px_pm_msiq_id);
6347c478bd9Sstevel@tonic-gate 
63536fe4a92Segillett 	(void) px_ib_update_intr_state(px_p, px_p->px_dip, hdl.ih_inum,
63636fe4a92Segillett 	    px_msiqid_to_devino(px_p, px_p->px_pm_msiq_id),
63736fe4a92Segillett 	    PX_INTR_STATE_DISABLE, MSG_REC, PCIE_PME_ACK_MSG);
63836fe4a92Segillett 
6391a887b2eSjchu 	px_p->px_pm_msiq_id = -1;
6407c478bd9Sstevel@tonic-gate 
6411a887b2eSjchu 	cv_destroy(&px_p->px_l23ready_cv);
6421a887b2eSjchu 	mutex_destroy(&px_p->px_l23ready_lock);
6437c478bd9Sstevel@tonic-gate }
6447c478bd9Sstevel@tonic-gate 
6457c478bd9Sstevel@tonic-gate /* bus driver entry points */
6467c478bd9Sstevel@tonic-gate 
6477c478bd9Sstevel@tonic-gate /*
6487c478bd9Sstevel@tonic-gate  * bus map entry point:
6497c478bd9Sstevel@tonic-gate  *
6507c478bd9Sstevel@tonic-gate  * 	if map request is for an rnumber
6517c478bd9Sstevel@tonic-gate  *		get the corresponding regspec from device node
6527c478bd9Sstevel@tonic-gate  * 	build a new regspec in our parent's format
6537c478bd9Sstevel@tonic-gate  *	build a new map_req with the new regspec
6547c478bd9Sstevel@tonic-gate  *	call up the tree to complete the mapping
6557c478bd9Sstevel@tonic-gate  */
6567c478bd9Sstevel@tonic-gate int
6577c478bd9Sstevel@tonic-gate px_map(dev_info_t *dip, dev_info_t *rdip, ddi_map_req_t *mp,
6587c478bd9Sstevel@tonic-gate 	off_t off, off_t len, caddr_t *addrp)
6597c478bd9Sstevel@tonic-gate {
6607c478bd9Sstevel@tonic-gate 	px_t *px_p = DIP_TO_STATE(dip);
6617c478bd9Sstevel@tonic-gate 	struct regspec p_regspec;
6627c478bd9Sstevel@tonic-gate 	ddi_map_req_t p_mapreq;
6637c478bd9Sstevel@tonic-gate 	int reglen, rval, r_no;
6647c478bd9Sstevel@tonic-gate 	pci_regspec_t reloc_reg, *rp = &reloc_reg;
6657c478bd9Sstevel@tonic-gate 
6667c478bd9Sstevel@tonic-gate 	DBG(DBG_MAP, dip, "rdip=%s%d:",
6677c478bd9Sstevel@tonic-gate 		ddi_driver_name(rdip), ddi_get_instance(rdip));
6687c478bd9Sstevel@tonic-gate 
6697c478bd9Sstevel@tonic-gate 	if (mp->map_flags & DDI_MF_USER_MAPPING)
6707c478bd9Sstevel@tonic-gate 		return (DDI_ME_UNIMPLEMENTED);
6717c478bd9Sstevel@tonic-gate 
6727c478bd9Sstevel@tonic-gate 	switch (mp->map_type) {
6737c478bd9Sstevel@tonic-gate 	case DDI_MT_REGSPEC:
6747c478bd9Sstevel@tonic-gate 		reloc_reg = *(pci_regspec_t *)mp->map_obj.rp;	/* dup whole */
6757c478bd9Sstevel@tonic-gate 		break;
6767c478bd9Sstevel@tonic-gate 
6777c478bd9Sstevel@tonic-gate 	case DDI_MT_RNUMBER:
6787c478bd9Sstevel@tonic-gate 		r_no = mp->map_obj.rnumber;
6797c478bd9Sstevel@tonic-gate 		DBG(DBG_MAP | DBG_CONT, dip, " r#=%x", r_no);
6807c478bd9Sstevel@tonic-gate 
681a3282898Scth 		if (ddi_getlongprop(DDI_DEV_T_ANY, rdip, DDI_PROP_DONTPASS,
6827c478bd9Sstevel@tonic-gate 			"reg", (caddr_t)&rp, &reglen) != DDI_SUCCESS)
6837c478bd9Sstevel@tonic-gate 				return (DDI_ME_RNUMBER_RANGE);
6847c478bd9Sstevel@tonic-gate 
6857c478bd9Sstevel@tonic-gate 		if (r_no < 0 || r_no >= reglen / sizeof (pci_regspec_t)) {
6867c478bd9Sstevel@tonic-gate 			kmem_free(rp, reglen);
6877c478bd9Sstevel@tonic-gate 			return (DDI_ME_RNUMBER_RANGE);
6887c478bd9Sstevel@tonic-gate 		}
6897c478bd9Sstevel@tonic-gate 		rp += r_no;
6907c478bd9Sstevel@tonic-gate 		break;
6917c478bd9Sstevel@tonic-gate 
6927c478bd9Sstevel@tonic-gate 	default:
6937c478bd9Sstevel@tonic-gate 		return (DDI_ME_INVAL);
6947c478bd9Sstevel@tonic-gate 	}
6957c478bd9Sstevel@tonic-gate 	DBG(DBG_MAP | DBG_CONT, dip, "\n");
6967c478bd9Sstevel@tonic-gate 
6977c478bd9Sstevel@tonic-gate 	if ((rp->pci_phys_hi & PCI_REG_ADDR_M) == PCI_ADDR_CONFIG) {
6987c478bd9Sstevel@tonic-gate 		/*
6997c478bd9Sstevel@tonic-gate 		 * There may be a need to differentiate between PCI
7007c478bd9Sstevel@tonic-gate 		 * and PCI-Ex devices so the following range check is
7017c478bd9Sstevel@tonic-gate 		 * done correctly, depending on the implementation of
7027c478bd9Sstevel@tonic-gate 		 * px_pci bridge nexus driver.
7037c478bd9Sstevel@tonic-gate 		 */
7047c478bd9Sstevel@tonic-gate 		if ((off >= PCIE_CONF_HDR_SIZE) ||
7057c478bd9Sstevel@tonic-gate 				(len > PCIE_CONF_HDR_SIZE) ||
7067c478bd9Sstevel@tonic-gate 				(off + len > PCIE_CONF_HDR_SIZE))
7077c478bd9Sstevel@tonic-gate 			return (DDI_ME_INVAL);
7087c478bd9Sstevel@tonic-gate 		/*
7097c478bd9Sstevel@tonic-gate 		 * the following function returning a DDI_FAILURE assumes
7107c478bd9Sstevel@tonic-gate 		 * that there are no virtual config space access services
7117c478bd9Sstevel@tonic-gate 		 * defined in this layer. Otherwise it is availed right
7127c478bd9Sstevel@tonic-gate 		 * here and we return.
7137c478bd9Sstevel@tonic-gate 		 */
7147c478bd9Sstevel@tonic-gate 		rval = px_lib_map_vconfig(dip, mp, off, rp, addrp);
7157c478bd9Sstevel@tonic-gate 		if (rval == DDI_SUCCESS)
7167c478bd9Sstevel@tonic-gate 			goto done;
7177c478bd9Sstevel@tonic-gate 	}
7187c478bd9Sstevel@tonic-gate 
7197c478bd9Sstevel@tonic-gate 	/*
7207c478bd9Sstevel@tonic-gate 	 * No virtual config space services or we are mapping
7217c478bd9Sstevel@tonic-gate 	 * a region of memory mapped config/IO/memory space, so proceed
7227c478bd9Sstevel@tonic-gate 	 * to the parent.
7237c478bd9Sstevel@tonic-gate 	 */
7247c478bd9Sstevel@tonic-gate 
7257c478bd9Sstevel@tonic-gate 	/* relocate within 64-bit pci space through "assigned-addresses" */
7267c478bd9Sstevel@tonic-gate 	if (rval = px_reloc_reg(dip, rdip, px_p, rp))
7277c478bd9Sstevel@tonic-gate 		goto done;
7287c478bd9Sstevel@tonic-gate 
7297c478bd9Sstevel@tonic-gate 	if (len)	/* adjust regspec according to mapping request */
7307c478bd9Sstevel@tonic-gate 		rp->pci_size_low = len;	/* MIN ? */
7317c478bd9Sstevel@tonic-gate 	rp->pci_phys_low += off;
7327c478bd9Sstevel@tonic-gate 
7337c478bd9Sstevel@tonic-gate 	/* translate relocated pci regspec into parent space through "ranges" */
7347c478bd9Sstevel@tonic-gate 	if (rval = px_xlate_reg(px_p, rp, &p_regspec))
7357c478bd9Sstevel@tonic-gate 		goto done;
7367c478bd9Sstevel@tonic-gate 
7377c478bd9Sstevel@tonic-gate 	p_mapreq = *mp;		/* dup the whole structure */
7387c478bd9Sstevel@tonic-gate 	p_mapreq.map_type = DDI_MT_REGSPEC;
7397c478bd9Sstevel@tonic-gate 	p_mapreq.map_obj.rp = &p_regspec;
7404fbb58f6Sjchu 	px_lib_map_attr_check(&p_mapreq);
7417c478bd9Sstevel@tonic-gate 	rval = ddi_map(dip, &p_mapreq, 0, 0, addrp);
7427c478bd9Sstevel@tonic-gate 
7437c478bd9Sstevel@tonic-gate 	if (rval == DDI_SUCCESS) {
7447c478bd9Sstevel@tonic-gate 		/*
7457c478bd9Sstevel@tonic-gate 		 * Set-up access functions for FM access error capable drivers.
7467c478bd9Sstevel@tonic-gate 		 */
7477c478bd9Sstevel@tonic-gate 		if (DDI_FM_ACC_ERR_CAP(ddi_fm_capable(rdip)) &&
7487c478bd9Sstevel@tonic-gate 		    mp->map_handlep->ah_acc.devacc_attr_access !=
7497c478bd9Sstevel@tonic-gate 		    DDI_DEFAULT_ACC)
7507c478bd9Sstevel@tonic-gate 			px_fm_acc_setup(mp, rdip);
7517c478bd9Sstevel@tonic-gate 	}
7527c478bd9Sstevel@tonic-gate 
7537c478bd9Sstevel@tonic-gate done:
7547c478bd9Sstevel@tonic-gate 	if (mp->map_type == DDI_MT_RNUMBER)
7557c478bd9Sstevel@tonic-gate 		kmem_free(rp - r_no, reglen);
7567c478bd9Sstevel@tonic-gate 
7577c478bd9Sstevel@tonic-gate 	return (rval);
7587c478bd9Sstevel@tonic-gate }
7597c478bd9Sstevel@tonic-gate 
7607c478bd9Sstevel@tonic-gate /*
7617c478bd9Sstevel@tonic-gate  * bus dma map entry point
7627c478bd9Sstevel@tonic-gate  * return value:
7637c478bd9Sstevel@tonic-gate  *	DDI_DMA_PARTIAL_MAP	 1
7647c478bd9Sstevel@tonic-gate  *	DDI_DMA_MAPOK		 0
7657c478bd9Sstevel@tonic-gate  *	DDI_DMA_MAPPED		 0
7667c478bd9Sstevel@tonic-gate  *	DDI_DMA_NORESOURCES	-1
7677c478bd9Sstevel@tonic-gate  *	DDI_DMA_NOMAPPING	-2
7687c478bd9Sstevel@tonic-gate  *	DDI_DMA_TOOBIG		-3
7697c478bd9Sstevel@tonic-gate  */
7707c478bd9Sstevel@tonic-gate int
7717c478bd9Sstevel@tonic-gate px_dma_setup(dev_info_t *dip, dev_info_t *rdip, ddi_dma_req_t *dmareq,
7727c478bd9Sstevel@tonic-gate 	ddi_dma_handle_t *handlep)
7737c478bd9Sstevel@tonic-gate {
7747c478bd9Sstevel@tonic-gate 	px_t *px_p = DIP_TO_STATE(dip);
7757c478bd9Sstevel@tonic-gate 	px_mmu_t *mmu_p = px_p->px_mmu_p;
7767c478bd9Sstevel@tonic-gate 	ddi_dma_impl_t *mp;
7777c478bd9Sstevel@tonic-gate 	int ret;
7787c478bd9Sstevel@tonic-gate 
7797c478bd9Sstevel@tonic-gate 	DBG(DBG_DMA_MAP, dip, "mapping - rdip=%s%d type=%s\n",
7807c478bd9Sstevel@tonic-gate 		ddi_driver_name(rdip), ddi_get_instance(rdip),
7817c478bd9Sstevel@tonic-gate 		handlep ? "alloc" : "advisory");
7827c478bd9Sstevel@tonic-gate 
7837c478bd9Sstevel@tonic-gate 	if (!(mp = px_dma_lmts2hdl(dip, rdip, mmu_p, dmareq)))
7847c478bd9Sstevel@tonic-gate 		return (DDI_DMA_NORESOURCES);
7857c478bd9Sstevel@tonic-gate 	if (mp == (ddi_dma_impl_t *)DDI_DMA_NOMAPPING)
7867c478bd9Sstevel@tonic-gate 		return (DDI_DMA_NOMAPPING);
7877c478bd9Sstevel@tonic-gate 	if (ret = px_dma_type(px_p, dmareq, mp))
7887c478bd9Sstevel@tonic-gate 		goto freehandle;
7897c478bd9Sstevel@tonic-gate 	if (ret = px_dma_pfn(px_p, dmareq, mp))
7907c478bd9Sstevel@tonic-gate 		goto freehandle;
7917c478bd9Sstevel@tonic-gate 
7927c478bd9Sstevel@tonic-gate 	switch (PX_DMA_TYPE(mp)) {
79336fe4a92Segillett 	case PX_DMAI_FLAGS_DVMA:	/* LINTED E_EQUALITY_NOT_ASSIGNMENT */
7947c478bd9Sstevel@tonic-gate 		if ((ret = px_dvma_win(px_p, dmareq, mp)) || !handlep)
7957c478bd9Sstevel@tonic-gate 			goto freehandle;
7967c478bd9Sstevel@tonic-gate 		if (!PX_DMA_CANCACHE(mp)) {	/* try fast track */
7977c478bd9Sstevel@tonic-gate 			if (PX_DMA_CANFAST(mp)) {
7987c478bd9Sstevel@tonic-gate 				if (!px_dvma_map_fast(mmu_p, mp))
7997c478bd9Sstevel@tonic-gate 					break;
8007c478bd9Sstevel@tonic-gate 			/* LINTED E_NOP_ELSE_STMT */
8017c478bd9Sstevel@tonic-gate 			} else {
8027c478bd9Sstevel@tonic-gate 				PX_DVMA_FASTTRAK_PROF(mp);
8037c478bd9Sstevel@tonic-gate 			}
8047c478bd9Sstevel@tonic-gate 		}
8057c478bd9Sstevel@tonic-gate 		if (ret = px_dvma_map(mp, dmareq, mmu_p))
8067c478bd9Sstevel@tonic-gate 			goto freehandle;
8077c478bd9Sstevel@tonic-gate 		break;
80836fe4a92Segillett 	case PX_DMAI_FLAGS_PTP:	/* LINTED E_EQUALITY_NOT_ASSIGNMENT */
8097c478bd9Sstevel@tonic-gate 		if ((ret = px_dma_physwin(px_p, dmareq, mp)) || !handlep)
8107c478bd9Sstevel@tonic-gate 			goto freehandle;
8117c478bd9Sstevel@tonic-gate 		break;
81236fe4a92Segillett 	case PX_DMAI_FLAGS_BYPASS:
8137c478bd9Sstevel@tonic-gate 	default:
8147c478bd9Sstevel@tonic-gate 		cmn_err(CE_PANIC, "%s%d: px_dma_setup: bad dma type 0x%x",
8157c478bd9Sstevel@tonic-gate 			ddi_driver_name(rdip), ddi_get_instance(rdip),
8167c478bd9Sstevel@tonic-gate 			PX_DMA_TYPE(mp));
8177c478bd9Sstevel@tonic-gate 		/*NOTREACHED*/
8187c478bd9Sstevel@tonic-gate 	}
8197c478bd9Sstevel@tonic-gate 	*handlep = (ddi_dma_handle_t)mp;
82036fe4a92Segillett 	mp->dmai_flags |= PX_DMAI_FLAGS_INUSE;
8217c478bd9Sstevel@tonic-gate 	px_dump_dma_handle(DBG_DMA_MAP, dip, mp);
8227c478bd9Sstevel@tonic-gate 
8237c478bd9Sstevel@tonic-gate 	return ((mp->dmai_nwin == 1) ? DDI_DMA_MAPPED : DDI_DMA_PARTIAL_MAP);
8247c478bd9Sstevel@tonic-gate freehandle:
8257c478bd9Sstevel@tonic-gate 	if (ret == DDI_DMA_NORESOURCES)
8267c478bd9Sstevel@tonic-gate 		px_dma_freemp(mp); /* don't run_callback() */
8277c478bd9Sstevel@tonic-gate 	else
8287c478bd9Sstevel@tonic-gate 		(void) px_dma_freehdl(dip, rdip, (ddi_dma_handle_t)mp);
8297c478bd9Sstevel@tonic-gate 	return (ret);
8307c478bd9Sstevel@tonic-gate }
8317c478bd9Sstevel@tonic-gate 
8327c478bd9Sstevel@tonic-gate 
8337c478bd9Sstevel@tonic-gate /*
8347c478bd9Sstevel@tonic-gate  * bus dma alloc handle entry point:
8357c478bd9Sstevel@tonic-gate  */
8367c478bd9Sstevel@tonic-gate int
8377c478bd9Sstevel@tonic-gate px_dma_allochdl(dev_info_t *dip, dev_info_t *rdip, ddi_dma_attr_t *attrp,
8387c478bd9Sstevel@tonic-gate 	int (*waitfp)(caddr_t), caddr_t arg, ddi_dma_handle_t *handlep)
8397c478bd9Sstevel@tonic-gate {
8407c478bd9Sstevel@tonic-gate 	px_t *px_p = DIP_TO_STATE(dip);
8417c478bd9Sstevel@tonic-gate 	ddi_dma_impl_t *mp;
8427c478bd9Sstevel@tonic-gate 	int rval;
8437c478bd9Sstevel@tonic-gate 
8447c478bd9Sstevel@tonic-gate 	DBG(DBG_DMA_ALLOCH, dip, "rdip=%s%d\n",
8457c478bd9Sstevel@tonic-gate 		ddi_driver_name(rdip), ddi_get_instance(rdip));
8467c478bd9Sstevel@tonic-gate 
8477c478bd9Sstevel@tonic-gate 	if (attrp->dma_attr_version != DMA_ATTR_V0)
8487c478bd9Sstevel@tonic-gate 		return (DDI_DMA_BADATTR);
8497c478bd9Sstevel@tonic-gate 
8507c478bd9Sstevel@tonic-gate 	if (!(mp = px_dma_allocmp(dip, rdip, waitfp, arg)))
8517c478bd9Sstevel@tonic-gate 		return (DDI_DMA_NORESOURCES);
8527c478bd9Sstevel@tonic-gate 
8537c478bd9Sstevel@tonic-gate 	/*
8547c478bd9Sstevel@tonic-gate 	 * Save requestor's information
8557c478bd9Sstevel@tonic-gate 	 */
8567c478bd9Sstevel@tonic-gate 	mp->dmai_attr	= *attrp; /* whole object - augmented later  */
85736fe4a92Segillett 	*PX_DEV_ATTR(mp)	= *attrp; /* whole object - device orig attr */
8587c478bd9Sstevel@tonic-gate 	DBG(DBG_DMA_ALLOCH, dip, "mp=%p\n", mp);
8597c478bd9Sstevel@tonic-gate 
8607c478bd9Sstevel@tonic-gate 	/* check and convert dma attributes to handle parameters */
8617c478bd9Sstevel@tonic-gate 	if (rval = px_dma_attr2hdl(px_p, mp)) {
8627c478bd9Sstevel@tonic-gate 		px_dma_freehdl(dip, rdip, (ddi_dma_handle_t)mp);
8637c478bd9Sstevel@tonic-gate 		*handlep = NULL;
8647c478bd9Sstevel@tonic-gate 		return (rval);
8657c478bd9Sstevel@tonic-gate 	}
8667c478bd9Sstevel@tonic-gate 	*handlep = (ddi_dma_handle_t)mp;
8677c478bd9Sstevel@tonic-gate 	return (DDI_SUCCESS);
8687c478bd9Sstevel@tonic-gate }
8697c478bd9Sstevel@tonic-gate 
8707c478bd9Sstevel@tonic-gate 
8717c478bd9Sstevel@tonic-gate /*
8727c478bd9Sstevel@tonic-gate  * bus dma free handle entry point:
8737c478bd9Sstevel@tonic-gate  */
8747c478bd9Sstevel@tonic-gate /*ARGSUSED*/
8757c478bd9Sstevel@tonic-gate int
8767c478bd9Sstevel@tonic-gate px_dma_freehdl(dev_info_t *dip, dev_info_t *rdip, ddi_dma_handle_t handle)
8777c478bd9Sstevel@tonic-gate {
8787c478bd9Sstevel@tonic-gate 	DBG(DBG_DMA_FREEH, dip, "rdip=%s%d mp=%p\n",
8797c478bd9Sstevel@tonic-gate 		ddi_driver_name(rdip), ddi_get_instance(rdip), handle);
8807c478bd9Sstevel@tonic-gate 	px_dma_freemp((ddi_dma_impl_t *)handle);
8817c478bd9Sstevel@tonic-gate 
8827c478bd9Sstevel@tonic-gate 	if (px_kmem_clid) {
8837c478bd9Sstevel@tonic-gate 		DBG(DBG_DMA_FREEH, dip, "run handle callback\n");
8847c478bd9Sstevel@tonic-gate 		ddi_run_callback(&px_kmem_clid);
8857c478bd9Sstevel@tonic-gate 	}
8867c478bd9Sstevel@tonic-gate 	return (DDI_SUCCESS);
8877c478bd9Sstevel@tonic-gate }
8887c478bd9Sstevel@tonic-gate 
8897c478bd9Sstevel@tonic-gate 
8907c478bd9Sstevel@tonic-gate /*
8917c478bd9Sstevel@tonic-gate  * bus dma bind handle entry point:
8927c478bd9Sstevel@tonic-gate  */
8937c478bd9Sstevel@tonic-gate int
8947c478bd9Sstevel@tonic-gate px_dma_bindhdl(dev_info_t *dip, dev_info_t *rdip,
8957c478bd9Sstevel@tonic-gate 	ddi_dma_handle_t handle, ddi_dma_req_t *dmareq,
8967c478bd9Sstevel@tonic-gate 	ddi_dma_cookie_t *cookiep, uint_t *ccountp)
8977c478bd9Sstevel@tonic-gate {
8987c478bd9Sstevel@tonic-gate 	px_t *px_p = DIP_TO_STATE(dip);
8997c478bd9Sstevel@tonic-gate 	px_mmu_t *mmu_p = px_p->px_mmu_p;
9007c478bd9Sstevel@tonic-gate 	ddi_dma_impl_t *mp = (ddi_dma_impl_t *)handle;
9017c478bd9Sstevel@tonic-gate 	int ret;
9027c478bd9Sstevel@tonic-gate 
9037c478bd9Sstevel@tonic-gate 	DBG(DBG_DMA_BINDH, dip, "rdip=%s%d mp=%p dmareq=%p\n",
9047c478bd9Sstevel@tonic-gate 		ddi_driver_name(rdip), ddi_get_instance(rdip), mp, dmareq);
9057c478bd9Sstevel@tonic-gate 
90636fe4a92Segillett 	if (mp->dmai_flags & PX_DMAI_FLAGS_INUSE)
9077c478bd9Sstevel@tonic-gate 		return (DDI_DMA_INUSE);
9087c478bd9Sstevel@tonic-gate 
90936fe4a92Segillett 	ASSERT((mp->dmai_flags & ~PX_DMAI_FLAGS_PRESERVE) == 0);
91036fe4a92Segillett 	mp->dmai_flags |= PX_DMAI_FLAGS_INUSE;
9117c478bd9Sstevel@tonic-gate 
9127c478bd9Sstevel@tonic-gate 	if (ret = px_dma_type(px_p, dmareq, mp))
9137c478bd9Sstevel@tonic-gate 		goto err;
9147c478bd9Sstevel@tonic-gate 	if (ret = px_dma_pfn(px_p, dmareq, mp))
9157c478bd9Sstevel@tonic-gate 		goto err;
9167c478bd9Sstevel@tonic-gate 
9177c478bd9Sstevel@tonic-gate 	switch (PX_DMA_TYPE(mp)) {
91836fe4a92Segillett 	case PX_DMAI_FLAGS_DVMA:
9197c478bd9Sstevel@tonic-gate 		if (ret = px_dvma_win(px_p, dmareq, mp))
9207c478bd9Sstevel@tonic-gate 			goto map_err;
9217c478bd9Sstevel@tonic-gate 		if (!PX_DMA_CANCACHE(mp)) {	/* try fast track */
9227c478bd9Sstevel@tonic-gate 			if (PX_DMA_CANFAST(mp)) {
9237c478bd9Sstevel@tonic-gate 				if (!px_dvma_map_fast(mmu_p, mp))
9247c478bd9Sstevel@tonic-gate 					goto mapped; /*LINTED E_NOP_ELSE_STMT*/
9257c478bd9Sstevel@tonic-gate 			} else {
9267c478bd9Sstevel@tonic-gate 				PX_DVMA_FASTTRAK_PROF(mp);
9277c478bd9Sstevel@tonic-gate 			}
9287c478bd9Sstevel@tonic-gate 		}
9297c478bd9Sstevel@tonic-gate 		if (ret = px_dvma_map(mp, dmareq, mmu_p))
9307c478bd9Sstevel@tonic-gate 			goto map_err;
9317c478bd9Sstevel@tonic-gate mapped:
9327c478bd9Sstevel@tonic-gate 		*ccountp = 1;
9337c478bd9Sstevel@tonic-gate 		MAKE_DMA_COOKIE(cookiep, mp->dmai_mapping, mp->dmai_size);
9347c478bd9Sstevel@tonic-gate 		break;
93536fe4a92Segillett 	case PX_DMAI_FLAGS_BYPASS:
93636fe4a92Segillett 	case PX_DMAI_FLAGS_PTP:
9377c478bd9Sstevel@tonic-gate 		if (ret = px_dma_physwin(px_p, dmareq, mp))
9387c478bd9Sstevel@tonic-gate 			goto map_err;
93936fe4a92Segillett 		*ccountp = PX_WINLST(mp)->win_ncookies;
94036fe4a92Segillett 		*cookiep =
94136fe4a92Segillett 		    *(ddi_dma_cookie_t *)(PX_WINLST(mp) + 1); /* wholeobj */
9427c478bd9Sstevel@tonic-gate 		break;
9437c478bd9Sstevel@tonic-gate 	default:
9447c478bd9Sstevel@tonic-gate 		cmn_err(CE_PANIC, "%s%d: px_dma_bindhdl(%p): bad dma type",
9457c478bd9Sstevel@tonic-gate 			ddi_driver_name(rdip), ddi_get_instance(rdip), mp);
9467c478bd9Sstevel@tonic-gate 		/*NOTREACHED*/
9477c478bd9Sstevel@tonic-gate 	}
94869cd775fSschwartz 	DBG(DBG_DMA_BINDH, dip, "cookie %" PRIx64 "+%x\n",
94969cd775fSschwartz 		cookiep->dmac_address, cookiep->dmac_size);
9507c478bd9Sstevel@tonic-gate 	px_dump_dma_handle(DBG_DMA_MAP, dip, mp);
951f8d2de6bSjchu 
952f8d2de6bSjchu 	/* insert dma handle into FMA cache */
95300d0963fSdilpreet 	if (mp->dmai_attr.dma_attr_flags & DDI_DMA_FLAGERR) {
954f8d2de6bSjchu 		(void) ndi_fmc_insert(rdip, DMA_HANDLE, mp, NULL);
95500d0963fSdilpreet 		mp->dmai_error.err_cf = impl_dma_check;
95600d0963fSdilpreet 	}
957f8d2de6bSjchu 
9587c478bd9Sstevel@tonic-gate 	return (mp->dmai_nwin == 1 ? DDI_DMA_MAPPED : DDI_DMA_PARTIAL_MAP);
9597c478bd9Sstevel@tonic-gate map_err:
9607c478bd9Sstevel@tonic-gate 	px_dma_freepfn(mp);
9617c478bd9Sstevel@tonic-gate err:
96236fe4a92Segillett 	mp->dmai_flags &= PX_DMAI_FLAGS_PRESERVE;
9637c478bd9Sstevel@tonic-gate 	return (ret);
9647c478bd9Sstevel@tonic-gate }
9657c478bd9Sstevel@tonic-gate 
9667c478bd9Sstevel@tonic-gate 
9677c478bd9Sstevel@tonic-gate /*
9687c478bd9Sstevel@tonic-gate  * bus dma unbind handle entry point:
9697c478bd9Sstevel@tonic-gate  */
9707c478bd9Sstevel@tonic-gate /*ARGSUSED*/
9717c478bd9Sstevel@tonic-gate int
9727c478bd9Sstevel@tonic-gate px_dma_unbindhdl(dev_info_t *dip, dev_info_t *rdip, ddi_dma_handle_t handle)
9737c478bd9Sstevel@tonic-gate {
9747c478bd9Sstevel@tonic-gate 	ddi_dma_impl_t *mp = (ddi_dma_impl_t *)handle;
9757c478bd9Sstevel@tonic-gate 	px_t *px_p = DIP_TO_STATE(dip);
9767c478bd9Sstevel@tonic-gate 	px_mmu_t *mmu_p = px_p->px_mmu_p;
9777c478bd9Sstevel@tonic-gate 
9787c478bd9Sstevel@tonic-gate 	DBG(DBG_DMA_UNBINDH, dip, "rdip=%s%d, mp=%p\n",
9797c478bd9Sstevel@tonic-gate 		ddi_driver_name(rdip), ddi_get_instance(rdip), handle);
98036fe4a92Segillett 	if ((mp->dmai_flags & PX_DMAI_FLAGS_INUSE) == 0) {
9817c478bd9Sstevel@tonic-gate 		DBG(DBG_DMA_UNBINDH, dip, "handle not inuse\n");
9827c478bd9Sstevel@tonic-gate 		return (DDI_FAILURE);
9837c478bd9Sstevel@tonic-gate 	}
9847c478bd9Sstevel@tonic-gate 
985f8d2de6bSjchu 	/* remove dma handle from FMA cache */
986f8d2de6bSjchu 	if (mp->dmai_attr.dma_attr_flags & DDI_DMA_FLAGERR) {
987f8d2de6bSjchu 		if (DEVI(rdip)->devi_fmhdl != NULL &&
988f8d2de6bSjchu 		    DDI_FM_DMA_ERR_CAP(DEVI(rdip)->devi_fmhdl->fh_cap)) {
989f8d2de6bSjchu 			(void) ndi_fmc_remove(rdip, DMA_HANDLE, mp);
990f8d2de6bSjchu 		}
991f8d2de6bSjchu 	}
992f8d2de6bSjchu 
9937c478bd9Sstevel@tonic-gate 	/*
9947c478bd9Sstevel@tonic-gate 	 * Here if the handle is using the iommu.  Unload all the iommu
9957c478bd9Sstevel@tonic-gate 	 * translations.
9967c478bd9Sstevel@tonic-gate 	 */
9977c478bd9Sstevel@tonic-gate 	switch (PX_DMA_TYPE(mp)) {
99836fe4a92Segillett 	case PX_DMAI_FLAGS_DVMA:
9997c478bd9Sstevel@tonic-gate 		px_mmu_unmap_window(mmu_p, mp);
10007c478bd9Sstevel@tonic-gate 		px_dvma_unmap(mmu_p, mp);
10017c478bd9Sstevel@tonic-gate 		px_dma_freepfn(mp);
10027c478bd9Sstevel@tonic-gate 		break;
100336fe4a92Segillett 	case PX_DMAI_FLAGS_BYPASS:
100436fe4a92Segillett 	case PX_DMAI_FLAGS_PTP:
10057c478bd9Sstevel@tonic-gate 		px_dma_freewin(mp);
10067c478bd9Sstevel@tonic-gate 		break;
10077c478bd9Sstevel@tonic-gate 	default:
10087c478bd9Sstevel@tonic-gate 		cmn_err(CE_PANIC, "%s%d: px_dma_unbindhdl:bad dma type %p",
10097c478bd9Sstevel@tonic-gate 			ddi_driver_name(rdip), ddi_get_instance(rdip), mp);
10107c478bd9Sstevel@tonic-gate 		/*NOTREACHED*/
10117c478bd9Sstevel@tonic-gate 	}
10127c478bd9Sstevel@tonic-gate 	if (mmu_p->mmu_dvma_clid != 0) {
10137c478bd9Sstevel@tonic-gate 		DBG(DBG_DMA_UNBINDH, dip, "run dvma callback\n");
10147c478bd9Sstevel@tonic-gate 		ddi_run_callback(&mmu_p->mmu_dvma_clid);
10157c478bd9Sstevel@tonic-gate 	}
10167c478bd9Sstevel@tonic-gate 	if (px_kmem_clid) {
10177c478bd9Sstevel@tonic-gate 		DBG(DBG_DMA_UNBINDH, dip, "run handle callback\n");
10187c478bd9Sstevel@tonic-gate 		ddi_run_callback(&px_kmem_clid);
10197c478bd9Sstevel@tonic-gate 	}
102036fe4a92Segillett 	mp->dmai_flags &= PX_DMAI_FLAGS_PRESERVE;
1021f8d2de6bSjchu 
10227c478bd9Sstevel@tonic-gate 	return (DDI_SUCCESS);
10237c478bd9Sstevel@tonic-gate }
10247c478bd9Sstevel@tonic-gate 
10257c478bd9Sstevel@tonic-gate /*
10267c478bd9Sstevel@tonic-gate  * bus dma win entry point:
10277c478bd9Sstevel@tonic-gate  */
10287c478bd9Sstevel@tonic-gate int
10297c478bd9Sstevel@tonic-gate px_dma_win(dev_info_t *dip, dev_info_t *rdip,
10307c478bd9Sstevel@tonic-gate 	ddi_dma_handle_t handle, uint_t win, off_t *offp,
10317c478bd9Sstevel@tonic-gate 	size_t *lenp, ddi_dma_cookie_t *cookiep, uint_t *ccountp)
10327c478bd9Sstevel@tonic-gate {
10337c478bd9Sstevel@tonic-gate 	ddi_dma_impl_t	*mp = (ddi_dma_impl_t *)handle;
10347c478bd9Sstevel@tonic-gate 	int		ret;
10357c478bd9Sstevel@tonic-gate 
10367c478bd9Sstevel@tonic-gate 	DBG(DBG_DMA_WIN, dip, "rdip=%s%d\n",
10377c478bd9Sstevel@tonic-gate 		ddi_driver_name(rdip), ddi_get_instance(rdip));
10387c478bd9Sstevel@tonic-gate 
10397c478bd9Sstevel@tonic-gate 	px_dump_dma_handle(DBG_DMA_WIN, dip, mp);
10407c478bd9Sstevel@tonic-gate 	if (win >= mp->dmai_nwin) {
10417c478bd9Sstevel@tonic-gate 		DBG(DBG_DMA_WIN, dip, "%x out of range\n", win);
10427c478bd9Sstevel@tonic-gate 		return (DDI_FAILURE);
10437c478bd9Sstevel@tonic-gate 	}
10447c478bd9Sstevel@tonic-gate 
10457c478bd9Sstevel@tonic-gate 	switch (PX_DMA_TYPE(mp)) {
104636fe4a92Segillett 	case PX_DMAI_FLAGS_DVMA:
10477c478bd9Sstevel@tonic-gate 		if (win != PX_DMA_CURWIN(mp)) {
10487c478bd9Sstevel@tonic-gate 			px_t *px_p = DIP_TO_STATE(dip);
10497c478bd9Sstevel@tonic-gate 			px_mmu_t *mmu_p = px_p->px_mmu_p;
10507c478bd9Sstevel@tonic-gate 			px_mmu_unmap_window(mmu_p, mp);
10517c478bd9Sstevel@tonic-gate 
10527c478bd9Sstevel@tonic-gate 			/* map_window sets dmai_mapping/size/offset */
10537c478bd9Sstevel@tonic-gate 			px_mmu_map_window(mmu_p, mp, win);
10547c478bd9Sstevel@tonic-gate 			if ((ret = px_mmu_map_window(mmu_p,
10557c478bd9Sstevel@tonic-gate 			    mp, win)) != DDI_SUCCESS)
10567c478bd9Sstevel@tonic-gate 				return (ret);
10577c478bd9Sstevel@tonic-gate 		}
10587c478bd9Sstevel@tonic-gate 		if (cookiep)
10597c478bd9Sstevel@tonic-gate 			MAKE_DMA_COOKIE(cookiep, mp->dmai_mapping,
10607c478bd9Sstevel@tonic-gate 				mp->dmai_size);
10617c478bd9Sstevel@tonic-gate 		if (ccountp)
10627c478bd9Sstevel@tonic-gate 			*ccountp = 1;
10637c478bd9Sstevel@tonic-gate 		break;
106436fe4a92Segillett 	case PX_DMAI_FLAGS_PTP:
106536fe4a92Segillett 	case PX_DMAI_FLAGS_BYPASS: {
10667c478bd9Sstevel@tonic-gate 		int i;
10677c478bd9Sstevel@tonic-gate 		ddi_dma_cookie_t *ck_p;
10687c478bd9Sstevel@tonic-gate 		px_dma_win_t *win_p = mp->dmai_winlst;
10697c478bd9Sstevel@tonic-gate 
10707c478bd9Sstevel@tonic-gate 		for (i = 0; i < win; win_p = win_p->win_next, i++);
10717c478bd9Sstevel@tonic-gate 		ck_p = (ddi_dma_cookie_t *)(win_p + 1);
10727c478bd9Sstevel@tonic-gate 		*cookiep = *ck_p;
10737c478bd9Sstevel@tonic-gate 		mp->dmai_offset = win_p->win_offset;
10747c478bd9Sstevel@tonic-gate 		mp->dmai_size   = win_p->win_size;
10757c478bd9Sstevel@tonic-gate 		mp->dmai_mapping = ck_p->dmac_laddress;
10767c478bd9Sstevel@tonic-gate 		mp->dmai_cookie = ck_p + 1;
10777c478bd9Sstevel@tonic-gate 		win_p->win_curseg = 0;
10787c478bd9Sstevel@tonic-gate 		if (ccountp)
10797c478bd9Sstevel@tonic-gate 			*ccountp = win_p->win_ncookies;
10807c478bd9Sstevel@tonic-gate 		}
10817c478bd9Sstevel@tonic-gate 		break;
10827c478bd9Sstevel@tonic-gate 	default:
10837c478bd9Sstevel@tonic-gate 		cmn_err(CE_WARN, "%s%d: px_dma_win:bad dma type 0x%x",
10847c478bd9Sstevel@tonic-gate 			ddi_driver_name(rdip), ddi_get_instance(rdip),
10857c478bd9Sstevel@tonic-gate 			PX_DMA_TYPE(mp));
10867c478bd9Sstevel@tonic-gate 		return (DDI_FAILURE);
10877c478bd9Sstevel@tonic-gate 	}
10887c478bd9Sstevel@tonic-gate 	if (cookiep)
10897c478bd9Sstevel@tonic-gate 		DBG(DBG_DMA_WIN, dip,
10907c478bd9Sstevel@tonic-gate 			"cookie - dmac_address=%x dmac_size=%x\n",
10917c478bd9Sstevel@tonic-gate 			cookiep->dmac_address, cookiep->dmac_size);
10927c478bd9Sstevel@tonic-gate 	if (offp)
10937c478bd9Sstevel@tonic-gate 		*offp = (off_t)mp->dmai_offset;
10947c478bd9Sstevel@tonic-gate 	if (lenp)
10957c478bd9Sstevel@tonic-gate 		*lenp = mp->dmai_size;
10967c478bd9Sstevel@tonic-gate 	return (DDI_SUCCESS);
10977c478bd9Sstevel@tonic-gate }
10987c478bd9Sstevel@tonic-gate 
10997c478bd9Sstevel@tonic-gate #ifdef	DEBUG
11007c478bd9Sstevel@tonic-gate static char *px_dmactl_str[] = {
11017c478bd9Sstevel@tonic-gate 	"DDI_DMA_FREE",
11027c478bd9Sstevel@tonic-gate 	"DDI_DMA_SYNC",
11037c478bd9Sstevel@tonic-gate 	"DDI_DMA_HTOC",
11047c478bd9Sstevel@tonic-gate 	"DDI_DMA_KVADDR",
11057c478bd9Sstevel@tonic-gate 	"DDI_DMA_MOVWIN",
11067c478bd9Sstevel@tonic-gate 	"DDI_DMA_REPWIN",
11077c478bd9Sstevel@tonic-gate 	"DDI_DMA_GETERR",
11087c478bd9Sstevel@tonic-gate 	"DDI_DMA_COFF",
11097c478bd9Sstevel@tonic-gate 	"DDI_DMA_NEXTWIN",
11107c478bd9Sstevel@tonic-gate 	"DDI_DMA_NEXTSEG",
11117c478bd9Sstevel@tonic-gate 	"DDI_DMA_SEGTOC",
11127c478bd9Sstevel@tonic-gate 	"DDI_DMA_RESERVE",
11137c478bd9Sstevel@tonic-gate 	"DDI_DMA_RELEASE",
11147c478bd9Sstevel@tonic-gate 	"DDI_DMA_RESETH",
11157c478bd9Sstevel@tonic-gate 	"DDI_DMA_CKSYNC",
11167c478bd9Sstevel@tonic-gate 	"DDI_DMA_IOPB_ALLOC",
11177c478bd9Sstevel@tonic-gate 	"DDI_DMA_IOPB_FREE",
11187c478bd9Sstevel@tonic-gate 	"DDI_DMA_SMEM_ALLOC",
11197c478bd9Sstevel@tonic-gate 	"DDI_DMA_SMEM_FREE",
11207c478bd9Sstevel@tonic-gate 	"DDI_DMA_SET_SBUS64"
11217c478bd9Sstevel@tonic-gate };
11227c478bd9Sstevel@tonic-gate #endif	/* DEBUG */
11237c478bd9Sstevel@tonic-gate 
11247c478bd9Sstevel@tonic-gate /*
11257c478bd9Sstevel@tonic-gate  * bus dma control entry point:
11267c478bd9Sstevel@tonic-gate  */
11277c478bd9Sstevel@tonic-gate /*ARGSUSED*/
11287c478bd9Sstevel@tonic-gate int
11297c478bd9Sstevel@tonic-gate px_dma_ctlops(dev_info_t *dip, dev_info_t *rdip, ddi_dma_handle_t handle,
11307c478bd9Sstevel@tonic-gate 	enum ddi_dma_ctlops cmd, off_t *offp, size_t *lenp, caddr_t *objp,
11317c478bd9Sstevel@tonic-gate 	uint_t cache_flags)
11327c478bd9Sstevel@tonic-gate {
11337c478bd9Sstevel@tonic-gate 	ddi_dma_impl_t *mp = (ddi_dma_impl_t *)handle;
11347c478bd9Sstevel@tonic-gate 
11357c478bd9Sstevel@tonic-gate #ifdef	DEBUG
11367c478bd9Sstevel@tonic-gate 	DBG(DBG_DMA_CTL, dip, "%s: rdip=%s%d\n", px_dmactl_str[cmd],
11377c478bd9Sstevel@tonic-gate 		ddi_driver_name(rdip), ddi_get_instance(rdip));
11387c478bd9Sstevel@tonic-gate #endif	/* DEBUG */
11397c478bd9Sstevel@tonic-gate 
11407c478bd9Sstevel@tonic-gate 	switch (cmd) {
11417c478bd9Sstevel@tonic-gate 	case DDI_DMA_FREE:
11427c478bd9Sstevel@tonic-gate 		(void) px_dma_unbindhdl(dip, rdip, handle);
11437c478bd9Sstevel@tonic-gate 		(void) px_dma_freehdl(dip, rdip, handle);
11447c478bd9Sstevel@tonic-gate 		return (DDI_SUCCESS);
11457c478bd9Sstevel@tonic-gate 	case DDI_DMA_RESERVE: {
11467c478bd9Sstevel@tonic-gate 		px_t *px_p = DIP_TO_STATE(dip);
11477c478bd9Sstevel@tonic-gate 		return (px_fdvma_reserve(dip, rdip, px_p,
11487c478bd9Sstevel@tonic-gate 			(ddi_dma_req_t *)offp, (ddi_dma_handle_t *)objp));
11497c478bd9Sstevel@tonic-gate 		}
11507c478bd9Sstevel@tonic-gate 	case DDI_DMA_RELEASE: {
11517c478bd9Sstevel@tonic-gate 		px_t *px_p = DIP_TO_STATE(dip);
11527c478bd9Sstevel@tonic-gate 		return (px_fdvma_release(dip, px_p, mp));
11537c478bd9Sstevel@tonic-gate 		}
11547c478bd9Sstevel@tonic-gate 	default:
11557c478bd9Sstevel@tonic-gate 		break;
11567c478bd9Sstevel@tonic-gate 	}
11577c478bd9Sstevel@tonic-gate 
11587c478bd9Sstevel@tonic-gate 	switch (PX_DMA_TYPE(mp)) {
115936fe4a92Segillett 	case PX_DMAI_FLAGS_DVMA:
11607c478bd9Sstevel@tonic-gate 		return (px_dvma_ctl(dip, rdip, mp, cmd, offp, lenp, objp,
11617c478bd9Sstevel@tonic-gate 			cache_flags));
116236fe4a92Segillett 	case PX_DMAI_FLAGS_PTP:
116336fe4a92Segillett 	case PX_DMAI_FLAGS_BYPASS:
11647c478bd9Sstevel@tonic-gate 		return (px_dma_ctl(dip, rdip, mp, cmd, offp, lenp, objp,
11657c478bd9Sstevel@tonic-gate 			cache_flags));
11667c478bd9Sstevel@tonic-gate 	default:
11677c478bd9Sstevel@tonic-gate 		cmn_err(CE_PANIC, "%s%d: px_dma_ctlops(%x):bad dma type %x",
11687c478bd9Sstevel@tonic-gate 			ddi_driver_name(rdip), ddi_get_instance(rdip), cmd,
11697c478bd9Sstevel@tonic-gate 			mp->dmai_flags);
11707c478bd9Sstevel@tonic-gate 		/*NOTREACHED*/
11717c478bd9Sstevel@tonic-gate 	}
1172b40cec45Skrishnae 	return (0);
11737c478bd9Sstevel@tonic-gate }
11747c478bd9Sstevel@tonic-gate 
11757c478bd9Sstevel@tonic-gate /*
11767c478bd9Sstevel@tonic-gate  * control ops entry point:
11777c478bd9Sstevel@tonic-gate  *
11787c478bd9Sstevel@tonic-gate  * Requests handled completely:
11797c478bd9Sstevel@tonic-gate  *	DDI_CTLOPS_INITCHILD	see init_child() for details
11807c478bd9Sstevel@tonic-gate  *	DDI_CTLOPS_UNINITCHILD
11817c478bd9Sstevel@tonic-gate  *	DDI_CTLOPS_REPORTDEV	see report_dev() for details
11827c478bd9Sstevel@tonic-gate  *	DDI_CTLOPS_IOMIN	cache line size if streaming otherwise 1
11837c478bd9Sstevel@tonic-gate  *	DDI_CTLOPS_REGSIZE
11847c478bd9Sstevel@tonic-gate  *	DDI_CTLOPS_NREGS
11857c478bd9Sstevel@tonic-gate  *	DDI_CTLOPS_DVMAPAGESIZE
11867c478bd9Sstevel@tonic-gate  *	DDI_CTLOPS_POKE
11877c478bd9Sstevel@tonic-gate  *	DDI_CTLOPS_PEEK
11887c478bd9Sstevel@tonic-gate  *
11897c478bd9Sstevel@tonic-gate  * All others passed to parent.
11907c478bd9Sstevel@tonic-gate  */
11917c478bd9Sstevel@tonic-gate int
11927c478bd9Sstevel@tonic-gate px_ctlops(dev_info_t *dip, dev_info_t *rdip,
11937c478bd9Sstevel@tonic-gate 	ddi_ctl_enum_t op, void *arg, void *result)
11947c478bd9Sstevel@tonic-gate {
11957c478bd9Sstevel@tonic-gate 	px_t *px_p = DIP_TO_STATE(dip);
11967c478bd9Sstevel@tonic-gate 	struct detachspec *ds;
11977c478bd9Sstevel@tonic-gate 	struct attachspec *as;
11987c478bd9Sstevel@tonic-gate 
11997c478bd9Sstevel@tonic-gate 	switch (op) {
12007c478bd9Sstevel@tonic-gate 	case DDI_CTLOPS_INITCHILD:
12017c478bd9Sstevel@tonic-gate 		return (px_init_child(px_p, (dev_info_t *)arg));
12027c478bd9Sstevel@tonic-gate 
12037c478bd9Sstevel@tonic-gate 	case DDI_CTLOPS_UNINITCHILD:
12047c478bd9Sstevel@tonic-gate 		return (px_uninit_child(px_p, (dev_info_t *)arg));
12057c478bd9Sstevel@tonic-gate 
12067c478bd9Sstevel@tonic-gate 	case DDI_CTLOPS_ATTACH:
12077c478bd9Sstevel@tonic-gate 		as = (struct attachspec *)arg;
12087c478bd9Sstevel@tonic-gate 		switch (as->when) {
12097c478bd9Sstevel@tonic-gate 		case DDI_PRE:
12107c478bd9Sstevel@tonic-gate 			if (as->cmd == DDI_ATTACH) {
12117c478bd9Sstevel@tonic-gate 				DBG(DBG_PWR, dip, "PRE_ATTACH for %s@%d\n",
12127c478bd9Sstevel@tonic-gate 				    ddi_driver_name(rdip),
12137c478bd9Sstevel@tonic-gate 				    ddi_get_instance(rdip));
12147c478bd9Sstevel@tonic-gate 				return (pcie_pm_hold(dip));
12157c478bd9Sstevel@tonic-gate 			}
12168bc7d88aSet142600 			if (as->cmd == DDI_RESUME) {
12178bc7d88aSet142600 				ddi_acc_handle_t	config_handle;
12188bc7d88aSet142600 				DBG(DBG_PWR, dip, "PRE_RESUME for %s@%d\n",
12198bc7d88aSet142600 				    ddi_driver_name(rdip),
12208bc7d88aSet142600 				    ddi_get_instance(rdip));
12218bc7d88aSet142600 
12228bc7d88aSet142600 				if (pci_config_setup(rdip, &config_handle) ==
12238bc7d88aSet142600 				    DDI_SUCCESS) {
12248bc7d88aSet142600 					pcie_clear_errors(rdip, config_handle);
12258bc7d88aSet142600 					pci_config_teardown(&config_handle);
12268bc7d88aSet142600 				}
12278bc7d88aSet142600 			}
12287c478bd9Sstevel@tonic-gate 			return (DDI_SUCCESS);
12297c478bd9Sstevel@tonic-gate 
12307c478bd9Sstevel@tonic-gate 		case DDI_POST:
12317c478bd9Sstevel@tonic-gate 			DBG(DBG_PWR, dip, "POST_ATTACH for %s@%d\n",
12327c478bd9Sstevel@tonic-gate 			    ddi_driver_name(rdip), ddi_get_instance(rdip));
12337c478bd9Sstevel@tonic-gate 			if (as->cmd == DDI_ATTACH && as->result != DDI_SUCCESS)
12347c478bd9Sstevel@tonic-gate 				pcie_pm_release(dip);
12357c478bd9Sstevel@tonic-gate 			return (DDI_SUCCESS);
12367c478bd9Sstevel@tonic-gate 		default:
12377c478bd9Sstevel@tonic-gate 			break;
12387c478bd9Sstevel@tonic-gate 		}
12397c478bd9Sstevel@tonic-gate 		break;
12407c478bd9Sstevel@tonic-gate 
12417c478bd9Sstevel@tonic-gate 	case DDI_CTLOPS_DETACH:
12427c478bd9Sstevel@tonic-gate 		ds = (struct detachspec *)arg;
12437c478bd9Sstevel@tonic-gate 		switch (ds->when) {
12447c478bd9Sstevel@tonic-gate 		case DDI_POST:
12457c478bd9Sstevel@tonic-gate 			if (ds->cmd == DDI_DETACH &&
12467c478bd9Sstevel@tonic-gate 			    ds->result == DDI_SUCCESS) {
12477c478bd9Sstevel@tonic-gate 				DBG(DBG_PWR, dip, "POST_DETACH for %s@%d\n",
12487c478bd9Sstevel@tonic-gate 				    ddi_driver_name(rdip),
12497c478bd9Sstevel@tonic-gate 				    ddi_get_instance(rdip));
12507c478bd9Sstevel@tonic-gate 				return (pcie_pm_remove_child(dip, rdip));
12517c478bd9Sstevel@tonic-gate 			}
12527c478bd9Sstevel@tonic-gate 			return (DDI_SUCCESS);
12537c478bd9Sstevel@tonic-gate 		default:
12547c478bd9Sstevel@tonic-gate 			break;
12557c478bd9Sstevel@tonic-gate 		}
12567c478bd9Sstevel@tonic-gate 		break;
12577c478bd9Sstevel@tonic-gate 
12587c478bd9Sstevel@tonic-gate 	case DDI_CTLOPS_REPORTDEV:
12597c478bd9Sstevel@tonic-gate 		return (px_report_dev(rdip));
12607c478bd9Sstevel@tonic-gate 
12617c478bd9Sstevel@tonic-gate 	case DDI_CTLOPS_IOMIN:
12627c478bd9Sstevel@tonic-gate 		return (DDI_SUCCESS);
12637c478bd9Sstevel@tonic-gate 
12647c478bd9Sstevel@tonic-gate 	case DDI_CTLOPS_REGSIZE:
12657c478bd9Sstevel@tonic-gate 		*((off_t *)result) = px_get_reg_set_size(rdip, *((int *)arg));
1266f8d2de6bSjchu 		return (*((off_t *)result) == 0 ? DDI_FAILURE : DDI_SUCCESS);
12677c478bd9Sstevel@tonic-gate 
12687c478bd9Sstevel@tonic-gate 	case DDI_CTLOPS_NREGS:
12697c478bd9Sstevel@tonic-gate 		*((uint_t *)result) = px_get_nreg_set(rdip);
12707c478bd9Sstevel@tonic-gate 		return (DDI_SUCCESS);
12717c478bd9Sstevel@tonic-gate 
12727c478bd9Sstevel@tonic-gate 	case DDI_CTLOPS_DVMAPAGESIZE:
12737c478bd9Sstevel@tonic-gate 		*((ulong_t *)result) = MMU_PAGE_SIZE;
12747c478bd9Sstevel@tonic-gate 		return (DDI_SUCCESS);
12757c478bd9Sstevel@tonic-gate 
12767c478bd9Sstevel@tonic-gate 	case DDI_CTLOPS_POKE:	/* platform dependent implementation. */
12777c478bd9Sstevel@tonic-gate 		return (px_lib_ctlops_poke(dip, rdip,
12787c478bd9Sstevel@tonic-gate 		    (peekpoke_ctlops_t *)arg));
12797c478bd9Sstevel@tonic-gate 
12807c478bd9Sstevel@tonic-gate 	case DDI_CTLOPS_PEEK:	/* platform dependent implementation. */
12817c478bd9Sstevel@tonic-gate 		return (px_lib_ctlops_peek(dip, rdip,
12827c478bd9Sstevel@tonic-gate 		    (peekpoke_ctlops_t *)arg, result));
12837c478bd9Sstevel@tonic-gate 
12847c478bd9Sstevel@tonic-gate 	case DDI_CTLOPS_POWER:
12857c478bd9Sstevel@tonic-gate 	default:
12867c478bd9Sstevel@tonic-gate 		break;
12877c478bd9Sstevel@tonic-gate 	}
12887c478bd9Sstevel@tonic-gate 
12897c478bd9Sstevel@tonic-gate 	/*
12907c478bd9Sstevel@tonic-gate 	 * Now pass the request up to our parent.
12917c478bd9Sstevel@tonic-gate 	 */
12927c478bd9Sstevel@tonic-gate 	DBG(DBG_CTLOPS, dip, "passing request to parent: rdip=%s%d\n",
12937c478bd9Sstevel@tonic-gate 		ddi_driver_name(rdip), ddi_get_instance(rdip));
12947c478bd9Sstevel@tonic-gate 	return (ddi_ctlops(dip, rdip, op, arg, result));
12957c478bd9Sstevel@tonic-gate }
12967c478bd9Sstevel@tonic-gate 
12977c478bd9Sstevel@tonic-gate /* ARGSUSED */
12987c478bd9Sstevel@tonic-gate int
12997c478bd9Sstevel@tonic-gate px_intr_ops(dev_info_t *dip, dev_info_t *rdip, ddi_intr_op_t intr_op,
13007c478bd9Sstevel@tonic-gate     ddi_intr_handle_impl_t *hdlp, void *result)
13017c478bd9Sstevel@tonic-gate {
13027c478bd9Sstevel@tonic-gate 	int	intr_types, ret = DDI_SUCCESS;
13037c478bd9Sstevel@tonic-gate 
13047c478bd9Sstevel@tonic-gate 	DBG(DBG_INTROPS, dip, "px_intr_ops: rdip=%s%d\n",
13057c478bd9Sstevel@tonic-gate 	    ddi_driver_name(rdip), ddi_get_instance(rdip));
13067c478bd9Sstevel@tonic-gate 
13077c478bd9Sstevel@tonic-gate 	/* Process DDI_INTROP_SUPPORTED_TYPES request here */
13087c478bd9Sstevel@tonic-gate 	if (intr_op == DDI_INTROP_SUPPORTED_TYPES) {
13097c478bd9Sstevel@tonic-gate 		*(int *)result = i_ddi_get_nintrs(rdip) ?
13107c478bd9Sstevel@tonic-gate 		    DDI_INTR_TYPE_FIXED : 0;
13117c478bd9Sstevel@tonic-gate 
13127c478bd9Sstevel@tonic-gate 		if ((pci_msi_get_supported_type(rdip,
13137c478bd9Sstevel@tonic-gate 		    &intr_types)) == DDI_SUCCESS) {
13147c478bd9Sstevel@tonic-gate 			/*
13157c478bd9Sstevel@tonic-gate 			 * Double check supported interrupt types vs.
13167c478bd9Sstevel@tonic-gate 			 * what the host bridge supports.
13177c478bd9Sstevel@tonic-gate 			 */
131820036fe5Segillett 			*(int *)result |= intr_types;
13197c478bd9Sstevel@tonic-gate 		}
13207c478bd9Sstevel@tonic-gate 
13217c478bd9Sstevel@tonic-gate 		return (ret);
13227c478bd9Sstevel@tonic-gate 	}
13237c478bd9Sstevel@tonic-gate 
13247c478bd9Sstevel@tonic-gate 	/*
13257c478bd9Sstevel@tonic-gate 	 * PCI-E nexus driver supports fixed, MSI and MSI-X interrupts.
13267c478bd9Sstevel@tonic-gate 	 * Return failure if interrupt type is not supported.
13277c478bd9Sstevel@tonic-gate 	 */
13287c478bd9Sstevel@tonic-gate 	switch (hdlp->ih_type) {
13297c478bd9Sstevel@tonic-gate 	case DDI_INTR_TYPE_FIXED:
13307c478bd9Sstevel@tonic-gate 		ret = px_intx_ops(dip, rdip, intr_op, hdlp, result);
13317c478bd9Sstevel@tonic-gate 		break;
13327c478bd9Sstevel@tonic-gate 	case DDI_INTR_TYPE_MSI:
13337c478bd9Sstevel@tonic-gate 	case DDI_INTR_TYPE_MSIX:
13347c478bd9Sstevel@tonic-gate 		ret = px_msix_ops(dip, rdip, intr_op, hdlp, result);
13357c478bd9Sstevel@tonic-gate 		break;
13367c478bd9Sstevel@tonic-gate 	default:
13377c478bd9Sstevel@tonic-gate 		ret = DDI_ENOTSUP;
13387c478bd9Sstevel@tonic-gate 		break;
13397c478bd9Sstevel@tonic-gate 	}
13407c478bd9Sstevel@tonic-gate 
13417c478bd9Sstevel@tonic-gate 	return (ret);
13427c478bd9Sstevel@tonic-gate }
1343b65731f1Skini 
1344b65731f1Skini static uint_t
1345b65731f1Skini px_init_hotplug(px_t *px_p)
1346b65731f1Skini {
1347b65731f1Skini 	px_bus_range_t bus_range;
1348b65731f1Skini 	dev_info_t *dip;
1349b65731f1Skini 	pciehpc_regops_t regops;
1350b65731f1Skini 
1351b65731f1Skini 	dip = px_p->px_dip;
1352b65731f1Skini 
1353b65731f1Skini 	if (ddi_prop_exists(DDI_DEV_T_ANY, dip, DDI_PROP_DONTPASS,
1354b65731f1Skini 	    "hotplug-capable") == 0)
1355b65731f1Skini 		return (DDI_FAILURE);
1356b65731f1Skini 
1357b65731f1Skini 	/*
1358b65731f1Skini 	 * Before initializing hotplug - open up bus range.  The busra
1359b65731f1Skini 	 * module will initialize its pool of bus numbers from this.
1360b65731f1Skini 	 * "busra" will be the agent that keeps track of them during
1361b65731f1Skini 	 * hotplug.  Also, note, that busra will remove any bus numbers
1362b65731f1Skini 	 * already in use from boot time.
1363b65731f1Skini 	 */
1364b65731f1Skini 	if (ddi_prop_exists(DDI_DEV_T_ANY, dip, DDI_PROP_DONTPASS,
1365b65731f1Skini 	    "bus-range") == 0) {
1366b65731f1Skini 		cmn_err(CE_WARN, "%s%d: bus-range not found\n",
1367b65731f1Skini 		    ddi_driver_name(dip), ddi_get_instance(dip));
1368b65731f1Skini #ifdef	DEBUG
1369b65731f1Skini 		bus_range.lo = 0x0;
1370b65731f1Skini 		bus_range.hi = 0xff;
1371b65731f1Skini 
1372b65731f1Skini 		if (ndi_prop_update_int_array(DDI_DEV_T_NONE,
1373b65731f1Skini 		    dip, "bus-range", (int *)&bus_range, 2)
1374b65731f1Skini 		    != DDI_PROP_SUCCESS) {
1375b65731f1Skini 			return (DDI_FAILURE);
1376b65731f1Skini 		}
1377b65731f1Skini #else
1378b65731f1Skini 		return (DDI_FAILURE);
1379b65731f1Skini #endif
1380b65731f1Skini 	}
1381b65731f1Skini 
1382b65731f1Skini 	if (px_lib_hotplug_init(dip, (void *)&regops) != DDI_SUCCESS)
1383b65731f1Skini 		return (DDI_FAILURE);
1384b65731f1Skini 
1385b65731f1Skini 	if (pciehpc_init(dip, &regops) != DDI_SUCCESS) {
1386b65731f1Skini 		px_lib_hotplug_uninit(dip);
1387b65731f1Skini 		return (DDI_FAILURE);
1388b65731f1Skini 	}
1389b65731f1Skini 
1390b65731f1Skini 	if (pcihp_init(dip) != DDI_SUCCESS) {
1391b65731f1Skini 		(void) pciehpc_uninit(dip);
1392b65731f1Skini 		px_lib_hotplug_uninit(dip);
1393b65731f1Skini 		return (DDI_FAILURE);
1394b65731f1Skini 	}
1395b65731f1Skini 
1396b65731f1Skini 	if (pcihp_get_cb_ops() != NULL) {
1397b65731f1Skini 		DBG(DBG_ATTACH, dip, "%s%d hotplug enabled",
1398b65731f1Skini 		    ddi_driver_name(dip), ddi_get_instance(dip));
1399b65731f1Skini 		px_p->px_dev_caps |= PX_HOTPLUG_CAPABLE;
1400b65731f1Skini 	}
1401b65731f1Skini 
1402b65731f1Skini 	return (DDI_SUCCESS);
1403b65731f1Skini }
1404b65731f1Skini 
1405b65731f1Skini static uint_t
1406b65731f1Skini px_uninit_hotplug(dev_info_t *dip)
1407b65731f1Skini {
1408b65731f1Skini 	if (pcihp_uninit(dip) != DDI_SUCCESS)
1409b65731f1Skini 		return (DDI_FAILURE);
1410b65731f1Skini 
1411b65731f1Skini 	if (pciehpc_uninit(dip) != DDI_SUCCESS)
1412b65731f1Skini 		return (DDI_FAILURE);
1413b65731f1Skini 
1414b65731f1Skini 	px_lib_hotplug_uninit(dip);
1415b65731f1Skini 
1416b65731f1Skini 	return (DDI_SUCCESS);
1417b65731f1Skini }
1418