1 /* 2 * CDDL HEADER START 3 * 4 * The contents of this file are subject to the terms of the 5 * Common Development and Distribution License (the "License"). 6 * You may not use this file except in compliance with the License. 7 * 8 * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 9 * or http://www.opensolaris.org/os/licensing. 10 * See the License for the specific language governing permissions 11 * and limitations under the License. 12 * 13 * When distributing Covered Code, include this CDDL HEADER in each 14 * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 15 * If applicable, add the following below this CDDL HEADER, with the 16 * fields enclosed by brackets "[]" replaced with your own identifying 17 * information: Portions Copyright [yyyy] [name of copyright owner] 18 * 19 * CDDL HEADER END 20 */ 21 22 /* 23 * Copyright 2010 Sun Microsystems, Inc. All rights reserved. 24 * Use is subject to license terms. 25 * Copyright (c) 2018, Joyent, Inc. 26 */ 27 28 #ifndef _SYS_CPU_MODULE_H 29 #define _SYS_CPU_MODULE_H 30 31 #include <sys/types.h> 32 #include <sys/cpuvar.h> 33 #include <sys/nvpair.h> 34 #include <sys/mc.h> 35 #include <sys/sunddi.h> 36 37 #ifdef __cplusplus 38 extern "C" { 39 #endif 40 41 #ifdef _KERNEL 42 43 #define CMIERR_BASE 0xc000 44 45 typedef enum cmi_errno { 46 CMI_SUCCESS = 0, 47 /* 48 * CPU Module Interface API error return values/ 49 */ 50 CMIERR_UNKNOWN = CMIERR_BASE, /* no specific error reason reported */ 51 CMIERR_API, /* API usage error caught */ 52 CMIERR_NOTSUP, /* Unsupported operation */ 53 CMIERR_HDL_CLASS, /* Inappropriate handle class */ 54 CMIERR_HDL_NOTFOUND, /* Can't find handle for resource */ 55 CMIERR_MSRGPF, /* #GP during cmi_hdl_{wr,rd}msr */ 56 CMIERR_INTERPOSE, /* MSR/PCICFG interposition error */ 57 CMIERR_DEADLOCK, /* Deadlock avoidance */ 58 /* 59 * Memory-controller related errors 60 */ 61 CMIERR_MC_ABSENT, /* No, or not yet registered, MC ops */ 62 CMIERR_MC_NOTSUP, /* Requested functionality unimpld */ 63 CMIERR_MC_NOMEMSCRUB, /* No dram scrubber, or disabled */ 64 CMIERR_MC_SYNDROME, /* Invalid syndrome or syndrome type */ 65 CMIERR_MC_BADSTATE, /* MC driver state is invalid */ 66 CMIERR_MC_NOADDR, /* Address not found */ 67 CMIERR_MC_RSRCNOTPRESENT, /* Resource not present in system */ 68 CMIERR_MC_ADDRBITS, /* Too few valid addr bits */ 69 CMIERR_MC_INVALUNUM, /* Invalid input unum */ 70 CMIERR_MC_PARTIALUNUMTOPA /* unum to pa reflected physaddr */ 71 } cmi_errno_t; 72 73 /* 74 * All access to cpu information is made via a handle, in order to get 75 * the desired info even when running non-natively. 76 * 77 * A CMI_HDL_NATIVE handle is used when we believe we are running on 78 * bare-metal. If we *are* on bare metal then this handle type will 79 * get us through to the real hardware, and there will be a 1:1 correspondence 80 * between handles and cpu_t structures; if not, say we are a domU to 81 * some unknown/undetected/unannounced hypervisor then chances are the 82 * hypervisor is not exposing much hardware detail to us so we should 83 * be prepared for some operations that "cannot fail" to fail or return 84 * odd data. 85 * 86 * A CMI_HDL_SOLARIS_xVM_MCA handle is used when we are running 87 * in i86xpv architecture - dom0 to a Solaris xVM hypervisor - and want to 88 * use a handle on each real execution core (as opposed to vcpu) 89 * to perform MCA related activities. The model for this handle type 90 * is that the hypervisor continues to own the real hardware and 91 * includes a polling service and #MC handler which forward error 92 * telemetry to dom0 for logging and diagnosis. As such, the operations 93 * such as RDMSR and WRMSR for this handle type do *not* read and write 94 * real MSRs via hypercalls- instead they should provide the values from 95 * already-read MCA bank telemetry, and writes are discarded. 96 * 97 * If some application requires real MSR read and write access another 98 * handle class should be introduced. 99 */ 100 101 typedef struct cmi_hdl *cmi_hdl_t; /* opaque chip/core/strand handle */ 102 103 enum cmi_hdl_class { 104 CMI_HDL_NATIVE, 105 CMI_HDL_SOLARIS_xVM_MCA, 106 CMI_HDL_NEUTRAL 107 }; 108 109 struct regs; 110 111 typedef struct cmi_mc_ops { 112 cmi_errno_t (*cmi_mc_patounum)(void *, uint64_t, uint8_t, uint8_t, 113 uint32_t, int, mc_unum_t *); 114 cmi_errno_t (*cmi_mc_unumtopa)(void *, mc_unum_t *, nvlist_t *, 115 uint64_t *); 116 void (*cmi_mc_logout)(cmi_hdl_t, boolean_t, boolean_t); 117 } cmi_mc_ops_t; 118 119 extern cmi_hdl_t cmi_init(enum cmi_hdl_class, uint_t, uint_t, uint_t); 120 extern void cmi_post_startup(void); 121 extern void cmi_post_mpstartup(void); 122 extern void cmi_fini(cmi_hdl_t); 123 124 extern void cmi_hdl_hold(cmi_hdl_t); 125 extern void cmi_hdl_rele(cmi_hdl_t); 126 extern void *cmi_hdl_getcmidata(cmi_hdl_t); 127 extern void cmi_hdl_setspecific(cmi_hdl_t, void *); 128 extern void *cmi_hdl_getspecific(cmi_hdl_t); 129 extern const struct cmi_mc_ops *cmi_hdl_getmcops(cmi_hdl_t); 130 extern void *cmi_hdl_getmcdata(cmi_hdl_t); 131 extern enum cmi_hdl_class cmi_hdl_class(cmi_hdl_t); 132 133 extern cmi_hdl_t cmi_hdl_lookup(enum cmi_hdl_class, uint_t, uint_t, uint_t); 134 extern cmi_hdl_t cmi_hdl_any(void); 135 136 #define CMI_HDL_WALK_NEXT 0 137 #define CMI_HDL_WALK_DONE 1 138 extern void cmi_hdl_walk(int (*)(cmi_hdl_t, void *, void *, void *), 139 void *, void *, void *); 140 141 extern void cmi_hdlconf_rdmsr_nohw(cmi_hdl_t); 142 extern void cmi_hdlconf_wrmsr_nohw(cmi_hdl_t); 143 extern cmi_errno_t cmi_hdl_rdmsr(cmi_hdl_t, uint_t, uint64_t *); 144 extern cmi_errno_t cmi_hdl_wrmsr(cmi_hdl_t, uint_t, uint64_t); 145 146 extern void cmi_hdl_enable_mce(cmi_hdl_t); 147 extern uint_t cmi_hdl_vendor(cmi_hdl_t); 148 extern const char *cmi_hdl_vendorstr(cmi_hdl_t); 149 extern uint_t cmi_hdl_family(cmi_hdl_t); 150 extern uint_t cmi_hdl_model(cmi_hdl_t); 151 extern uint_t cmi_hdl_stepping(cmi_hdl_t); 152 extern uint_t cmi_hdl_chipid(cmi_hdl_t); 153 extern uint_t cmi_hdl_procnodeid(cmi_hdl_t); 154 extern uint_t cmi_hdl_coreid(cmi_hdl_t); 155 extern uint_t cmi_hdl_strandid(cmi_hdl_t); 156 extern uint_t cmi_hdl_strand_apicid(cmi_hdl_t); 157 extern uint_t cmi_hdl_procnodes_per_pkg(cmi_hdl_t); 158 extern boolean_t cmi_hdl_is_cmt(cmi_hdl_t); 159 extern uint32_t cmi_hdl_chiprev(cmi_hdl_t); 160 extern const char *cmi_hdl_chiprevstr(cmi_hdl_t); 161 extern uint32_t cmi_hdl_getsockettype(cmi_hdl_t); 162 extern const char *cmi_hdl_getsocketstr(cmi_hdl_t); 163 extern id_t cmi_hdl_logical_id(cmi_hdl_t); 164 extern uint16_t cmi_hdl_smbiosid(cmi_hdl_t); 165 extern uint_t cmi_hdl_smb_chipid(cmi_hdl_t); 166 extern nvlist_t *cmi_hdl_smb_bboard(cmi_hdl_t); 167 extern uint_t cmi_hdl_chipsig(cmi_hdl_t); 168 extern const char *cmi_hdl_chipident(cmi_hdl_t); 169 170 extern int cmi_hdl_online(cmi_hdl_t, int, int *); 171 172 #ifndef __xpv 173 extern uint_t cmi_ntv_hwchipid(cpu_t *); 174 extern uint_t cmi_ntv_hwprocnodeid(cpu_t *); 175 extern uint_t cmi_ntv_hwcoreid(cpu_t *); 176 extern uint_t cmi_ntv_hwstrandid(cpu_t *); 177 extern void cmi_ntv_hwdisable_mce(cmi_hdl_t); 178 #endif /* __xpv */ 179 180 typedef struct cmi_mca_regs { 181 uint_t cmr_msrnum; 182 uint64_t cmr_msrval; 183 } cmi_mca_regs_t; 184 185 extern cmi_errno_t cmi_hdl_msrinject(cmi_hdl_t, cmi_mca_regs_t *, uint_t, 186 int); 187 extern void cmi_hdl_msrinterpose(cmi_hdl_t, cmi_mca_regs_t *, uint_t); 188 extern void cmi_hdl_msrforward(cmi_hdl_t, cmi_mca_regs_t *, uint_t); 189 extern boolean_t cmi_inj_tainted(void); 190 191 extern void cmi_faulted_enter(cmi_hdl_t); 192 extern void cmi_faulted_exit(cmi_hdl_t); 193 194 extern void cmi_pcird_nohw(void); 195 extern void cmi_pciwr_nohw(void); 196 extern uint8_t cmi_pci_getb(int, int, int, int, int *, ddi_acc_handle_t); 197 extern uint16_t cmi_pci_getw(int, int, int, int, int *, ddi_acc_handle_t); 198 extern uint32_t cmi_pci_getl(int, int, int, int, int *, ddi_acc_handle_t); 199 extern void cmi_pci_interposeb(int, int, int, int, uint8_t); 200 extern void cmi_pci_interposew(int, int, int, int, uint16_t); 201 extern void cmi_pci_interposel(int, int, int, int, uint32_t); 202 extern void cmi_pci_putb(int, int, int, int, ddi_acc_handle_t, uint8_t); 203 extern void cmi_pci_putw(int, int, int, int, ddi_acc_handle_t, uint16_t); 204 extern void cmi_pci_putl(int, int, int, int, ddi_acc_handle_t, uint32_t); 205 206 extern void cmi_mca_init(cmi_hdl_t); 207 208 extern void cmi_hdl_poke(cmi_hdl_t); 209 extern void cmi_hdl_int(cmi_hdl_t, int); 210 211 extern void cmi_mca_trap(struct regs *); 212 213 extern boolean_t cmi_panic_on_ue(void); 214 215 extern void cmi_mc_register(cmi_hdl_t, const struct cmi_mc_ops *, void *); 216 extern cmi_errno_t cmi_mc_register_global(const struct cmi_mc_ops *, void *); 217 extern void cmi_mc_sw_memscrub_disable(void); 218 extern cmi_errno_t cmi_mc_patounum(uint64_t, uint8_t, uint8_t, uint32_t, int, 219 mc_unum_t *); 220 extern cmi_errno_t cmi_mc_unumtopa(mc_unum_t *, nvlist_t *, uint64_t *); 221 extern void cmi_mc_logout(cmi_hdl_t, boolean_t, boolean_t); 222 223 extern void cmi_panic_callback(void); 224 225 #endif /* _KERNEL */ 226 227 #ifdef __cplusplus 228 } 229 #endif 230 231 #endif /* _SYS_CPU_MODULE_H */ 232