1 /* 2 * CDDL HEADER START 3 * 4 * The contents of this file are subject to the terms of the 5 * Common Development and Distribution License (the "License"). 6 * You may not use this file except in compliance with the License. 7 * 8 * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 9 * or http://www.opensolaris.org/os/licensing. 10 * See the License for the specific language governing permissions 11 * and limitations under the License. 12 * 13 * When distributing Covered Code, include this CDDL HEADER in each 14 * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 15 * If applicable, add the following below this CDDL HEADER, with the 16 * fields enclosed by brackets "[]" replaced with your own identifying 17 * information: Portions Copyright [yyyy] [name of copyright owner] 18 * 19 * CDDL HEADER END 20 */ 21 22 /* 23 * Copyright 2009 Sun Microsystems, Inc. All rights reserved. 24 * Use is subject to license terms. 25 */ 26 27 #ifndef _SATA_DEFS_H 28 #define _SATA_DEFS_H 29 30 #ifdef __cplusplus 31 extern "C" { 32 #endif 33 34 #include <sys/scsi/generic/mode.h> 35 36 /* 37 * Common ATA commands (subset) 38 */ 39 #define SATAC_DIAG 0x90 /* diagnose command */ 40 #define SATAC_RECAL 0x10 /* restore cmd, 4 bits step rate */ 41 #define SATAC_FORMAT 0x50 /* format track command */ 42 #define SATAC_SET_FEATURES 0xef /* set features */ 43 #define SATAC_IDLE_IM 0xe1 /* idle immediate */ 44 #define SATAC_STANDBY_IM 0xe0 /* standby immediate */ 45 #define SATAC_DOOR_LOCK 0xde /* door lock */ 46 #define SATAC_DOOR_UNLOCK 0xdf /* door unlock */ 47 #define SATAC_IDLE 0xe3 /* idle */ 48 #define SATAC_STANDBY 0xe2 /* standby */ 49 50 /* 51 * ATA/ATAPI disk commands (subset) 52 */ 53 #define SATAC_DEVICE_RESET 0x08 /* ATAPI device reset */ 54 #define SATAC_DOWNLOAD_MICROCODE 0x92 /* Download microcode */ 55 #define SATAC_EJECT 0xed /* media eject */ 56 #define SATAC_FLUSH_CACHE 0xe7 /* flush write-cache */ 57 #define SATAC_ID_DEVICE 0xec /* IDENTIFY DEVICE */ 58 #define SATAC_ID_PACKET_DEVICE 0xa1 /* ATAPI identify packet device */ 59 #define SATAC_INIT_DEVPARMS 0x91 /* initialize device parameters */ 60 #define SATAC_PACKET 0xa0 /* ATAPI packet */ 61 #define SATAC_RDMULT 0xc4 /* read multiple w/DMA */ 62 #define SATAC_RDSEC 0x20 /* read sector */ 63 #define SATAC_RDVER 0x40 /* read verify */ 64 #define SATAC_READ_DMA 0xc8 /* read DMA */ 65 #define SATAC_SEEK 0x70 /* seek */ 66 #define SATAC_SERVICE 0xa2 /* queued/overlap service */ 67 #define SATAC_SETMULT 0xc6 /* set multiple mode */ 68 #define SATAC_WRITE_DMA 0xca /* write (multiple) w/DMA */ 69 #define SATAC_WRMULT 0xc5 /* write multiple */ 70 #define SATAC_WRSEC 0x30 /* write sector */ 71 #define SATAC_RDSEC_EXT 0x24 /* read sector extended (LBA48) */ 72 #define SATAC_READ_DMA_EXT 0x25 /* read DMA extended (LBA48) */ 73 #define SATAC_RDMULT_EXT 0x29 /* read multiple extended (LBA48) */ 74 #define SATAC_WRSEC_EXT 0x34 /* read sector extended (LBA48) */ 75 #define SATAC_WRITE_DMA_EXT 0x35 /* read DMA extended (LBA48) */ 76 #define SATAC_WRMULT_EXT 0x39 /* read multiple extended (LBA48) */ 77 78 #define SATAC_READ_DMA_QUEUED 0xc7 /* read DMA / may be queued */ 79 #define SATAC_READ_DMA_QUEUED_EXT 0x26 /* read DMA ext / may be queued */ 80 #define SATAC_WRITE_DMA_QUEUED 0xcc /* read DMA / may be queued */ 81 #define SATAC_WRITE_DMA_QUEUED_EXT 0x36 /* read DMA ext / may be queued */ 82 #define SATAC_READ_PM_REG 0xe4 /* read port mult reg */ 83 #define SATAC_WRITE_PM_REG 0xe8 /* write port mult reg */ 84 85 #define SATAC_READ_FPDMA_QUEUED 0x60 /* First-Party-DMA read queued */ 86 #define SATAC_WRITE_FPDMA_QUEUED 0x61 /* First-Party-DMA write queued */ 87 88 #define SATAC_READ_LOG_EXT 0x2f /* read log */ 89 90 #define SATAC_SMART 0xb0 /* SMART */ 91 92 #define SATA_LOG_PAGE_10 0x10 /* log page 0x10 - SATA error */ 93 /* 94 * Power Managment Commands (subset) 95 */ 96 #define SATAC_CHECK_POWER_MODE 0xe5 /* check power mode */ 97 98 #define SATA_PWRMODE_STANDBY 0 /* standby mode */ 99 #define SATA_PWRMODE_IDLE 0x80 /* idle mode */ 100 #define SATA_PWRMODE_ACTIVE_SPINDOWN 0x40 /* PM0 and spinning down */ 101 #define SATA_PWRMODE_ACTIVE_SPINUP 0x41 /* PM0 and spinning up */ 102 #define SATA_PWRMODE_ACTIVE 0xFF /* active or idle mode */ 103 104 105 /* 106 * SMART FEATURES Subcommands 107 */ 108 #define SATA_SMART_READ_DATA 0xd0 109 #define SATA_SMART_ATTR_AUTOSAVE 0xd2 110 #define SATA_SMART_EXECUTE_OFFLINE_IMM 0xd4 111 #define SATA_SMART_READ_LOG 0xd5 112 #define SATA_SMART_WRITE_LOG 0xd6 113 #define SATA_SMART_ENABLE_OPS 0xd8 114 #define SATA_SMART_DISABLE_OPS 0xd9 115 #define SATA_SMART_RETURN_STATUS 0xda 116 117 /* 118 * SET FEATURES Subcommands 119 */ 120 #define SATAC_SF_ENABLE_WRITE_CACHE 0x02 121 #define SATAC_SF_TRANSFER_MODE 0x03 122 #define SATAC_SF_DISABLE_RMSN 0x31 123 #define SATAC_SF_ENABLE_ACOUSTIC 0x42 124 #define SATAC_SF_DISABLE_READ_AHEAD 0x55 125 #define SATAC_SF_DISABLE_WRITE_CACHE 0x82 126 #define SATAC_SF_ENABLE_READ_AHEAD 0xaa 127 #define SATAC_SF_DISABLE_ACOUSTIC 0xc2 128 #define SATAC_SF_ENABLE_RMSN 0x95 129 130 /* 131 * SET FEATURES transfer mode values 132 */ 133 #define SATAC_TRANSFER_MODE_PIO_DEFAULT 0x00 134 #define SATAC_TRANSFER_MODE_PIO_DISABLE_IODRY 0x01 135 #define SATAC_TRANSFER_MODE_PIO_FLOW_CONTROL 0x08 136 #define SATAC_TRANSFER_MODE_MULTI_WORD_DMA 0x20 137 #define SATAC_TRANSFER_MODE_ULTRA_DMA 0x40 138 139 /* 140 * Download microcode subcommands 141 */ 142 #define SATA_DOWNLOAD_MCODE_TEMP 1 /* Revert on/ reset/pwr cycle */ 143 #define SATA_DOWNLOAD_MCODE_SAVE 7 /* No offset, keep mcode */ 144 145 146 /* Generic ATA definitions */ 147 148 #define SATA_TAG_QUEUING_SHIFT 3 149 #define SATA_TAG_QUEUING_MASK 0x1f 150 /* 151 * Identify Device data 152 * Although both ATA and ATAPI devices' Identify Data have the same length, 153 * some words have different meaning/content and/or are irrelevant for 154 * other type of device. 155 * Following is the ATA Device Identify data layout 156 */ 157 typedef struct sata_id { 158 /* WORD */ 159 /* OFFSET COMMENT */ 160 ushort_t ai_config; /* 0 general configuration bits */ 161 ushort_t ai_fixcyls; /* 1 # of cylinders (obsolete) */ 162 ushort_t ai_resv0; /* 2 # reserved */ 163 ushort_t ai_heads; /* 3 # of heads (obsolete) */ 164 ushort_t ai_trksiz; /* 4 # of bytes/track (retired) */ 165 ushort_t ai_secsiz; /* 5 # of bytes/sector (retired) */ 166 ushort_t ai_sectors; /* 6 # of sectors/track (obsolete) */ 167 ushort_t ai_resv1[3]; /* 7 "Vendor Unique" */ 168 char ai_drvser[20]; /* 10 Serial number */ 169 ushort_t ai_buftype; /* 20 Buffer type */ 170 ushort_t ai_bufsz; /* 21 Buffer size in 512 byte incr */ 171 ushort_t ai_ecc; /* 22 # of ecc bytes avail on rd/wr */ 172 char ai_fw[8]; /* 23 Firmware revision */ 173 char ai_model[40]; /* 27 Model # */ 174 ushort_t ai_mult1; /* 47 Multiple command flags */ 175 ushort_t ai_dwcap; /* 48 Doubleword capabilities */ 176 ushort_t ai_cap; /* 49 Capabilities */ 177 ushort_t ai_resv2; /* 50 Reserved */ 178 ushort_t ai_piomode; /* 51 PIO timing mode */ 179 ushort_t ai_dmamode; /* 52 DMA timing mode */ 180 ushort_t ai_validinfo; /* 53 bit0: wds 54-58, bit1: 64-70 */ 181 ushort_t ai_curcyls; /* 54 # of current cylinders */ 182 ushort_t ai_curheads; /* 55 # of current heads */ 183 ushort_t ai_cursectrk; /* 56 # of current sectors/track */ 184 ushort_t ai_cursccp[2]; /* 57 current sectors capacity */ 185 ushort_t ai_mult2; /* 59 multiple sectors info */ 186 ushort_t ai_addrsec[2]; /* 60 LBA only: no of addr secs */ 187 ushort_t ai_dirdma; /* 62 valid in ATA/ATAPI7, DMADIR */ 188 ushort_t ai_dworddma; /* 63 multi word dma modes */ 189 ushort_t ai_advpiomode; /* 64 advanced PIO modes supported */ 190 ushort_t ai_minmwdma; /* 65 min multi-word dma cycle info */ 191 ushort_t ai_recmwdma; /* 66 rec multi-word dma cycle info */ 192 ushort_t ai_minpio; /* 67 min PIO cycle info */ 193 ushort_t ai_minpioflow; /* 68 min PIO cycle info w/flow ctl */ 194 ushort_t ai_resv3[2]; /* 69,70 reserved */ 195 ushort_t ai_typtime[2]; /* 71-72 timing */ 196 ushort_t ai_resv4[2]; /* 73-74 reserved */ 197 ushort_t ai_qdepth; /* 75 queue depth */ 198 ushort_t ai_satacap; /* 76 SATA capabilities */ 199 ushort_t ai_resv5; /* 77 reserved */ 200 ushort_t ai_satafsup; /* 78 SATA features supported */ 201 ushort_t ai_satafenbl; /* 79 SATA features enabled */ 202 ushort_t ai_majorversion; /* 80 major versions supported */ 203 ushort_t ai_minorversion; /* 81 minor version number supported */ 204 ushort_t ai_cmdset82; /* 82 command set supported */ 205 ushort_t ai_cmdset83; /* 83 more command sets supported */ 206 ushort_t ai_cmdset84; /* 84 more command sets supported */ 207 ushort_t ai_features85; /* 85 enabled features */ 208 ushort_t ai_features86; /* 86 enabled features */ 209 ushort_t ai_features87; /* 87 enabled features */ 210 ushort_t ai_ultradma; /* 88 Ultra DMA mode */ 211 ushort_t ai_erasetime; /* 89 security erase time */ 212 ushort_t ai_erasetimex; /* 90 enhanced security erase time */ 213 ushort_t ai_adv_pwr_mgmt; /* 91 advanced power management time */ 214 ushort_t ai_master_pwd; /* 92 master password revision code */ 215 ushort_t ai_hrdwre_reset; /* 93 hardware reset result */ 216 ushort_t ai_acoustic; /* 94 accoustic management values */ 217 ushort_t ai_stream_min_sz; /* 95 stream minimum request size */ 218 ushort_t ai_stream_xfer_d; /* 96 streaming transfer time (DMA) */ 219 ushort_t ai_stream_lat; /* 97 streaming access latency */ 220 ushort_t ai_streamperf[2]; /* 98-99 streaming performance gran. */ 221 ushort_t ai_addrsecxt[4]; /* 100 extended max LBA sector */ 222 ushort_t ai_stream_xfer_p; /* 104 streaming transfer time (PIO) */ 223 ushort_t ai_padding1; /* 105 pad */ 224 ushort_t ai_phys_sect_sz; /* 106 physical sector size */ 225 ushort_t ai_seek_delay; /* 107 inter-seek delay time (usecs) */ 226 ushort_t ai_naa_ieee_oui; /* 108 NAA/IEEE OUI */ 227 ushort_t ai_ieee_oui_uid; /* 109 IEEE OUT/unique id */ 228 ushort_t ai_uid_mid; /* 110 unique id (mid) */ 229 ushort_t ai_uid_low; /* 111 unique id (low) */ 230 ushort_t ai_resv_wwn[4]; /* 112-115 reserved for WWN ext. */ 231 ushort_t ai_incits; /* 116 reserved for INCITS TR-37-2004 */ 232 ushort_t ai_words_lsec[2]; /* 117-118 words per logical sector */ 233 ushort_t ai_cmdset119; /* 119 more command sets supported */ 234 ushort_t ai_features120; /* 120 enabled features */ 235 ushort_t ai_padding2[6]; /* pad to 126 */ 236 ushort_t ai_rmsn; /* 127 removable media notification */ 237 ushort_t ai_securestatus; /* 128 security status */ 238 ushort_t ai_vendor[31]; /* 129-159 vendor specific */ 239 ushort_t ai_padding3[16]; /* 160 pad to 176 */ 240 ushort_t ai_curmedser[30]; /* 176-205 current media serial # */ 241 ushort_t ai_sctsupport; /* 206 SCT command transport */ 242 ushort_t ai_padding4[48]; /* 207 pad to 255 */ 243 ushort_t ai_integrity; /* 255 integrity word */ 244 } sata_id_t; 245 246 247 /* Identify Device: general config bits - word 0 */ 248 249 #define SATA_ATA_TYPE_MASK 0x8001 /* ATA Device type mask */ 250 #define SATA_ATA_TYPE 0x0000 /* ATA device */ 251 #define SATA_REM_MEDIA 0x0080 /* Removable media */ 252 #define SATA_INCOMPLETE_DATA 0x0004 /* Incomplete Identify Device data */ 253 #define SATA_CFA_TYPE 0x848a /* CFA feature set device */ 254 255 #define SATA_ID_SERIAL_OFFSET 10 256 #define SATA_ID_SERIAL_LEN 20 257 #define SATA_ID_MODEL_OFFSET 27 258 #define SATA_ID_MODEL_LEN 40 259 #define SATA_ID_FW_LEN 8 260 261 /* Identify Device: common capability bits - word 49 */ 262 263 #define SATA_DMA_SUPPORT 0x0100 264 #define SATA_LBA_SUPPORT 0x0200 265 #define SATA_IORDY_DISABLE 0x0400 266 #define SATA_IORDY_SUPPORT 0x0800 267 #define SATA_STANDBYTIMER 0x2000 268 269 /* Identify Device: ai_validinfo (word 53) */ 270 271 #define SATA_VALIDINFO_88 0x0004 /* word 88 supported fields valid */ 272 #define SATA_VALIDINFO_70_64 0x0004 /* words 70-64 fields valid */ 273 274 /* Identify Device: ai_majorversion (word 80) */ 275 276 #define SATA_MAJVER_7 0x0080 /* ATA/ATAPI-7 version supported */ 277 #define SATA_MAJVER_654 0x0070 /* ATA/ATAPI-6,5 or 4 ver supported */ 278 #define SATA_MAJVER_6 0x0040 /* ATA/ATAPI-6 version supported */ 279 #define SATA_MAJVER_5 0x0020 /* ATA/ATAPI-7 version supported */ 280 #define SATA_MAJVER_4 0x0010 /* ATA/ATAPI-4 version supported */ 281 282 /* Identify Device: command set supported/enabled bits - words 83 and 86 */ 283 284 #define SATA_EXT48 0x0400 /* 48 bit address feature */ 285 #define SATA_PWRUP_IN_STANDBY 0x0020 /* Power-up in standby mode supp/en */ 286 #define SATA_RM_STATUS_NOTIFIC 0x0010 /* Removable Media Stat Notification */ 287 #define SATA_RW_DMA_QUEUED_CMD 0x0002 /* R/W DMA Queued supported */ 288 #define SATA_DWNLOAD_MCODE_CMD 0x0001 /* Download Microcode CMD supp/enbld */ 289 #define SATA_ACOUSTIC_MGMT 0x0200 /* Acoustic Management features */ 290 291 /* Identify Device: command set supported/enabled bits - words 82 and 85 */ 292 293 #define SATA_SMART_SUPPORTED 0x0001 /* SMART feature set is supported */ 294 #define SATA_WRITE_CACHE 0x0020 /* Write Cache supported/enabled */ 295 #define SATA_LOOK_AHEAD 0x0040 /* Look Ahead supported/enabled */ 296 #define SATA_DEVICE_RESET_CMD 0x0200 /* Device Reset CMD supported/enbld */ 297 #define SATA_READ_BUFFER_CMD 0x2000 /* Read Buffer CMD supported/enbld */ 298 #define SATA_WRITE_BUFFER_CMD 0x1000 /* Write Buffer CMD supported/enbld */ 299 #define SATA_SMART_ENABLED 0x0001 /* SMART feature set is enabled */ 300 301 /* Identify Device: command set supported/enabled bits - words 84 & 87 */ 302 #define SATA_SMART_SELF_TEST_SUPPORTED 0x0002 /* SMART self-test supported */ 303 /* IDLE IMMEDIATE with UNLOAD FEATURE supported */ 304 #define SATA_IDLE_UNLOAD_SUPPORTED 0x2000 305 306 /* Identify (Packet) Device word 63, ATA/ATAPI-6 & 7 */ 307 #define SATA_MDMA_SEL_MASK 0x0700 /* Multiword DMA selected */ 308 #define SATA_MDMA_2_SEL 0x0400 /* Multiword DMA mode 2 selected */ 309 #define SATA_MDMA_1_SEL 0x0200 /* Multiword DMA mode 1 selected */ 310 #define SATA_MDMA_0_SEL 0x0100 /* Multiword DMA mode 0 selected */ 311 #define SATA_MDMA_2_SUP 0x0004 /* Multiword DMA mode 2 supported */ 312 #define SATA_MDMA_1_SUP 0x0002 /* Multiword DMA mode 1 supported */ 313 #define SATA_MDMA_0_SUP 0x0001 /* Multiword DMA mode 0 supported */ 314 #define SATA_MDMA_SUP_MASK 0x0007 /* Multiword DMA supported */ 315 316 /* Identify (Packet) Device Word 88 */ 317 #define SATA_UDMA_SUP_MASK 0x007f /* UDMA modes supported */ 318 #define SATA_UDMA_SEL_MASK 0x7f00 /* UDMA modes selected */ 319 320 /* Identify Device: command set supported/enabled bits - word 206 */ 321 322 /* All are SCT Command Transport support */ 323 #define SATA_SCT_CMD_TRANS_SUP 0x0001 /* anything */ 324 #define SATA_SCT_CMD_TRANS_LNG_SECT_SUP 0x0002 /* Long Sector Access */ 325 #define SATA_SCT_CMD_TRANS_WR_SAME_SUP 0x0004 /* Write Same */ 326 #define SATA_SCT_CMD_TRANS_ERR_RCOV_SUP 0x0008 /* Error Recovery Control */ 327 #define SATA_SCT_CMD_TRANS_FEAT_CTL_SUP 0x0010 /* Features Control */ 328 #define SATA_SCT_CMD_TRANS_DATA_TBL_SUP 0x0020 /* Data Tables supported */ 329 330 #define SATA_DISK_SECTOR_SIZE 512 /* HD physical sector size */ 331 332 /* Identify Packet Device data definitions (ATAPI devices) */ 333 334 /* Identify Packet Device: general config bits - word 0 */ 335 336 #define SATA_ATAPI_TYPE_MASK 0xc000 337 #define SATA_ATAPI_TYPE 0x8000 /* ATAPI device */ 338 #define SATA_ATAPI_ID_PKT_SZ 0x0003 /* Packet size mask */ 339 #define SATA_ATAPI_ID_PKT_12B 0x0000 /* Packet size 12 bytes */ 340 #define SATA_ATAPI_ID_PKT_16B 0x0001 /* Packet size 16 bytes */ 341 #define SATA_ATAPI_ID_DRQ_TYPE 0x0060 /* DRQ asserted in 3ms after pkt */ 342 #define SATA_ATAPI_ID_DRQ_INTR 0x0020 /* Obsolete in ATA/ATAPI 7 */ 343 344 #define SATA_ATAPI_ID_DEV_TYPE 0x0f00 /* device type/command set mask */ 345 #define SATA_ATAPI_ID_DEV_SHFT 8 346 #define SATA_ATAPI_DIRACC_DEV 0x0000 /* Direct Access device */ 347 #define SATA_ATAPI_SQACC_DEV 0x0100 /* Sequential access dev (tape ?) */ 348 #define SATA_ATAPI_CDROM_DEV 0x0500 /* CD_ROM device */ 349 350 /* 351 * Status bits from ATAPI Interrupt reason register (AT_COUNT) register 352 */ 353 #define SATA_ATAPI_I_COD 0x01 /* Command or Data */ 354 #define SATA_ATAPI_I_IO 0x02 /* IO direction */ 355 #define SATA_ATAPI_I_RELEASE 0x04 /* Release for ATAPI overlap */ 356 357 /* ATAPI feature reg definitions */ 358 359 #define SATA_ATAPI_F_DATA_DIR_READ 0x04 /* DMA transfer to the host */ 360 #define SATA_ATAPI_F_OVERLAP 0x02 /* Not used by Sun drivers */ 361 #define SATA_ATAPI_F_DMA 0x01 /* Packet DMA command */ 362 363 364 /* ATAPI IDENTIFY_DRIVE capabilities word (49) */ 365 366 #define SATA_ATAPI_ID_CAP_DMA 0x0100 /* if zero, check word 62 */ 367 #define SATA_ATAPI_ID_CAP_OVERLAP 0x2000 368 369 /* 370 * ATAPI Identify Packet Device word 62 371 * Word 62 is not valid for ATA/ATAPI-6 372 * Defs below are for ATA/ATAPI-7 373 */ 374 #define SATA_ATAPI_ID_DMADIR_REQ 0x8000 /* DMA direction required */ 375 #define SATA_ATAPI_ID_DMA_SUP 0x0400 /* DMA is supported */ 376 377 /* 378 * ATAPI signature bits 379 */ 380 #define SATA_ATAPI_SIG_HI 0xeb /* in high cylinder register */ 381 #define SATA_ATAPI_SIG_LO 0x14 /* in low cylinder register */ 382 383 /* These values are pre-set for CD_ROM/DVD ? */ 384 385 #define SATA_ATAPI_SECTOR_SIZE 2048 386 #define SATA_ATAPI_MAX_BYTES_PER_DRQ 0xf800 /* 16 bits - 2KB ie 62KB */ 387 #define SATA_ATAPI_HEADS 64 388 #define SATA_ATAPI_SECTORS_PER_TRK 32 389 390 /* SATA Capabilites bits (word 76) */ 391 392 #define SATA_NCQ 0x100 393 #define SATA_2_SPEED 0x004 394 #define SATA_1_SPEED 0x002 395 396 /* SATA Features Supported (word 78) - not used */ 397 398 /* SATA Features Enabled (word 79) - not used */ 399 400 #define SATA_READ_AHEAD_SUPPORTED(x) ((x).ai_cmdset82 & SATA_LOOK_AHEAD) 401 #define SATA_READ_AHEAD_ENABLED(x) ((x).ai_features85 & SATA_LOOK_AHEAD) 402 #define SATA_WRITE_CACHE_SUPPORTED(x) ((x).ai_cmdset82 & SATA_WRITE_CACHE) 403 #define SATA_WRITE_CACHE_ENABLED(x) ((x).ai_features85 & SATA_WRITE_CACHE) 404 #define SATA_RM_NOTIFIC_SUPPORTED(x) \ 405 ((x).ai_cmdset83 & SATA_RM_STATUS_NOTIFIC) 406 #define SATA_RM_NOTIFIC_ENABLED(x) \ 407 ((x).ai_features86 & SATA_RM_STATUS_NOTIFIC) 408 409 /* 410 * Generic NCQ related defines 411 */ 412 413 #define NQ 0x80 /* Not a queued cmd - tag not valid */ 414 #define NCQ_TAG_MASK 0x1f /* NCQ command tag mask */ 415 #define FIS_TYPE_REG_H2D 0x27 /* Reg FIS - Host to Device */ 416 #define FIS_CMD_UPDATE 0x80 417 /* 418 * Status bits from AT_STATUS register 419 */ 420 #define SATA_STATUS_BSY 0x80 /* controller busy */ 421 #define SATA_STATUS_DRDY 0x40 /* drive ready */ 422 #define SATA_STATUS_DF 0x20 /* device fault */ 423 #define SATA_STATUS_DSC 0x10 /* seek operation complete */ 424 #define SATA_STATUS_DRQ 0x08 /* data request */ 425 #define SATA_STATUS_CORR 0x04 /* obsolete */ 426 #define SATA_STATUS_IDX 0x02 /* obsolete */ 427 #define SATA_STATUS_ERR 0x01 /* error flag */ 428 429 /* 430 * Status bits from AT_ERROR register 431 */ 432 #define SATA_ERROR_ICRC 0x80 /* CRC data transfer error detected */ 433 #define SATA_ERROR_UNC 0x40 /* uncorrectable data error */ 434 #define SATA_ERROR_MC 0x20 /* Media change */ 435 #define SATA_ERROR_IDNF 0x10 /* ID/Address not found */ 436 #define SATA_ERROR_MCR 0x08 /* media change request */ 437 #define SATA_ERROR_ABORT 0x04 /* aborted command */ 438 #define SATA_ERROR_NM 0x02 /* no media */ 439 #define SATA_ERROR_EOM 0x02 /* end of media (Packet cmds) */ 440 #define SATA_ERROR_ILI 0x01 /* cmd sepcific */ 441 442 443 /* 444 * Bits from the device control register 445 */ 446 #define SATA_DEVCTL_NIEN 0x02 /* not interrupt enabled */ 447 #define SATA_DEVCTL_SRST 0x04 /* software reset */ 448 #define SATA_DEVCTL_HOB 0x80 /* high order bit */ 449 450 /* device_reg */ 451 #define SATA_ADH_LBA 0x40 /* addressing in LBA mode not chs */ 452 453 /* ATAPI transport version-in Inquiry data */ 454 #define SATA_ATAPI_TRANS_VERSION(inq) \ 455 (*((uint8_t *)(inq) + 3) >> 4) 456 457 #define SCSI_LOG_PAGE_HDR_LEN 4 /* # bytes of a SCSI log page header */ 458 #define SCSI_LOG_PARAM_HDR_LEN 4 /* # byttes of a SCSI log param hdr */ 459 460 /* Number of log entries per extended selftest log block */ 461 #define ENTRIES_PER_EXT_SELFTEST_LOG_BLK 19 462 463 /* Number of entries per SCSI LOG SENSE SELFTEST RESULTS page */ 464 #define SCSI_ENTRIES_IN_LOG_SENSE_SELFTEST_RESULTS 20 465 466 /* Length of a SCSI LOG SENSE SELFTEST RESULTS parameter */ 467 #define SCSI_LOG_SENSE_SELFTEST_PARAM_LEN 0x10 468 469 #define DIAGNOSTIC_FAILURE_ON_COMPONENT 0x40 470 471 #define SCSI_COMPONENT_81 0x81 472 #define SCSI_COMPONENT_82 0x82 473 #define SCSI_COMPONENT_83 0x83 474 #define SCSI_COMPONENT_84 0x84 475 #define SCSI_COMPONENT_85 0x85 476 #define SCSI_COMPONENT_86 0x86 477 #define SCSI_COMPONENT_87 0x87 478 #define SCSI_COMPONENT_88 0x88 479 480 #define SCSI_ASC_ATA_DEV_FEAT_NOT_ENABLED 0x67 481 #define SCSI_ASCQ_ATA_DEV_FEAT_NOT_ENABLED 0x0b 482 483 #define SCSI_PREDICTED_FAILURE 0x5d 484 #define SCSI_GENERAL_HD_FAILURE 0x10 485 486 #define SCSI_INFO_EXCEPTIONS_PARAM_LEN 4 487 488 #define READ_LOG_EXT_LOG_DIRECTORY 0 489 #define READ_LOG_EXT_NCQ_ERROR_RECOVERY 0x10 490 #define SMART_SELFTEST_LOG_PAGE 6 491 #define EXT_SMART_SELFTEST_LOG_PAGE 7 492 493 /* 494 * SATA NCQ error recovery page (0x10) 495 */ 496 struct sata_ncq_error_recovery_page { 497 uint8_t ncq_tag; 498 uint8_t reserved1; 499 uint8_t ncq_status; 500 uint8_t ncq_error; 501 uint8_t ncq_sector_number; 502 uint8_t ncq_cyl_low; 503 uint8_t ncq_cyl_high; 504 uint8_t ncq_dev_head; 505 uint8_t ncq_sector_number_ext; 506 uint8_t ncq_cyl_low_ext; 507 uint8_t ncq_cyl_high_ext; 508 uint8_t reserved2; 509 uint8_t ncq_sector_count; 510 uint8_t ncq_sector_count_ext; 511 uint8_t reserved3[242]; 512 uint8_t ncq_vendor_unique[255]; 513 uint8_t ncq_checksum; 514 }; 515 516 /* SMART attribute of Start/Stop Count */ 517 #define SMART_START_STOP_COUNT_ID 0x4 518 519 /* 520 * SMART data structures 521 */ 522 struct smart_data { 523 uint8_t smart_vendor_specific[362]; 524 uint8_t smart_offline_data_collection_status; 525 uint8_t smart_selftest_exec_status; 526 uint8_t smart_secs_to_complete_offline_data[2]; 527 uint8_t smart_vendor_specific2; 528 uint8_t smart_offline_data_collection_capability; 529 uint8_t smart_capability[2]; 530 uint8_t smart_error_logging_capability; 531 uint8_t smart_vendor_specific3; 532 uint8_t smart_short_selftest_polling_time; 533 uint8_t smart_extended_selftest_polling_time; 534 uint8_t smart_conveyance_selftest_polling_time; 535 uint8_t smart_reserved[11]; 536 uint8_t smart_vendor_specific4[125]; 537 uint8_t smart_checksum; 538 }; 539 540 struct smart_selftest_log_entry { 541 uint8_t smart_selftest_log_lba_low; 542 uint8_t smart_selftest_log_status; 543 uint8_t smart_selftest_log_timestamp[2]; 544 uint8_t smart_selftest_log_checkpoint; 545 uint8_t smart_selftest_log_failing_lba[4]; /* from LSB to MSB */ 546 uint8_t smart_selftest_log_vendor_specific[15]; 547 }; 548 549 #define NUM_SMART_SELFTEST_LOG_ENTRIES 21 550 struct smart_selftest_log { 551 uint8_t smart_selftest_log_revision[2]; 552 struct smart_selftest_log_entry 553 smart_selftest_log_entries[NUM_SMART_SELFTEST_LOG_ENTRIES]; 554 uint8_t smart_selftest_log_vendor_specific[2]; 555 uint8_t smart_selftest_log_index; 556 uint8_t smart_selftest_log_reserved[2]; 557 uint8_t smart_selftest_log_checksum; 558 }; 559 560 struct smart_ext_selftest_log_entry { 561 uint8_t smart_ext_selftest_log_lba_low; 562 uint8_t smart_ext_selftest_log_status; 563 uint8_t smart_ext_selftest_log_timestamp[2]; 564 uint8_t smart_ext_selftest_log_checkpoint; 565 uint8_t smart_ext_selftest_log_failing_lba[6]; 566 uint8_t smart_ext_selftest_log_vendor_specific[15]; 567 }; 568 569 struct smart_ext_selftest_log { 570 uint8_t smart_ext_selftest_log_rev; 571 uint8_t smart_ext_selftest_log_reserved; 572 uint8_t smart_ext_selftest_log_index[2]; 573 struct smart_ext_selftest_log_entry smart_ext_selftest_log_entries[19]; 574 uint8_t smart_ext_selftest_log_vendor_specific[2]; 575 uint8_t smart_ext_selftest_log_reserved2[11]; 576 uint8_t smart_ext_selftest_log_checksum; 577 }; 578 579 struct read_log_ext_directory { 580 uint8_t read_log_ext_vers[2]; /* general purpose log version */ 581 uint8_t read_log_ext_nblks[255][2]; /* # of blks @ log addr index+1 */ 582 }; 583 584 /* 585 * The definition of CONTROL byte field in SCSI command 586 * according to SAM 5 587 */ 588 #define CTL_BYTE_VENDOR_MASK 0xc0 589 #define CTL_BYTE_NACA_MASK 0x04 590 591 /* 592 * The definition of mask in START STOP UNIT command 593 */ 594 #define START_STOP_IMMED_MASK 0x01 595 #define START_STOP_POWER_COND_MASK 0xF0 596 #define START_STOP_START_MASK 0x01 597 #define START_STOP_LOEJ_MASK 0x02 598 #define START_STOP_NOFLUSH_MASK 0x04 599 #define START_STOP_MODIFIER_MASK 0x0f 600 #define START_STOP_POWER_COND_SHIFT 4 601 602 /* 603 * SMART specific data 604 * These eventually need to go to a generic scsi hearder file 605 * for now they will reside here 606 */ 607 #define PC_CUMULATIVE_VALUES 0x01 608 #define PAGE_CODE_GET_SUPPORTED_LOG_PAGES 0x00 609 #define PAGE_CODE_SELF_TEST_RESULTS 0x10 610 #define PAGE_CODE_INFORMATION_EXCEPTIONS 0x2f 611 #define PAGE_CODE_SMART_READ_DATA 0x30 612 #define PAGE_CODE_START_STOP_CYCLE_COUNTER 0x0e 613 614 615 struct log_parameter { 616 uint8_t param_code[2]; /* parameter dependant */ 617 uint8_t param_ctrl_flags; /* see defines below */ 618 uint8_t param_len; /* # of bytes following */ 619 uint8_t param_values[1]; /* # of bytes defined by param_len */ 620 }; 621 622 /* param_ctrl_flag fields */ 623 #define LOG_CTRL_LP 0x01 /* list parameter */ 624 #define LOG_CTRL_LBIN 0x02 /* list is binary */ 625 #define LOG_CTRL_TMC 0x0c /* threshold met criteria */ 626 #define LOG_CTRL_ETC 0x10 /* enable threshold comparison */ 627 #define LOG_CTRL_TSD 0x20 /* target save disable */ 628 #define LOG_CTRL_DS 0x40 /* disable save */ 629 #define LOG_CTRL_DU 0x80 /* disable update */ 630 631 #define SMART_MAGIC_VAL_1 0x4f 632 #define SMART_MAGIC_VAL_2 0xc2 633 #define SMART_MAGIC_VAL_3 0xf4 634 #define SMART_MAGIC_VAL_4 0x2c 635 636 #define SCT_STATUS_LOG_PAGE 0xe0 637 638 /* 639 * Acoustic management 640 */ 641 642 struct mode_acoustic_management { 643 struct mode_page mode_page; /* common mode page header */ 644 uchar_t acoustic_manag_enable; /* Set to 1 enable, Set 0 disable */ 645 uchar_t acoustic_manag_level; /* Acoustic management level */ 646 uchar_t vendor_recommended_value; /* Vendor recommended value */ 647 }; 648 649 #define PAGELENGTH_DAD_MODE_ACOUSTIC_MANAGEMENT 3 /* Acoustic manag pg len */ 650 #define P_CNTRL_CURRENT 0 651 #define P_CNTRL_CHANGEABLE 1 652 #define P_CNTRL_DEFAULT 2 653 #define P_CNTRL_SAVED 3 654 655 #define ACOUSTIC_DISABLED 0 656 #define ACOUSTIC_ENABLED 1 657 658 #define MODEPAGE_ACOUSTIC_MANAG 0x30 659 660 /* 661 * sstatus field definitions 662 */ 663 #define SSTATUS_DET_SHIFT 0 664 #define SSTATUS_SPD_SHIFT 4 665 #define SSTATUS_IPM_SHIFT 8 666 667 #define SSTATUS_DET (0xf << SSTATUS_DET_SHIFT) 668 #define SSTATUS_SPD (0xf << SSTATUS_SPD_SHIFT) 669 #define SSTATUS_IPM (0xf << SSTATUS_IPM_SHIFT) 670 671 /* 672 * sstatus DET values 673 */ 674 #define SSTATUS_DET_NODEV 0 /* No dev detected */ 675 #define SSTATUS_DET_DEVPRE_NOPHYCOM 1 /* dev detected */ 676 #define SSTATUS_DET_DEVPRE_PHYCOM 3 /* dev detected */ 677 #define SSTATUS_DET_PHYOFFLINE 4 /* PHY is in offline */ 678 679 #define SSTATUS_GET_DET(x) \ 680 (x & SSTATUS_DET) 681 682 #define SSTATUS_SET_DET(x, new_val) \ 683 (x = (x & ~SSTATUS_DET) | (new_val & SSTATUS_DET)) 684 685 #define SSTATUS_SPD_NOLIMIT 0 /* No speed limit */ 686 #define SSTATUS_SPD_GEN1 1 /* Limit Gen 1 rate */ 687 #define SSTATUS_SPD_GEN2 2 /* Limit Gen 2 rate */ 688 689 /* 690 * sstatus IPM values 691 */ 692 #define SSTATUS_IPM_NODEV_NOPHYCOM 0x0 /* No dev, no PHY */ 693 #define SSTATUS_IPM_ACTIVE 0x1 /* Interface active */ 694 #define SSTATUS_IPM_POWERPARTIAL 0x2 /* partial power mgmnt */ 695 #define SSTATUS_IPM_POWERSLUMBER 0x6 /* slumber power mgmt */ 696 697 #define SSTATUS_GET_IPM(x) \ 698 ((x & SSTATUS_IPM) >> SSTATUS_IPM_SHIFT) 699 700 #define SSTATUS_SET_IPM(x, new_val) \ 701 (x = (x & ~SSTATUS_IPM) | \ 702 ((new_val << SSTATUS_IPM_SHIFT) & SSTATUS_IPM)) 703 704 705 /* 706 * serror register fields 707 */ 708 #define SERROR_DATA_ERR_FIXED (1 << 0) /* D integrity err */ 709 #define SERROR_COMM_ERR_FIXED (1 << 1) /* comm err recov */ 710 #define SERROR_DATA_ERR (1 << 8) /* D integrity err */ 711 #define SERROR_PERSISTENT_ERR (1 << 9) /* norecov com err */ 712 #define SERROR_PROTOCOL_ERR (1 << 10) /* protocol err */ 713 #define SERROR_INT_ERR (1 << 11) /* internal err */ 714 #define SERROR_PHY_RDY_CHG (1 << 16) /* PHY state change */ 715 #define SERROR_PHY_INT_ERR (1 << 17) /* PHY internal err */ 716 #define SERROR_COMM_WAKE (1 << 18) /* COM wake */ 717 #define SERROR_10B_TO_8B_ERR (1 << 19) /* 10B-to-8B decode */ 718 #define SERROR_DISPARITY_ERR (1 << 20) /* disparity err */ 719 #define SERROR_CRC_ERR (1 << 21) /* CRC err */ 720 #define SERROR_HANDSHAKE_ERR (1 << 22) /* Handshake err */ 721 #define SERROR_LINK_SEQ_ERR (1 << 23) /* Link seq err */ 722 #define SERROR_TRANS_ERR (1 << 24) /* Tran state err */ 723 #define SERROR_FIS_TYPE (1 << 25) /* FIS type err */ 724 #define SERROR_EXCHANGED_ERR (1 << 26) /* Device exchanged */ 725 726 /* 727 * S-Control Bridge port x register fields 728 */ 729 #define SCONTROL_DET_SHIFT 0 730 #define SCONTROL_SPD_SHIFT 4 731 #define SCONTROL_IPM_SHIFT 8 732 #define SCONTROL_SPM_SHIFT 12 733 734 #define SCONTROL_DET (0xf << SSTATUS_DET_SHIFT) 735 #define SCONTROL_SPD (0xf << SSTATUS_SPD_SHIFT) 736 #define SCONTROL_IPM (0xf << SSTATUS_IPM_SHIFT) 737 #define SCONTROL_SPM (0xf << SSTATUS_SPM_SHIFT) 738 739 #define SCONTROL_GET_DET(x) \ 740 (x & SCONTROL_DET) 741 742 #define SCONTROL_SET_DET(x, new_val) \ 743 (x = (x & ~SCONTROL_DET) | (new_val & SCONTROL_DET)) 744 745 #define SCONTROL_DET_NOACTION 0 /* Do nothing to port */ 746 #define SCONTROL_DET_COMRESET 1 /* Re-initialize port */ 747 #define SCONTROL_DET_DISABLE 4 /* Disable port */ 748 749 #define SCONTROL_SPD_NOLIMIT 0 /* No speed limit */ 750 #define SCONTROL_SPD_GEN1 1 /* Limit Gen 1 rate */ 751 #define SCONTROL_SPD_GEN2 2 /* Limit Gen 2 rate */ 752 753 #define SCONTROL_GET_IPM(x) \ 754 ((x & SCONTROL_IPM) >> SCONTROL_IPM_SHIFT) 755 756 #define SCONTROL_SET_IPM(x, new_val) \ 757 (x = (x & ~SCONTROL_IPM) | \ 758 ((new_val << SCONTROL_IPM_SHIFT) & SCONTROL_IPM)) 759 760 #define SCONTROL_IPM_NORESTRICT 0 /* No PM limit */ 761 #define SCONTROL_IPM_DISABLE_PARTIAL 1 /* Disable partial */ 762 #define SCONTROL_IPM_DISABLE_SLUMBER 2 /* Disable slumber */ 763 #define SCONTROL_IPM_DISABLE_BOTH 3 /* Disable both */ 764 765 #define SCONTROL_SPM_NORESTRICT 0 /* No PM limits */ 766 #define SCONTROL_SPM_DO_PARTIAL 1 /* Go to partial */ 767 #define SCONTROL_SPM_DO_SLUMBER 2 /* Go to slumber */ 768 #define SCONTROL_SPM_DO_ACTIVE 4 /* Go to active */ 769 770 #ifdef __cplusplus 771 } 772 #endif 773 774 #endif /* _SATA_DEFS_H */ 775