1 /* 2 * GRUB -- GRand Unified Bootloader 3 * Copyright (C) 2006 Free Software Foundation, Inc. 4 * 5 * This program is free software; you can redistribute it and/or modify 6 * it under the terms of the GNU General Public License as published by 7 * the Free Software Foundation; either version 2 of the License, or 8 * (at your option) any later version. 9 * 10 * This program is distributed in the hope that it will be useful, 11 * but WITHOUT ANY WARRANTY; without even the implied warranty of 12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13 * GNU General Public License for more details. 14 * 15 * You should have received a copy of the GNU General Public License 16 * along with this program; if not, write to the Free Software 17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 18 */ 19 20 /* 21 * Copyright 2007 Sun Microsystems, Inc. All rights reserved. 22 * Use is subject to license terms. 23 */ 24 25 #ifndef _SYS_CONTROLREGS_H 26 #define _SYS_CONTROLREGS_H 27 28 #pragma ident "%Z%%M% %I% %E% SMI" 29 30 #ifdef __cplusplus 31 extern "C" { 32 #endif 33 34 /* 35 * This file describes the x86 architecture control registers which 36 * are part of the privileged architecture. 37 * 38 * Many of these definitions are shared between IA-32-style and 39 * AMD64-style processors. 40 */ 41 42 /* CR0 Register */ 43 44 #define CR0_PG 0x80000000 /* paging enabled */ 45 #define CR0_CD 0x40000000 /* cache disable */ 46 #define CR0_NW 0x20000000 /* not writethrough */ 47 #define CR0_AM 0x00040000 /* alignment mask */ 48 #define CR0_WP 0x00010000 /* write protect */ 49 #define CR0_NE 0x00000020 /* numeric error */ 50 #define CR0_ET 0x00000010 /* extension type */ 51 #define CR0_TS 0x00000008 /* task switch */ 52 #define CR0_EM 0x00000004 /* emulation */ 53 #define CR0_MP 0x00000002 /* monitor coprocessor */ 54 #define CR0_PE 0x00000001 /* protection enabled */ 55 56 /* XX64 eliminate these compatibility defines */ 57 58 #define CR0_CE CR0_CD 59 #define CR0_WT CR0_NW 60 61 #define FMT_CR0 \ 62 "\20\40pg\37cd\36nw\35am\21wp\6ne\5et\4ts\3em\2mp\1pe" 63 64 /* CR3 Register */ 65 66 #define CR3_PCD 0x00000010 /* cache disable */ 67 #define CR3_PWT 0x00000008 /* write through */ 68 69 #define FMT_CR3 "\20\5pcd\4pwt" 70 71 /* CR4 Register */ 72 73 #define CR4_VME 0x0001 /* virtual-8086 mode extensions */ 74 #define CR4_PVI 0x0002 /* protected-mode virtual interrupts */ 75 #define CR4_TSD 0x0004 /* time stamp disable */ 76 #define CR4_DE 0x0008 /* debugging extensions */ 77 #define CR4_PSE 0x0010 /* page size extensions */ 78 #define CR4_PAE 0x0020 /* physical address extension */ 79 #define CR4_MCE 0x0040 /* machine check enable */ 80 #define CR4_PGE 0x0080 /* page global enable */ 81 #define CR4_PCE 0x0100 /* perf-monitoring counter enable */ 82 #define CR4_OSFXSR 0x0200 /* OS fxsave/fxrstor support */ 83 #define CR4_OSXMMEXCPT 0x0400 /* OS unmasked exception support */ 84 85 #define FMT_CR4 \ 86 "\20\13xmme\12fxsr\11pce\10pge\7mce\6pae\5pse\4de\3tsd\2pvi\1vme" 87 88 /* Intel's SYSENTER configuration registers */ 89 90 #define MSR_INTC_SEP_CS 0x174 /* kernel code selector MSR */ 91 #define MSR_INTC_SEP_ESP 0x175 /* kernel esp MSR */ 92 #define MSR_INTC_SEP_EIP 0x176 /* kernel eip MSR */ 93 94 /* AMD's EFER register */ 95 96 #define MSR_AMD_EFER 0xc0000080 /* extended feature enable MSR */ 97 98 #define AMD_EFER_NXE 0x800 /* no-execute enable */ 99 #define AMD_EFER_LMA 0x400 /* long mode active (read-only) */ 100 #define AMD_EFER_LME 0x100 /* long mode enable */ 101 #define AMD_EFER_SCE 0x001 /* system call extensions */ 102 103 #define FMT_AMD_EFER \ 104 "\20\14nxe\13lma\11lme\1sce" 105 106 /* AMD's SYSCFG register */ 107 108 #define MSR_AMD_SYSCFG 0xc0000010 /* system configuration MSR */ 109 110 #define AMD_SYSCFG_TOM2 0x200000 /* MtrrTom2En */ 111 #define AMD_SYSCFG_MVDM 0x100000 /* MtrrVarDramEn */ 112 #define AMD_SYSCFG_MFDM 0x080000 /* MtrrFixDramModEn */ 113 #define AMD_SYSCFG_MFDE 0x040000 /* MtrrFixDramEn */ 114 115 #define FMT_AMD_SYSCFG \ 116 "\20\26tom2\25mvdm\24mfdm\23mfde" 117 118 /* AMD's syscall/sysret MSRs */ 119 120 #define MSR_AMD_STAR 0xc0000081 /* %cs:%ss:%cs:%ss:%eip for syscall */ 121 #define MSR_AMD_LSTAR 0xc0000082 /* target %rip of 64-bit syscall */ 122 #define MSR_AMD_CSTAR 0xc0000083 /* target %rip of 32-bit syscall */ 123 #define MSR_AMD_SFMASK 0xc0000084 /* syscall flag mask */ 124 125 /* AMD's FS.base and GS.base MSRs */ 126 127 #define MSR_AMD_FSBASE 0xc0000100 /* 64-bit base address for %fs */ 128 #define MSR_AMD_GSBASE 0xc0000101 /* 64-bit base address for %gs */ 129 #define MSR_AMD_KGSBASE 0xc0000102 /* swapgs swaps this with gsbase */ 130 131 /* AMD's configuration MSRs, weakly documented in the revision guide */ 132 133 #define MSR_AMD_DC_CFG 0xc0011022 134 135 #define AMD_DC_CFG_DIS_CNV_WC_SSO (UINT64_C(1) << 3) 136 #define AMD_DC_CFG_DIS_SMC_CHK_BUF (UINT64_C(1) << 10) 137 138 /* AMD's HWCR MSR */ 139 140 #define MSR_AMD_HWCR 0xc0010015 141 142 #define AMD_HWCR_FFDIS 0x00040 /* disable TLB Flush Filter */ 143 #define AMD_HWCR_MCI_STATUS_WREN 0x40000 /* enable write of MCi_STATUS */ 144 145 /* AMD's NorthBridge Config MSR, SHOULD ONLY BE WRITTEN TO BY BIOS */ 146 147 #define MSR_AMD_NB_CFG 0xc001001f 148 149 #define MSR_BU_CFG 0xc0011023 150 151 #define AMD_NB_CFG_SRQ_HEARTBEAT (UINT64_C(1) << 20) 152 #define AMD_NB_CFG_SRQ_SPR (UINT64_C(1) << 32) 153 154 /* AMD */ 155 #define MSR_AMD_PATCHLEVEL 0x8b 156 157 #ifdef __cplusplus 158 } 159 #endif 160 161 #endif /* !_SYS_CONTROLREGS_H */ 162