1/* 2 * CDDL HEADER START 3 * 4 * The contents of this file are subject to the terms of the 5 * Common Development and Distribution License (the "License"). 6 * You may not use this file except in compliance with the License. 7 * 8 * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 9 * or http://www.opensolaris.org/os/licensing. 10 * See the License for the specific language governing permissions 11 * and limitations under the License. 12 * 13 * When distributing Covered Code, include this CDDL HEADER in each 14 * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 15 * If applicable, add the following below this CDDL HEADER, with the 16 * fields enclosed by brackets "[]" replaced with your own identifying 17 * information: Portions Copyright [yyyy] [name of copyright owner] 18 * 19 * CDDL HEADER END 20 */ 21 22/* 23 * Copyright 2009 Sun Microsystems, Inc. All rights reserved. 24 * Use is subject to license terms. 25 */ 26 27#pragma dictionary "INTEL" 28 29/* 30 * Eversholt rules for the intel CPU/Memory 31 */ 32 33/* 34 * Ereports for Simple error codes. 35 */ 36 37#define SMPL_EVENT(leafclass, t) \ 38 event ereport.cpu.intel.leafclass@chip/core/strand { within(t) } 39 40SMPL_EVENT(unknown, 1s); 41SMPL_EVENT(unclassified, 1s); 42SMPL_EVENT(microcode_rom_parity, 1s); 43SMPL_EVENT(external, 1s); 44SMPL_EVENT(frc, 1s); 45SMPL_EVENT(internal_timer, 1s); 46SMPL_EVENT(internal_parity, 1s); 47SMPL_EVENT(internal_unclassified, 1s); 48 49/* 50 * Propogations for all but "external" and "unknown" simple errors. 51 * If the error is uncorrected we produce a fault immediately, otherwise 52 * we diagnose it to an upset and decalre a fault when the SERD engine 53 * trips. 54 */ 55 56engine serd.cpu.intel.simple@chip/core/strand, N=3, T=72h; 57event fault.cpu.intel.internal@chip/core/strand, 58 engine=serd.cpu.intel.simple@chip/core/strand; 59 60prop fault.cpu.intel.internal@chip/core/strand 61 { payloadprop("error_uncorrected") == 1 ? setserdincrement(4) : 1} (0)-> 62 ereport.cpu.intel.microcode_rom_parity@chip/core/strand, 63 ereport.cpu.intel.internal_timer@chip/core/strand, 64 ereport.cpu.intel.internal_parity@chip/core/strand, 65 ereport.cpu.intel.unclassified@chip/core/strand, 66 ereport.cpu.intel.internal_unclassified@chip/core/strand, 67 ereport.cpu.intel.frc@chip/core/strand; 68 69/* 70 * Ereports for Compound error codes. These are in pairs "foo" and "foo_uc" 71 * for the corrected and uncorrected version of each error type. All are 72 * detected at chip/core/strand. 73 */ 74 75#define CMPND_EVENT(leafclass, t) \ 76 event ereport.cpu.intel.leafclass@chip/core/strand { within(t) }; \ 77 event ereport.cpu.intel.leafclass/**/_uc@chip/core/strand { within(t) } 78 79/* 80 * Ereports for Compound error codes - intel errors 81 */ 82CMPND_EVENT(l0cache, 1s); 83CMPND_EVENT(l1cache, 1s); 84CMPND_EVENT(l2cache, 1s); 85CMPND_EVENT(cache, 1s); 86 87/* 88 * Ereports for Compound error codes - TLB errors 89 */ 90CMPND_EVENT(l0dtlb, 1s); 91CMPND_EVENT(l1dtlb, 1s); 92CMPND_EVENT(l2dtlb, 1s); 93CMPND_EVENT(dtlb, 1s); 94 95CMPND_EVENT(l0itlb, 1s); 96CMPND_EVENT(l1itlb, 1s); 97CMPND_EVENT(l2itlb, 1s); 98CMPND_EVENT(itlb, 1s); 99 100CMPND_EVENT(l0tlb, 1s); 101CMPND_EVENT(l1tlb, 1s); 102CMPND_EVENT(l2tlb, 1s); 103CMPND_EVENT(tlb, 1s); 104 105/* 106 * Ereports for Compound error codes - memory hierarchy errors 107 */ 108CMPND_EVENT(l0dcache, 1s); 109CMPND_EVENT(l1dcache, 1s); 110CMPND_EVENT(l2dcache, 1s); 111CMPND_EVENT(dcache, 1s); 112 113CMPND_EVENT(l0icache, 1s); 114CMPND_EVENT(l1icache, 1s); 115CMPND_EVENT(l2icache, 1s); 116CMPND_EVENT(icache, 1s); 117 118/* 119 * Ereports for Compound error codes - bus and interconnect errors 120 */ 121CMPND_EVENT(bus_interconnect, 1s); 122CMPND_EVENT(bus_interconnect_memory, 1s); 123CMPND_EVENT(bus_interconnect_io, 1s); 124 125/* 126 * Compound error propogations. 127 * 128 * We resist the temptation propogate, for example, a single dcache fault 129 * to all ereports mentioning dcache (l0dcache, l1dcache, l2dcache, dcache). 130 * Instead we will diagnose a distinct fault for each possible cache level, 131 * whether or not current chips have dcaches at all levels. 132 * 133 * Corrected errors are SERDed and produce a fault when the engine fires; 134 * the same fault is diagnosed immediately for a corresponding uncorrected 135 * error. 136 */ 137 138#define CMPND_FLT_PROP_1(erptleaf, fltleaf, n, t) \ 139 engine serd.cpu.intel.fltleaf@chip/core/strand, N=n, T=t; \ 140 event fault.cpu.intel.fltleaf@chip/core/strand, \ 141 engine=serd.cpu.intel.fltleaf@chip/core/strand; \ 142 \ 143 prop fault.cpu.intel.fltleaf@chip/core/strand (0)-> \ 144 ereport.cpu.intel.erptleaf@chip/core/strand; \ 145 \ 146 prop fault.cpu.intel.fltleaf@chip/core/strand \ 147 { setserdincrement(n + 1) } (0)-> \ 148 ereport.cpu.intel.erptleaf/**/_uc@chip/core/strand 149 150#define CMPND_FLT_PROP_2(erptleaf, fltleaf, n, t) \ 151 engine serd.cpu.intel.fltleaf@chip/core/strand, N=n, T=t; \ 152 event fault.cpu.intel.fltleaf@chip/core/strand, retire=0, response=0,\ 153 engine=serd.cpu.intel.fltleaf@chip/core/strand; \ 154 \ 155 prop fault.cpu.intel.fltleaf@chip/core/strand (0)-> \ 156 ereport.cpu.intel.erptleaf@chip/core/strand; \ 157 \ 158 prop fault.cpu.intel.fltleaf@chip/core/strand \ 159 { setserdincrement(n + 1) } (0)-> \ 160 ereport.cpu.intel.erptleaf/**/_uc@chip/core/strand 161 162CMPND_FLT_PROP_1(l0cache, l0cache, 3, 72h); 163CMPND_FLT_PROP_1(l1cache, l1cache, 3, 72h); 164CMPND_FLT_PROP_1(l2cache, l2cache, 3, 72h); 165CMPND_FLT_PROP_1(cache, cache, 12, 72h); 166 167CMPND_FLT_PROP_1(l0dtlb, l0dtlb, 3, 72h); 168CMPND_FLT_PROP_1(l1dtlb, l1dtlb, 3, 72h); 169CMPND_FLT_PROP_1(l2dtlb, l2dtlb, 3, 72h); 170CMPND_FLT_PROP_1(dtlb, dtlb, 12, 72h); 171 172CMPND_FLT_PROP_1(l0itlb, l0itlb, 3, 72h); 173CMPND_FLT_PROP_1(l1itlb, l1itlb, 3, 72h); 174CMPND_FLT_PROP_1(l2itlb, l2itlb, 3, 72h); 175CMPND_FLT_PROP_1(itlb, itlb, 12, 72h); 176 177CMPND_FLT_PROP_1(l0tlb, litlb, 3, 72h); 178CMPND_FLT_PROP_1(l1tlb, litlb, 3, 72h); 179CMPND_FLT_PROP_1(l2tlb, litlb, 3, 72h); 180CMPND_FLT_PROP_1(tlb, tlb, 12, 72h); 181 182CMPND_FLT_PROP_1(l0dcache, l0dcache, 3, 72h); 183CMPND_FLT_PROP_1(l1dcache, l1dcache, 3, 72h); 184CMPND_FLT_PROP_1(l2dcache, l2dcache, 3, 72h); 185CMPND_FLT_PROP_1(dcache, dcache, 12, 72h); 186 187CMPND_FLT_PROP_1(l0icache, l0icache, 3, 72h); 188CMPND_FLT_PROP_1(l1icache, l1icache, 3, 72h); 189CMPND_FLT_PROP_1(l2icache, l2icache, 3, 72h); 190CMPND_FLT_PROP_1(icache, icache, 12, 72h); 191 192CMPND_FLT_PROP_2(bus_interconnect, bus_interconnect, 10, 72h); 193CMPND_FLT_PROP_2(bus_interconnect_memory, bus_interconnect_memory, 10, 72h); 194CMPND_FLT_PROP_2(bus_interconnect_io, bus_interconnect_io, 10, 72h); 195 196event upset.discard@chip/core/strand; 197 198prop upset.discard@chip/core/strand (0)-> 199 ereport.cpu.intel.external@chip/core/strand, 200 ereport.cpu.intel.unknown@chip/core/strand; 201 202/* errors detected in northbridge */ 203 204 205/* 206 * SET_ADDR and SET_OFFSET are used to set a payload value in the fault that 207 * we diagnose for page faults, to record the physical address of the faulting 208 * page. 209 */ 210#define SET_ADDR (!payloadprop_defined("physaddr") || \ 211 setpayloadprop("asru-physaddr", payloadprop("physaddr"))) 212 213#define SET_OFFSET (!payloadprop_defined("offset") || \ 214 setpayloadprop("asru-offset", payloadprop("offset"))) 215 216#define EREPORT_BUS_ERROR \ 217 ereport.cpu.intel.bus_interconnect_memory_uc@chip/core/strand, \ 218 ereport.cpu.intel.bus_interconnect_uc@chip/core/strand, \ 219 ereport.cpu.intel.bus_interconnect_memory@chip/core/strand, \ 220 ereport.cpu.intel.bus_interconnect@chip/core/strand, \ 221 ereport.cpu.intel.external@chip/core/strand 222 223engine stat.ce_pgflt@memory-controller/dram-channel/dimm; 224 225event ereport.cpu.intel.nb.mem_ue@motherboard/memory-controller{within(12s)}; 226event ereport.cpu.intel.nb.ddr2_mem_ue@ 227 motherboard/memory-controller{within(12s)}; 228event ereport.cpu.intel.nb.fbd.ma@motherboard/memory-controller{within(12s)}; 229event fault.memory.intel.page_ue@ 230 motherboard/memory-controller/dram-channel/dimm/rank, 231 message=0, response=0; 232event fault.memory.intel.dimm_ue@ 233 motherboard/memory-controller/dram-channel/dimm/rank; 234 235prop fault.memory.intel.page_ue@ 236 motherboard/memory-controller/dram-channel/dimm/rank[rank_num] 237 { payloadprop_defined("rank") && rank_num == payloadprop("rank") && 238 (payloadprop_defined("physaddr") || payloadprop_defined("offset")) && 239 SET_ADDR && SET_OFFSET } (1)-> 240 ereport.cpu.intel.nb.mem_ue@motherboard/memory-controller, 241 ereport.cpu.intel.nb.ddr2_mem_ue@motherboard/memory-controller, 242 ereport.cpu.intel.nb.fbd.ma@motherboard/memory-controller; 243 244prop fault.memory.intel.dimm_ue@ 245 motherboard/memory-controller/dram-channel/dimm/rank[rank_num] 246 { payloadprop_defined("rank") && rank_num == payloadprop("rank") } (1)-> 247 ereport.cpu.intel.nb.mem_ue@motherboard/memory-controller, 248 ereport.cpu.intel.nb.ddr2_mem_ue@motherboard/memory-controller, 249 ereport.cpu.intel.nb.fbd.ma@motherboard/memory-controller; 250 251event upset.memory.intel.discard@motherboard/memory-controller{within(1s)}; 252 253prop upset.memory.intel.discard@motherboard/memory-controller (0)-> 254 ereport.cpu.intel.nb.mem_ue@motherboard/memory-controller, 255 ereport.cpu.intel.nb.ddr2_mem_ue@motherboard/memory-controller, 256 ereport.cpu.intel.nb.fbd.ma@motherboard/memory-controller; 257 258prop upset.memory.intel.discard@motherboard/memory-controller (0)-> 259 EREPORT_BUS_ERROR; 260 261#define PAGE_CE_COUNT 2 262#define PAGE_CE_TIME 72h 263#define DIMM_CE_COUNT 10 264#define DIMM_CE_TIME 1week 265 266#define MBDIMM motherboard/memory-controller/dram-channel/dimm 267event ereport.cpu.intel.nb.mem_ce@MBDIMM/rank{within(12s)}; 268event ereport.cpu.intel.nb.ddr2_mem_ce@MBDIMM/rank{within(12s)}; 269event ereport.cpu.intel.nb.ddr2_mem_ce@ 270 motherboard/memory-controller{within(12s)}; 271 272engine serd.memory.intel.page_ce@MBDIMM/rank, N=PAGE_CE_COUNT, T=PAGE_CE_TIME; 273event fault.memory.intel.page_ce@MBDIMM/rank, message=0, response=0, 274 count=stat.ce_pgflt@MBDIMM, engine=serd.memory.intel.page_ce@MBDIMM/rank; 275prop fault.memory.intel.page_ce@MBDIMM/rank 276 { (payloadprop_defined("physaddr") || payloadprop_defined("offset")) && 277 SET_ADDR && SET_OFFSET } (0)-> 278 ereport.cpu.intel.nb.mem_ce@MBDIMM/rank, 279 ereport.cpu.intel.nb.ddr2_mem_ce@MBDIMM/rank; 280 281engine serd.memory.intel.dimm_ce@MBDIMM/rank, N=DIMM_CE_COUNT, T=DIMM_CE_TIME; 282event fault.memory.intel.dimm_ce@MBDIMM/rank, 283 engine=serd.memory.intel.dimm_ce@MBDIMM/rank; 284prop fault.memory.intel.dimm_ce@MBDIMM/rank 285 { !confprop_defined(MBDIMM, "dimm-size") && 286 count(stat.ce_pgflt@MBDIMM) > 512 } (1)-> 287 ereport.cpu.intel.nb.mem_ce@MBDIMM/rank, 288 ereport.cpu.intel.nb.ddr2_mem_ce@MBDIMM/rank; 289#define DIMM_CE(dimm_size, n, t, fault_rate) \ 290 prop fault.memory.intel.dimm_ce@MBDIMM/rank { \ 291 confprop(MBDIMM, "dimm-size") == dimm_size && \ 292 count(stat.ce_pgflt@MBDIMM) > fault_rate && \ 293 setserdn(n) & setserdt(t) } (1)-> \ 294 ereport.cpu.intel.nb.mem_ce@MBDIMM/rank, \ 295 ereport.cpu.intel.nb.ddr2_mem_ce@MBDIMM/rank; 296 297DIMM_CE("8G", 8, 1week, 2000) 298DIMM_CE("4G", 4, 1week, 1500) 299DIMM_CE("2G", 4, 2week, 1000) 300DIMM_CE("1G", 4, 4week, 500) 301DIMM_CE("512M", 4, 8week, 250) 302DIMM_CE("256M", 4, 16week, 125) 303 304prop upset.memory.intel.discard@motherboard/memory-controller (0)-> 305 ereport.cpu.intel.nb.ddr2_mem_ce@motherboard/memory-controller; 306 307event ereport.cpu.intel.nb.fbd.alert@rank{within(12s)}; 308event fault.memory.intel.fbd.alert@rank, retire=0; 309 310prop fault.memory.intel.fbd.alert@rank (1)-> 311 ereport.cpu.intel.nb.fbd.alert@rank; 312 313prop fault.memory.intel.fbd.alert@rank (0)-> 314 EREPORT_BUS_ERROR; 315 316event ereport.cpu.intel.nb.fbd.crc@rank{within(12s)}; 317event fault.memory.intel.fbd.crc@rank, retire=0; 318 319prop fault.memory.intel.fbd.crc@rank (1)-> 320 ereport.cpu.intel.nb.fbd.crc@rank; 321 322prop fault.memory.intel.fbd.crc@rank (0)-> EREPORT_BUS_ERROR; 323 324event ereport.cpu.intel.nb.fbd.reset_timeout@memory-controller {within(12s)}; 325event fault.memory.intel.fbd.reset_timeout@memory-controller, retire=0; 326 327prop fault.memory.intel.fbd.reset_timeout@memory-controller (1)-> 328 ereport.cpu.intel.nb.fbd.reset_timeout@memory-controller; 329 330prop fault.memory.intel.fbd.reset_timeout@memory-controller (0)-> 331 EREPORT_BUS_ERROR; 332 333event ereport.cpu.intel.nb.fbd.ch@dram-channel {within(12s)}; 334engine serd.cpu.intel.nb.fbd.ch@dram-channel, N=2, T=1month; 335event fault.memory.intel.fbd.ch@dram-channel, retire=0, 336 engine=serd.cpu.intel.nb.fbd.ch@dram-channel; 337 338prop fault.memory.intel.fbd.ch@dram-channel (1)-> 339 ereport.cpu.intel.nb.fbd.ch@dram-channel; 340 341prop fault.memory.intel.fbd.ch@dram-channel (0)-> 342 EREPORT_BUS_ERROR; 343 344event ereport.cpu.intel.nb.fbd.otf@dram-channel {within(12s)}; 345engine serd.cpu.intel.nb.fbd_otf@dram-channel, N=2, T=1week; 346event fault.memory.intel.fbd.otf@dram-channel, retire=0, response=0, 347 engine=serd.cpu.intel.nb.fbd_otf@dram-channel; 348 349prop fault.memory.intel.fbd.otf@dram-channel (1)-> 350 ereport.cpu.intel.nb.fbd.otf@dram-channel; 351 352event ereport.cpu.intel.nb.otf@motherboard {within(12s)}; 353event fault.cpu.intel.nb.otf@motherboard, retire=0, response=0; 354 355prop fault.cpu.intel.nb.otf@motherboard (1)-> 356 ereport.cpu.intel.nb.otf@motherboard; 357 358event ereport.cpu.intel.nb.unknown@memory-controller {within(12s)}; 359event ereport.cpu.intel.nb.unknown@memory-controller/dram-channel {within(12s)}; 360event ereport.cpu.intel.nb.spd@memory-controller/dram-channel {within(12s)}; 361event ereport.cpu.intel.nb.ddr2_spd@ 362 memory-controller/dram-channel {within(12s)}; 363event upset.discard@memory-controller; 364 365prop upset.discard@memory-controller (0)-> 366 ereport.cpu.intel.nb.unknown@memory-controller, 367 ereport.cpu.intel.nb.unknown@memory-controller/dram-channel, 368 ereport.cpu.intel.nb.spd@memory-controller/dram-channel, 369 ereport.cpu.intel.nb.ddr2_spd@memory-controller/dram-channel; 370 371event ereport.cpu.intel.nb.mem_ds@memory-controller{within(30s)}; 372event ereport.cpu.intel.nb.ddr2_mem_ds@memory-controller{within(30s)}; 373event fault.memory.intel.fbd.mem_ds@memory-controller/dram-channel/dimm/rank, 374 retire=0; 375 376prop fault.memory.intel.fbd.mem_ds@ 377 memory-controller/dram-channel/dimm/rank[rank_num] 378 { payloadprop_defined("rank") && rank_num == payloadprop("rank") } (1)-> 379 ereport.cpu.intel.nb.mem_ds@memory-controller, 380 ereport.cpu.intel.nb.ddr2_mem_ds@memory-controller; 381 382event ereport.cpu.intel.nb.fsb@chip{within(12s)}; 383event fault.cpu.intel.nb.fsb@chip, retire=0; 384 385prop fault.cpu.intel.nb.fsb@chip (1)-> 386 ereport.cpu.intel.nb.fsb@chip; 387 388prop fault.cpu.intel.nb.fsb@chip (0)-> EREPORT_BUS_ERROR; 389 390event ereport.cpu.intel.nb.ie@motherboard{within(12s)}; 391event fault.cpu.intel.nb.ie@motherboard, retire=0; 392event upset.cpu.intel.nb.ie_ce@motherboard{within(12s)}; 393 394prop upset.cpu.intel.nb.ie_ce@motherboard 395 { payloadprop("intel-error-list") == "B6" } (0)-> 396 ereport.cpu.intel.nb.ie@motherboard; 397 398prop fault.cpu.intel.nb.ie@motherboard 399 { payloadprop("intel-error-list") != "B6" } (1)-> 400 ereport.cpu.intel.nb.ie@motherboard; 401 402prop fault.cpu.intel.nb.ie@motherboard (0)-> EREPORT_BUS_ERROR; 403 404event ereport.cpu.intel.nb.dma@motherboard{within(12s)}; 405event fault.cpu.intel.nb.dma@motherboard, retire=0, response=0; 406 407prop fault.cpu.intel.nb.dma@motherboard (1)-> 408 ereport.cpu.intel.nb.dma@motherboard; 409 410prop fault.cpu.intel.nb.dma@motherboard (0)-> EREPORT_BUS_ERROR; 411 412event ereport.cpu.intel.nb.esi@motherboard{within(12s)}; 413event ereport.cpu.intel.nb.pex@hostbridge{within(12s)}; 414event upset.cpu.intel.nb.pex@hostbridge; 415 416prop upset.cpu.intel.nb.pex@hostbridge (1)-> 417 ereport.cpu.intel.nb.esi@motherboard, 418 ereport.cpu.intel.nb.pex@hostbridge; 419 420prop upset.cpu.intel.nb.pex@hostbridge (0)-> EREPORT_BUS_ERROR; 421 422event ereport.cpu.intel.nb.unknown@rank{within(12s)}; 423event upset.discard@rank; 424 425prop upset.discard@rank (1)-> 426 ereport.cpu.intel.nb.unknown@rank; 427 428prop upset.discard@rank (0)-> EREPORT_BUS_ERROR; 429 430/* 431 * CPU integrated memory controller 432 */ 433 434#define CONTAINS_RANK (payloadprop_contains("resource", \ 435 asru(motherboard/chip/memory-controller/dram-channel/dimm/rank)) || \ 436 payloadprop_contains("resource", \ 437 asru(motherboard/chip/memory-controller/dram-channel/dimm))) 438 439#define STAT_CPU_MEM_CE_PGFLTS \ 440 stat.ce_pgflt@motherboard/chip/memory-controller/dram-channel/dimm 441 442#define SET_RES_OFFSET \ 443 (!payloadprop_defined("resource[0].hc-specific.offset") || \ 444 setpayloadprop("asru-offset", \ 445 payloadprop("resource[0].hc-specific.offset"))) 446 447engine STAT_CPU_MEM_CE_PGFLTS; 448 449event ereport.cpu.intel.quickpath.mem_ue@motherboard/chip/memory-controller 450 {within(12s)}; 451 452event fault.memory.intel.page_ue@ 453 motherboard/chip/memory-controller/dram-channel/dimm/rank, 454 message=0, response=0; /* do not message individual pageflts */ 455 456prop fault.memory.intel.page_ue@ 457 motherboard/chip/memory-controller/dram-channel/dimm/rank 458 { CONTAINS_RANK && (payloadprop_defined("physaddr") || 459 payloadprop_defined("resource[0].hc-specific.offset")) && 460 SET_ADDR && SET_RES_OFFSET } (1)-> 461 ereport.cpu.intel.quickpath.mem_ue@motherboard/chip/memory-controller; 462 463event fault.memory.intel.dimm_ue@ 464 motherboard/chip/memory-controller/dram-channel/dimm/rank; 465 466prop fault.memory.intel.dimm_ue@ 467 motherboard/chip/memory-controller/dram-channel/dimm/rank 468 { CONTAINS_RANK } (1)-> 469 ereport.cpu.intel.quickpath.mem_ue@motherboard/chip/memory-controller; 470 471prop fault.memory.intel.dimm_ue@ 472 motherboard/chip/memory-controller/dram-channel/dimm/rank (0)-> 473 EREPORT_BUS_ERROR; 474 475#define CHIPDIMM motherboard/chip/memory-controller/dram-channel/dimm 476event ereport.cpu.intel.quickpath.mem_ce@ 477 motherboard/chip/memory-controller{within(12s)}; 478 479engine serd.memory.intel.page_ce@CHIPDIMM/rank, N=PAGE_CE_COUNT, T=PAGE_CE_TIME; 480event fault.memory.intel.page_ce@CHIPDIMM/rank, message=0, response=0, 481 count=STAT_CPU_MEM_CE_PGFLTS, 482 engine=serd.memory.intel.page_ce@CHIPDIMM/rank; 483prop fault.memory.intel.page_ce@CHIPDIMM/rank 484 { CONTAINS_RANK && (payloadprop_defined("physaddr") || 485 payloadprop_defined("resource[0].hc-specific.offset")) && 486 SET_ADDR && SET_RES_OFFSET } (1)-> 487 ereport.cpu.intel.quickpath.mem_ce@motherboard/chip/memory-controller; 488 489engine serd.memory.intel.dimm_ce@CHIPDIMM, N=PAGE_CE_COUNT, T=PAGE_CE_TIME; 490event fault.memory.intel.dimm_ce@CHIPDIMM, 491 engine=serd.memory.intel.dimm_ce@CHIPDIMM; 492prop fault.memory.intel.dimm_ce@CHIPDIMM 493 { !confprop_defined(CHIPDIMM, "dimm-size") && 494 count(STAT_CPU_MEM_CE_PGFLTS) > 512 } (1)-> 495 ereport.cpu.intel.quickpath.mem_ce@motherboard/chip/memory-controller; 496 497#define CPU_MEM_DIMM_CE(dimm_size, n, t, fault_rate) \ 498 prop fault.memory.intel.dimm_ce@CHIPDIMM { \ 499 confprop(CHIPDIMM, "dimm-size") == dimm_size && \ 500 count(STAT_CPU_MEM_CE_PGFLTS) > fault_rate && \ 501 setserdn(n) & setserdt(t) } (1)-> \ 502 ereport.cpu.intel.quickpath.mem_ce@ \ 503 motherboard/chip/memory-controller; 504 505CPU_MEM_DIMM_CE("16G", 16, 1week, 2000) 506CPU_MEM_DIMM_CE("8G", 8, 1week, 2000) 507CPU_MEM_DIMM_CE("4G", 4, 1week, 1500) 508CPU_MEM_DIMM_CE("2G", 4, 2week, 1000) 509CPU_MEM_DIMM_CE("1G", 4, 4week, 500) 510CPU_MEM_DIMM_CE("512M", 4, 8week, 250) 511 512event ereport.cpu.intel.quickpath.mem_unknown@motherboard/chip/memory-controller {within(12s)}; 513event ereport.cpu.intel.quickpath.mem_unknown@motherboard/chip/memory-controller/dram-channel 514 {within(12s)}; 515event ereport.cpu.intel.quickpath.mem_unknown@ 516 motherboard/chip/memory-controller/dram-channel/dimm/rank{within(12s)}; 517event upset.discard@motherboard/chip/memory-controller; 518event upset.discard@motherboard/chip/memory-controller/dram-channel/dimm/rank; 519 520prop upset.discard@motherboard/chip/memory-controller (0)-> 521 ereport.cpu.intel.quickpath.mem_unknown@motherboard/chip/memory-controller, 522 ereport.cpu.intel.quickpath.mem_unknown@ 523 motherboard/chip/memory-controller/dram-channel; 524 525prop upset.discard@ 526 motherboard/chip/memory-controller/dram-channel/dimm/rank (1)-> 527 ereport.cpu.intel.quickpath.mem_unknown@ 528 motherboard/chip/memory-controller/dram-channel/dimm/rank; 529 530event ereport.cpu.intel.quickpath.mem_parity@motherboard/chip/memory-controller {within(1s)}; 531event fault.cpu.intel.quickpath.mem_parity@motherboard/chip/memory-controller; 532 533prop fault.cpu.intel.quickpath.mem_parity@motherboard/chip/memory-controller (1)-> 534 ereport.cpu.intel.quickpath.mem_parity@motherboard/chip/memory-controller; 535 536event ereport.cpu.intel.quickpath.mem_addr_parity@motherboard/chip/memory-controller {within(1s)}; 537event fault.cpu.intel.quickpath.mem_addr_parity@ 538 motherboard/chip/memory-controller/dram-channel/dimm; 539event fault.cpu.intel.quickpath.mem_addr_parity@ 540 motherboard/chip/memory-controller; 541 542prop fault.cpu.intel.quickpath.mem_addr_parity@ 543 motherboard/chip/memory-controller (1)-> 544 ereport.cpu.intel.quickpath.mem_addr_parity@motherboard/chip/memory-controller; 545 546prop fault.cpu.intel.quickpath.mem_addr_parity@ 547 motherboard/chip/memory-controller/dram-channel/dimm 548 { payloadprop_contains("resource", asru(motherboard/chip/memory-controller/dram-channel/dimm)) } (1)-> 549 ereport.cpu.intel.quickpath.mem_addr_parity@motherboard/chip/memory-controller; 550 551event ereport.cpu.intel.quickpath.mem_bad_addr@motherboard/chip/memory-controller {within(1s)}; 552event fault.cpu.intel.quickpath.mem_bad_addr@motherboard/chip/memory-controller; 553 554prop fault.cpu.intel.quickpath.mem_bad_addr@motherboard/chip/memory-controller (1)-> 555 ereport.cpu.intel.quickpath.mem_bad_addr@motherboard/chip/memory-controller; 556 557event ereport.cpu.intel.quickpath.mem_spare@motherboard/chip/memory-controller {within(1s)}; 558event fault.cpu.intel.quickpath.mem_spare@ 559 motherboard/chip/memory-controller/dram-channel/dimm; 560 561prop fault.cpu.intel.quickpath.mem_spare@ 562 motherboard/chip/memory-controller/dram-channel/dimm (1)-> 563 ereport.cpu.intel.quickpath.mem_spare@motherboard/chip/memory-controller; 564 565event ereport.cpu.intel.quickpath.mem_bad_id@motherboard/chip/memory-controller {within(1s)}; 566event fault.cpu.intel.quickpath.mem_bad_id@motherboard/chip/memory-controller; 567 568prop fault.cpu.intel.quickpath.mem_bad_id@motherboard/chip/memory-controller (1)-> 569 ereport.cpu.intel.quickpath.mem_bad_id@motherboard/chip/memory-controller; 570 571event ereport.cpu.intel.quickpath.mem_redundant@motherboard/chip/memory-controller {within(1s)}; 572engine serd.cpu.intel.quickpath.mem_redundant@ 573 motherboard/chip/memory-controller/dram-channel/dimm, 574 N=2, T=72h; 575event fault.cpu.intel.quickpath.mem_redundant@ 576 motherboard/chip/memory-controller/dram-channel/dimm, 577 engine=serd.cpu.intel.quickpath.mem_redundant@ 578 motherboard/chip/memory-controller/dram-channel/dimm; 579 580prop fault.cpu.intel.quickpath.mem_redundant@ 581 motherboard/chip/memory-controller/dram-channel/dimm 582 { payloadprop_contains("resource", 583 asru(motherboard/chip/memory-controller/dram-channel/dimm)) } (1)-> 584 ereport.cpu.intel.quickpath.mem_redundant@ 585 motherboard/chip/memory-controller; 586 587event ereport.cpu.intel.quickpath.interconnect@motherboard/chip 588 {within(1s)}; 589event upset.cpu.intel.quickpath.interconnect@motherboard/chip; 590/* Diagnose corrected events to upsets */ 591prop upset.cpu.intel.quickpath.interconnect@motherboard/chip 592 { !STATUS_UC } (1)-> 593 ereport.cpu.intel.quickpath.interconnect@motherboard/chip; 594 595 596engine serd.cpu.intel.quickpath.interconnect@motherboard/chip, 597 N=3, T=72h; 598event fault.cpu.intel.quickpath.interconnect@motherboard/chip, 599 engine=serd.cpu.intel.quickpath.interconnect@motherboard/chip; 600 601/* Diagnose uncorrected events to faults */ 602prop fault.cpu.intel.quickpath.interconnect@motherboard/chip 603 { STATUS_UC } (0)-> 604 ereport.cpu.intel.quickpath.interconnect@motherboard/chip; 605