xref: /illumos-gate/usr/src/cmd/bhyve/amd64/vga.h (revision 5c4a5fe16715fb423db76577a6883b5bbecdbe45)
1*5c4a5fe1SAndy Fiddaman /*-
2*5c4a5fe1SAndy Fiddaman  * SPDX-License-Identifier: BSD-2-Clause
3*5c4a5fe1SAndy Fiddaman  *
4*5c4a5fe1SAndy Fiddaman  * Copyright (c) 2015 Tycho Nightingale <tycho.nightingale@pluribusnetworks.com>
5*5c4a5fe1SAndy Fiddaman  * All rights reserved.
6*5c4a5fe1SAndy Fiddaman  *
7*5c4a5fe1SAndy Fiddaman  * Redistribution and use in source and binary forms, with or without
8*5c4a5fe1SAndy Fiddaman  * modification, are permitted provided that the following conditions
9*5c4a5fe1SAndy Fiddaman  * are met:
10*5c4a5fe1SAndy Fiddaman  * 1. Redistributions of source code must retain the above copyright
11*5c4a5fe1SAndy Fiddaman  *    notice, this list of conditions and the following disclaimer.
12*5c4a5fe1SAndy Fiddaman  * 2. Redistributions in binary form must reproduce the above copyright
13*5c4a5fe1SAndy Fiddaman  *    notice, this list of conditions and the following disclaimer in the
14*5c4a5fe1SAndy Fiddaman  *    documentation and/or other materials provided with the distribution.
15*5c4a5fe1SAndy Fiddaman  *
16*5c4a5fe1SAndy Fiddaman  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND
17*5c4a5fe1SAndy Fiddaman  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18*5c4a5fe1SAndy Fiddaman  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19*5c4a5fe1SAndy Fiddaman  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20*5c4a5fe1SAndy Fiddaman  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21*5c4a5fe1SAndy Fiddaman  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22*5c4a5fe1SAndy Fiddaman  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23*5c4a5fe1SAndy Fiddaman  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24*5c4a5fe1SAndy Fiddaman  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25*5c4a5fe1SAndy Fiddaman  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26*5c4a5fe1SAndy Fiddaman  * SUCH DAMAGE.
27*5c4a5fe1SAndy Fiddaman  */
28*5c4a5fe1SAndy Fiddaman 
29*5c4a5fe1SAndy Fiddaman #ifndef _VGA_H_
30*5c4a5fe1SAndy Fiddaman #define	_VGA_H_
31*5c4a5fe1SAndy Fiddaman 
32*5c4a5fe1SAndy Fiddaman #define	VGA_IOPORT_START		0x3c0
33*5c4a5fe1SAndy Fiddaman #define	VGA_IOPORT_END			0x3df
34*5c4a5fe1SAndy Fiddaman 
35*5c4a5fe1SAndy Fiddaman /* General registers */
36*5c4a5fe1SAndy Fiddaman #define	GEN_INPUT_STS0_PORT		0x3c2
37*5c4a5fe1SAndy Fiddaman #define	GEN_FEATURE_CTRL_PORT		0x3ca
38*5c4a5fe1SAndy Fiddaman #define	GEN_MISC_OUTPUT_PORT		0x3cc
39*5c4a5fe1SAndy Fiddaman #define	GEN_INPUT_STS1_MONO_PORT	0x3ba
40*5c4a5fe1SAndy Fiddaman #define	GEN_INPUT_STS1_COLOR_PORT	0x3da
41*5c4a5fe1SAndy Fiddaman #define	GEN_IS1_VR			0x08	/* Vertical retrace */
42*5c4a5fe1SAndy Fiddaman #define	GEN_IS1_DE			0x01	/* Display enable not */
43*5c4a5fe1SAndy Fiddaman 
44*5c4a5fe1SAndy Fiddaman /* Attribute controller registers. */
45*5c4a5fe1SAndy Fiddaman #define	ATC_IDX_PORT			0x3c0
46*5c4a5fe1SAndy Fiddaman #define	ATC_DATA_PORT			0x3c1
47*5c4a5fe1SAndy Fiddaman 
48*5c4a5fe1SAndy Fiddaman #define	ATC_IDX_MASK			0x1f
49*5c4a5fe1SAndy Fiddaman #define	ATC_PALETTE0			0
50*5c4a5fe1SAndy Fiddaman #define	ATC_PALETTE15			15
51*5c4a5fe1SAndy Fiddaman #define	ATC_MODE_CONTROL		16
52*5c4a5fe1SAndy Fiddaman #define	ATC_MC_IPS			0x80	/* Internal palette size */
53*5c4a5fe1SAndy Fiddaman #define	ATC_MC_GA			0x01	/* Graphics/alphanumeric */
54*5c4a5fe1SAndy Fiddaman #define	ATC_OVERSCAN_COLOR		17
55*5c4a5fe1SAndy Fiddaman #define	ATC_COLOR_PLANE_ENABLE		18
56*5c4a5fe1SAndy Fiddaman #define	ATC_HORIZ_PIXEL_PANNING		19
57*5c4a5fe1SAndy Fiddaman #define	ATC_COLOR_SELECT		20
58*5c4a5fe1SAndy Fiddaman #define	ATC_CS_C67			0x0c	/* Color select bits 6+7 */
59*5c4a5fe1SAndy Fiddaman #define	ATC_CS_C45			0x03	/* Color select bits 4+5 */
60*5c4a5fe1SAndy Fiddaman 
61*5c4a5fe1SAndy Fiddaman /* Sequencer registers. */
62*5c4a5fe1SAndy Fiddaman #define	SEQ_IDX_PORT			0x3c4
63*5c4a5fe1SAndy Fiddaman #define	SEQ_DATA_PORT			0x3c5
64*5c4a5fe1SAndy Fiddaman 
65*5c4a5fe1SAndy Fiddaman #define	SEQ_RESET			0
66*5c4a5fe1SAndy Fiddaman #define	SEQ_RESET_ASYNC			0x1
67*5c4a5fe1SAndy Fiddaman #define	SEQ_RESET_SYNC			0x2
68*5c4a5fe1SAndy Fiddaman #define	SEQ_CLOCKING_MODE		1
69*5c4a5fe1SAndy Fiddaman #define	SEQ_CM_SO			0x20	/* Screen off */
70*5c4a5fe1SAndy Fiddaman #define	SEQ_CM_89			0x01	/* 8/9 dot clock */
71*5c4a5fe1SAndy Fiddaman #define	SEQ_MAP_MASK			2
72*5c4a5fe1SAndy Fiddaman #define	SEQ_CHAR_MAP_SELECT		3
73*5c4a5fe1SAndy Fiddaman #define	SEQ_CMS_SAH			0x20	/* Char map A bit 2 */
74*5c4a5fe1SAndy Fiddaman #define	SEQ_CMS_SAH_SHIFT		5
75*5c4a5fe1SAndy Fiddaman #define	SEQ_CMS_SA			0x0c	/* Char map A bits 0+1 */
76*5c4a5fe1SAndy Fiddaman #define	SEQ_CMS_SA_SHIFT		2
77*5c4a5fe1SAndy Fiddaman #define	SEQ_CMS_SBH			0x10	/* Char map B bit 2 */
78*5c4a5fe1SAndy Fiddaman #define	SEQ_CMS_SBH_SHIFT		4
79*5c4a5fe1SAndy Fiddaman #define	SEQ_CMS_SB			0x03	/* Char map B bits 0+1 */
80*5c4a5fe1SAndy Fiddaman #define	SEQ_CMS_SB_SHIFT		0
81*5c4a5fe1SAndy Fiddaman #define	SEQ_MEMORY_MODE			4
82*5c4a5fe1SAndy Fiddaman #define	SEQ_MM_C4			0x08	/* Chain 4 */
83*5c4a5fe1SAndy Fiddaman #define	SEQ_MM_OE			0x04	/* Odd/even */
84*5c4a5fe1SAndy Fiddaman #define	SEQ_MM_EM			0x02	/* Extended memory */
85*5c4a5fe1SAndy Fiddaman 
86*5c4a5fe1SAndy Fiddaman /* Graphics controller registers. */
87*5c4a5fe1SAndy Fiddaman #define	GC_IDX_PORT			0x3ce
88*5c4a5fe1SAndy Fiddaman #define	GC_DATA_PORT			0x3cf
89*5c4a5fe1SAndy Fiddaman 
90*5c4a5fe1SAndy Fiddaman #define	GC_SET_RESET			0
91*5c4a5fe1SAndy Fiddaman #define	GC_ENABLE_SET_RESET		1
92*5c4a5fe1SAndy Fiddaman #define	GC_COLOR_COMPARE		2
93*5c4a5fe1SAndy Fiddaman #define	GC_DATA_ROTATE			3
94*5c4a5fe1SAndy Fiddaman #define	GC_READ_MAP_SELECT		4
95*5c4a5fe1SAndy Fiddaman #define	GC_MODE				5
96*5c4a5fe1SAndy Fiddaman #define	GC_MODE_OE			0x10	/* Odd/even */
97*5c4a5fe1SAndy Fiddaman #define	GC_MODE_C4			0x04	/* Chain 4 */
98*5c4a5fe1SAndy Fiddaman 
99*5c4a5fe1SAndy Fiddaman #define	GC_MISCELLANEOUS		6
100*5c4a5fe1SAndy Fiddaman #define	GC_MISC_GM			0x01	/* Graphics/alphanumeric */
101*5c4a5fe1SAndy Fiddaman #define	GC_MISC_MM			0x0c	/* memory map */
102*5c4a5fe1SAndy Fiddaman #define	GC_MISC_MM_SHIFT		2
103*5c4a5fe1SAndy Fiddaman #define	GC_COLOR_DONT_CARE		7
104*5c4a5fe1SAndy Fiddaman #define	GC_BIT_MASK			8
105*5c4a5fe1SAndy Fiddaman 
106*5c4a5fe1SAndy Fiddaman /* CRT controller registers. */
107*5c4a5fe1SAndy Fiddaman #define	CRTC_IDX_MONO_PORT		0x3b4
108*5c4a5fe1SAndy Fiddaman #define	CRTC_DATA_MONO_PORT		0x3b5
109*5c4a5fe1SAndy Fiddaman #define	CRTC_IDX_COLOR_PORT		0x3d4
110*5c4a5fe1SAndy Fiddaman #define	CRTC_DATA_COLOR_PORT		0x3d5
111*5c4a5fe1SAndy Fiddaman 
112*5c4a5fe1SAndy Fiddaman #define	CRTC_HORIZ_TOTAL		0
113*5c4a5fe1SAndy Fiddaman #define	CRTC_HORIZ_DISP_END		1
114*5c4a5fe1SAndy Fiddaman #define	CRTC_START_HORIZ_BLANK		2
115*5c4a5fe1SAndy Fiddaman #define	CRTC_END_HORIZ_BLANK		3
116*5c4a5fe1SAndy Fiddaman #define	CRTC_START_HORIZ_RETRACE	4
117*5c4a5fe1SAndy Fiddaman #define	CRTC_END_HORIZ_RETRACE		5
118*5c4a5fe1SAndy Fiddaman #define	CRTC_VERT_TOTAL			6
119*5c4a5fe1SAndy Fiddaman #define	CRTC_OVERFLOW			7
120*5c4a5fe1SAndy Fiddaman #define	CRTC_OF_VRS9			0x80	/* VRS bit 9 */
121*5c4a5fe1SAndy Fiddaman #define	CRTC_OF_VRS9_SHIFT		7
122*5c4a5fe1SAndy Fiddaman #define	CRTC_OF_VDE9			0x40	/* VDE bit 9 */
123*5c4a5fe1SAndy Fiddaman #define	CRTC_OF_VDE9_SHIFT		6
124*5c4a5fe1SAndy Fiddaman #define	CRTC_OF_VRS8			0x04	/* VRS bit 8 */
125*5c4a5fe1SAndy Fiddaman #define	CRTC_OF_VRS8_SHIFT		2
126*5c4a5fe1SAndy Fiddaman #define	CRTC_OF_VDE8			0x02	/* VDE bit 8 */
127*5c4a5fe1SAndy Fiddaman #define	CRTC_OF_VDE8_SHIFT		1
128*5c4a5fe1SAndy Fiddaman #define	CRTC_PRESET_ROW_SCAN		8
129*5c4a5fe1SAndy Fiddaman #define	CRTC_MAX_SCAN_LINE		9
130*5c4a5fe1SAndy Fiddaman #define	CRTC_MSL_MSL			0x1f
131*5c4a5fe1SAndy Fiddaman #define	CRTC_CURSOR_START		10
132*5c4a5fe1SAndy Fiddaman #define	CRTC_CS_CO			0x20	/* Cursor off */
133*5c4a5fe1SAndy Fiddaman #define	CRTC_CS_CS			0x1f	/* Cursor start */
134*5c4a5fe1SAndy Fiddaman #define	CRTC_CURSOR_END			11
135*5c4a5fe1SAndy Fiddaman #define	CRTC_CE_CE			0x1f	/* Cursor end */
136*5c4a5fe1SAndy Fiddaman #define	CRTC_START_ADDR_HIGH		12
137*5c4a5fe1SAndy Fiddaman #define	CRTC_START_ADDR_LOW		13
138*5c4a5fe1SAndy Fiddaman #define	CRTC_CURSOR_LOC_HIGH		14
139*5c4a5fe1SAndy Fiddaman #define	CRTC_CURSOR_LOC_LOW		15
140*5c4a5fe1SAndy Fiddaman #define	CRTC_VERT_RETRACE_START		16
141*5c4a5fe1SAndy Fiddaman #define	CRTC_VERT_RETRACE_END		17
142*5c4a5fe1SAndy Fiddaman #define	CRTC_VRE_MASK			0xf
143*5c4a5fe1SAndy Fiddaman #define	CRTC_VERT_DISP_END		18
144*5c4a5fe1SAndy Fiddaman #define	CRTC_OFFSET			19
145*5c4a5fe1SAndy Fiddaman #define	CRTC_UNDERLINE_LOC		20
146*5c4a5fe1SAndy Fiddaman #define	CRTC_START_VERT_BLANK		21
147*5c4a5fe1SAndy Fiddaman #define	CRTC_END_VERT_BLANK		22
148*5c4a5fe1SAndy Fiddaman #define	CRTC_MODE_CONTROL		23
149*5c4a5fe1SAndy Fiddaman #define	CRTC_MC_TE			0x80	/* Timing enable */
150*5c4a5fe1SAndy Fiddaman #define	CRTC_LINE_COMPARE		24
151*5c4a5fe1SAndy Fiddaman 
152*5c4a5fe1SAndy Fiddaman /* DAC registers */
153*5c4a5fe1SAndy Fiddaman #define	DAC_MASK			0x3c6
154*5c4a5fe1SAndy Fiddaman #define	DAC_IDX_RD_PORT			0x3c7
155*5c4a5fe1SAndy Fiddaman #define	DAC_IDX_WR_PORT			0x3c8
156*5c4a5fe1SAndy Fiddaman #define	DAC_DATA_PORT			0x3c9
157*5c4a5fe1SAndy Fiddaman 
158*5c4a5fe1SAndy Fiddaman void	*vga_init(int io_only);
159*5c4a5fe1SAndy Fiddaman 
160*5c4a5fe1SAndy Fiddaman #endif /* _VGA_H_ */
161