xref: /freebsd/usr.sbin/bhyve/pci_xhci.h (revision b3e7694832e81d7a904a10f525f8797b753bf0d3)
12cf9911fSPeter Grehan /*-
2*4d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3ce80faa4SMarcelo Araujo  *
42cf9911fSPeter Grehan  * Copyright (c) 2014 Leon Dang <ldang@nahannisys.com>
52cf9911fSPeter Grehan  * All rights reserved.
62cf9911fSPeter Grehan  *
72cf9911fSPeter Grehan  * Redistribution and use in source and binary forms, with or without
82cf9911fSPeter Grehan  * modification, are permitted provided that the following conditions
92cf9911fSPeter Grehan  * are met:
102cf9911fSPeter Grehan  * 1. Redistributions of source code must retain the above copyright
112cf9911fSPeter Grehan  *    notice, this list of conditions and the following disclaimer.
122cf9911fSPeter Grehan  * 2. Redistributions in binary form must reproduce the above copyright
132cf9911fSPeter Grehan  *    notice, this list of conditions and the following disclaimer in the
142cf9911fSPeter Grehan  *    documentation and/or other materials provided with the distribution.
152cf9911fSPeter Grehan  *
162cf9911fSPeter Grehan  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
172cf9911fSPeter Grehan  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
182cf9911fSPeter Grehan  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
192cf9911fSPeter Grehan  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
202cf9911fSPeter Grehan  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
212cf9911fSPeter Grehan  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
222cf9911fSPeter Grehan  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
232cf9911fSPeter Grehan  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
242cf9911fSPeter Grehan  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
252cf9911fSPeter Grehan  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
262cf9911fSPeter Grehan  * SUCH DAMAGE.
272cf9911fSPeter Grehan  */
282cf9911fSPeter Grehan 
292cf9911fSPeter Grehan #ifndef	_PCI_XHCI_H_
302cf9911fSPeter Grehan #define	_PCI_XHCI_H_
312cf9911fSPeter Grehan 
322cf9911fSPeter Grehan #define	PCI_USBREV		0x60	/* USB protocol revision */
332cf9911fSPeter Grehan 
342cf9911fSPeter Grehan 
352cf9911fSPeter Grehan enum {					/* dsc_slotstate */
362cf9911fSPeter Grehan 	XHCI_ST_DISABLED,
372cf9911fSPeter Grehan 	XHCI_ST_ENABLED,
382cf9911fSPeter Grehan 	XHCI_ST_DEFAULT,
392cf9911fSPeter Grehan 	XHCI_ST_ADDRESSED,
402cf9911fSPeter Grehan 	XHCI_ST_CONFIGURED,
412cf9911fSPeter Grehan 	XHCI_ST_MAX
422cf9911fSPeter Grehan };
432cf9911fSPeter Grehan 
442cf9911fSPeter Grehan enum {
452cf9911fSPeter Grehan 	XHCI_ST_SLCTX_DISABLED,
462cf9911fSPeter Grehan 	XHCI_ST_SLCTX_DEFAULT,
472cf9911fSPeter Grehan 	XHCI_ST_SLCTX_ADDRESSED,
482cf9911fSPeter Grehan 	XHCI_ST_SLCTX_CONFIGURED
492cf9911fSPeter Grehan };
502cf9911fSPeter Grehan 
512cf9911fSPeter Grehan enum {
522cf9911fSPeter Grehan 	XHCI_ST_EPCTX_DISABLED,
532cf9911fSPeter Grehan 	XHCI_ST_EPCTX_RUNNING,
542cf9911fSPeter Grehan 	XHCI_ST_EPCTX_HALTED,
552cf9911fSPeter Grehan 	XHCI_ST_EPCTX_STOPPED,
562cf9911fSPeter Grehan 	XHCI_ST_EPCTX_ERROR
572cf9911fSPeter Grehan };
582cf9911fSPeter Grehan 
592cf9911fSPeter Grehan #define	XHCI_MAX_DEVICES	MIN(USB_MAX_DEVICES, 128)
602cf9911fSPeter Grehan #define	XHCI_MAX_ENDPOINTS	32	/* hardcoded - do not change */
612cf9911fSPeter Grehan #define	XHCI_MAX_SCRATCHPADS	32
622cf9911fSPeter Grehan #define	XHCI_MAX_EVENTS		(16 * 13)
632cf9911fSPeter Grehan #define	XHCI_MAX_COMMANDS	(16 * 1)
642cf9911fSPeter Grehan #define	XHCI_MAX_RSEG		1
652cf9911fSPeter Grehan #define	XHCI_MAX_TRANSFERS	4
662cf9911fSPeter Grehan #if USB_MAX_EP_STREAMS == 8
672cf9911fSPeter Grehan #define	XHCI_MAX_STREAMS	8
682cf9911fSPeter Grehan #define	XHCI_MAX_STREAMS_LOG	3
692cf9911fSPeter Grehan #elif USB_MAX_EP_STREAMS == 1
702cf9911fSPeter Grehan #define	XHCI_MAX_STREAMS	1
712cf9911fSPeter Grehan #define	XHCI_MAX_STREAMS_LOG	0
722cf9911fSPeter Grehan #else
732cf9911fSPeter Grehan #error "The USB_MAX_EP_STREAMS value is not supported."
742cf9911fSPeter Grehan #endif
752cf9911fSPeter Grehan #define	XHCI_DEV_CTX_ADDR_ALIGN		64	/* bytes */
762cf9911fSPeter Grehan #define	XHCI_DEV_CTX_ALIGN		64	/* bytes */
772cf9911fSPeter Grehan #define	XHCI_INPUT_CTX_ALIGN		64	/* bytes */
782cf9911fSPeter Grehan #define	XHCI_SLOT_CTX_ALIGN		32	/* bytes */
792cf9911fSPeter Grehan #define	XHCI_ENDP_CTX_ALIGN		32	/* bytes */
802cf9911fSPeter Grehan #define	XHCI_STREAM_CTX_ALIGN		16	/* bytes */
812cf9911fSPeter Grehan #define	XHCI_TRANS_RING_SEG_ALIGN	16	/* bytes */
822cf9911fSPeter Grehan #define	XHCI_CMD_RING_SEG_ALIGN		64	/* bytes */
832cf9911fSPeter Grehan #define	XHCI_EVENT_RING_SEG_ALIGN	64	/* bytes */
842cf9911fSPeter Grehan #define	XHCI_SCRATCH_BUF_ARRAY_ALIGN	64	/* bytes */
852cf9911fSPeter Grehan #define	XHCI_SCRATCH_BUFFER_ALIGN	USB_PAGE_SIZE
862cf9911fSPeter Grehan #define	XHCI_TRB_ALIGN			16	/* bytes */
872cf9911fSPeter Grehan #define	XHCI_TD_ALIGN			64	/* bytes */
882cf9911fSPeter Grehan #define	XHCI_PAGE_SIZE			4096	/* bytes */
892cf9911fSPeter Grehan 
902cf9911fSPeter Grehan struct xhci_slot_ctx {
91691e23e6SMark Johnston 	uint32_t	dwSctx0;
922cf9911fSPeter Grehan #define	XHCI_SCTX_0_ROUTE_SET(x)		((x) & 0xFFFFF)
932cf9911fSPeter Grehan #define	XHCI_SCTX_0_ROUTE_GET(x)		((x) & 0xFFFFF)
942cf9911fSPeter Grehan #define	XHCI_SCTX_0_SPEED_SET(x)		(((x) & 0xF) << 20)
952cf9911fSPeter Grehan #define	XHCI_SCTX_0_SPEED_GET(x)		(((x) >> 20) & 0xF)
962cf9911fSPeter Grehan #define	XHCI_SCTX_0_MTT_SET(x)			(((x) & 0x1) << 25)
972cf9911fSPeter Grehan #define	XHCI_SCTX_0_MTT_GET(x)			(((x) >> 25) & 0x1)
982cf9911fSPeter Grehan #define	XHCI_SCTX_0_HUB_SET(x)			(((x) & 0x1) << 26)
992cf9911fSPeter Grehan #define	XHCI_SCTX_0_HUB_GET(x)			(((x) >> 26) & 0x1)
1002cf9911fSPeter Grehan #define	XHCI_SCTX_0_CTX_NUM_SET(x)		(((x) & 0x1F) << 27)
1012cf9911fSPeter Grehan #define	XHCI_SCTX_0_CTX_NUM_GET(x)		(((x) >> 27) & 0x1F)
102691e23e6SMark Johnston 	uint32_t	dwSctx1;
1032cf9911fSPeter Grehan #define	XHCI_SCTX_1_MAX_EL_SET(x)		((x) & 0xFFFF)
1042cf9911fSPeter Grehan #define	XHCI_SCTX_1_MAX_EL_GET(x)		((x) & 0xFFFF)
1052cf9911fSPeter Grehan #define	XHCI_SCTX_1_RH_PORT_SET(x)		(((x) & 0xFF) << 16)
1062cf9911fSPeter Grehan #define	XHCI_SCTX_1_RH_PORT_GET(x)		(((x) >> 16) & 0xFF)
1072cf9911fSPeter Grehan #define	XHCI_SCTX_1_NUM_PORTS_SET(x)		(((x) & 0xFF) << 24)
1082cf9911fSPeter Grehan #define	XHCI_SCTX_1_NUM_PORTS_GET(x)		(((x) >> 24) & 0xFF)
109691e23e6SMark Johnston 	uint32_t	dwSctx2;
1102cf9911fSPeter Grehan #define	XHCI_SCTX_2_TT_HUB_SID_SET(x)		((x) & 0xFF)
1112cf9911fSPeter Grehan #define	XHCI_SCTX_2_TT_HUB_SID_GET(x)		((x) & 0xFF)
1122cf9911fSPeter Grehan #define	XHCI_SCTX_2_TT_PORT_NUM_SET(x)		(((x) & 0xFF) << 8)
1132cf9911fSPeter Grehan #define	XHCI_SCTX_2_TT_PORT_NUM_GET(x)		(((x) >> 8) & 0xFF)
1142cf9911fSPeter Grehan #define	XHCI_SCTX_2_TT_THINK_TIME_SET(x)	(((x) & 0x3) << 16)
1152cf9911fSPeter Grehan #define	XHCI_SCTX_2_TT_THINK_TIME_GET(x)	(((x) >> 16) & 0x3)
1162cf9911fSPeter Grehan #define	XHCI_SCTX_2_IRQ_TARGET_SET(x)		(((x) & 0x3FF) << 22)
1172cf9911fSPeter Grehan #define	XHCI_SCTX_2_IRQ_TARGET_GET(x)		(((x) >> 22) & 0x3FF)
118691e23e6SMark Johnston 	uint32_t	dwSctx3;
1192cf9911fSPeter Grehan #define	XHCI_SCTX_3_DEV_ADDR_SET(x)		((x) & 0xFF)
1202cf9911fSPeter Grehan #define	XHCI_SCTX_3_DEV_ADDR_GET(x)		((x) & 0xFF)
1212cf9911fSPeter Grehan #define	XHCI_SCTX_3_SLOT_STATE_SET(x)		(((x) & 0x1F) << 27)
1222cf9911fSPeter Grehan #define	XHCI_SCTX_3_SLOT_STATE_GET(x)		(((x) >> 27) & 0x1F)
123691e23e6SMark Johnston 	uint32_t	dwSctx4;
124691e23e6SMark Johnston 	uint32_t	dwSctx5;
125691e23e6SMark Johnston 	uint32_t	dwSctx6;
126691e23e6SMark Johnston 	uint32_t	dwSctx7;
1272cf9911fSPeter Grehan };
1282cf9911fSPeter Grehan 
1292cf9911fSPeter Grehan struct xhci_endp_ctx {
130691e23e6SMark Johnston 	uint32_t	dwEpCtx0;
1312cf9911fSPeter Grehan #define	XHCI_EPCTX_0_EPSTATE_SET(x)		((x) & 0x7)
1322cf9911fSPeter Grehan #define	XHCI_EPCTX_0_EPSTATE_GET(x)		((x) & 0x7)
1332cf9911fSPeter Grehan #define	XHCI_EPCTX_0_MULT_SET(x)		(((x) & 0x3) << 8)
1342cf9911fSPeter Grehan #define	XHCI_EPCTX_0_MULT_GET(x)		(((x) >> 8) & 0x3)
1352cf9911fSPeter Grehan #define	XHCI_EPCTX_0_MAXP_STREAMS_SET(x)	(((x) & 0x1F) << 10)
1362cf9911fSPeter Grehan #define	XHCI_EPCTX_0_MAXP_STREAMS_GET(x)	(((x) >> 10) & 0x1F)
1372cf9911fSPeter Grehan #define	XHCI_EPCTX_0_LSA_SET(x)			(((x) & 0x1) << 15)
1382cf9911fSPeter Grehan #define	XHCI_EPCTX_0_LSA_GET(x)			(((x) >> 15) & 0x1)
1392cf9911fSPeter Grehan #define	XHCI_EPCTX_0_IVAL_SET(x)		(((x) & 0xFF) << 16)
1402cf9911fSPeter Grehan #define	XHCI_EPCTX_0_IVAL_GET(x)		(((x) >> 16) & 0xFF)
141691e23e6SMark Johnston 	uint32_t	dwEpCtx1;
1422cf9911fSPeter Grehan #define	XHCI_EPCTX_1_CERR_SET(x)		(((x) & 0x3) << 1)
1432cf9911fSPeter Grehan #define	XHCI_EPCTX_1_CERR_GET(x)		(((x) >> 1) & 0x3)
1442cf9911fSPeter Grehan #define	XHCI_EPCTX_1_EPTYPE_SET(x)		(((x) & 0x7) << 3)
1452cf9911fSPeter Grehan #define	XHCI_EPCTX_1_EPTYPE_GET(x)		(((x) >> 3) & 0x7)
1462cf9911fSPeter Grehan #define	XHCI_EPCTX_1_HID_SET(x)			(((x) & 0x1) << 7)
1472cf9911fSPeter Grehan #define	XHCI_EPCTX_1_HID_GET(x)			(((x) >> 7) & 0x1)
1482cf9911fSPeter Grehan #define	XHCI_EPCTX_1_MAXB_SET(x)		(((x) & 0xFF) << 8)
1492cf9911fSPeter Grehan #define	XHCI_EPCTX_1_MAXB_GET(x)		(((x) >> 8) & 0xFF)
1502cf9911fSPeter Grehan #define	XHCI_EPCTX_1_MAXP_SIZE_SET(x)		(((x) & 0xFFFF) << 16)
1512cf9911fSPeter Grehan #define	XHCI_EPCTX_1_MAXP_SIZE_GET(x)		(((x) >> 16) & 0xFFFF)
152691e23e6SMark Johnston 	uint64_t	qwEpCtx2;
1532cf9911fSPeter Grehan #define	XHCI_EPCTX_2_DCS_SET(x)			((x) & 0x1)
1542cf9911fSPeter Grehan #define	XHCI_EPCTX_2_DCS_GET(x)			((x) & 0x1)
1552cf9911fSPeter Grehan #define	XHCI_EPCTX_2_TR_DQ_PTR_MASK		0xFFFFFFFFFFFFFFF0U
156691e23e6SMark Johnston 	uint32_t	dwEpCtx4;
1572cf9911fSPeter Grehan #define	XHCI_EPCTX_4_AVG_TRB_LEN_SET(x)		((x) & 0xFFFF)
1582cf9911fSPeter Grehan #define	XHCI_EPCTX_4_AVG_TRB_LEN_GET(x)		((x) & 0xFFFF)
1592cf9911fSPeter Grehan #define	XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_SET(x)	(((x) & 0xFFFF) << 16)
1602cf9911fSPeter Grehan #define	XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_GET(x)	(((x) >> 16) & 0xFFFF)
161691e23e6SMark Johnston 	uint32_t	dwEpCtx5;
162691e23e6SMark Johnston 	uint32_t	dwEpCtx6;
163691e23e6SMark Johnston 	uint32_t	dwEpCtx7;
1642cf9911fSPeter Grehan };
1652cf9911fSPeter Grehan 
1662cf9911fSPeter Grehan struct xhci_input_ctx {
1672cf9911fSPeter Grehan #define	XHCI_INCTX_NON_CTRL_MASK	0xFFFFFFFCU
168691e23e6SMark Johnston 	uint32_t	dwInCtx0;
1692cf9911fSPeter Grehan #define	XHCI_INCTX_0_DROP_MASK(n)	(1U << (n))
170691e23e6SMark Johnston 	uint32_t	dwInCtx1;
1712cf9911fSPeter Grehan #define	XHCI_INCTX_1_ADD_MASK(n)	(1U << (n))
172691e23e6SMark Johnston 	uint32_t	dwInCtx2;
173691e23e6SMark Johnston 	uint32_t	dwInCtx3;
174691e23e6SMark Johnston 	uint32_t	dwInCtx4;
175691e23e6SMark Johnston 	uint32_t	dwInCtx5;
176691e23e6SMark Johnston 	uint32_t	dwInCtx6;
177691e23e6SMark Johnston 	uint32_t	dwInCtx7;
1782cf9911fSPeter Grehan };
1792cf9911fSPeter Grehan 
1802cf9911fSPeter Grehan struct xhci_input_dev_ctx {
1812cf9911fSPeter Grehan 	struct xhci_input_ctx	ctx_input;
1822cf9911fSPeter Grehan 	union {
1832cf9911fSPeter Grehan 		struct xhci_slot_ctx	u_slot;
1842cf9911fSPeter Grehan 		struct xhci_endp_ctx	u_ep[XHCI_MAX_ENDPOINTS];
1852cf9911fSPeter Grehan 	} ctx_dev_slep;
1862cf9911fSPeter Grehan };
1872cf9911fSPeter Grehan 
1882cf9911fSPeter Grehan struct xhci_dev_ctx {
1892cf9911fSPeter Grehan 	union {
1902cf9911fSPeter Grehan 		struct xhci_slot_ctx	u_slot;
1912cf9911fSPeter Grehan 		struct xhci_endp_ctx	u_ep[XHCI_MAX_ENDPOINTS];
1922cf9911fSPeter Grehan 	} ctx_dev_slep;
1932cf9911fSPeter Grehan } __aligned(XHCI_DEV_CTX_ALIGN);
1942cf9911fSPeter Grehan #define	ctx_slot	ctx_dev_slep.u_slot
1952cf9911fSPeter Grehan #define	ctx_ep		ctx_dev_slep.u_ep
1962cf9911fSPeter Grehan 
1972cf9911fSPeter Grehan struct xhci_stream_ctx {
198691e23e6SMark Johnston 	uint64_t	qwSctx0;
1992cf9911fSPeter Grehan #define	XHCI_SCTX_0_DCS_GET(x)		((x) & 0x1)
2002cf9911fSPeter Grehan #define	XHCI_SCTX_0_DCS_SET(x)		((x) & 0x1)
2012cf9911fSPeter Grehan #define	XHCI_SCTX_0_SCT_SET(x)		(((x) & 0x7) << 1)
2022cf9911fSPeter Grehan #define	XHCI_SCTX_0_SCT_GET(x)		(((x) >> 1) & 0x7)
2032cf9911fSPeter Grehan #define	XHCI_SCTX_0_SCT_SEC_TR_RING	0x0
2042cf9911fSPeter Grehan #define	XHCI_SCTX_0_SCT_PRIM_TR_RING	0x1
2052cf9911fSPeter Grehan #define	XHCI_SCTX_0_SCT_PRIM_SSA_8	0x2
2062cf9911fSPeter Grehan #define	XHCI_SCTX_0_SCT_PRIM_SSA_16	0x3
2072cf9911fSPeter Grehan #define	XHCI_SCTX_0_SCT_PRIM_SSA_32	0x4
2082cf9911fSPeter Grehan #define	XHCI_SCTX_0_SCT_PRIM_SSA_64	0x5
2092cf9911fSPeter Grehan #define	XHCI_SCTX_0_SCT_PRIM_SSA_128	0x6
2102cf9911fSPeter Grehan #define	XHCI_SCTX_0_SCT_PRIM_SSA_256	0x7
2112cf9911fSPeter Grehan #define	XHCI_SCTX_0_TR_DQ_PTR_MASK	0xFFFFFFFFFFFFFFF0U
212691e23e6SMark Johnston 	uint32_t	dwSctx2;
213691e23e6SMark Johnston 	uint32_t	dwSctx3;
2142cf9911fSPeter Grehan };
2152cf9911fSPeter Grehan 
2162cf9911fSPeter Grehan struct xhci_trb {
217691e23e6SMark Johnston 	uint64_t	qwTrb0;
2182cf9911fSPeter Grehan #define	XHCI_TRB_0_DIR_IN_MASK		(0x80ULL << 0)
2192cf9911fSPeter Grehan #define	XHCI_TRB_0_WLENGTH_MASK		(0xFFFFULL << 48)
220691e23e6SMark Johnston 	uint32_t	dwTrb2;
2212cf9911fSPeter Grehan #define	XHCI_TRB_2_ERROR_GET(x)		(((x) >> 24) & 0xFF)
2222cf9911fSPeter Grehan #define	XHCI_TRB_2_ERROR_SET(x)		(((x) & 0xFF) << 24)
2232cf9911fSPeter Grehan #define	XHCI_TRB_2_TDSZ_GET(x)		(((x) >> 17) & 0x1F)
2242cf9911fSPeter Grehan #define	XHCI_TRB_2_TDSZ_SET(x)		(((x) & 0x1F) << 17)
2252cf9911fSPeter Grehan #define	XHCI_TRB_2_REM_GET(x)		((x) & 0xFFFFFF)
2262cf9911fSPeter Grehan #define	XHCI_TRB_2_REM_SET(x)		((x) & 0xFFFFFF)
2272cf9911fSPeter Grehan #define	XHCI_TRB_2_BYTES_GET(x)		((x) & 0x1FFFF)
2282cf9911fSPeter Grehan #define	XHCI_TRB_2_BYTES_SET(x)		((x) & 0x1FFFF)
2292cf9911fSPeter Grehan #define	XHCI_TRB_2_IRQ_GET(x)		(((x) >> 22) & 0x3FF)
2302cf9911fSPeter Grehan #define	XHCI_TRB_2_IRQ_SET(x)		(((x) & 0x3FF) << 22)
2312cf9911fSPeter Grehan #define	XHCI_TRB_2_STREAM_GET(x)	(((x) >> 16) & 0xFFFF)
2322cf9911fSPeter Grehan #define	XHCI_TRB_2_STREAM_SET(x)	(((x) & 0xFFFF) << 16)
2332cf9911fSPeter Grehan 
234691e23e6SMark Johnston 	uint32_t	dwTrb3;
2352cf9911fSPeter Grehan #define	XHCI_TRB_3_TYPE_GET(x)		(((x) >> 10) & 0x3F)
2362cf9911fSPeter Grehan #define	XHCI_TRB_3_TYPE_SET(x)		(((x) & 0x3F) << 10)
2372cf9911fSPeter Grehan #define	XHCI_TRB_3_CYCLE_BIT		(1U << 0)
2382cf9911fSPeter Grehan #define	XHCI_TRB_3_TC_BIT		(1U << 1)	/* command ring only */
2392cf9911fSPeter Grehan #define	XHCI_TRB_3_ENT_BIT		(1U << 1)	/* transfer ring only */
2402cf9911fSPeter Grehan #define	XHCI_TRB_3_ISP_BIT		(1U << 2)
2412cf9911fSPeter Grehan #define	XHCI_TRB_3_ED_BIT		(1U << 2)
2422cf9911fSPeter Grehan #define	XHCI_TRB_3_NSNOOP_BIT		(1U << 3)
2432cf9911fSPeter Grehan #define	XHCI_TRB_3_CHAIN_BIT		(1U << 4)
2442cf9911fSPeter Grehan #define	XHCI_TRB_3_IOC_BIT		(1U << 5)
2452cf9911fSPeter Grehan #define	XHCI_TRB_3_IDT_BIT		(1U << 6)
2462cf9911fSPeter Grehan #define	XHCI_TRB_3_TBC_GET(x)		(((x) >> 7) & 3)
2472cf9911fSPeter Grehan #define	XHCI_TRB_3_TBC_SET(x)		(((x) & 3) << 7)
2482cf9911fSPeter Grehan #define	XHCI_TRB_3_BEI_BIT		(1U << 9)
2492cf9911fSPeter Grehan #define	XHCI_TRB_3_DCEP_BIT		(1U << 9)
2502cf9911fSPeter Grehan #define	XHCI_TRB_3_PRSV_BIT		(1U << 9)
2512cf9911fSPeter Grehan #define	XHCI_TRB_3_BSR_BIT		(1U << 9)
2522cf9911fSPeter Grehan #define	XHCI_TRB_3_TRT_MASK		(3U << 16)
2532cf9911fSPeter Grehan #define	XHCI_TRB_3_TRT_NONE		(0U << 16)
2542cf9911fSPeter Grehan #define	XHCI_TRB_3_TRT_OUT		(2U << 16)
2552cf9911fSPeter Grehan #define	XHCI_TRB_3_TRT_IN		(3U << 16)
2562cf9911fSPeter Grehan #define	XHCI_TRB_3_DIR_IN		(1U << 16)
2572cf9911fSPeter Grehan #define	XHCI_TRB_3_TLBPC_GET(x)		(((x) >> 16) & 0xF)
2582cf9911fSPeter Grehan #define	XHCI_TRB_3_TLBPC_SET(x)		(((x) & 0xF) << 16)
2592cf9911fSPeter Grehan #define	XHCI_TRB_3_EP_GET(x)		(((x) >> 16) & 0x1F)
2602cf9911fSPeter Grehan #define	XHCI_TRB_3_EP_SET(x)		(((x) & 0x1F) << 16)
2612cf9911fSPeter Grehan #define	XHCI_TRB_3_FRID_GET(x)		(((x) >> 20) & 0x7FF)
2622cf9911fSPeter Grehan #define	XHCI_TRB_3_FRID_SET(x)		(((x) & 0x7FF) << 20)
2632cf9911fSPeter Grehan #define	XHCI_TRB_3_ISO_SIA_BIT		(1U << 31)
2642cf9911fSPeter Grehan #define	XHCI_TRB_3_SUSP_EP_BIT		(1U << 23)
2652cf9911fSPeter Grehan #define	XHCI_TRB_3_SLOT_GET(x)		(((x) >> 24) & 0xFF)
2662cf9911fSPeter Grehan #define	XHCI_TRB_3_SLOT_SET(x)		(((x) & 0xFF) << 24)
2672cf9911fSPeter Grehan 
2682cf9911fSPeter Grehan /* Commands */
2692cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_RESERVED		0x00
2702cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_NORMAL		0x01
2712cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_SETUP_STAGE	0x02
2722cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_DATA_STAGE	0x03
2732cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_STATUS_STAGE	0x04
2742cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_ISOCH		0x05
2752cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_LINK		0x06
2762cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_EVENT_DATA	0x07
2772cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_NOOP		0x08
2782cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_ENABLE_SLOT	0x09
2792cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_DISABLE_SLOT	0x0A
2802cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_ADDRESS_DEVICE	0x0B
2812cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_CONFIGURE_EP	0x0C
2822cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_EVALUATE_CTX	0x0D
2832cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_RESET_EP		0x0E
2842cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_STOP_EP		0x0F
2852cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_SET_TR_DEQUEUE	0x10
2862cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_RESET_DEVICE	0x11
2872cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_FORCE_EVENT	0x12
2882cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_NEGOTIATE_BW	0x13
2892cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_SET_LATENCY_TOL  	0x14
2902cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_GET_PORT_BW	0x15
2912cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_FORCE_HEADER	0x16
2922cf9911fSPeter Grehan #define	XHCI_TRB_TYPE_NOOP_CMD		0x17
2932cf9911fSPeter Grehan 
2942cf9911fSPeter Grehan /* Events */
2952cf9911fSPeter Grehan #define	XHCI_TRB_EVENT_TRANSFER		0x20
2962cf9911fSPeter Grehan #define	XHCI_TRB_EVENT_CMD_COMPLETE	0x21
2972cf9911fSPeter Grehan #define	XHCI_TRB_EVENT_PORT_STS_CHANGE  0x22
2982cf9911fSPeter Grehan #define	XHCI_TRB_EVENT_BW_REQUEST      	0x23
2992cf9911fSPeter Grehan #define	XHCI_TRB_EVENT_DOORBELL		0x24
3002cf9911fSPeter Grehan #define	XHCI_TRB_EVENT_HOST_CTRL	0x25
3012cf9911fSPeter Grehan #define	XHCI_TRB_EVENT_DEVICE_NOTIFY	0x26
3022cf9911fSPeter Grehan #define	XHCI_TRB_EVENT_MFINDEX_WRAP	0x27
3032cf9911fSPeter Grehan 
3042cf9911fSPeter Grehan /* Error codes */
3052cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_INVALID		0x00
3062cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_SUCCESS		0x01
3072cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_DATA_BUF		0x02
3082cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_BABBLE		0x03
3092cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_XACT		0x04
3102cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_TRB		0x05
3112cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_STALL		0x06
3122cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_RESOURCE		0x07
3132cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_BANDWIDTH	0x08
3142cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_NO_SLOTS		0x09
3152cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_STREAM_TYPE	0x0A
3162cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_SLOT_NOT_ON	0x0B
3172cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_ENDP_NOT_ON	0x0C
3182cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_SHORT_PKT	0x0D
3192cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_RING_UNDERRUN	0x0E
3202cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_RING_OVERRUN	0x0F
3212cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_VF_RING_FULL	0x10
3222cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_PARAMETER	0x11
3232cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_BW_OVERRUN	0x12
3242cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_CONTEXT_STATE	0x13
3252cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_NO_PING_RESP	0x14
3262cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_EV_RING_FULL	0x15
3272cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_INCOMPAT_DEV	0x16
3282cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_MISSED_SERVICE	0x17
3292cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_CMD_RING_STOP	0x18
3302cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_CMD_ABORTED	0x19
3312cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_STOPPED		0x1A
3322cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_LENGTH		0x1B
3332cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_BAD_MELAT	0x1D
3342cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_ISOC_OVERRUN	0x1F
3352cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_EVENT_LOST	0x20
3362cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_UNDEFINED	0x21
3372cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_INVALID_SID	0x22
3382cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_SEC_BW		0x23
3392cf9911fSPeter Grehan #define	XHCI_TRB_ERROR_SPLIT_XACT	0x24
3402cf9911fSPeter Grehan } __aligned(4);
3412cf9911fSPeter Grehan 
3422cf9911fSPeter Grehan struct xhci_dev_endpoint_trbs {
3432cf9911fSPeter Grehan 	struct xhci_trb		trb[(XHCI_MAX_STREAMS *
3442cf9911fSPeter Grehan 	    XHCI_MAX_TRANSFERS) + XHCI_MAX_STREAMS];
3452cf9911fSPeter Grehan };
3462cf9911fSPeter Grehan 
3472cf9911fSPeter Grehan struct xhci_event_ring_seg {
348691e23e6SMark Johnston 	uint64_t	qwEvrsTablePtr;
349691e23e6SMark Johnston 	uint32_t	dwEvrsTableSize;
350691e23e6SMark Johnston 	uint32_t	dwEvrsReserved;
3512cf9911fSPeter Grehan };
3522cf9911fSPeter Grehan 
3532cf9911fSPeter Grehan #endif /* _PCI_XHCI_H_ */
354