1dfe7b3bfSKonstantin Belousov /*- 2dfe7b3bfSKonstantin Belousov * Copyright (c) 2003 Peter Wemm. 3dfe7b3bfSKonstantin Belousov * Copyright (c) 1992 Terrence R. Lambert. 4dfe7b3bfSKonstantin Belousov * Copyright (c) 1982, 1987, 1990 The Regents of the University of California. 5dfe7b3bfSKonstantin Belousov * All rights reserved. 6dfe7b3bfSKonstantin Belousov * 7dfe7b3bfSKonstantin Belousov * This code is derived from software contributed to Berkeley by 8dfe7b3bfSKonstantin Belousov * William Jolitz. 9dfe7b3bfSKonstantin Belousov * 10dfe7b3bfSKonstantin Belousov * Redistribution and use in source and binary forms, with or without 11dfe7b3bfSKonstantin Belousov * modification, are permitted provided that the following conditions 12dfe7b3bfSKonstantin Belousov * are met: 13dfe7b3bfSKonstantin Belousov * 1. Redistributions of source code must retain the above copyright 14dfe7b3bfSKonstantin Belousov * notice, this list of conditions and the following disclaimer. 15dfe7b3bfSKonstantin Belousov * 2. Redistributions in binary form must reproduce the above copyright 16dfe7b3bfSKonstantin Belousov * notice, this list of conditions and the following disclaimer in the 17dfe7b3bfSKonstantin Belousov * documentation and/or other materials provided with the distribution. 18dfe7b3bfSKonstantin Belousov * 3. All advertising materials mentioning features or use of this software 19dfe7b3bfSKonstantin Belousov * must display the following acknowledgement: 20dfe7b3bfSKonstantin Belousov * This product includes software developed by the University of 21dfe7b3bfSKonstantin Belousov * California, Berkeley and its contributors. 22dfe7b3bfSKonstantin Belousov * 4. Neither the name of the University nor the names of its contributors 23dfe7b3bfSKonstantin Belousov * may be used to endorse or promote products derived from this software 24dfe7b3bfSKonstantin Belousov * without specific prior written permission. 25dfe7b3bfSKonstantin Belousov * 26dfe7b3bfSKonstantin Belousov * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 27dfe7b3bfSKonstantin Belousov * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 28dfe7b3bfSKonstantin Belousov * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 29dfe7b3bfSKonstantin Belousov * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 30dfe7b3bfSKonstantin Belousov * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 31dfe7b3bfSKonstantin Belousov * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 32dfe7b3bfSKonstantin Belousov * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 33dfe7b3bfSKonstantin Belousov * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 34dfe7b3bfSKonstantin Belousov * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 35dfe7b3bfSKonstantin Belousov * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 36dfe7b3bfSKonstantin Belousov * SUCH DAMAGE. 37dfe7b3bfSKonstantin Belousov * 38dfe7b3bfSKonstantin Belousov * from: @(#)machdep.c 7.4 (Berkeley) 6/3/91 39dfe7b3bfSKonstantin Belousov */ 40dfe7b3bfSKonstantin Belousov 41dfe7b3bfSKonstantin Belousov #include <sys/cdefs.h> 42dfe7b3bfSKonstantin Belousov __FBSDID("$FreeBSD$"); 43dfe7b3bfSKonstantin Belousov 447705dd4dSKonstantin Belousov #include "opt_acpi.h" 45dfe7b3bfSKonstantin Belousov #include "opt_atpic.h" 46dfe7b3bfSKonstantin Belousov #include "opt_cpu.h" 47dfe7b3bfSKonstantin Belousov #include "opt_ddb.h" 48dfe7b3bfSKonstantin Belousov #include "opt_inet.h" 49dfe7b3bfSKonstantin Belousov #include "opt_isa.h" 50835c2787SKonstantin Belousov #include "opt_kdb.h" 51dfe7b3bfSKonstantin Belousov #include "opt_kstack_pages.h" 52dfe7b3bfSKonstantin Belousov #include "opt_maxmem.h" 53dfe7b3bfSKonstantin Belousov #include "opt_platform.h" 5403f868b1SMark Johnston #include "opt_sched.h" 55dfe7b3bfSKonstantin Belousov #ifdef __i386__ 56dfe7b3bfSKonstantin Belousov #include "opt_apic.h" 57dfe7b3bfSKonstantin Belousov #endif 58dfe7b3bfSKonstantin Belousov 59dfe7b3bfSKonstantin Belousov #include <sys/param.h> 60dfe7b3bfSKonstantin Belousov #include <sys/proc.h> 61dfe7b3bfSKonstantin Belousov #include <sys/systm.h> 62dfe7b3bfSKonstantin Belousov #include <sys/bus.h> 63dfe7b3bfSKonstantin Belousov #include <sys/cpu.h> 647355a02bSKonstantin Belousov #include <sys/domainset.h> 65dfe7b3bfSKonstantin Belousov #include <sys/kdb.h> 66dfe7b3bfSKonstantin Belousov #include <sys/kernel.h> 67dfe7b3bfSKonstantin Belousov #include <sys/ktr.h> 68dfe7b3bfSKonstantin Belousov #include <sys/lock.h> 69dfe7b3bfSKonstantin Belousov #include <sys/malloc.h> 70dfe7b3bfSKonstantin Belousov #include <sys/mutex.h> 71dfe7b3bfSKonstantin Belousov #include <sys/pcpu.h> 72dfe7b3bfSKonstantin Belousov #include <sys/rwlock.h> 73dfe7b3bfSKonstantin Belousov #include <sys/sched.h> 74dfe7b3bfSKonstantin Belousov #include <sys/smp.h> 75dfe7b3bfSKonstantin Belousov #include <sys/sysctl.h> 76dfe7b3bfSKonstantin Belousov 77dfe7b3bfSKonstantin Belousov #include <machine/clock.h> 78dfe7b3bfSKonstantin Belousov #include <machine/cpu.h> 79652ae7b1SAdam Fenn #include <machine/cpufunc.h> 80dfe7b3bfSKonstantin Belousov #include <machine/cputypes.h> 81dfe7b3bfSKonstantin Belousov #include <machine/specialreg.h> 82dfe7b3bfSKonstantin Belousov #include <machine/md_var.h> 83dfe7b3bfSKonstantin Belousov #include <machine/tss.h> 84dfe7b3bfSKonstantin Belousov #ifdef SMP 85dfe7b3bfSKonstantin Belousov #include <machine/smp.h> 86dfe7b3bfSKonstantin Belousov #endif 873da25bdbSAndriy Gapon #ifdef CPU_ELAN 883da25bdbSAndriy Gapon #include <machine/elan_mmcr.h> 893da25bdbSAndriy Gapon #endif 90b57a73f8SKonstantin Belousov #include <x86/acpica_machdep.h> 91652ae7b1SAdam Fenn #include <x86/ifunc.h> 92dfe7b3bfSKonstantin Belousov 93dfe7b3bfSKonstantin Belousov #include <vm/vm.h> 94dfe7b3bfSKonstantin Belousov #include <vm/vm_extern.h> 95dfe7b3bfSKonstantin Belousov #include <vm/vm_kern.h> 96dfe7b3bfSKonstantin Belousov #include <vm/vm_page.h> 97dfe7b3bfSKonstantin Belousov #include <vm/vm_map.h> 98dfe7b3bfSKonstantin Belousov #include <vm/vm_object.h> 99dfe7b3bfSKonstantin Belousov #include <vm/vm_pager.h> 100dfe7b3bfSKonstantin Belousov #include <vm/vm_param.h> 101dfe7b3bfSKonstantin Belousov 1028428d0f1SAndriy Gapon #include <isa/isareg.h> 1038428d0f1SAndriy Gapon 1047705dd4dSKonstantin Belousov #include <contrib/dev/acpica/include/acpi.h> 1057705dd4dSKonstantin Belousov 106d9e8bbb6SKonstantin Belousov #define STATE_RUNNING 0x0 107d9e8bbb6SKonstantin Belousov #define STATE_MWAIT 0x1 108d9e8bbb6SKonstantin Belousov #define STATE_SLEEPING 0x2 109d9e8bbb6SKonstantin Belousov 1108428d0f1SAndriy Gapon #ifdef SMP 1118428d0f1SAndriy Gapon static u_int cpu_reset_proxyid; 1128428d0f1SAndriy Gapon static volatile u_int cpu_reset_proxy_active; 1138428d0f1SAndriy Gapon #endif 1148428d0f1SAndriy Gapon 115a2495c36SRoger Pau Monné char bootmethod[16]; 116a2495c36SRoger Pau Monné SYSCTL_STRING(_machdep, OID_AUTO, bootmethod, CTLFLAG_RD, bootmethod, 0, 117a2495c36SRoger Pau Monné "System firmware boot method"); 118a2495c36SRoger Pau Monné 119fa83f689SKonstantin Belousov struct msr_op_arg { 120fa83f689SKonstantin Belousov u_int msr; 121fa83f689SKonstantin Belousov int op; 122fa83f689SKonstantin Belousov uint64_t arg1; 123d0bc4b46SKonstantin Belousov uint64_t *res; 124fa83f689SKonstantin Belousov }; 125fa83f689SKonstantin Belousov 126fa83f689SKonstantin Belousov static void 127fa83f689SKonstantin Belousov x86_msr_op_one(void *argp) 128fa83f689SKonstantin Belousov { 129fa83f689SKonstantin Belousov struct msr_op_arg *a; 130fa83f689SKonstantin Belousov uint64_t v; 131fa83f689SKonstantin Belousov 132fa83f689SKonstantin Belousov a = argp; 133fa83f689SKonstantin Belousov switch (a->op) { 134fa83f689SKonstantin Belousov case MSR_OP_ANDNOT: 135fa83f689SKonstantin Belousov v = rdmsr(a->msr); 136fa83f689SKonstantin Belousov v &= ~a->arg1; 137fa83f689SKonstantin Belousov wrmsr(a->msr, v); 138fa83f689SKonstantin Belousov break; 139fa83f689SKonstantin Belousov case MSR_OP_OR: 140fa83f689SKonstantin Belousov v = rdmsr(a->msr); 141fa83f689SKonstantin Belousov v |= a->arg1; 142fa83f689SKonstantin Belousov wrmsr(a->msr, v); 143fa83f689SKonstantin Belousov break; 144fa83f689SKonstantin Belousov case MSR_OP_WRITE: 145fa83f689SKonstantin Belousov wrmsr(a->msr, a->arg1); 146fa83f689SKonstantin Belousov break; 147d0bc4b46SKonstantin Belousov case MSR_OP_READ: 148d0bc4b46SKonstantin Belousov v = rdmsr(a->msr); 149d0bc4b46SKonstantin Belousov *a->res = v; 150d0bc4b46SKonstantin Belousov break; 151fa83f689SKonstantin Belousov } 152fa83f689SKonstantin Belousov } 153fa83f689SKonstantin Belousov 154fa83f689SKonstantin Belousov #define MSR_OP_EXMODE_MASK 0xf0000000 155fa83f689SKonstantin Belousov #define MSR_OP_OP_MASK 0x000000ff 156d0bc4b46SKonstantin Belousov #define MSR_OP_GET_CPUID(x) (((x) & ~MSR_OP_EXMODE_MASK) >> 8) 157fa83f689SKonstantin Belousov 158fa83f689SKonstantin Belousov void 159d0bc4b46SKonstantin Belousov x86_msr_op(u_int msr, u_int op, uint64_t arg1, uint64_t *res) 160fa83f689SKonstantin Belousov { 161fa83f689SKonstantin Belousov struct thread *td; 162fa83f689SKonstantin Belousov struct msr_op_arg a; 163d0bc4b46SKonstantin Belousov cpuset_t set; 164fa83f689SKonstantin Belousov u_int exmode; 165d0bc4b46SKonstantin Belousov int bound_cpu, cpu, i, is_bound; 166fa83f689SKonstantin Belousov 167fa83f689SKonstantin Belousov a.op = op & MSR_OP_OP_MASK; 168fa83f689SKonstantin Belousov MPASS(a.op == MSR_OP_ANDNOT || a.op == MSR_OP_OR || 169d0bc4b46SKonstantin Belousov a.op == MSR_OP_WRITE || a.op == MSR_OP_READ); 170fa83f689SKonstantin Belousov exmode = op & MSR_OP_EXMODE_MASK; 171d0bc4b46SKonstantin Belousov MPASS(exmode == MSR_OP_LOCAL || exmode == MSR_OP_SCHED_ALL || 172d0bc4b46SKonstantin Belousov exmode == MSR_OP_SCHED_ONE || exmode == MSR_OP_RENDEZVOUS_ALL || 173d0bc4b46SKonstantin Belousov exmode == MSR_OP_RENDEZVOUS_ONE); 174fa83f689SKonstantin Belousov a.msr = msr; 175fa83f689SKonstantin Belousov a.arg1 = arg1; 176d0bc4b46SKonstantin Belousov a.res = res; 177fa83f689SKonstantin Belousov switch (exmode) { 178fa83f689SKonstantin Belousov case MSR_OP_LOCAL: 179fa83f689SKonstantin Belousov x86_msr_op_one(&a); 180fa83f689SKonstantin Belousov break; 181d0bc4b46SKonstantin Belousov case MSR_OP_SCHED_ALL: 182fa83f689SKonstantin Belousov td = curthread; 183fa83f689SKonstantin Belousov thread_lock(td); 184fa83f689SKonstantin Belousov is_bound = sched_is_bound(td); 185fa83f689SKonstantin Belousov bound_cpu = td->td_oncpu; 186fa83f689SKonstantin Belousov CPU_FOREACH(i) { 187fa83f689SKonstantin Belousov sched_bind(td, i); 188fa83f689SKonstantin Belousov x86_msr_op_one(&a); 189fa83f689SKonstantin Belousov } 190fa83f689SKonstantin Belousov if (is_bound) 191fa83f689SKonstantin Belousov sched_bind(td, bound_cpu); 192fa83f689SKonstantin Belousov else 193fa83f689SKonstantin Belousov sched_unbind(td); 194fa83f689SKonstantin Belousov thread_unlock(td); 195fa83f689SKonstantin Belousov break; 196d0bc4b46SKonstantin Belousov case MSR_OP_SCHED_ONE: 197d0bc4b46SKonstantin Belousov td = curthread; 198d0bc4b46SKonstantin Belousov cpu = MSR_OP_GET_CPUID(op); 199d0bc4b46SKonstantin Belousov thread_lock(td); 200d0bc4b46SKonstantin Belousov is_bound = sched_is_bound(td); 201d0bc4b46SKonstantin Belousov bound_cpu = td->td_oncpu; 202d0bc4b46SKonstantin Belousov if (!is_bound || bound_cpu != cpu) 203d0bc4b46SKonstantin Belousov sched_bind(td, cpu); 204d0bc4b46SKonstantin Belousov x86_msr_op_one(&a); 205d0bc4b46SKonstantin Belousov if (is_bound) { 206d0bc4b46SKonstantin Belousov if (bound_cpu != cpu) 207d0bc4b46SKonstantin Belousov sched_bind(td, bound_cpu); 208d0bc4b46SKonstantin Belousov } else { 209d0bc4b46SKonstantin Belousov sched_unbind(td); 210d0bc4b46SKonstantin Belousov } 211d0bc4b46SKonstantin Belousov thread_unlock(td); 212d0bc4b46SKonstantin Belousov break; 213d0bc4b46SKonstantin Belousov case MSR_OP_RENDEZVOUS_ALL: 214d0bc4b46SKonstantin Belousov smp_rendezvous(smp_no_rendezvous_barrier, x86_msr_op_one, 215d0bc4b46SKonstantin Belousov smp_no_rendezvous_barrier, &a); 216d0bc4b46SKonstantin Belousov break; 217d0bc4b46SKonstantin Belousov case MSR_OP_RENDEZVOUS_ONE: 218d0bc4b46SKonstantin Belousov cpu = MSR_OP_GET_CPUID(op); 219d0bc4b46SKonstantin Belousov CPU_SETOF(cpu, &set); 220d0bc4b46SKonstantin Belousov smp_rendezvous_cpus(set, smp_no_rendezvous_barrier, 221d0bc4b46SKonstantin Belousov x86_msr_op_one, smp_no_rendezvous_barrier, &a); 222fa83f689SKonstantin Belousov break; 223fa83f689SKonstantin Belousov } 224fa83f689SKonstantin Belousov } 225fa83f689SKonstantin Belousov 226665919aaSConrad Meyer /* 227665919aaSConrad Meyer * Automatically initialized per CPU errata in cpu_idle_tun below. 228665919aaSConrad Meyer */ 229665919aaSConrad Meyer bool mwait_cpustop_broken = false; 230665919aaSConrad Meyer SYSCTL_BOOL(_machdep, OID_AUTO, mwait_cpustop_broken, CTLFLAG_RDTUN, 231665919aaSConrad Meyer &mwait_cpustop_broken, 0, 232665919aaSConrad Meyer "Can not reliably wake MONITOR/MWAIT cpus without interrupts"); 2338428d0f1SAndriy Gapon 234dfe7b3bfSKonstantin Belousov /* 235dfe7b3bfSKonstantin Belousov * Flush the D-cache for non-DMA I/O so that the I-cache can 236dfe7b3bfSKonstantin Belousov * be made coherent later. 237dfe7b3bfSKonstantin Belousov */ 238dfe7b3bfSKonstantin Belousov void 239dfe7b3bfSKonstantin Belousov cpu_flush_dcache(void *ptr, size_t len) 240dfe7b3bfSKonstantin Belousov { 241dfe7b3bfSKonstantin Belousov /* Not applicable */ 242dfe7b3bfSKonstantin Belousov } 243dfe7b3bfSKonstantin Belousov 244b57a73f8SKonstantin Belousov void 245b57a73f8SKonstantin Belousov acpi_cpu_c1(void) 246b57a73f8SKonstantin Belousov { 247b57a73f8SKonstantin Belousov 248b57a73f8SKonstantin Belousov __asm __volatile("sti; hlt"); 249b57a73f8SKonstantin Belousov } 250b57a73f8SKonstantin Belousov 25119d4720bSJonathan T. Looney /* 25219d4720bSJonathan T. Looney * Use mwait to pause execution while waiting for an interrupt or 25319d4720bSJonathan T. Looney * another thread to signal that there is more work. 25419d4720bSJonathan T. Looney * 25519d4720bSJonathan T. Looney * NOTE: Interrupts will cause a wakeup; however, this function does 25619d4720bSJonathan T. Looney * not enable interrupt handling. The caller is responsible to enable 25719d4720bSJonathan T. Looney * interrupts. 25819d4720bSJonathan T. Looney */ 259b57a73f8SKonstantin Belousov void 260b57a73f8SKonstantin Belousov acpi_cpu_idle_mwait(uint32_t mwait_hint) 261b57a73f8SKonstantin Belousov { 262b57a73f8SKonstantin Belousov int *state; 2633621ba1eSKonstantin Belousov uint64_t v; 264b57a73f8SKonstantin Belousov 265b57a73f8SKonstantin Belousov /* 266319117fdSKonstantin Belousov * A comment in Linux patch claims that 'CPUs run faster with 267319117fdSKonstantin Belousov * speculation protection disabled. All CPU threads in a core 268319117fdSKonstantin Belousov * must disable speculation protection for it to be 269319117fdSKonstantin Belousov * disabled. Disable it while we are idle so the other 270319117fdSKonstantin Belousov * hyperthread can run fast.' 271319117fdSKonstantin Belousov * 272b57a73f8SKonstantin Belousov * XXXKIB. Software coordination mode should be supported, 273b57a73f8SKonstantin Belousov * but all Intel CPUs provide hardware coordination. 274b57a73f8SKonstantin Belousov */ 275d9e8bbb6SKonstantin Belousov 27683dc49beSConrad Meyer state = &PCPU_PTR(monitorbuf)->idle_state; 277a5bd21d0SKonstantin Belousov KASSERT(atomic_load_int(state) == STATE_SLEEPING, 278d9e8bbb6SKonstantin Belousov ("cpu_mwait_cx: wrong monitorbuf state")); 279a5bd21d0SKonstantin Belousov atomic_store_int(state, STATE_MWAIT); 2803621ba1eSKonstantin Belousov if (PCPU_GET(ibpb_set) || hw_ssb_active) { 2813621ba1eSKonstantin Belousov v = rdmsr(MSR_IA32_SPEC_CTRL); 2823621ba1eSKonstantin Belousov wrmsr(MSR_IA32_SPEC_CTRL, v & ~(IA32_SPEC_CTRL_IBRS | 2833621ba1eSKonstantin Belousov IA32_SPEC_CTRL_STIBP | IA32_SPEC_CTRL_SSBD)); 2843621ba1eSKonstantin Belousov } else { 2853621ba1eSKonstantin Belousov v = 0; 2863621ba1eSKonstantin Belousov } 287b57a73f8SKonstantin Belousov cpu_monitor(state, 0, 0); 288a5bd21d0SKonstantin Belousov if (atomic_load_int(state) == STATE_MWAIT) 289b57a73f8SKonstantin Belousov cpu_mwait(MWAIT_INTRBREAK, mwait_hint); 2903621ba1eSKonstantin Belousov 2913621ba1eSKonstantin Belousov /* 2923621ba1eSKonstantin Belousov * SSB cannot be disabled while we sleep, or rather, if it was 2933621ba1eSKonstantin Belousov * disabled, the sysctl thread will bind to our cpu to tweak 2943621ba1eSKonstantin Belousov * MSR. 2953621ba1eSKonstantin Belousov */ 2963621ba1eSKonstantin Belousov if (v != 0) 2973621ba1eSKonstantin Belousov wrmsr(MSR_IA32_SPEC_CTRL, v); 298d9e8bbb6SKonstantin Belousov 299d9e8bbb6SKonstantin Belousov /* 300d9e8bbb6SKonstantin Belousov * We should exit on any event that interrupts mwait, because 301d9e8bbb6SKonstantin Belousov * that event might be a wanted interrupt. 302d9e8bbb6SKonstantin Belousov */ 303a5bd21d0SKonstantin Belousov atomic_store_int(state, STATE_RUNNING); 304b57a73f8SKonstantin Belousov } 305b57a73f8SKonstantin Belousov 306dfe7b3bfSKonstantin Belousov /* Get current clock frequency for the given cpu id. */ 307dfe7b3bfSKonstantin Belousov int 308dfe7b3bfSKonstantin Belousov cpu_est_clockrate(int cpu_id, uint64_t *rate) 309dfe7b3bfSKonstantin Belousov { 310dfe7b3bfSKonstantin Belousov uint64_t tsc1, tsc2; 311dfe7b3bfSKonstantin Belousov uint64_t acnt, mcnt, perf; 312dfe7b3bfSKonstantin Belousov register_t reg; 313dfe7b3bfSKonstantin Belousov 314dfe7b3bfSKonstantin Belousov if (pcpu_find(cpu_id) == NULL || rate == NULL) 315dfe7b3bfSKonstantin Belousov return (EINVAL); 316dfe7b3bfSKonstantin Belousov #ifdef __i386__ 317dfe7b3bfSKonstantin Belousov if ((cpu_feature & CPUID_TSC) == 0) 318dfe7b3bfSKonstantin Belousov return (EOPNOTSUPP); 319dfe7b3bfSKonstantin Belousov #endif 320dfe7b3bfSKonstantin Belousov 321dfe7b3bfSKonstantin Belousov /* 322dfe7b3bfSKonstantin Belousov * If TSC is P-state invariant and APERF/MPERF MSRs do not exist, 323dfe7b3bfSKonstantin Belousov * DELAY(9) based logic fails. 324dfe7b3bfSKonstantin Belousov */ 325dfe7b3bfSKonstantin Belousov if (tsc_is_invariant && !tsc_perf_stat) 326dfe7b3bfSKonstantin Belousov return (EOPNOTSUPP); 327dfe7b3bfSKonstantin Belousov 328dfe7b3bfSKonstantin Belousov #ifdef SMP 329dfe7b3bfSKonstantin Belousov if (smp_cpus > 1) { 330dfe7b3bfSKonstantin Belousov /* Schedule ourselves on the indicated cpu. */ 331dfe7b3bfSKonstantin Belousov thread_lock(curthread); 332dfe7b3bfSKonstantin Belousov sched_bind(curthread, cpu_id); 333dfe7b3bfSKonstantin Belousov thread_unlock(curthread); 334dfe7b3bfSKonstantin Belousov } 335dfe7b3bfSKonstantin Belousov #endif 336dfe7b3bfSKonstantin Belousov 337dfe7b3bfSKonstantin Belousov /* Calibrate by measuring a short delay. */ 338dfe7b3bfSKonstantin Belousov reg = intr_disable(); 339dfe7b3bfSKonstantin Belousov if (tsc_is_invariant) { 340dfe7b3bfSKonstantin Belousov wrmsr(MSR_MPERF, 0); 341dfe7b3bfSKonstantin Belousov wrmsr(MSR_APERF, 0); 342dfe7b3bfSKonstantin Belousov tsc1 = rdtsc(); 343dfe7b3bfSKonstantin Belousov DELAY(1000); 344dfe7b3bfSKonstantin Belousov mcnt = rdmsr(MSR_MPERF); 345dfe7b3bfSKonstantin Belousov acnt = rdmsr(MSR_APERF); 346dfe7b3bfSKonstantin Belousov tsc2 = rdtsc(); 347dfe7b3bfSKonstantin Belousov intr_restore(reg); 348dfe7b3bfSKonstantin Belousov perf = 1000 * acnt / mcnt; 349dfe7b3bfSKonstantin Belousov *rate = (tsc2 - tsc1) * perf; 350dfe7b3bfSKonstantin Belousov } else { 351dfe7b3bfSKonstantin Belousov tsc1 = rdtsc(); 352dfe7b3bfSKonstantin Belousov DELAY(1000); 353dfe7b3bfSKonstantin Belousov tsc2 = rdtsc(); 354dfe7b3bfSKonstantin Belousov intr_restore(reg); 355dfe7b3bfSKonstantin Belousov *rate = (tsc2 - tsc1) * 1000; 356dfe7b3bfSKonstantin Belousov } 357dfe7b3bfSKonstantin Belousov 358dfe7b3bfSKonstantin Belousov #ifdef SMP 359dfe7b3bfSKonstantin Belousov if (smp_cpus > 1) { 360dfe7b3bfSKonstantin Belousov thread_lock(curthread); 361dfe7b3bfSKonstantin Belousov sched_unbind(curthread); 362dfe7b3bfSKonstantin Belousov thread_unlock(curthread); 363dfe7b3bfSKonstantin Belousov } 364dfe7b3bfSKonstantin Belousov #endif 365dfe7b3bfSKonstantin Belousov 366dfe7b3bfSKonstantin Belousov return (0); 367dfe7b3bfSKonstantin Belousov } 368dfe7b3bfSKonstantin Belousov 369dfe7b3bfSKonstantin Belousov /* 370dfe7b3bfSKonstantin Belousov * Shutdown the CPU as much as possible 371dfe7b3bfSKonstantin Belousov */ 372dfe7b3bfSKonstantin Belousov void 373dfe7b3bfSKonstantin Belousov cpu_halt(void) 374dfe7b3bfSKonstantin Belousov { 375dfe7b3bfSKonstantin Belousov for (;;) 376dfe7b3bfSKonstantin Belousov halt(); 377dfe7b3bfSKonstantin Belousov } 378dfe7b3bfSKonstantin Belousov 3798428d0f1SAndriy Gapon static void 380b7b25af0SAndriy Gapon cpu_reset_real(void) 3818428d0f1SAndriy Gapon { 3828428d0f1SAndriy Gapon struct region_descriptor null_idt; 3838428d0f1SAndriy Gapon int b; 3848428d0f1SAndriy Gapon 3858428d0f1SAndriy Gapon disable_intr(); 3868428d0f1SAndriy Gapon #ifdef CPU_ELAN 3878428d0f1SAndriy Gapon if (elan_mmcr != NULL) 3888428d0f1SAndriy Gapon elan_mmcr->RESCFG = 1; 3898428d0f1SAndriy Gapon #endif 3908428d0f1SAndriy Gapon #ifdef __i386__ 3918428d0f1SAndriy Gapon if (cpu == CPU_GEODE1100) { 3928428d0f1SAndriy Gapon /* Attempt Geode's own reset */ 3938428d0f1SAndriy Gapon outl(0xcf8, 0x80009044ul); 3948428d0f1SAndriy Gapon outl(0xcfc, 0xf); 3958428d0f1SAndriy Gapon } 3968428d0f1SAndriy Gapon #endif 3978428d0f1SAndriy Gapon #if !defined(BROKEN_KEYBOARD_RESET) 3988428d0f1SAndriy Gapon /* 3998428d0f1SAndriy Gapon * Attempt to do a CPU reset via the keyboard controller, 4008428d0f1SAndriy Gapon * do not turn off GateA20, as any machine that fails 4018428d0f1SAndriy Gapon * to do the reset here would then end up in no man's land. 4028428d0f1SAndriy Gapon */ 4038428d0f1SAndriy Gapon outb(IO_KBD + 4, 0xFE); 4048428d0f1SAndriy Gapon DELAY(500000); /* wait 0.5 sec to see if that did it */ 4058428d0f1SAndriy Gapon #endif 4068428d0f1SAndriy Gapon 4078428d0f1SAndriy Gapon /* 4088428d0f1SAndriy Gapon * Attempt to force a reset via the Reset Control register at 4098428d0f1SAndriy Gapon * I/O port 0xcf9. Bit 2 forces a system reset when it 4108428d0f1SAndriy Gapon * transitions from 0 to 1. Bit 1 selects the type of reset 4118428d0f1SAndriy Gapon * to attempt: 0 selects a "soft" reset, and 1 selects a 4128428d0f1SAndriy Gapon * "hard" reset. We try a "hard" reset. The first write sets 4138428d0f1SAndriy Gapon * bit 1 to select a "hard" reset and clears bit 2. The 4148428d0f1SAndriy Gapon * second write forces a 0 -> 1 transition in bit 2 to trigger 4158428d0f1SAndriy Gapon * a reset. 4168428d0f1SAndriy Gapon */ 4178428d0f1SAndriy Gapon outb(0xcf9, 0x2); 4188428d0f1SAndriy Gapon outb(0xcf9, 0x6); 4198428d0f1SAndriy Gapon DELAY(500000); /* wait 0.5 sec to see if that did it */ 4208428d0f1SAndriy Gapon 4218428d0f1SAndriy Gapon /* 4228428d0f1SAndriy Gapon * Attempt to force a reset via the Fast A20 and Init register 4238428d0f1SAndriy Gapon * at I/O port 0x92. Bit 1 serves as an alternate A20 gate. 4248428d0f1SAndriy Gapon * Bit 0 asserts INIT# when set to 1. We are careful to only 4258428d0f1SAndriy Gapon * preserve bit 1 while setting bit 0. We also must clear bit 4268428d0f1SAndriy Gapon * 0 before setting it if it isn't already clear. 4278428d0f1SAndriy Gapon */ 4288428d0f1SAndriy Gapon b = inb(0x92); 4298428d0f1SAndriy Gapon if (b != 0xff) { 4308428d0f1SAndriy Gapon if ((b & 0x1) != 0) 4318428d0f1SAndriy Gapon outb(0x92, b & 0xfe); 4328428d0f1SAndriy Gapon outb(0x92, b | 0x1); 4338428d0f1SAndriy Gapon DELAY(500000); /* wait 0.5 sec to see if that did it */ 4348428d0f1SAndriy Gapon } 4358428d0f1SAndriy Gapon 4368428d0f1SAndriy Gapon printf("No known reset method worked, attempting CPU shutdown\n"); 4378428d0f1SAndriy Gapon DELAY(1000000); /* wait 1 sec for printf to complete */ 4388428d0f1SAndriy Gapon 4398428d0f1SAndriy Gapon /* Wipe the IDT. */ 4408428d0f1SAndriy Gapon null_idt.rd_limit = 0; 4418428d0f1SAndriy Gapon null_idt.rd_base = 0; 4428428d0f1SAndriy Gapon lidt(&null_idt); 4438428d0f1SAndriy Gapon 4448428d0f1SAndriy Gapon /* "good night, sweet prince .... <THUNK!>" */ 4458428d0f1SAndriy Gapon breakpoint(); 4468428d0f1SAndriy Gapon 4478428d0f1SAndriy Gapon /* NOTREACHED */ 4488428d0f1SAndriy Gapon while(1); 4498428d0f1SAndriy Gapon } 4508428d0f1SAndriy Gapon 4518428d0f1SAndriy Gapon #ifdef SMP 4528428d0f1SAndriy Gapon static void 453b7b25af0SAndriy Gapon cpu_reset_proxy(void) 4548428d0f1SAndriy Gapon { 4558428d0f1SAndriy Gapon 4568428d0f1SAndriy Gapon cpu_reset_proxy_active = 1; 4578428d0f1SAndriy Gapon while (cpu_reset_proxy_active == 1) 4588428d0f1SAndriy Gapon ia32_pause(); /* Wait for other cpu to see that we've started */ 4598428d0f1SAndriy Gapon 4608428d0f1SAndriy Gapon printf("cpu_reset_proxy: Stopped CPU %d\n", cpu_reset_proxyid); 4618428d0f1SAndriy Gapon DELAY(1000000); 4628428d0f1SAndriy Gapon cpu_reset_real(); 4638428d0f1SAndriy Gapon } 4648428d0f1SAndriy Gapon #endif 4658428d0f1SAndriy Gapon 4668428d0f1SAndriy Gapon void 467b7b25af0SAndriy Gapon cpu_reset(void) 4688428d0f1SAndriy Gapon { 4698428d0f1SAndriy Gapon #ifdef SMP 470665919aaSConrad Meyer struct monitorbuf *mb; 4718428d0f1SAndriy Gapon cpuset_t map; 4728428d0f1SAndriy Gapon u_int cnt; 4738428d0f1SAndriy Gapon 4748428d0f1SAndriy Gapon if (smp_started) { 4758428d0f1SAndriy Gapon map = all_cpus; 4768428d0f1SAndriy Gapon CPU_CLR(PCPU_GET(cpuid), &map); 477e2650af1SStefan Eßer CPU_ANDNOT(&map, &map, &stopped_cpus); 4788428d0f1SAndriy Gapon if (!CPU_EMPTY(&map)) { 4798428d0f1SAndriy Gapon printf("cpu_reset: Stopping other CPUs\n"); 4808428d0f1SAndriy Gapon stop_cpus(map); 4818428d0f1SAndriy Gapon } 4828428d0f1SAndriy Gapon 4838428d0f1SAndriy Gapon if (PCPU_GET(cpuid) != 0) { 4848428d0f1SAndriy Gapon cpu_reset_proxyid = PCPU_GET(cpuid); 4858428d0f1SAndriy Gapon cpustop_restartfunc = cpu_reset_proxy; 4868428d0f1SAndriy Gapon cpu_reset_proxy_active = 0; 4878428d0f1SAndriy Gapon printf("cpu_reset: Restarting BSP\n"); 4888428d0f1SAndriy Gapon 4898428d0f1SAndriy Gapon /* Restart CPU #0. */ 4908428d0f1SAndriy Gapon CPU_SETOF(0, &started_cpus); 491665919aaSConrad Meyer mb = &pcpu_find(0)->pc_monitorbuf; 492665919aaSConrad Meyer atomic_store_int(&mb->stop_state, 493665919aaSConrad Meyer MONITOR_STOPSTATE_RUNNING); 4948428d0f1SAndriy Gapon 4958428d0f1SAndriy Gapon cnt = 0; 4968428d0f1SAndriy Gapon while (cpu_reset_proxy_active == 0 && cnt < 10000000) { 4978428d0f1SAndriy Gapon ia32_pause(); 4988428d0f1SAndriy Gapon cnt++; /* Wait for BSP to announce restart */ 4998428d0f1SAndriy Gapon } 5008428d0f1SAndriy Gapon if (cpu_reset_proxy_active == 0) { 5018428d0f1SAndriy Gapon printf("cpu_reset: Failed to restart BSP\n"); 5028428d0f1SAndriy Gapon } else { 5038428d0f1SAndriy Gapon cpu_reset_proxy_active = 2; 5048428d0f1SAndriy Gapon while (1) 5058428d0f1SAndriy Gapon ia32_pause(); 5068428d0f1SAndriy Gapon /* NOTREACHED */ 5078428d0f1SAndriy Gapon } 5088428d0f1SAndriy Gapon } 5098428d0f1SAndriy Gapon } 5108428d0f1SAndriy Gapon #endif 5118428d0f1SAndriy Gapon cpu_reset_real(); 5128428d0f1SAndriy Gapon /* NOTREACHED */ 5138428d0f1SAndriy Gapon } 5148428d0f1SAndriy Gapon 515b57a73f8SKonstantin Belousov bool 516b57a73f8SKonstantin Belousov cpu_mwait_usable(void) 517b57a73f8SKonstantin Belousov { 518b57a73f8SKonstantin Belousov 519b57a73f8SKonstantin Belousov return ((cpu_feature2 & CPUID2_MON) != 0 && ((cpu_mon_mwait_flags & 520b57a73f8SKonstantin Belousov (CPUID5_MON_MWAIT_EXT | CPUID5_MWAIT_INTRBREAK)) == 521b57a73f8SKonstantin Belousov (CPUID5_MON_MWAIT_EXT | CPUID5_MWAIT_INTRBREAK))); 522b57a73f8SKonstantin Belousov } 523b57a73f8SKonstantin Belousov 524dfe7b3bfSKonstantin Belousov void (*cpu_idle_hook)(sbintime_t) = NULL; /* ACPI idle hook. */ 525d3ba71b2SKonstantin Belousov 526d3ba71b2SKonstantin Belousov int cpu_amdc1e_bug = 0; /* AMD C1E APIC workaround required. */ 527d3ba71b2SKonstantin Belousov 528dfe7b3bfSKonstantin Belousov static int idle_mwait = 1; /* Use MONITOR/MWAIT for short idle. */ 529dfe7b3bfSKonstantin Belousov SYSCTL_INT(_machdep, OID_AUTO, idle_mwait, CTLFLAG_RWTUN, &idle_mwait, 530dfe7b3bfSKonstantin Belousov 0, "Use MONITOR/MWAIT for short idle"); 531dfe7b3bfSKonstantin Belousov 53203f868b1SMark Johnston static bool 53303f868b1SMark Johnston cpu_idle_enter(int *statep, int newstate) 534dfe7b3bfSKonstantin Belousov { 53503f868b1SMark Johnston KASSERT(atomic_load_int(statep) == STATE_RUNNING, 53603f868b1SMark Johnston ("%s: state %d", __func__, atomic_load_int(statep))); 537dfe7b3bfSKonstantin Belousov 53803f868b1SMark Johnston /* 53903f868b1SMark Johnston * A fence is needed to prevent reordering of the load in 54003f868b1SMark Johnston * sched_runnable() with this store to the idle state word. Without it, 54103f868b1SMark Johnston * cpu_idle_wakeup() can observe the state as STATE_RUNNING after having 54203f868b1SMark Johnston * added load to the queue, and elide an IPI. Then, sched_runnable() 54303f868b1SMark Johnston * can observe tdq_load == 0, so the CPU ends up idling with pending 54403f868b1SMark Johnston * work. tdq_notify() similarly ensures that a prior update to tdq_load 54503f868b1SMark Johnston * is visible before calling cpu_idle_wakeup(). 54603f868b1SMark Johnston */ 54703f868b1SMark Johnston atomic_store_int(statep, newstate); 54803f868b1SMark Johnston #if defined(SCHED_ULE) && defined(SMP) 54903f868b1SMark Johnston atomic_thread_fence_seq_cst(); 55003f868b1SMark Johnston #endif 551dfe7b3bfSKonstantin Belousov 552dfe7b3bfSKonstantin Belousov /* 553dfe7b3bfSKonstantin Belousov * Since we may be in a critical section from cpu_idle(), if 554dfe7b3bfSKonstantin Belousov * an interrupt fires during that critical section we may have 555dfe7b3bfSKonstantin Belousov * a pending preemption. If the CPU halts, then that thread 556dfe7b3bfSKonstantin Belousov * may not execute until a later interrupt awakens the CPU. 557dfe7b3bfSKonstantin Belousov * To handle this race, check for a runnable thread after 558dfe7b3bfSKonstantin Belousov * disabling interrupts and immediately return if one is 559dfe7b3bfSKonstantin Belousov * found. Also, we must absolutely guarentee that hlt is 560dfe7b3bfSKonstantin Belousov * the next instruction after sti. This ensures that any 561dfe7b3bfSKonstantin Belousov * interrupt that fires after the call to disable_intr() will 562dfe7b3bfSKonstantin Belousov * immediately awaken the CPU from hlt. Finally, please note 563dfe7b3bfSKonstantin Belousov * that on x86 this works fine because of interrupts enabled only 564dfe7b3bfSKonstantin Belousov * after the instruction following sti takes place, while IF is set 565dfe7b3bfSKonstantin Belousov * to 1 immediately, allowing hlt instruction to acknowledge the 566dfe7b3bfSKonstantin Belousov * interrupt. 567dfe7b3bfSKonstantin Belousov */ 568dfe7b3bfSKonstantin Belousov disable_intr(); 56903f868b1SMark Johnston if (sched_runnable()) { 570dfe7b3bfSKonstantin Belousov enable_intr(); 57103f868b1SMark Johnston atomic_store_int(statep, STATE_RUNNING); 57203f868b1SMark Johnston return (false); 57303f868b1SMark Johnston } else { 57403f868b1SMark Johnston return (true); 57503f868b1SMark Johnston } 57603f868b1SMark Johnston } 57703f868b1SMark Johnston 57803f868b1SMark Johnston static void 57903f868b1SMark Johnston cpu_idle_exit(int *statep) 58003f868b1SMark Johnston { 58103f868b1SMark Johnston atomic_store_int(statep, STATE_RUNNING); 58203f868b1SMark Johnston } 58303f868b1SMark Johnston 58403f868b1SMark Johnston static void 58503f868b1SMark Johnston cpu_idle_acpi(sbintime_t sbt) 58603f868b1SMark Johnston { 58703f868b1SMark Johnston int *state; 58803f868b1SMark Johnston 58903f868b1SMark Johnston state = &PCPU_PTR(monitorbuf)->idle_state; 59003f868b1SMark Johnston if (cpu_idle_enter(state, STATE_SLEEPING)) { 59103f868b1SMark Johnston if (cpu_idle_hook) 59203f868b1SMark Johnston cpu_idle_hook(sbt); 593dfe7b3bfSKonstantin Belousov else 594b57a73f8SKonstantin Belousov acpi_cpu_c1(); 59503f868b1SMark Johnston cpu_idle_exit(state); 59603f868b1SMark Johnston } 59703f868b1SMark Johnston } 59803f868b1SMark Johnston 59903f868b1SMark Johnston static void 60003f868b1SMark Johnston cpu_idle_hlt(sbintime_t sbt) 60103f868b1SMark Johnston { 60203f868b1SMark Johnston int *state; 60303f868b1SMark Johnston 60403f868b1SMark Johnston state = &PCPU_PTR(monitorbuf)->idle_state; 60503f868b1SMark Johnston if (cpu_idle_enter(state, STATE_SLEEPING)) { 60603f868b1SMark Johnston acpi_cpu_c1(); 607a5bd21d0SKonstantin Belousov atomic_store_int(state, STATE_RUNNING); 608dfe7b3bfSKonstantin Belousov } 60903f868b1SMark Johnston } 610dfe7b3bfSKonstantin Belousov 611dfe7b3bfSKonstantin Belousov static void 612dfe7b3bfSKonstantin Belousov cpu_idle_mwait(sbintime_t sbt) 613dfe7b3bfSKonstantin Belousov { 614dfe7b3bfSKonstantin Belousov int *state; 615dfe7b3bfSKonstantin Belousov 61683dc49beSConrad Meyer state = &PCPU_PTR(monitorbuf)->idle_state; 61703f868b1SMark Johnston if (cpu_idle_enter(state, STATE_MWAIT)) { 618dfe7b3bfSKonstantin Belousov cpu_monitor(state, 0, 0); 619a5bd21d0SKonstantin Belousov if (atomic_load_int(state) == STATE_MWAIT) 620dfe7b3bfSKonstantin Belousov __asm __volatile("sti; mwait" : : "a" (MWAIT_C1), "c" (0)); 621dfe7b3bfSKonstantin Belousov else 622dfe7b3bfSKonstantin Belousov enable_intr(); 62303f868b1SMark Johnston cpu_idle_exit(state); 62403f868b1SMark Johnston } 625dfe7b3bfSKonstantin Belousov } 626dfe7b3bfSKonstantin Belousov 627dfe7b3bfSKonstantin Belousov static void 628dfe7b3bfSKonstantin Belousov cpu_idle_spin(sbintime_t sbt) 629dfe7b3bfSKonstantin Belousov { 630dfe7b3bfSKonstantin Belousov int *state; 631dfe7b3bfSKonstantin Belousov int i; 632dfe7b3bfSKonstantin Belousov 63383dc49beSConrad Meyer state = &PCPU_PTR(monitorbuf)->idle_state; 634a5bd21d0SKonstantin Belousov atomic_store_int(state, STATE_RUNNING); 635dfe7b3bfSKonstantin Belousov 636dfe7b3bfSKonstantin Belousov /* 637dfe7b3bfSKonstantin Belousov * The sched_runnable() call is racy but as long as there is 638dfe7b3bfSKonstantin Belousov * a loop missing it one time will have just a little impact if any 639dfe7b3bfSKonstantin Belousov * (and it is much better than missing the check at all). 640dfe7b3bfSKonstantin Belousov */ 641dfe7b3bfSKonstantin Belousov for (i = 0; i < 1000; i++) { 642dfe7b3bfSKonstantin Belousov if (sched_runnable()) 643dfe7b3bfSKonstantin Belousov return; 644dfe7b3bfSKonstantin Belousov cpu_spinwait(); 645dfe7b3bfSKonstantin Belousov } 646dfe7b3bfSKonstantin Belousov } 647dfe7b3bfSKonstantin Belousov 648dfe7b3bfSKonstantin Belousov void (*cpu_idle_fn)(sbintime_t) = cpu_idle_acpi; 649dfe7b3bfSKonstantin Belousov 650dfe7b3bfSKonstantin Belousov void 651dfe7b3bfSKonstantin Belousov cpu_idle(int busy) 652dfe7b3bfSKonstantin Belousov { 653dfe7b3bfSKonstantin Belousov uint64_t msr; 654dfe7b3bfSKonstantin Belousov sbintime_t sbt = -1; 655dfe7b3bfSKonstantin Belousov 656ece453d5SMark Johnston CTR1(KTR_SPARE2, "cpu_idle(%d)", busy); 657ed95805eSJohn Baldwin 658dfe7b3bfSKonstantin Belousov /* If we are busy - try to use fast methods. */ 659dfe7b3bfSKonstantin Belousov if (busy) { 660dfe7b3bfSKonstantin Belousov if ((cpu_feature2 & CPUID2_MON) && idle_mwait) { 661dfe7b3bfSKonstantin Belousov cpu_idle_mwait(busy); 662dfe7b3bfSKonstantin Belousov goto out; 663dfe7b3bfSKonstantin Belousov } 664dfe7b3bfSKonstantin Belousov } 665dfe7b3bfSKonstantin Belousov 666dfe7b3bfSKonstantin Belousov /* If we have time - switch timers into idle mode. */ 667dfe7b3bfSKonstantin Belousov if (!busy) { 668dfe7b3bfSKonstantin Belousov critical_enter(); 669dfe7b3bfSKonstantin Belousov sbt = cpu_idleclock(); 670dfe7b3bfSKonstantin Belousov } 671dfe7b3bfSKonstantin Belousov 672dfe7b3bfSKonstantin Belousov /* Apply AMD APIC timer C1E workaround. */ 673d3ba71b2SKonstantin Belousov if (cpu_amdc1e_bug && cpu_disable_c3_sleep) { 674dfe7b3bfSKonstantin Belousov msr = rdmsr(MSR_AMDK8_IPM); 675d3ba71b2SKonstantin Belousov if ((msr & (AMDK8_SMIONCMPHALT | AMDK8_C1EONCMPHALT)) != 0) 676d3ba71b2SKonstantin Belousov wrmsr(MSR_AMDK8_IPM, msr & ~(AMDK8_SMIONCMPHALT | 677d3ba71b2SKonstantin Belousov AMDK8_C1EONCMPHALT)); 678dfe7b3bfSKonstantin Belousov } 679dfe7b3bfSKonstantin Belousov 680dfe7b3bfSKonstantin Belousov /* Call main idle method. */ 681dfe7b3bfSKonstantin Belousov cpu_idle_fn(sbt); 682dfe7b3bfSKonstantin Belousov 683dfe7b3bfSKonstantin Belousov /* Switch timers back into active mode. */ 684dfe7b3bfSKonstantin Belousov if (!busy) { 685dfe7b3bfSKonstantin Belousov cpu_activeclock(); 686dfe7b3bfSKonstantin Belousov critical_exit(); 687dfe7b3bfSKonstantin Belousov } 688dfe7b3bfSKonstantin Belousov out: 689ece453d5SMark Johnston CTR1(KTR_SPARE2, "cpu_idle(%d) done", busy); 690dfe7b3bfSKonstantin Belousov } 691dfe7b3bfSKonstantin Belousov 6923f3937b4SKonstantin Belousov static int cpu_idle_apl31_workaround; 6933f3937b4SKonstantin Belousov SYSCTL_INT(_machdep, OID_AUTO, idle_apl31, CTLFLAG_RW, 6943f3937b4SKonstantin Belousov &cpu_idle_apl31_workaround, 0, 695160be7ccSKonstantin Belousov "Apollo Lake APL31 MWAIT bug workaround"); 6963f3937b4SKonstantin Belousov 697dfe7b3bfSKonstantin Belousov int 698dfe7b3bfSKonstantin Belousov cpu_idle_wakeup(int cpu) 699dfe7b3bfSKonstantin Belousov { 70083dc49beSConrad Meyer struct monitorbuf *mb; 701dfe7b3bfSKonstantin Belousov int *state; 702dfe7b3bfSKonstantin Belousov 70383dc49beSConrad Meyer mb = &pcpu_find(cpu)->pc_monitorbuf; 70483dc49beSConrad Meyer state = &mb->idle_state; 705a5bd21d0SKonstantin Belousov switch (atomic_load_int(state)) { 706a5bd21d0SKonstantin Belousov case STATE_SLEEPING: 707dfe7b3bfSKonstantin Belousov return (0); 708a5bd21d0SKonstantin Belousov case STATE_MWAIT: 709a5bd21d0SKonstantin Belousov atomic_store_int(state, STATE_RUNNING); 7103f3937b4SKonstantin Belousov return (cpu_idle_apl31_workaround ? 0 : 1); 711a5bd21d0SKonstantin Belousov case STATE_RUNNING: 712a5bd21d0SKonstantin Belousov return (1); 713a5bd21d0SKonstantin Belousov default: 714a5bd21d0SKonstantin Belousov panic("bad monitor state"); 715a5bd21d0SKonstantin Belousov return (1); 716a5bd21d0SKonstantin Belousov } 717dfe7b3bfSKonstantin Belousov } 718dfe7b3bfSKonstantin Belousov 719dfe7b3bfSKonstantin Belousov /* 720dfe7b3bfSKonstantin Belousov * Ordered by speed/power consumption. 721dfe7b3bfSKonstantin Belousov */ 722a5f472c5SKonstantin Belousov static struct { 723dfe7b3bfSKonstantin Belousov void *id_fn; 724dfe7b3bfSKonstantin Belousov char *id_name; 725a5f472c5SKonstantin Belousov int id_cpuid2_flag; 726dfe7b3bfSKonstantin Belousov } idle_tbl[] = { 727a5f472c5SKonstantin Belousov { .id_fn = cpu_idle_spin, .id_name = "spin" }, 728a5f472c5SKonstantin Belousov { .id_fn = cpu_idle_mwait, .id_name = "mwait", 729a5f472c5SKonstantin Belousov .id_cpuid2_flag = CPUID2_MON }, 730a5f472c5SKonstantin Belousov { .id_fn = cpu_idle_hlt, .id_name = "hlt" }, 731a5f472c5SKonstantin Belousov { .id_fn = cpu_idle_acpi, .id_name = "acpi" }, 732dfe7b3bfSKonstantin Belousov }; 733dfe7b3bfSKonstantin Belousov 734dfe7b3bfSKonstantin Belousov static int 735dfe7b3bfSKonstantin Belousov idle_sysctl_available(SYSCTL_HANDLER_ARGS) 736dfe7b3bfSKonstantin Belousov { 737dfe7b3bfSKonstantin Belousov char *avail, *p; 738dfe7b3bfSKonstantin Belousov int error; 739dfe7b3bfSKonstantin Belousov int i; 740dfe7b3bfSKonstantin Belousov 741dfe7b3bfSKonstantin Belousov avail = malloc(256, M_TEMP, M_WAITOK); 742dfe7b3bfSKonstantin Belousov p = avail; 743a5f472c5SKonstantin Belousov for (i = 0; i < nitems(idle_tbl); i++) { 744a5f472c5SKonstantin Belousov if (idle_tbl[i].id_cpuid2_flag != 0 && 745a5f472c5SKonstantin Belousov (cpu_feature2 & idle_tbl[i].id_cpuid2_flag) == 0) 746dfe7b3bfSKonstantin Belousov continue; 747dfe7b3bfSKonstantin Belousov if (strcmp(idle_tbl[i].id_name, "acpi") == 0 && 748dfe7b3bfSKonstantin Belousov cpu_idle_hook == NULL) 749dfe7b3bfSKonstantin Belousov continue; 750dfe7b3bfSKonstantin Belousov p += sprintf(p, "%s%s", p != avail ? ", " : "", 751dfe7b3bfSKonstantin Belousov idle_tbl[i].id_name); 752dfe7b3bfSKonstantin Belousov } 753dfe7b3bfSKonstantin Belousov error = sysctl_handle_string(oidp, avail, 0, req); 754dfe7b3bfSKonstantin Belousov free(avail, M_TEMP); 755dfe7b3bfSKonstantin Belousov return (error); 756dfe7b3bfSKonstantin Belousov } 757dfe7b3bfSKonstantin Belousov 7587029da5cSPawel Biernacki SYSCTL_PROC(_machdep, OID_AUTO, idle_available, 7591d6fb900SAlexander Motin CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE, 7607029da5cSPawel Biernacki 0, 0, idle_sysctl_available, "A", 7617029da5cSPawel Biernacki "list of available idle functions"); 762dfe7b3bfSKonstantin Belousov 76355ba21d4SKonstantin Belousov static bool 764a5f472c5SKonstantin Belousov cpu_idle_selector(const char *new_idle_name) 76555ba21d4SKonstantin Belousov { 76655ba21d4SKonstantin Belousov int i; 76755ba21d4SKonstantin Belousov 768a5f472c5SKonstantin Belousov for (i = 0; i < nitems(idle_tbl); i++) { 769a5f472c5SKonstantin Belousov if (idle_tbl[i].id_cpuid2_flag != 0 && 770a5f472c5SKonstantin Belousov (cpu_feature2 & idle_tbl[i].id_cpuid2_flag) == 0) 77155ba21d4SKonstantin Belousov continue; 77255ba21d4SKonstantin Belousov if (strcmp(idle_tbl[i].id_name, "acpi") == 0 && 77355ba21d4SKonstantin Belousov cpu_idle_hook == NULL) 77455ba21d4SKonstantin Belousov continue; 77555ba21d4SKonstantin Belousov if (strcmp(idle_tbl[i].id_name, new_idle_name)) 77655ba21d4SKonstantin Belousov continue; 77755ba21d4SKonstantin Belousov cpu_idle_fn = idle_tbl[i].id_fn; 77855ba21d4SKonstantin Belousov if (bootverbose) 77955ba21d4SKonstantin Belousov printf("CPU idle set to %s\n", idle_tbl[i].id_name); 78055ba21d4SKonstantin Belousov return (true); 78155ba21d4SKonstantin Belousov } 78255ba21d4SKonstantin Belousov return (false); 78355ba21d4SKonstantin Belousov } 78455ba21d4SKonstantin Belousov 785dfe7b3bfSKonstantin Belousov static int 786a5f472c5SKonstantin Belousov cpu_idle_sysctl(SYSCTL_HANDLER_ARGS) 787dfe7b3bfSKonstantin Belousov { 78855ba21d4SKonstantin Belousov char buf[16], *p; 78955ba21d4SKonstantin Belousov int error, i; 790dfe7b3bfSKonstantin Belousov 791dfe7b3bfSKonstantin Belousov p = "unknown"; 792a5f472c5SKonstantin Belousov for (i = 0; i < nitems(idle_tbl); i++) { 793dfe7b3bfSKonstantin Belousov if (idle_tbl[i].id_fn == cpu_idle_fn) { 794dfe7b3bfSKonstantin Belousov p = idle_tbl[i].id_name; 795dfe7b3bfSKonstantin Belousov break; 796dfe7b3bfSKonstantin Belousov } 797dfe7b3bfSKonstantin Belousov } 798dfe7b3bfSKonstantin Belousov strncpy(buf, p, sizeof(buf)); 799dfe7b3bfSKonstantin Belousov error = sysctl_handle_string(oidp, buf, sizeof(buf), req); 800dfe7b3bfSKonstantin Belousov if (error != 0 || req->newptr == NULL) 801dfe7b3bfSKonstantin Belousov return (error); 802a5f472c5SKonstantin Belousov return (cpu_idle_selector(buf) ? 0 : EINVAL); 803dfe7b3bfSKonstantin Belousov } 804dfe7b3bfSKonstantin Belousov 8057029da5cSPawel Biernacki SYSCTL_PROC(_machdep, OID_AUTO, idle, 8061d6fb900SAlexander Motin CTLTYPE_STRING | CTLFLAG_RW | CTLFLAG_MPSAFE, 8077029da5cSPawel Biernacki 0, 0, cpu_idle_sysctl, "A", 8087029da5cSPawel Biernacki "currently selected idle function"); 809835c2787SKonstantin Belousov 81055ba21d4SKonstantin Belousov static void 811a5f472c5SKonstantin Belousov cpu_idle_tun(void *unused __unused) 81255ba21d4SKonstantin Belousov { 81355ba21d4SKonstantin Belousov char tunvar[16]; 81455ba21d4SKonstantin Belousov 81555ba21d4SKonstantin Belousov if (TUNABLE_STR_FETCH("machdep.idle", tunvar, sizeof(tunvar))) 816a5f472c5SKonstantin Belousov cpu_idle_selector(tunvar); 81745ed991dSKonstantin Belousov else if (cpu_vendor_id == CPU_VENDOR_AMD && 81845ed991dSKonstantin Belousov CPUID_TO_FAMILY(cpu_id) == 0x17 && CPUID_TO_MODEL(cpu_id) == 0x1) { 81945ed991dSKonstantin Belousov /* Ryzen erratas 1057, 1109. */ 82045ed991dSKonstantin Belousov cpu_idle_selector("hlt"); 82145ed991dSKonstantin Belousov idle_mwait = 0; 822665919aaSConrad Meyer mwait_cpustop_broken = true; 82345ed991dSKonstantin Belousov } 82445ed991dSKonstantin Belousov 825b223c1f1SCorvin Köhne if (cpu_vendor_id == CPU_VENDOR_INTEL && 826*122405c9SCorvin Köhne CPUID_TO_FAMILY(cpu_id) == 0x6 && CPUID_TO_MODEL(cpu_id) == 0x5c) { 8273f3937b4SKonstantin Belousov /* 828160be7ccSKonstantin Belousov * Apollo Lake errata APL31 (public errata APL30). 829160be7ccSKonstantin Belousov * Stores to the armed address range may not trigger 830160be7ccSKonstantin Belousov * MWAIT to resume execution. OS needs to use 831160be7ccSKonstantin Belousov * interrupts to wake processors from MWAIT-induced 832160be7ccSKonstantin Belousov * sleep states. 8333f3937b4SKonstantin Belousov */ 8343f3937b4SKonstantin Belousov cpu_idle_apl31_workaround = 1; 835665919aaSConrad Meyer mwait_cpustop_broken = true; 8363f3937b4SKonstantin Belousov } 8373f3937b4SKonstantin Belousov TUNABLE_INT_FETCH("machdep.idle_apl31", &cpu_idle_apl31_workaround); 83855ba21d4SKonstantin Belousov } 839a5f472c5SKonstantin Belousov SYSINIT(cpu_idle_tun, SI_SUB_CPU, SI_ORDER_MIDDLE, cpu_idle_tun, NULL); 84055ba21d4SKonstantin Belousov 841ba0ced82SEric van Gyzen static int panic_on_nmi = 0xff; 842295f4b6cSKonstantin Belousov SYSCTL_INT(_machdep, OID_AUTO, panic_on_nmi, CTLFLAG_RWTUN, 843295f4b6cSKonstantin Belousov &panic_on_nmi, 0, 844ba0ced82SEric van Gyzen "Panic on NMI: 1 = H/W failure; 2 = unknown; 0xff = all"); 845835c2787SKonstantin Belousov int nmi_is_broadcast = 1; 846835c2787SKonstantin Belousov SYSCTL_INT(_machdep, OID_AUTO, nmi_is_broadcast, CTLFLAG_RWTUN, 847835c2787SKonstantin Belousov &nmi_is_broadcast, 0, 848835c2787SKonstantin Belousov "Chipset NMI is broadcast"); 849855e49f3SAlexander Motin int (*apei_nmi)(void); 850835c2787SKonstantin Belousov 851295f4b6cSKonstantin Belousov void 852295f4b6cSKonstantin Belousov nmi_call_kdb(u_int cpu, u_int type, struct trapframe *frame) 853835c2787SKonstantin Belousov { 8540fb3a72aSAndriy Gapon bool claimed = false; 855835c2787SKonstantin Belousov 8560fb3a72aSAndriy Gapon #ifdef DEV_ISA 857835c2787SKonstantin Belousov /* machine/parity/power fail/"kitchen sink" faults */ 8580fb3a72aSAndriy Gapon if (isa_nmi(frame->tf_err)) { 8590fb3a72aSAndriy Gapon claimed = true; 860ba0ced82SEric van Gyzen if ((panic_on_nmi & 1) != 0) 8610fb3a72aSAndriy Gapon panic("NMI indicates hardware failure"); 8620fb3a72aSAndriy Gapon } 8630fb3a72aSAndriy Gapon #endif /* DEV_ISA */ 864ba0ced82SEric van Gyzen 865855e49f3SAlexander Motin /* ACPI Platform Error Interfaces callback. */ 866855e49f3SAlexander Motin if (apei_nmi != NULL && (*apei_nmi)()) 867855e49f3SAlexander Motin claimed = true; 868855e49f3SAlexander Motin 869835c2787SKonstantin Belousov /* 870ba0ced82SEric van Gyzen * NMIs can be useful for debugging. They can be hooked up to a 871ba0ced82SEric van Gyzen * pushbutton, usually on an ISA, PCI, or PCIe card. They can also be 872ba0ced82SEric van Gyzen * generated by an IPMI BMC, either manually or in response to a 873ba0ced82SEric van Gyzen * watchdog timeout. For example, see the "power diag" command in 874ba0ced82SEric van Gyzen * ports/sysutils/ipmitool. They can also be generated by a 875ba0ced82SEric van Gyzen * hypervisor; see "bhyvectl --inject-nmi". 876835c2787SKonstantin Belousov */ 877ba0ced82SEric van Gyzen 878ba0ced82SEric van Gyzen #ifdef KDB 879ba0ced82SEric van Gyzen if (!claimed && (panic_on_nmi & 2) != 0) { 880ba0ced82SEric van Gyzen if (debugger_on_panic) { 881835c2787SKonstantin Belousov printf("NMI/cpu%d ... going to debugger\n", cpu); 882ba0ced82SEric van Gyzen claimed = kdb_trap(type, 0, frame); 883ba0ced82SEric van Gyzen } 884835c2787SKonstantin Belousov } 885835c2787SKonstantin Belousov #endif /* KDB */ 886ba0ced82SEric van Gyzen 887ba0ced82SEric van Gyzen if (!claimed && panic_on_nmi != 0) 888ba0ced82SEric van Gyzen panic("NMI"); 889295f4b6cSKonstantin Belousov } 890835c2787SKonstantin Belousov 891295f4b6cSKonstantin Belousov void 892295f4b6cSKonstantin Belousov nmi_handle_intr(u_int type, struct trapframe *frame) 893835c2787SKonstantin Belousov { 894835c2787SKonstantin Belousov 895835c2787SKonstantin Belousov #ifdef SMP 896295f4b6cSKonstantin Belousov if (nmi_is_broadcast) { 897295f4b6cSKonstantin Belousov nmi_call_kdb_smp(type, frame); 898295f4b6cSKonstantin Belousov return; 899295f4b6cSKonstantin Belousov } 900835c2787SKonstantin Belousov #endif 9011d6dfd12SKonstantin Belousov nmi_call_kdb(PCPU_GET(cpuid), type, frame); 902835c2787SKonstantin Belousov } 903319117fdSKonstantin Belousov 904a324b7f7SKonstantin Belousov static int hw_ibrs_active; 905a324b7f7SKonstantin Belousov int hw_ibrs_ibpb_active; 906319117fdSKonstantin Belousov int hw_ibrs_disable = 1; 907319117fdSKonstantin Belousov 908319117fdSKonstantin Belousov SYSCTL_INT(_hw, OID_AUTO, ibrs_active, CTLFLAG_RD, &hw_ibrs_active, 0, 909b31b965eSKonstantin Belousov "Indirect Branch Restricted Speculation active"); 910319117fdSKonstantin Belousov 9117029da5cSPawel Biernacki SYSCTL_NODE(_machdep_mitigations, OID_AUTO, ibrs, 9127029da5cSPawel Biernacki CTLFLAG_RW | CTLFLAG_MPSAFE, 0, 913961aacb1SScott Long "Indirect Branch Restricted Speculation active"); 914961aacb1SScott Long 915961aacb1SScott Long SYSCTL_INT(_machdep_mitigations_ibrs, OID_AUTO, active, CTLFLAG_RD, 916961aacb1SScott Long &hw_ibrs_active, 0, "Indirect Branch Restricted Speculation active"); 917961aacb1SScott Long 918319117fdSKonstantin Belousov void 919a324b7f7SKonstantin Belousov hw_ibrs_recalculate(bool for_all_cpus) 920319117fdSKonstantin Belousov { 921319117fdSKonstantin Belousov if ((cpu_ia32_arch_caps & IA32_ARCH_CAP_IBRS_ALL) != 0) { 922a324b7f7SKonstantin Belousov x86_msr_op(MSR_IA32_SPEC_CTRL, (for_all_cpus ? 923d0bc4b46SKonstantin Belousov MSR_OP_RENDEZVOUS_ALL : MSR_OP_LOCAL) | 924a324b7f7SKonstantin Belousov (hw_ibrs_disable != 0 ? MSR_OP_ANDNOT : MSR_OP_OR), 925d0bc4b46SKonstantin Belousov IA32_SPEC_CTRL_IBRS, NULL); 926a324b7f7SKonstantin Belousov hw_ibrs_active = hw_ibrs_disable == 0; 927a324b7f7SKonstantin Belousov hw_ibrs_ibpb_active = 0; 928a324b7f7SKonstantin Belousov } else { 929a324b7f7SKonstantin Belousov hw_ibrs_active = hw_ibrs_ibpb_active = (cpu_stdext_feature3 & 930a324b7f7SKonstantin Belousov CPUID_STDEXT3_IBPB) != 0 && !hw_ibrs_disable; 931319117fdSKonstantin Belousov } 932319117fdSKonstantin Belousov } 933319117fdSKonstantin Belousov 934319117fdSKonstantin Belousov static int 935319117fdSKonstantin Belousov hw_ibrs_disable_handler(SYSCTL_HANDLER_ARGS) 936319117fdSKonstantin Belousov { 937319117fdSKonstantin Belousov int error, val; 938319117fdSKonstantin Belousov 939319117fdSKonstantin Belousov val = hw_ibrs_disable; 940319117fdSKonstantin Belousov error = sysctl_handle_int(oidp, &val, 0, req); 941319117fdSKonstantin Belousov if (error != 0 || req->newptr == NULL) 942319117fdSKonstantin Belousov return (error); 943319117fdSKonstantin Belousov hw_ibrs_disable = val != 0; 944a324b7f7SKonstantin Belousov hw_ibrs_recalculate(true); 945319117fdSKonstantin Belousov return (0); 946319117fdSKonstantin Belousov } 947319117fdSKonstantin Belousov SYSCTL_PROC(_hw, OID_AUTO, ibrs_disable, CTLTYPE_INT | CTLFLAG_RWTUN | 948319117fdSKonstantin Belousov CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0, hw_ibrs_disable_handler, "I", 949b31b965eSKonstantin Belousov "Disable Indirect Branch Restricted Speculation"); 9508fbcc334SKonstantin Belousov 951961aacb1SScott Long SYSCTL_PROC(_machdep_mitigations_ibrs, OID_AUTO, disable, CTLTYPE_INT | 952961aacb1SScott Long CTLFLAG_RWTUN | CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0, 953961aacb1SScott Long hw_ibrs_disable_handler, "I", 954961aacb1SScott Long "Disable Indirect Branch Restricted Speculation"); 955961aacb1SScott Long 9563621ba1eSKonstantin Belousov int hw_ssb_active; 9573621ba1eSKonstantin Belousov int hw_ssb_disable; 9583621ba1eSKonstantin Belousov 9593621ba1eSKonstantin Belousov SYSCTL_INT(_hw, OID_AUTO, spec_store_bypass_disable_active, CTLFLAG_RD, 9603621ba1eSKonstantin Belousov &hw_ssb_active, 0, 9613621ba1eSKonstantin Belousov "Speculative Store Bypass Disable active"); 9623621ba1eSKonstantin Belousov 9637029da5cSPawel Biernacki SYSCTL_NODE(_machdep_mitigations, OID_AUTO, ssb, 9647029da5cSPawel Biernacki CTLFLAG_RW | CTLFLAG_MPSAFE, 0, 965961aacb1SScott Long "Speculative Store Bypass Disable active"); 966961aacb1SScott Long 967961aacb1SScott Long SYSCTL_INT(_machdep_mitigations_ssb, OID_AUTO, active, CTLFLAG_RD, 968961aacb1SScott Long &hw_ssb_active, 0, "Speculative Store Bypass Disable active"); 969961aacb1SScott Long 9703621ba1eSKonstantin Belousov static void 9713621ba1eSKonstantin Belousov hw_ssb_set(bool enable, bool for_all_cpus) 9723621ba1eSKonstantin Belousov { 9733621ba1eSKonstantin Belousov 9743621ba1eSKonstantin Belousov if ((cpu_stdext_feature3 & CPUID_STDEXT3_SSBD) == 0) { 9753621ba1eSKonstantin Belousov hw_ssb_active = 0; 9763621ba1eSKonstantin Belousov return; 9773621ba1eSKonstantin Belousov } 9783621ba1eSKonstantin Belousov hw_ssb_active = enable; 979fa83f689SKonstantin Belousov x86_msr_op(MSR_IA32_SPEC_CTRL, 980fa83f689SKonstantin Belousov (enable ? MSR_OP_OR : MSR_OP_ANDNOT) | 981d0bc4b46SKonstantin Belousov (for_all_cpus ? MSR_OP_SCHED_ALL : MSR_OP_LOCAL), 982d0bc4b46SKonstantin Belousov IA32_SPEC_CTRL_SSBD, NULL); 9833621ba1eSKonstantin Belousov } 9843621ba1eSKonstantin Belousov 9853621ba1eSKonstantin Belousov void 9863621ba1eSKonstantin Belousov hw_ssb_recalculate(bool all_cpus) 9873621ba1eSKonstantin Belousov { 9883621ba1eSKonstantin Belousov 9893621ba1eSKonstantin Belousov switch (hw_ssb_disable) { 9903621ba1eSKonstantin Belousov default: 9913621ba1eSKonstantin Belousov hw_ssb_disable = 0; 9923621ba1eSKonstantin Belousov /* FALLTHROUGH */ 9933621ba1eSKonstantin Belousov case 0: /* off */ 9943621ba1eSKonstantin Belousov hw_ssb_set(false, all_cpus); 9953621ba1eSKonstantin Belousov break; 9963621ba1eSKonstantin Belousov case 1: /* on */ 9973621ba1eSKonstantin Belousov hw_ssb_set(true, all_cpus); 9983621ba1eSKonstantin Belousov break; 9993621ba1eSKonstantin Belousov case 2: /* auto */ 100023437573SKonstantin Belousov hw_ssb_set((cpu_ia32_arch_caps & IA32_ARCH_CAP_SSB_NO) != 0 ? 10013621ba1eSKonstantin Belousov false : true, all_cpus); 10023621ba1eSKonstantin Belousov break; 10033621ba1eSKonstantin Belousov } 10043621ba1eSKonstantin Belousov } 10053621ba1eSKonstantin Belousov 10063621ba1eSKonstantin Belousov static int 10073621ba1eSKonstantin Belousov hw_ssb_disable_handler(SYSCTL_HANDLER_ARGS) 10083621ba1eSKonstantin Belousov { 10093621ba1eSKonstantin Belousov int error, val; 10103621ba1eSKonstantin Belousov 10113621ba1eSKonstantin Belousov val = hw_ssb_disable; 10123621ba1eSKonstantin Belousov error = sysctl_handle_int(oidp, &val, 0, req); 10133621ba1eSKonstantin Belousov if (error != 0 || req->newptr == NULL) 10143621ba1eSKonstantin Belousov return (error); 10153621ba1eSKonstantin Belousov hw_ssb_disable = val; 10163621ba1eSKonstantin Belousov hw_ssb_recalculate(true); 10173621ba1eSKonstantin Belousov return (0); 10183621ba1eSKonstantin Belousov } 10193621ba1eSKonstantin Belousov SYSCTL_PROC(_hw, OID_AUTO, spec_store_bypass_disable, CTLTYPE_INT | 10203621ba1eSKonstantin Belousov CTLFLAG_RWTUN | CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0, 10213621ba1eSKonstantin Belousov hw_ssb_disable_handler, "I", 1022a212f56dSPiotr Pawel Stefaniak "Speculative Store Bypass Disable (0 - off, 1 - on, 2 - auto)"); 10233621ba1eSKonstantin Belousov 1024961aacb1SScott Long SYSCTL_PROC(_machdep_mitigations_ssb, OID_AUTO, disable, CTLTYPE_INT | 1025961aacb1SScott Long CTLFLAG_RWTUN | CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0, 1026961aacb1SScott Long hw_ssb_disable_handler, "I", 1027a212f56dSPiotr Pawel Stefaniak "Speculative Store Bypass Disable (0 - off, 1 - on, 2 - auto)"); 1028961aacb1SScott Long 10297355a02bSKonstantin Belousov int hw_mds_disable; 10307355a02bSKonstantin Belousov 10317355a02bSKonstantin Belousov /* 10327355a02bSKonstantin Belousov * Handler for Microarchitectural Data Sampling issues. Really not a 10337355a02bSKonstantin Belousov * pointer to C function: on amd64 the code must not change any CPU 10347355a02bSKonstantin Belousov * architectural state except possibly %rflags. Also, it is always 10357355a02bSKonstantin Belousov * called with interrupts disabled. 10367355a02bSKonstantin Belousov */ 10377355a02bSKonstantin Belousov void mds_handler_void(void); 10387355a02bSKonstantin Belousov void mds_handler_verw(void); 10397355a02bSKonstantin Belousov void mds_handler_ivb(void); 10407355a02bSKonstantin Belousov void mds_handler_bdw(void); 10417355a02bSKonstantin Belousov void mds_handler_skl_sse(void); 10427355a02bSKonstantin Belousov void mds_handler_skl_avx(void); 10437355a02bSKonstantin Belousov void mds_handler_skl_avx512(void); 10447355a02bSKonstantin Belousov void mds_handler_silvermont(void); 1045e2e0470dSKonstantin Belousov void (*mds_handler)(void) = mds_handler_void; 10467355a02bSKonstantin Belousov 10477355a02bSKonstantin Belousov static int 10487355a02bSKonstantin Belousov sysctl_hw_mds_disable_state_handler(SYSCTL_HANDLER_ARGS) 10497355a02bSKonstantin Belousov { 10507355a02bSKonstantin Belousov const char *state; 10517355a02bSKonstantin Belousov 10527355a02bSKonstantin Belousov if (mds_handler == mds_handler_void) 10537355a02bSKonstantin Belousov state = "inactive"; 10547355a02bSKonstantin Belousov else if (mds_handler == mds_handler_verw) 10557355a02bSKonstantin Belousov state = "VERW"; 10567355a02bSKonstantin Belousov else if (mds_handler == mds_handler_ivb) 10577355a02bSKonstantin Belousov state = "software IvyBridge"; 10587355a02bSKonstantin Belousov else if (mds_handler == mds_handler_bdw) 10597355a02bSKonstantin Belousov state = "software Broadwell"; 10607355a02bSKonstantin Belousov else if (mds_handler == mds_handler_skl_sse) 10617355a02bSKonstantin Belousov state = "software Skylake SSE"; 10627355a02bSKonstantin Belousov else if (mds_handler == mds_handler_skl_avx) 10637355a02bSKonstantin Belousov state = "software Skylake AVX"; 10647355a02bSKonstantin Belousov else if (mds_handler == mds_handler_skl_avx512) 10657355a02bSKonstantin Belousov state = "software Skylake AVX512"; 10667355a02bSKonstantin Belousov else if (mds_handler == mds_handler_silvermont) 10677355a02bSKonstantin Belousov state = "software Silvermont"; 10687355a02bSKonstantin Belousov else 10697355a02bSKonstantin Belousov state = "unknown"; 10707355a02bSKonstantin Belousov return (SYSCTL_OUT(req, state, strlen(state))); 10717355a02bSKonstantin Belousov } 10727355a02bSKonstantin Belousov 10737355a02bSKonstantin Belousov SYSCTL_PROC(_hw, OID_AUTO, mds_disable_state, 10747355a02bSKonstantin Belousov CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, 0, 10757355a02bSKonstantin Belousov sysctl_hw_mds_disable_state_handler, "A", 10767355a02bSKonstantin Belousov "Microarchitectural Data Sampling Mitigation state"); 10777355a02bSKonstantin Belousov 10787029da5cSPawel Biernacki SYSCTL_NODE(_machdep_mitigations, OID_AUTO, mds, 10797029da5cSPawel Biernacki CTLFLAG_RW | CTLFLAG_MPSAFE, 0, 1080961aacb1SScott Long "Microarchitectural Data Sampling Mitigation state"); 1081961aacb1SScott Long 1082961aacb1SScott Long SYSCTL_PROC(_machdep_mitigations_mds, OID_AUTO, state, 1083961aacb1SScott Long CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, 0, 1084961aacb1SScott Long sysctl_hw_mds_disable_state_handler, "A", 1085961aacb1SScott Long "Microarchitectural Data Sampling Mitigation state"); 1086961aacb1SScott Long 10877355a02bSKonstantin Belousov _Static_assert(__offsetof(struct pcpu, pc_mds_tmp) % 64 == 0, "MDS AVX512"); 10887355a02bSKonstantin Belousov 10897355a02bSKonstantin Belousov void 10907355a02bSKonstantin Belousov hw_mds_recalculate(void) 10917355a02bSKonstantin Belousov { 10927355a02bSKonstantin Belousov struct pcpu *pc; 10937355a02bSKonstantin Belousov vm_offset_t b64; 10947355a02bSKonstantin Belousov u_long xcr0; 10957355a02bSKonstantin Belousov int i; 10967355a02bSKonstantin Belousov 10977355a02bSKonstantin Belousov /* 10987355a02bSKonstantin Belousov * Allow user to force VERW variant even if MD_CLEAR is not 10997355a02bSKonstantin Belousov * reported. For instance, hypervisor might unknowingly 11007355a02bSKonstantin Belousov * filter the cap out. 11017355a02bSKonstantin Belousov * For the similar reasons, and for testing, allow to enable 110236e1ad61SKonstantin Belousov * mitigation even when MDS_NO cap is set. 11037355a02bSKonstantin Belousov */ 11047355a02bSKonstantin Belousov if (cpu_vendor_id != CPU_VENDOR_INTEL || hw_mds_disable == 0 || 110536e1ad61SKonstantin Belousov ((cpu_ia32_arch_caps & IA32_ARCH_CAP_MDS_NO) != 0 && 110636e1ad61SKonstantin Belousov hw_mds_disable == 3)) { 11077355a02bSKonstantin Belousov mds_handler = mds_handler_void; 11087355a02bSKonstantin Belousov } else if (((cpu_stdext_feature3 & CPUID_STDEXT3_MD_CLEAR) != 0 && 11097355a02bSKonstantin Belousov hw_mds_disable == 3) || hw_mds_disable == 1) { 11107355a02bSKonstantin Belousov mds_handler = mds_handler_verw; 11117355a02bSKonstantin Belousov } else if (CPUID_TO_FAMILY(cpu_id) == 0x6 && 11127355a02bSKonstantin Belousov (CPUID_TO_MODEL(cpu_id) == 0x2e || CPUID_TO_MODEL(cpu_id) == 0x1e || 11137355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x1f || CPUID_TO_MODEL(cpu_id) == 0x1a || 11147355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x2f || CPUID_TO_MODEL(cpu_id) == 0x25 || 11157355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x2c || CPUID_TO_MODEL(cpu_id) == 0x2d || 11167355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x2a || CPUID_TO_MODEL(cpu_id) == 0x3e || 11177355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x3a) && 11187355a02bSKonstantin Belousov (hw_mds_disable == 2 || hw_mds_disable == 3)) { 11197355a02bSKonstantin Belousov /* 11207355a02bSKonstantin Belousov * Nehalem, SandyBridge, IvyBridge 11217355a02bSKonstantin Belousov */ 11227355a02bSKonstantin Belousov CPU_FOREACH(i) { 11237355a02bSKonstantin Belousov pc = pcpu_find(i); 11247355a02bSKonstantin Belousov if (pc->pc_mds_buf == NULL) { 11257355a02bSKonstantin Belousov pc->pc_mds_buf = malloc_domainset(672, M_TEMP, 11267355a02bSKonstantin Belousov DOMAINSET_PREF(pc->pc_domain), M_WAITOK); 11277355a02bSKonstantin Belousov bzero(pc->pc_mds_buf, 16); 11287355a02bSKonstantin Belousov } 11297355a02bSKonstantin Belousov } 11307355a02bSKonstantin Belousov mds_handler = mds_handler_ivb; 11317355a02bSKonstantin Belousov } else if (CPUID_TO_FAMILY(cpu_id) == 0x6 && 11327355a02bSKonstantin Belousov (CPUID_TO_MODEL(cpu_id) == 0x3f || CPUID_TO_MODEL(cpu_id) == 0x3c || 11337355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x45 || CPUID_TO_MODEL(cpu_id) == 0x46 || 11347355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x56 || CPUID_TO_MODEL(cpu_id) == 0x4f || 11357355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x47 || CPUID_TO_MODEL(cpu_id) == 0x3d) && 11367355a02bSKonstantin Belousov (hw_mds_disable == 2 || hw_mds_disable == 3)) { 11377355a02bSKonstantin Belousov /* 11387355a02bSKonstantin Belousov * Haswell, Broadwell 11397355a02bSKonstantin Belousov */ 11407355a02bSKonstantin Belousov CPU_FOREACH(i) { 11417355a02bSKonstantin Belousov pc = pcpu_find(i); 11427355a02bSKonstantin Belousov if (pc->pc_mds_buf == NULL) { 11437355a02bSKonstantin Belousov pc->pc_mds_buf = malloc_domainset(1536, M_TEMP, 11447355a02bSKonstantin Belousov DOMAINSET_PREF(pc->pc_domain), M_WAITOK); 11457355a02bSKonstantin Belousov bzero(pc->pc_mds_buf, 16); 11467355a02bSKonstantin Belousov } 11477355a02bSKonstantin Belousov } 11487355a02bSKonstantin Belousov mds_handler = mds_handler_bdw; 11497355a02bSKonstantin Belousov } else if (CPUID_TO_FAMILY(cpu_id) == 0x6 && 11507355a02bSKonstantin Belousov ((CPUID_TO_MODEL(cpu_id) == 0x55 && (cpu_id & 11517355a02bSKonstantin Belousov CPUID_STEPPING) <= 5) || 11527355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x4e || CPUID_TO_MODEL(cpu_id) == 0x5e || 11537355a02bSKonstantin Belousov (CPUID_TO_MODEL(cpu_id) == 0x8e && (cpu_id & 11547355a02bSKonstantin Belousov CPUID_STEPPING) <= 0xb) || 11557355a02bSKonstantin Belousov (CPUID_TO_MODEL(cpu_id) == 0x9e && (cpu_id & 11567355a02bSKonstantin Belousov CPUID_STEPPING) <= 0xc)) && 11577355a02bSKonstantin Belousov (hw_mds_disable == 2 || hw_mds_disable == 3)) { 11587355a02bSKonstantin Belousov /* 11597355a02bSKonstantin Belousov * Skylake, KabyLake, CoffeeLake, WhiskeyLake, 11607355a02bSKonstantin Belousov * CascadeLake 11617355a02bSKonstantin Belousov */ 11627355a02bSKonstantin Belousov CPU_FOREACH(i) { 11637355a02bSKonstantin Belousov pc = pcpu_find(i); 11647355a02bSKonstantin Belousov if (pc->pc_mds_buf == NULL) { 11657355a02bSKonstantin Belousov pc->pc_mds_buf = malloc_domainset(6 * 1024, 11667355a02bSKonstantin Belousov M_TEMP, DOMAINSET_PREF(pc->pc_domain), 11677355a02bSKonstantin Belousov M_WAITOK); 11687355a02bSKonstantin Belousov b64 = (vm_offset_t)malloc_domainset(64 + 63, 11697355a02bSKonstantin Belousov M_TEMP, DOMAINSET_PREF(pc->pc_domain), 11707355a02bSKonstantin Belousov M_WAITOK); 11717355a02bSKonstantin Belousov pc->pc_mds_buf64 = (void *)roundup2(b64, 64); 11727355a02bSKonstantin Belousov bzero(pc->pc_mds_buf64, 64); 11737355a02bSKonstantin Belousov } 11747355a02bSKonstantin Belousov } 11757355a02bSKonstantin Belousov xcr0 = rxcr(0); 11767355a02bSKonstantin Belousov if ((xcr0 & XFEATURE_ENABLED_ZMM_HI256) != 0 && 117799a6085fSScott Long (cpu_stdext_feature & CPUID_STDEXT_AVX512DQ) != 0) 11787355a02bSKonstantin Belousov mds_handler = mds_handler_skl_avx512; 11797355a02bSKonstantin Belousov else if ((xcr0 & XFEATURE_ENABLED_AVX) != 0 && 11807355a02bSKonstantin Belousov (cpu_feature2 & CPUID2_AVX) != 0) 11817355a02bSKonstantin Belousov mds_handler = mds_handler_skl_avx; 11827355a02bSKonstantin Belousov else 11837355a02bSKonstantin Belousov mds_handler = mds_handler_skl_sse; 11847355a02bSKonstantin Belousov } else if (CPUID_TO_FAMILY(cpu_id) == 0x6 && 11857355a02bSKonstantin Belousov ((CPUID_TO_MODEL(cpu_id) == 0x37 || 11867355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x4a || 11877355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x4c || 11887355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x4d || 11897355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x5a || 11907355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x5d || 11917355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x6e || 11927355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x65 || 11937355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x75 || 11947355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x1c || 11957355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x26 || 11967355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x27 || 11977355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x35 || 11987355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x36 || 11997355a02bSKonstantin Belousov CPUID_TO_MODEL(cpu_id) == 0x7a))) { 12007355a02bSKonstantin Belousov /* Silvermont, Airmont */ 12017355a02bSKonstantin Belousov CPU_FOREACH(i) { 12027355a02bSKonstantin Belousov pc = pcpu_find(i); 12037355a02bSKonstantin Belousov if (pc->pc_mds_buf == NULL) 12047355a02bSKonstantin Belousov pc->pc_mds_buf = malloc(256, M_TEMP, M_WAITOK); 12057355a02bSKonstantin Belousov } 12067355a02bSKonstantin Belousov mds_handler = mds_handler_silvermont; 12077355a02bSKonstantin Belousov } else { 12087355a02bSKonstantin Belousov hw_mds_disable = 0; 12097355a02bSKonstantin Belousov mds_handler = mds_handler_void; 12107355a02bSKonstantin Belousov } 12117355a02bSKonstantin Belousov } 12127355a02bSKonstantin Belousov 121348ec6d3bSKonstantin Belousov static void 121448ec6d3bSKonstantin Belousov hw_mds_recalculate_boot(void *arg __unused) 121548ec6d3bSKonstantin Belousov { 121648ec6d3bSKonstantin Belousov 121748ec6d3bSKonstantin Belousov hw_mds_recalculate(); 121848ec6d3bSKonstantin Belousov } 121948ec6d3bSKonstantin Belousov SYSINIT(mds_recalc, SI_SUB_SMP, SI_ORDER_ANY, hw_mds_recalculate_boot, NULL); 122048ec6d3bSKonstantin Belousov 12217355a02bSKonstantin Belousov static int 12227355a02bSKonstantin Belousov sysctl_mds_disable_handler(SYSCTL_HANDLER_ARGS) 12237355a02bSKonstantin Belousov { 12247355a02bSKonstantin Belousov int error, val; 12257355a02bSKonstantin Belousov 12267355a02bSKonstantin Belousov val = hw_mds_disable; 12277355a02bSKonstantin Belousov error = sysctl_handle_int(oidp, &val, 0, req); 12287355a02bSKonstantin Belousov if (error != 0 || req->newptr == NULL) 12297355a02bSKonstantin Belousov return (error); 12307355a02bSKonstantin Belousov if (val < 0 || val > 3) 12317355a02bSKonstantin Belousov return (EINVAL); 12327355a02bSKonstantin Belousov hw_mds_disable = val; 12337355a02bSKonstantin Belousov hw_mds_recalculate(); 12347355a02bSKonstantin Belousov return (0); 12357355a02bSKonstantin Belousov } 12367355a02bSKonstantin Belousov 12377355a02bSKonstantin Belousov SYSCTL_PROC(_hw, OID_AUTO, mds_disable, CTLTYPE_INT | 12387355a02bSKonstantin Belousov CTLFLAG_RWTUN | CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0, 12397355a02bSKonstantin Belousov sysctl_mds_disable_handler, "I", 12407355a02bSKonstantin Belousov "Microarchitectural Data Sampling Mitigation " 1241a212f56dSPiotr Pawel Stefaniak "(0 - off, 1 - on VERW, 2 - on SW, 3 - on AUTO)"); 12427355a02bSKonstantin Belousov 1243961aacb1SScott Long SYSCTL_PROC(_machdep_mitigations_mds, OID_AUTO, disable, CTLTYPE_INT | 1244961aacb1SScott Long CTLFLAG_RWTUN | CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0, 1245961aacb1SScott Long sysctl_mds_disable_handler, "I", 1246961aacb1SScott Long "Microarchitectural Data Sampling Mitigation " 1247a212f56dSPiotr Pawel Stefaniak "(0 - off, 1 - on VERW, 2 - on SW, 3 - on AUTO)"); 1248e3721601SScott Long 1249e3721601SScott Long /* 1250e3721601SScott Long * Intel Transactional Memory Asynchronous Abort Mitigation 1251e3721601SScott Long * CVE-2019-11135 1252e3721601SScott Long */ 1253e3721601SScott Long int x86_taa_enable; 1254e3721601SScott Long int x86_taa_state; 1255e3721601SScott Long enum { 1256184b15ffSScott Long TAA_NONE = 0, /* No mitigation enabled */ 1257184b15ffSScott Long TAA_TSX_DISABLE = 1, /* Disable TSX via MSR */ 1258184b15ffSScott Long TAA_VERW = 2, /* Use VERW mitigation */ 1259184b15ffSScott Long TAA_AUTO = 3, /* Automatically select the mitigation */ 1260184b15ffSScott Long 1261184b15ffSScott Long /* The states below are not selectable by the operator */ 1262184b15ffSScott Long 1263184b15ffSScott Long TAA_TAA_UC = 4, /* Mitigation present in microcode */ 1264184b15ffSScott Long TAA_NOT_PRESENT = 5 /* TSX is not present */ 1265e3721601SScott Long }; 1266e3721601SScott Long 1267e3721601SScott Long static void 1268e3721601SScott Long taa_set(bool enable, bool all) 1269e3721601SScott Long { 1270e3721601SScott Long 1271fa83f689SKonstantin Belousov x86_msr_op(MSR_IA32_TSX_CTRL, 1272fa83f689SKonstantin Belousov (enable ? MSR_OP_OR : MSR_OP_ANDNOT) | 1273d0bc4b46SKonstantin Belousov (all ? MSR_OP_RENDEZVOUS_ALL : MSR_OP_LOCAL), 1274d0bc4b46SKonstantin Belousov IA32_TSX_CTRL_RTM_DISABLE | IA32_TSX_CTRL_TSX_CPUID_CLEAR, 1275d0bc4b46SKonstantin Belousov NULL); 1276e3721601SScott Long } 1277e3721601SScott Long 1278e3721601SScott Long void 1279e3721601SScott Long x86_taa_recalculate(void) 1280e3721601SScott Long { 1281e3721601SScott Long static int taa_saved_mds_disable = 0; 1282e3721601SScott Long int taa_need = 0, taa_state = 0; 1283e3721601SScott Long int mds_disable = 0, need_mds_recalc = 0; 1284e3721601SScott Long 1285e3721601SScott Long /* Check CPUID.07h.EBX.HLE and RTM for the presence of TSX */ 1286e3721601SScott Long if ((cpu_stdext_feature & CPUID_STDEXT_HLE) == 0 || 1287e3721601SScott Long (cpu_stdext_feature & CPUID_STDEXT_RTM) == 0) { 1288e3721601SScott Long /* TSX is not present */ 1289184b15ffSScott Long x86_taa_state = TAA_NOT_PRESENT; 1290e3721601SScott Long return; 1291e3721601SScott Long } 1292e3721601SScott Long 1293e3721601SScott Long /* Check to see what mitigation options the CPU gives us */ 1294e3721601SScott Long if (cpu_ia32_arch_caps & IA32_ARCH_CAP_TAA_NO) { 1295e3721601SScott Long /* CPU is not suseptible to TAA */ 12960d423176SScott Long taa_need = TAA_TAA_UC; 1297e3721601SScott Long } else if (cpu_ia32_arch_caps & IA32_ARCH_CAP_TSX_CTRL) { 1298e3721601SScott Long /* 1299e3721601SScott Long * CPU can turn off TSX. This is the next best option 1300e3721601SScott Long * if TAA_NO hardware mitigation isn't present 1301e3721601SScott Long */ 1302e3721601SScott Long taa_need = TAA_TSX_DISABLE; 1303e3721601SScott Long } else { 1304e3721601SScott Long /* No TSX/TAA specific remedies are available. */ 1305e3721601SScott Long if (x86_taa_enable == TAA_TSX_DISABLE) { 1306e3721601SScott Long if (bootverbose) 1307e3721601SScott Long printf("TSX control not available\n"); 1308e3721601SScott Long return; 1309e3721601SScott Long } else 1310e3721601SScott Long taa_need = TAA_VERW; 1311e3721601SScott Long } 1312e3721601SScott Long 1313e3721601SScott Long /* Can we automatically take action, or are we being forced? */ 1314e3721601SScott Long if (x86_taa_enable == TAA_AUTO) 1315e3721601SScott Long taa_state = taa_need; 1316e3721601SScott Long else 1317e3721601SScott Long taa_state = x86_taa_enable; 1318e3721601SScott Long 1319e3721601SScott Long /* No state change, nothing to do */ 1320e3721601SScott Long if (taa_state == x86_taa_state) { 1321e3721601SScott Long if (bootverbose) 1322e3721601SScott Long printf("No TSX change made\n"); 1323e3721601SScott Long return; 1324e3721601SScott Long } 1325e3721601SScott Long 1326e3721601SScott Long /* Does the MSR need to be turned on or off? */ 1327e3721601SScott Long if (taa_state == TAA_TSX_DISABLE) 1328e3721601SScott Long taa_set(true, true); 1329e3721601SScott Long else if (x86_taa_state == TAA_TSX_DISABLE) 1330e3721601SScott Long taa_set(false, true); 1331e3721601SScott Long 1332e3721601SScott Long /* Does MDS need to be set to turn on VERW? */ 1333e3721601SScott Long if (taa_state == TAA_VERW) { 1334e3721601SScott Long taa_saved_mds_disable = hw_mds_disable; 1335e3721601SScott Long mds_disable = hw_mds_disable = 1; 1336e3721601SScott Long need_mds_recalc = 1; 1337e3721601SScott Long } else if (x86_taa_state == TAA_VERW) { 1338e3721601SScott Long mds_disable = hw_mds_disable = taa_saved_mds_disable; 1339e3721601SScott Long need_mds_recalc = 1; 1340e3721601SScott Long } 1341e3721601SScott Long if (need_mds_recalc) { 1342e3721601SScott Long hw_mds_recalculate(); 1343e3721601SScott Long if (mds_disable != hw_mds_disable) { 1344e3721601SScott Long if (bootverbose) 1345e3721601SScott Long printf("Cannot change MDS state for TAA\n"); 1346e3721601SScott Long /* Don't update our state */ 1347e3721601SScott Long return; 1348e3721601SScott Long } 1349e3721601SScott Long } 1350e3721601SScott Long 1351e3721601SScott Long x86_taa_state = taa_state; 1352e3721601SScott Long return; 1353e3721601SScott Long } 1354e3721601SScott Long 1355e3721601SScott Long static void 1356e3721601SScott Long taa_recalculate_boot(void * arg __unused) 1357e3721601SScott Long { 1358e3721601SScott Long 1359e3721601SScott Long x86_taa_recalculate(); 1360e3721601SScott Long } 1361e3721601SScott Long SYSINIT(taa_recalc, SI_SUB_SMP, SI_ORDER_ANY, taa_recalculate_boot, NULL); 1362e3721601SScott Long 13637029da5cSPawel Biernacki SYSCTL_NODE(_machdep_mitigations, OID_AUTO, taa, 13647029da5cSPawel Biernacki CTLFLAG_RW | CTLFLAG_MPSAFE, 0, 1365e3721601SScott Long "TSX Asynchronous Abort Mitigation"); 1366e3721601SScott Long 1367e3721601SScott Long static int 1368e3721601SScott Long sysctl_taa_handler(SYSCTL_HANDLER_ARGS) 1369e3721601SScott Long { 1370e3721601SScott Long int error, val; 1371e3721601SScott Long 1372e3721601SScott Long val = x86_taa_enable; 1373e3721601SScott Long error = sysctl_handle_int(oidp, &val, 0, req); 1374e3721601SScott Long if (error != 0 || req->newptr == NULL) 1375e3721601SScott Long return (error); 1376e3721601SScott Long if (val < TAA_NONE || val > TAA_AUTO) 1377e3721601SScott Long return (EINVAL); 1378e3721601SScott Long x86_taa_enable = val; 1379e3721601SScott Long x86_taa_recalculate(); 1380e3721601SScott Long return (0); 1381e3721601SScott Long } 1382e3721601SScott Long 1383e3721601SScott Long SYSCTL_PROC(_machdep_mitigations_taa, OID_AUTO, enable, CTLTYPE_INT | 1384e3721601SScott Long CTLFLAG_RWTUN | CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0, 1385e3721601SScott Long sysctl_taa_handler, "I", 1386e3721601SScott Long "TAA Mitigation enablement control " 1387a212f56dSPiotr Pawel Stefaniak "(0 - off, 1 - disable TSX, 2 - VERW, 3 - on AUTO)"); 1388e3721601SScott Long 1389e3721601SScott Long static int 1390e3721601SScott Long sysctl_taa_state_handler(SYSCTL_HANDLER_ARGS) 1391e3721601SScott Long { 1392e3721601SScott Long const char *state; 1393e3721601SScott Long 1394e3721601SScott Long switch (x86_taa_state) { 1395e3721601SScott Long case TAA_NONE: 1396e3721601SScott Long state = "inactive"; 1397e3721601SScott Long break; 1398e3721601SScott Long case TAA_TSX_DISABLE: 1399e3721601SScott Long state = "TSX disabled"; 1400e3721601SScott Long break; 1401e3721601SScott Long case TAA_VERW: 1402e3721601SScott Long state = "VERW"; 1403e3721601SScott Long break; 1404184b15ffSScott Long case TAA_TAA_UC: 1405184b15ffSScott Long state = "Mitigated in microcode"; 1406e3721601SScott Long break; 1407184b15ffSScott Long case TAA_NOT_PRESENT: 1408184b15ffSScott Long state = "TSX not present"; 1409ee02bd9cSConrad Meyer break; 1410e3721601SScott Long default: 1411e3721601SScott Long state = "unknown"; 1412e3721601SScott Long } 1413e3721601SScott Long 1414e3721601SScott Long return (SYSCTL_OUT(req, state, strlen(state))); 1415e3721601SScott Long } 1416e3721601SScott Long 1417e3721601SScott Long SYSCTL_PROC(_machdep_mitigations_taa, OID_AUTO, state, 1418e3721601SScott Long CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, 0, 1419e3721601SScott Long sysctl_taa_state_handler, "A", 1420e3721601SScott Long "TAA Mitigation state"); 1421e3721601SScott Long 1422ea602083SKonstantin Belousov int __read_frequently cpu_flush_rsb_ctxsw; 1423ea602083SKonstantin Belousov SYSCTL_INT(_machdep_mitigations, OID_AUTO, flush_rsb_ctxsw, 1424ea602083SKonstantin Belousov CTLFLAG_RW | CTLFLAG_NOFETCH, &cpu_flush_rsb_ctxsw, 0, 1425ea602083SKonstantin Belousov "Flush Return Stack Buffer on context switch"); 1426ea602083SKonstantin Belousov 142717edf152SKonstantin Belousov SYSCTL_NODE(_machdep_mitigations, OID_AUTO, rngds, 142817edf152SKonstantin Belousov CTLFLAG_RW | CTLFLAG_MPSAFE, 0, 142917edf152SKonstantin Belousov "MCU Optimization, disable RDSEED mitigation"); 143017edf152SKonstantin Belousov 143117edf152SKonstantin Belousov int x86_rngds_mitg_enable = 1; 143217edf152SKonstantin Belousov void 143317edf152SKonstantin Belousov x86_rngds_mitg_recalculate(bool all_cpus) 143417edf152SKonstantin Belousov { 143517edf152SKonstantin Belousov if ((cpu_stdext_feature3 & CPUID_STDEXT3_MCUOPT) == 0) 143617edf152SKonstantin Belousov return; 143717edf152SKonstantin Belousov x86_msr_op(MSR_IA32_MCU_OPT_CTRL, 143817edf152SKonstantin Belousov (x86_rngds_mitg_enable ? MSR_OP_OR : MSR_OP_ANDNOT) | 1439d0bc4b46SKonstantin Belousov (all_cpus ? MSR_OP_RENDEZVOUS_ALL : MSR_OP_LOCAL), 1440d0bc4b46SKonstantin Belousov IA32_RNGDS_MITG_DIS, NULL); 144117edf152SKonstantin Belousov } 144217edf152SKonstantin Belousov 144317edf152SKonstantin Belousov static int 144417edf152SKonstantin Belousov sysctl_rngds_mitg_enable_handler(SYSCTL_HANDLER_ARGS) 144517edf152SKonstantin Belousov { 144617edf152SKonstantin Belousov int error, val; 144717edf152SKonstantin Belousov 144817edf152SKonstantin Belousov val = x86_rngds_mitg_enable; 144917edf152SKonstantin Belousov error = sysctl_handle_int(oidp, &val, 0, req); 145017edf152SKonstantin Belousov if (error != 0 || req->newptr == NULL) 145117edf152SKonstantin Belousov return (error); 145217edf152SKonstantin Belousov x86_rngds_mitg_enable = val; 145317edf152SKonstantin Belousov x86_rngds_mitg_recalculate(true); 145417edf152SKonstantin Belousov return (0); 145517edf152SKonstantin Belousov } 145617edf152SKonstantin Belousov SYSCTL_PROC(_machdep_mitigations_rngds, OID_AUTO, enable, CTLTYPE_INT | 145717edf152SKonstantin Belousov CTLFLAG_RWTUN | CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0, 145817edf152SKonstantin Belousov sysctl_rngds_mitg_enable_handler, "I", 145917edf152SKonstantin Belousov "MCU Optimization, disabling RDSEED mitigation control " 1460a212f56dSPiotr Pawel Stefaniak "(0 - mitigation disabled (RDSEED optimized), 1 - mitigation enabled)"); 146117edf152SKonstantin Belousov 146217edf152SKonstantin Belousov static int 146317edf152SKonstantin Belousov sysctl_rngds_state_handler(SYSCTL_HANDLER_ARGS) 146417edf152SKonstantin Belousov { 146517edf152SKonstantin Belousov const char *state; 146617edf152SKonstantin Belousov 146717edf152SKonstantin Belousov if ((cpu_stdext_feature3 & CPUID_STDEXT3_MCUOPT) == 0) { 146817edf152SKonstantin Belousov state = "Not applicable"; 146917edf152SKonstantin Belousov } else if (x86_rngds_mitg_enable == 0) { 147017edf152SKonstantin Belousov state = "RDSEED not serialized"; 147117edf152SKonstantin Belousov } else { 147217edf152SKonstantin Belousov state = "Mitigated"; 147317edf152SKonstantin Belousov } 147417edf152SKonstantin Belousov return (SYSCTL_OUT(req, state, strlen(state))); 147517edf152SKonstantin Belousov } 147617edf152SKonstantin Belousov SYSCTL_PROC(_machdep_mitigations_rngds, OID_AUTO, state, 147717edf152SKonstantin Belousov CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, 0, 147817edf152SKonstantin Belousov sysctl_rngds_state_handler, "A", 147917edf152SKonstantin Belousov "MCU Optimization state"); 148017edf152SKonstantin Belousov 14818fbcc334SKonstantin Belousov /* 14828fbcc334SKonstantin Belousov * Enable and restore kernel text write permissions. 14838fbcc334SKonstantin Belousov * Callers must ensure that disable_wp()/restore_wp() are executed 14848fbcc334SKonstantin Belousov * without rescheduling on the same core. 14858fbcc334SKonstantin Belousov */ 14868fbcc334SKonstantin Belousov bool 14878fbcc334SKonstantin Belousov disable_wp(void) 14888fbcc334SKonstantin Belousov { 14898fbcc334SKonstantin Belousov u_int cr0; 14908fbcc334SKonstantin Belousov 14918fbcc334SKonstantin Belousov cr0 = rcr0(); 14928fbcc334SKonstantin Belousov if ((cr0 & CR0_WP) == 0) 14938fbcc334SKonstantin Belousov return (false); 14948fbcc334SKonstantin Belousov load_cr0(cr0 & ~CR0_WP); 14958fbcc334SKonstantin Belousov return (true); 14968fbcc334SKonstantin Belousov } 14978fbcc334SKonstantin Belousov 14988fbcc334SKonstantin Belousov void 14998fbcc334SKonstantin Belousov restore_wp(bool old_wp) 15008fbcc334SKonstantin Belousov { 15018fbcc334SKonstantin Belousov 15028fbcc334SKonstantin Belousov if (old_wp) 15038fbcc334SKonstantin Belousov load_cr0(rcr0() | CR0_WP); 15048fbcc334SKonstantin Belousov } 15058fbcc334SKonstantin Belousov 15067705dd4dSKonstantin Belousov bool 15077705dd4dSKonstantin Belousov acpi_get_fadt_bootflags(uint16_t *flagsp) 15087705dd4dSKonstantin Belousov { 15097705dd4dSKonstantin Belousov #ifdef DEV_ACPI 15107705dd4dSKonstantin Belousov ACPI_TABLE_FADT *fadt; 15117705dd4dSKonstantin Belousov vm_paddr_t physaddr; 15127705dd4dSKonstantin Belousov 15137705dd4dSKonstantin Belousov physaddr = acpi_find_table(ACPI_SIG_FADT); 15147705dd4dSKonstantin Belousov if (physaddr == 0) 15157705dd4dSKonstantin Belousov return (false); 15167705dd4dSKonstantin Belousov fadt = acpi_map_table(physaddr, ACPI_SIG_FADT); 15177705dd4dSKonstantin Belousov if (fadt == NULL) 15187705dd4dSKonstantin Belousov return (false); 15197705dd4dSKonstantin Belousov *flagsp = fadt->BootFlags; 15207705dd4dSKonstantin Belousov acpi_unmap_table(fadt); 15217705dd4dSKonstantin Belousov return (true); 15227705dd4dSKonstantin Belousov #else 15237705dd4dSKonstantin Belousov return (false); 15247705dd4dSKonstantin Belousov #endif 15257705dd4dSKonstantin Belousov } 1526652ae7b1SAdam Fenn 1527652ae7b1SAdam Fenn DEFINE_IFUNC(, uint64_t, rdtsc_ordered, (void)) 1528652ae7b1SAdam Fenn { 1529652ae7b1SAdam Fenn bool cpu_is_amd = cpu_vendor_id == CPU_VENDOR_AMD || 1530652ae7b1SAdam Fenn cpu_vendor_id == CPU_VENDOR_HYGON; 1531652ae7b1SAdam Fenn 1532652ae7b1SAdam Fenn if ((amd_feature & AMDID_RDTSCP) != 0) 1533652ae7b1SAdam Fenn return (rdtscp); 1534652ae7b1SAdam Fenn else if ((cpu_feature & CPUID_SSE2) != 0) 1535652ae7b1SAdam Fenn return (cpu_is_amd ? rdtsc_ordered_mfence : 1536652ae7b1SAdam Fenn rdtsc_ordered_lfence); 1537652ae7b1SAdam Fenn else 1538652ae7b1SAdam Fenn return (rdtsc); 1539652ae7b1SAdam Fenn } 1540