xref: /freebsd/sys/x86/x86/cpu_machdep.c (revision 03f868b163ad46d6f7cb03dc46fb83ca01fb8f69)
1dfe7b3bfSKonstantin Belousov /*-
2dfe7b3bfSKonstantin Belousov  * Copyright (c) 2003 Peter Wemm.
3dfe7b3bfSKonstantin Belousov  * Copyright (c) 1992 Terrence R. Lambert.
4dfe7b3bfSKonstantin Belousov  * Copyright (c) 1982, 1987, 1990 The Regents of the University of California.
5dfe7b3bfSKonstantin Belousov  * All rights reserved.
6dfe7b3bfSKonstantin Belousov  *
7dfe7b3bfSKonstantin Belousov  * This code is derived from software contributed to Berkeley by
8dfe7b3bfSKonstantin Belousov  * William Jolitz.
9dfe7b3bfSKonstantin Belousov  *
10dfe7b3bfSKonstantin Belousov  * Redistribution and use in source and binary forms, with or without
11dfe7b3bfSKonstantin Belousov  * modification, are permitted provided that the following conditions
12dfe7b3bfSKonstantin Belousov  * are met:
13dfe7b3bfSKonstantin Belousov  * 1. Redistributions of source code must retain the above copyright
14dfe7b3bfSKonstantin Belousov  *    notice, this list of conditions and the following disclaimer.
15dfe7b3bfSKonstantin Belousov  * 2. Redistributions in binary form must reproduce the above copyright
16dfe7b3bfSKonstantin Belousov  *    notice, this list of conditions and the following disclaimer in the
17dfe7b3bfSKonstantin Belousov  *    documentation and/or other materials provided with the distribution.
18dfe7b3bfSKonstantin Belousov  * 3. All advertising materials mentioning features or use of this software
19dfe7b3bfSKonstantin Belousov  *    must display the following acknowledgement:
20dfe7b3bfSKonstantin Belousov  *	This product includes software developed by the University of
21dfe7b3bfSKonstantin Belousov  *	California, Berkeley and its contributors.
22dfe7b3bfSKonstantin Belousov  * 4. Neither the name of the University nor the names of its contributors
23dfe7b3bfSKonstantin Belousov  *    may be used to endorse or promote products derived from this software
24dfe7b3bfSKonstantin Belousov  *    without specific prior written permission.
25dfe7b3bfSKonstantin Belousov  *
26dfe7b3bfSKonstantin Belousov  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27dfe7b3bfSKonstantin Belousov  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28dfe7b3bfSKonstantin Belousov  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29dfe7b3bfSKonstantin Belousov  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30dfe7b3bfSKonstantin Belousov  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31dfe7b3bfSKonstantin Belousov  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32dfe7b3bfSKonstantin Belousov  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33dfe7b3bfSKonstantin Belousov  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34dfe7b3bfSKonstantin Belousov  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35dfe7b3bfSKonstantin Belousov  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36dfe7b3bfSKonstantin Belousov  * SUCH DAMAGE.
37dfe7b3bfSKonstantin Belousov  *
38dfe7b3bfSKonstantin Belousov  *	from: @(#)machdep.c	7.4 (Berkeley) 6/3/91
39dfe7b3bfSKonstantin Belousov  */
40dfe7b3bfSKonstantin Belousov 
41dfe7b3bfSKonstantin Belousov #include <sys/cdefs.h>
42dfe7b3bfSKonstantin Belousov __FBSDID("$FreeBSD$");
43dfe7b3bfSKonstantin Belousov 
447705dd4dSKonstantin Belousov #include "opt_acpi.h"
45dfe7b3bfSKonstantin Belousov #include "opt_atpic.h"
46dfe7b3bfSKonstantin Belousov #include "opt_cpu.h"
47dfe7b3bfSKonstantin Belousov #include "opt_ddb.h"
48dfe7b3bfSKonstantin Belousov #include "opt_inet.h"
49dfe7b3bfSKonstantin Belousov #include "opt_isa.h"
50835c2787SKonstantin Belousov #include "opt_kdb.h"
51dfe7b3bfSKonstantin Belousov #include "opt_kstack_pages.h"
52dfe7b3bfSKonstantin Belousov #include "opt_maxmem.h"
53dfe7b3bfSKonstantin Belousov #include "opt_mp_watchdog.h"
54dfe7b3bfSKonstantin Belousov #include "opt_platform.h"
55*03f868b1SMark Johnston #include "opt_sched.h"
56dfe7b3bfSKonstantin Belousov #ifdef __i386__
57dfe7b3bfSKonstantin Belousov #include "opt_apic.h"
58dfe7b3bfSKonstantin Belousov #endif
59dfe7b3bfSKonstantin Belousov 
60dfe7b3bfSKonstantin Belousov #include <sys/param.h>
61dfe7b3bfSKonstantin Belousov #include <sys/proc.h>
62dfe7b3bfSKonstantin Belousov #include <sys/systm.h>
63dfe7b3bfSKonstantin Belousov #include <sys/bus.h>
64dfe7b3bfSKonstantin Belousov #include <sys/cpu.h>
657355a02bSKonstantin Belousov #include <sys/domainset.h>
66dfe7b3bfSKonstantin Belousov #include <sys/kdb.h>
67dfe7b3bfSKonstantin Belousov #include <sys/kernel.h>
68dfe7b3bfSKonstantin Belousov #include <sys/ktr.h>
69dfe7b3bfSKonstantin Belousov #include <sys/lock.h>
70dfe7b3bfSKonstantin Belousov #include <sys/malloc.h>
71dfe7b3bfSKonstantin Belousov #include <sys/mutex.h>
72dfe7b3bfSKonstantin Belousov #include <sys/pcpu.h>
73dfe7b3bfSKonstantin Belousov #include <sys/rwlock.h>
74dfe7b3bfSKonstantin Belousov #include <sys/sched.h>
75dfe7b3bfSKonstantin Belousov #include <sys/smp.h>
76dfe7b3bfSKonstantin Belousov #include <sys/sysctl.h>
77dfe7b3bfSKonstantin Belousov 
78dfe7b3bfSKonstantin Belousov #include <machine/clock.h>
79dfe7b3bfSKonstantin Belousov #include <machine/cpu.h>
80652ae7b1SAdam Fenn #include <machine/cpufunc.h>
81dfe7b3bfSKonstantin Belousov #include <machine/cputypes.h>
82dfe7b3bfSKonstantin Belousov #include <machine/specialreg.h>
83dfe7b3bfSKonstantin Belousov #include <machine/md_var.h>
84dfe7b3bfSKonstantin Belousov #include <machine/mp_watchdog.h>
85dfe7b3bfSKonstantin Belousov #include <machine/tss.h>
86dfe7b3bfSKonstantin Belousov #ifdef SMP
87dfe7b3bfSKonstantin Belousov #include <machine/smp.h>
88dfe7b3bfSKonstantin Belousov #endif
893da25bdbSAndriy Gapon #ifdef CPU_ELAN
903da25bdbSAndriy Gapon #include <machine/elan_mmcr.h>
913da25bdbSAndriy Gapon #endif
92b57a73f8SKonstantin Belousov #include <x86/acpica_machdep.h>
93652ae7b1SAdam Fenn #include <x86/ifunc.h>
94dfe7b3bfSKonstantin Belousov 
95dfe7b3bfSKonstantin Belousov #include <vm/vm.h>
96dfe7b3bfSKonstantin Belousov #include <vm/vm_extern.h>
97dfe7b3bfSKonstantin Belousov #include <vm/vm_kern.h>
98dfe7b3bfSKonstantin Belousov #include <vm/vm_page.h>
99dfe7b3bfSKonstantin Belousov #include <vm/vm_map.h>
100dfe7b3bfSKonstantin Belousov #include <vm/vm_object.h>
101dfe7b3bfSKonstantin Belousov #include <vm/vm_pager.h>
102dfe7b3bfSKonstantin Belousov #include <vm/vm_param.h>
103dfe7b3bfSKonstantin Belousov 
1048428d0f1SAndriy Gapon #include <isa/isareg.h>
1058428d0f1SAndriy Gapon 
1067705dd4dSKonstantin Belousov #include <contrib/dev/acpica/include/acpi.h>
1077705dd4dSKonstantin Belousov 
108d9e8bbb6SKonstantin Belousov #define	STATE_RUNNING	0x0
109d9e8bbb6SKonstantin Belousov #define	STATE_MWAIT	0x1
110d9e8bbb6SKonstantin Belousov #define	STATE_SLEEPING	0x2
111d9e8bbb6SKonstantin Belousov 
1128428d0f1SAndriy Gapon #ifdef SMP
1138428d0f1SAndriy Gapon static u_int	cpu_reset_proxyid;
1148428d0f1SAndriy Gapon static volatile u_int	cpu_reset_proxy_active;
1158428d0f1SAndriy Gapon #endif
1168428d0f1SAndriy Gapon 
117a2495c36SRoger Pau Monné char bootmethod[16];
118a2495c36SRoger Pau Monné SYSCTL_STRING(_machdep, OID_AUTO, bootmethod, CTLFLAG_RD, bootmethod, 0,
119a2495c36SRoger Pau Monné     "System firmware boot method");
120a2495c36SRoger Pau Monné 
121fa83f689SKonstantin Belousov struct msr_op_arg {
122fa83f689SKonstantin Belousov 	u_int msr;
123fa83f689SKonstantin Belousov 	int op;
124fa83f689SKonstantin Belousov 	uint64_t arg1;
125d0bc4b46SKonstantin Belousov 	uint64_t *res;
126fa83f689SKonstantin Belousov };
127fa83f689SKonstantin Belousov 
128fa83f689SKonstantin Belousov static void
129fa83f689SKonstantin Belousov x86_msr_op_one(void *argp)
130fa83f689SKonstantin Belousov {
131fa83f689SKonstantin Belousov 	struct msr_op_arg *a;
132fa83f689SKonstantin Belousov 	uint64_t v;
133fa83f689SKonstantin Belousov 
134fa83f689SKonstantin Belousov 	a = argp;
135fa83f689SKonstantin Belousov 	switch (a->op) {
136fa83f689SKonstantin Belousov 	case MSR_OP_ANDNOT:
137fa83f689SKonstantin Belousov 		v = rdmsr(a->msr);
138fa83f689SKonstantin Belousov 		v &= ~a->arg1;
139fa83f689SKonstantin Belousov 		wrmsr(a->msr, v);
140fa83f689SKonstantin Belousov 		break;
141fa83f689SKonstantin Belousov 	case MSR_OP_OR:
142fa83f689SKonstantin Belousov 		v = rdmsr(a->msr);
143fa83f689SKonstantin Belousov 		v |= a->arg1;
144fa83f689SKonstantin Belousov 		wrmsr(a->msr, v);
145fa83f689SKonstantin Belousov 		break;
146fa83f689SKonstantin Belousov 	case MSR_OP_WRITE:
147fa83f689SKonstantin Belousov 		wrmsr(a->msr, a->arg1);
148fa83f689SKonstantin Belousov 		break;
149d0bc4b46SKonstantin Belousov 	case MSR_OP_READ:
150d0bc4b46SKonstantin Belousov 		v = rdmsr(a->msr);
151d0bc4b46SKonstantin Belousov 		*a->res = v;
152d0bc4b46SKonstantin Belousov 		break;
153fa83f689SKonstantin Belousov 	}
154fa83f689SKonstantin Belousov }
155fa83f689SKonstantin Belousov 
156fa83f689SKonstantin Belousov #define	MSR_OP_EXMODE_MASK	0xf0000000
157fa83f689SKonstantin Belousov #define	MSR_OP_OP_MASK		0x000000ff
158d0bc4b46SKonstantin Belousov #define	MSR_OP_GET_CPUID(x)	(((x) & ~MSR_OP_EXMODE_MASK) >> 8)
159fa83f689SKonstantin Belousov 
160fa83f689SKonstantin Belousov void
161d0bc4b46SKonstantin Belousov x86_msr_op(u_int msr, u_int op, uint64_t arg1, uint64_t *res)
162fa83f689SKonstantin Belousov {
163fa83f689SKonstantin Belousov 	struct thread *td;
164fa83f689SKonstantin Belousov 	struct msr_op_arg a;
165d0bc4b46SKonstantin Belousov 	cpuset_t set;
166fa83f689SKonstantin Belousov 	u_int exmode;
167d0bc4b46SKonstantin Belousov 	int bound_cpu, cpu, i, is_bound;
168fa83f689SKonstantin Belousov 
169fa83f689SKonstantin Belousov 	a.op = op & MSR_OP_OP_MASK;
170fa83f689SKonstantin Belousov 	MPASS(a.op == MSR_OP_ANDNOT || a.op == MSR_OP_OR ||
171d0bc4b46SKonstantin Belousov 	    a.op == MSR_OP_WRITE || a.op == MSR_OP_READ);
172fa83f689SKonstantin Belousov 	exmode = op & MSR_OP_EXMODE_MASK;
173d0bc4b46SKonstantin Belousov 	MPASS(exmode == MSR_OP_LOCAL || exmode == MSR_OP_SCHED_ALL ||
174d0bc4b46SKonstantin Belousov 	    exmode == MSR_OP_SCHED_ONE || exmode == MSR_OP_RENDEZVOUS_ALL ||
175d0bc4b46SKonstantin Belousov 	    exmode == MSR_OP_RENDEZVOUS_ONE);
176fa83f689SKonstantin Belousov 	a.msr = msr;
177fa83f689SKonstantin Belousov 	a.arg1 = arg1;
178d0bc4b46SKonstantin Belousov 	a.res = res;
179fa83f689SKonstantin Belousov 	switch (exmode) {
180fa83f689SKonstantin Belousov 	case MSR_OP_LOCAL:
181fa83f689SKonstantin Belousov 		x86_msr_op_one(&a);
182fa83f689SKonstantin Belousov 		break;
183d0bc4b46SKonstantin Belousov 	case MSR_OP_SCHED_ALL:
184fa83f689SKonstantin Belousov 		td = curthread;
185fa83f689SKonstantin Belousov 		thread_lock(td);
186fa83f689SKonstantin Belousov 		is_bound = sched_is_bound(td);
187fa83f689SKonstantin Belousov 		bound_cpu = td->td_oncpu;
188fa83f689SKonstantin Belousov 		CPU_FOREACH(i) {
189fa83f689SKonstantin Belousov 			sched_bind(td, i);
190fa83f689SKonstantin Belousov 			x86_msr_op_one(&a);
191fa83f689SKonstantin Belousov 		}
192fa83f689SKonstantin Belousov 		if (is_bound)
193fa83f689SKonstantin Belousov 			sched_bind(td, bound_cpu);
194fa83f689SKonstantin Belousov 		else
195fa83f689SKonstantin Belousov 			sched_unbind(td);
196fa83f689SKonstantin Belousov 		thread_unlock(td);
197fa83f689SKonstantin Belousov 		break;
198d0bc4b46SKonstantin Belousov 	case MSR_OP_SCHED_ONE:
199d0bc4b46SKonstantin Belousov 		td = curthread;
200d0bc4b46SKonstantin Belousov 		cpu = MSR_OP_GET_CPUID(op);
201d0bc4b46SKonstantin Belousov 		thread_lock(td);
202d0bc4b46SKonstantin Belousov 		is_bound = sched_is_bound(td);
203d0bc4b46SKonstantin Belousov 		bound_cpu = td->td_oncpu;
204d0bc4b46SKonstantin Belousov 		if (!is_bound || bound_cpu != cpu)
205d0bc4b46SKonstantin Belousov 			sched_bind(td, cpu);
206d0bc4b46SKonstantin Belousov 		x86_msr_op_one(&a);
207d0bc4b46SKonstantin Belousov 		if (is_bound) {
208d0bc4b46SKonstantin Belousov 			if (bound_cpu != cpu)
209d0bc4b46SKonstantin Belousov 				sched_bind(td, bound_cpu);
210d0bc4b46SKonstantin Belousov 		} else {
211d0bc4b46SKonstantin Belousov 			sched_unbind(td);
212d0bc4b46SKonstantin Belousov 		}
213d0bc4b46SKonstantin Belousov 		thread_unlock(td);
214d0bc4b46SKonstantin Belousov 		break;
215d0bc4b46SKonstantin Belousov 	case MSR_OP_RENDEZVOUS_ALL:
216d0bc4b46SKonstantin Belousov 		smp_rendezvous(smp_no_rendezvous_barrier, x86_msr_op_one,
217d0bc4b46SKonstantin Belousov 		    smp_no_rendezvous_barrier, &a);
218d0bc4b46SKonstantin Belousov 		break;
219d0bc4b46SKonstantin Belousov 	case MSR_OP_RENDEZVOUS_ONE:
220d0bc4b46SKonstantin Belousov 		cpu = MSR_OP_GET_CPUID(op);
221d0bc4b46SKonstantin Belousov 		CPU_SETOF(cpu, &set);
222d0bc4b46SKonstantin Belousov 		smp_rendezvous_cpus(set, smp_no_rendezvous_barrier,
223d0bc4b46SKonstantin Belousov 		    x86_msr_op_one, smp_no_rendezvous_barrier, &a);
224fa83f689SKonstantin Belousov 		break;
225fa83f689SKonstantin Belousov 	}
226fa83f689SKonstantin Belousov }
227fa83f689SKonstantin Belousov 
228665919aaSConrad Meyer /*
229665919aaSConrad Meyer  * Automatically initialized per CPU errata in cpu_idle_tun below.
230665919aaSConrad Meyer  */
231665919aaSConrad Meyer bool mwait_cpustop_broken = false;
232665919aaSConrad Meyer SYSCTL_BOOL(_machdep, OID_AUTO, mwait_cpustop_broken, CTLFLAG_RDTUN,
233665919aaSConrad Meyer     &mwait_cpustop_broken, 0,
234665919aaSConrad Meyer     "Can not reliably wake MONITOR/MWAIT cpus without interrupts");
2358428d0f1SAndriy Gapon 
236dfe7b3bfSKonstantin Belousov /*
237dfe7b3bfSKonstantin Belousov  * Flush the D-cache for non-DMA I/O so that the I-cache can
238dfe7b3bfSKonstantin Belousov  * be made coherent later.
239dfe7b3bfSKonstantin Belousov  */
240dfe7b3bfSKonstantin Belousov void
241dfe7b3bfSKonstantin Belousov cpu_flush_dcache(void *ptr, size_t len)
242dfe7b3bfSKonstantin Belousov {
243dfe7b3bfSKonstantin Belousov 	/* Not applicable */
244dfe7b3bfSKonstantin Belousov }
245dfe7b3bfSKonstantin Belousov 
246b57a73f8SKonstantin Belousov void
247b57a73f8SKonstantin Belousov acpi_cpu_c1(void)
248b57a73f8SKonstantin Belousov {
249b57a73f8SKonstantin Belousov 
250b57a73f8SKonstantin Belousov 	__asm __volatile("sti; hlt");
251b57a73f8SKonstantin Belousov }
252b57a73f8SKonstantin Belousov 
25319d4720bSJonathan T. Looney /*
25419d4720bSJonathan T. Looney  * Use mwait to pause execution while waiting for an interrupt or
25519d4720bSJonathan T. Looney  * another thread to signal that there is more work.
25619d4720bSJonathan T. Looney  *
25719d4720bSJonathan T. Looney  * NOTE: Interrupts will cause a wakeup; however, this function does
25819d4720bSJonathan T. Looney  * not enable interrupt handling. The caller is responsible to enable
25919d4720bSJonathan T. Looney  * interrupts.
26019d4720bSJonathan T. Looney  */
261b57a73f8SKonstantin Belousov void
262b57a73f8SKonstantin Belousov acpi_cpu_idle_mwait(uint32_t mwait_hint)
263b57a73f8SKonstantin Belousov {
264b57a73f8SKonstantin Belousov 	int *state;
2653621ba1eSKonstantin Belousov 	uint64_t v;
266b57a73f8SKonstantin Belousov 
267b57a73f8SKonstantin Belousov 	/*
268319117fdSKonstantin Belousov 	 * A comment in Linux patch claims that 'CPUs run faster with
269319117fdSKonstantin Belousov 	 * speculation protection disabled. All CPU threads in a core
270319117fdSKonstantin Belousov 	 * must disable speculation protection for it to be
271319117fdSKonstantin Belousov 	 * disabled. Disable it while we are idle so the other
272319117fdSKonstantin Belousov 	 * hyperthread can run fast.'
273319117fdSKonstantin Belousov 	 *
274b57a73f8SKonstantin Belousov 	 * XXXKIB.  Software coordination mode should be supported,
275b57a73f8SKonstantin Belousov 	 * but all Intel CPUs provide hardware coordination.
276b57a73f8SKonstantin Belousov 	 */
277d9e8bbb6SKonstantin Belousov 
27883dc49beSConrad Meyer 	state = &PCPU_PTR(monitorbuf)->idle_state;
279a5bd21d0SKonstantin Belousov 	KASSERT(atomic_load_int(state) == STATE_SLEEPING,
280d9e8bbb6SKonstantin Belousov 	    ("cpu_mwait_cx: wrong monitorbuf state"));
281a5bd21d0SKonstantin Belousov 	atomic_store_int(state, STATE_MWAIT);
2823621ba1eSKonstantin Belousov 	if (PCPU_GET(ibpb_set) || hw_ssb_active) {
2833621ba1eSKonstantin Belousov 		v = rdmsr(MSR_IA32_SPEC_CTRL);
2843621ba1eSKonstantin Belousov 		wrmsr(MSR_IA32_SPEC_CTRL, v & ~(IA32_SPEC_CTRL_IBRS |
2853621ba1eSKonstantin Belousov 		    IA32_SPEC_CTRL_STIBP | IA32_SPEC_CTRL_SSBD));
2863621ba1eSKonstantin Belousov 	} else {
2873621ba1eSKonstantin Belousov 		v = 0;
2883621ba1eSKonstantin Belousov 	}
289b57a73f8SKonstantin Belousov 	cpu_monitor(state, 0, 0);
290a5bd21d0SKonstantin Belousov 	if (atomic_load_int(state) == STATE_MWAIT)
291b57a73f8SKonstantin Belousov 		cpu_mwait(MWAIT_INTRBREAK, mwait_hint);
2923621ba1eSKonstantin Belousov 
2933621ba1eSKonstantin Belousov 	/*
2943621ba1eSKonstantin Belousov 	 * SSB cannot be disabled while we sleep, or rather, if it was
2953621ba1eSKonstantin Belousov 	 * disabled, the sysctl thread will bind to our cpu to tweak
2963621ba1eSKonstantin Belousov 	 * MSR.
2973621ba1eSKonstantin Belousov 	 */
2983621ba1eSKonstantin Belousov 	if (v != 0)
2993621ba1eSKonstantin Belousov 		wrmsr(MSR_IA32_SPEC_CTRL, v);
300d9e8bbb6SKonstantin Belousov 
301d9e8bbb6SKonstantin Belousov 	/*
302d9e8bbb6SKonstantin Belousov 	 * We should exit on any event that interrupts mwait, because
303d9e8bbb6SKonstantin Belousov 	 * that event might be a wanted interrupt.
304d9e8bbb6SKonstantin Belousov 	 */
305a5bd21d0SKonstantin Belousov 	atomic_store_int(state, STATE_RUNNING);
306b57a73f8SKonstantin Belousov }
307b57a73f8SKonstantin Belousov 
308dfe7b3bfSKonstantin Belousov /* Get current clock frequency for the given cpu id. */
309dfe7b3bfSKonstantin Belousov int
310dfe7b3bfSKonstantin Belousov cpu_est_clockrate(int cpu_id, uint64_t *rate)
311dfe7b3bfSKonstantin Belousov {
312dfe7b3bfSKonstantin Belousov 	uint64_t tsc1, tsc2;
313dfe7b3bfSKonstantin Belousov 	uint64_t acnt, mcnt, perf;
314dfe7b3bfSKonstantin Belousov 	register_t reg;
315dfe7b3bfSKonstantin Belousov 
316dfe7b3bfSKonstantin Belousov 	if (pcpu_find(cpu_id) == NULL || rate == NULL)
317dfe7b3bfSKonstantin Belousov 		return (EINVAL);
318dfe7b3bfSKonstantin Belousov #ifdef __i386__
319dfe7b3bfSKonstantin Belousov 	if ((cpu_feature & CPUID_TSC) == 0)
320dfe7b3bfSKonstantin Belousov 		return (EOPNOTSUPP);
321dfe7b3bfSKonstantin Belousov #endif
322dfe7b3bfSKonstantin Belousov 
323dfe7b3bfSKonstantin Belousov 	/*
324dfe7b3bfSKonstantin Belousov 	 * If TSC is P-state invariant and APERF/MPERF MSRs do not exist,
325dfe7b3bfSKonstantin Belousov 	 * DELAY(9) based logic fails.
326dfe7b3bfSKonstantin Belousov 	 */
327dfe7b3bfSKonstantin Belousov 	if (tsc_is_invariant && !tsc_perf_stat)
328dfe7b3bfSKonstantin Belousov 		return (EOPNOTSUPP);
329dfe7b3bfSKonstantin Belousov 
330dfe7b3bfSKonstantin Belousov #ifdef SMP
331dfe7b3bfSKonstantin Belousov 	if (smp_cpus > 1) {
332dfe7b3bfSKonstantin Belousov 		/* Schedule ourselves on the indicated cpu. */
333dfe7b3bfSKonstantin Belousov 		thread_lock(curthread);
334dfe7b3bfSKonstantin Belousov 		sched_bind(curthread, cpu_id);
335dfe7b3bfSKonstantin Belousov 		thread_unlock(curthread);
336dfe7b3bfSKonstantin Belousov 	}
337dfe7b3bfSKonstantin Belousov #endif
338dfe7b3bfSKonstantin Belousov 
339dfe7b3bfSKonstantin Belousov 	/* Calibrate by measuring a short delay. */
340dfe7b3bfSKonstantin Belousov 	reg = intr_disable();
341dfe7b3bfSKonstantin Belousov 	if (tsc_is_invariant) {
342dfe7b3bfSKonstantin Belousov 		wrmsr(MSR_MPERF, 0);
343dfe7b3bfSKonstantin Belousov 		wrmsr(MSR_APERF, 0);
344dfe7b3bfSKonstantin Belousov 		tsc1 = rdtsc();
345dfe7b3bfSKonstantin Belousov 		DELAY(1000);
346dfe7b3bfSKonstantin Belousov 		mcnt = rdmsr(MSR_MPERF);
347dfe7b3bfSKonstantin Belousov 		acnt = rdmsr(MSR_APERF);
348dfe7b3bfSKonstantin Belousov 		tsc2 = rdtsc();
349dfe7b3bfSKonstantin Belousov 		intr_restore(reg);
350dfe7b3bfSKonstantin Belousov 		perf = 1000 * acnt / mcnt;
351dfe7b3bfSKonstantin Belousov 		*rate = (tsc2 - tsc1) * perf;
352dfe7b3bfSKonstantin Belousov 	} else {
353dfe7b3bfSKonstantin Belousov 		tsc1 = rdtsc();
354dfe7b3bfSKonstantin Belousov 		DELAY(1000);
355dfe7b3bfSKonstantin Belousov 		tsc2 = rdtsc();
356dfe7b3bfSKonstantin Belousov 		intr_restore(reg);
357dfe7b3bfSKonstantin Belousov 		*rate = (tsc2 - tsc1) * 1000;
358dfe7b3bfSKonstantin Belousov 	}
359dfe7b3bfSKonstantin Belousov 
360dfe7b3bfSKonstantin Belousov #ifdef SMP
361dfe7b3bfSKonstantin Belousov 	if (smp_cpus > 1) {
362dfe7b3bfSKonstantin Belousov 		thread_lock(curthread);
363dfe7b3bfSKonstantin Belousov 		sched_unbind(curthread);
364dfe7b3bfSKonstantin Belousov 		thread_unlock(curthread);
365dfe7b3bfSKonstantin Belousov 	}
366dfe7b3bfSKonstantin Belousov #endif
367dfe7b3bfSKonstantin Belousov 
368dfe7b3bfSKonstantin Belousov 	return (0);
369dfe7b3bfSKonstantin Belousov }
370dfe7b3bfSKonstantin Belousov 
371dfe7b3bfSKonstantin Belousov /*
372dfe7b3bfSKonstantin Belousov  * Shutdown the CPU as much as possible
373dfe7b3bfSKonstantin Belousov  */
374dfe7b3bfSKonstantin Belousov void
375dfe7b3bfSKonstantin Belousov cpu_halt(void)
376dfe7b3bfSKonstantin Belousov {
377dfe7b3bfSKonstantin Belousov 	for (;;)
378dfe7b3bfSKonstantin Belousov 		halt();
379dfe7b3bfSKonstantin Belousov }
380dfe7b3bfSKonstantin Belousov 
3818428d0f1SAndriy Gapon static void
382b7b25af0SAndriy Gapon cpu_reset_real(void)
3838428d0f1SAndriy Gapon {
3848428d0f1SAndriy Gapon 	struct region_descriptor null_idt;
3858428d0f1SAndriy Gapon 	int b;
3868428d0f1SAndriy Gapon 
3878428d0f1SAndriy Gapon 	disable_intr();
3888428d0f1SAndriy Gapon #ifdef CPU_ELAN
3898428d0f1SAndriy Gapon 	if (elan_mmcr != NULL)
3908428d0f1SAndriy Gapon 		elan_mmcr->RESCFG = 1;
3918428d0f1SAndriy Gapon #endif
3928428d0f1SAndriy Gapon #ifdef __i386__
3938428d0f1SAndriy Gapon 	if (cpu == CPU_GEODE1100) {
3948428d0f1SAndriy Gapon 		/* Attempt Geode's own reset */
3958428d0f1SAndriy Gapon 		outl(0xcf8, 0x80009044ul);
3968428d0f1SAndriy Gapon 		outl(0xcfc, 0xf);
3978428d0f1SAndriy Gapon 	}
3988428d0f1SAndriy Gapon #endif
3998428d0f1SAndriy Gapon #if !defined(BROKEN_KEYBOARD_RESET)
4008428d0f1SAndriy Gapon 	/*
4018428d0f1SAndriy Gapon 	 * Attempt to do a CPU reset via the keyboard controller,
4028428d0f1SAndriy Gapon 	 * do not turn off GateA20, as any machine that fails
4038428d0f1SAndriy Gapon 	 * to do the reset here would then end up in no man's land.
4048428d0f1SAndriy Gapon 	 */
4058428d0f1SAndriy Gapon 	outb(IO_KBD + 4, 0xFE);
4068428d0f1SAndriy Gapon 	DELAY(500000);	/* wait 0.5 sec to see if that did it */
4078428d0f1SAndriy Gapon #endif
4088428d0f1SAndriy Gapon 
4098428d0f1SAndriy Gapon 	/*
4108428d0f1SAndriy Gapon 	 * Attempt to force a reset via the Reset Control register at
4118428d0f1SAndriy Gapon 	 * I/O port 0xcf9.  Bit 2 forces a system reset when it
4128428d0f1SAndriy Gapon 	 * transitions from 0 to 1.  Bit 1 selects the type of reset
4138428d0f1SAndriy Gapon 	 * to attempt: 0 selects a "soft" reset, and 1 selects a
4148428d0f1SAndriy Gapon 	 * "hard" reset.  We try a "hard" reset.  The first write sets
4158428d0f1SAndriy Gapon 	 * bit 1 to select a "hard" reset and clears bit 2.  The
4168428d0f1SAndriy Gapon 	 * second write forces a 0 -> 1 transition in bit 2 to trigger
4178428d0f1SAndriy Gapon 	 * a reset.
4188428d0f1SAndriy Gapon 	 */
4198428d0f1SAndriy Gapon 	outb(0xcf9, 0x2);
4208428d0f1SAndriy Gapon 	outb(0xcf9, 0x6);
4218428d0f1SAndriy Gapon 	DELAY(500000);  /* wait 0.5 sec to see if that did it */
4228428d0f1SAndriy Gapon 
4238428d0f1SAndriy Gapon 	/*
4248428d0f1SAndriy Gapon 	 * Attempt to force a reset via the Fast A20 and Init register
4258428d0f1SAndriy Gapon 	 * at I/O port 0x92.  Bit 1 serves as an alternate A20 gate.
4268428d0f1SAndriy Gapon 	 * Bit 0 asserts INIT# when set to 1.  We are careful to only
4278428d0f1SAndriy Gapon 	 * preserve bit 1 while setting bit 0.  We also must clear bit
4288428d0f1SAndriy Gapon 	 * 0 before setting it if it isn't already clear.
4298428d0f1SAndriy Gapon 	 */
4308428d0f1SAndriy Gapon 	b = inb(0x92);
4318428d0f1SAndriy Gapon 	if (b != 0xff) {
4328428d0f1SAndriy Gapon 		if ((b & 0x1) != 0)
4338428d0f1SAndriy Gapon 			outb(0x92, b & 0xfe);
4348428d0f1SAndriy Gapon 		outb(0x92, b | 0x1);
4358428d0f1SAndriy Gapon 		DELAY(500000);  /* wait 0.5 sec to see if that did it */
4368428d0f1SAndriy Gapon 	}
4378428d0f1SAndriy Gapon 
4388428d0f1SAndriy Gapon 	printf("No known reset method worked, attempting CPU shutdown\n");
4398428d0f1SAndriy Gapon 	DELAY(1000000); /* wait 1 sec for printf to complete */
4408428d0f1SAndriy Gapon 
4418428d0f1SAndriy Gapon 	/* Wipe the IDT. */
4428428d0f1SAndriy Gapon 	null_idt.rd_limit = 0;
4438428d0f1SAndriy Gapon 	null_idt.rd_base = 0;
4448428d0f1SAndriy Gapon 	lidt(&null_idt);
4458428d0f1SAndriy Gapon 
4468428d0f1SAndriy Gapon 	/* "good night, sweet prince .... <THUNK!>" */
4478428d0f1SAndriy Gapon 	breakpoint();
4488428d0f1SAndriy Gapon 
4498428d0f1SAndriy Gapon 	/* NOTREACHED */
4508428d0f1SAndriy Gapon 	while(1);
4518428d0f1SAndriy Gapon }
4528428d0f1SAndriy Gapon 
4538428d0f1SAndriy Gapon #ifdef SMP
4548428d0f1SAndriy Gapon static void
455b7b25af0SAndriy Gapon cpu_reset_proxy(void)
4568428d0f1SAndriy Gapon {
4578428d0f1SAndriy Gapon 
4588428d0f1SAndriy Gapon 	cpu_reset_proxy_active = 1;
4598428d0f1SAndriy Gapon 	while (cpu_reset_proxy_active == 1)
4608428d0f1SAndriy Gapon 		ia32_pause(); /* Wait for other cpu to see that we've started */
4618428d0f1SAndriy Gapon 
4628428d0f1SAndriy Gapon 	printf("cpu_reset_proxy: Stopped CPU %d\n", cpu_reset_proxyid);
4638428d0f1SAndriy Gapon 	DELAY(1000000);
4648428d0f1SAndriy Gapon 	cpu_reset_real();
4658428d0f1SAndriy Gapon }
4668428d0f1SAndriy Gapon #endif
4678428d0f1SAndriy Gapon 
4688428d0f1SAndriy Gapon void
469b7b25af0SAndriy Gapon cpu_reset(void)
4708428d0f1SAndriy Gapon {
4718428d0f1SAndriy Gapon #ifdef SMP
472665919aaSConrad Meyer 	struct monitorbuf *mb;
4738428d0f1SAndriy Gapon 	cpuset_t map;
4748428d0f1SAndriy Gapon 	u_int cnt;
4758428d0f1SAndriy Gapon 
4768428d0f1SAndriy Gapon 	if (smp_started) {
4778428d0f1SAndriy Gapon 		map = all_cpus;
4788428d0f1SAndriy Gapon 		CPU_CLR(PCPU_GET(cpuid), &map);
479e2650af1SStefan Eßer 		CPU_ANDNOT(&map, &map, &stopped_cpus);
4808428d0f1SAndriy Gapon 		if (!CPU_EMPTY(&map)) {
4818428d0f1SAndriy Gapon 			printf("cpu_reset: Stopping other CPUs\n");
4828428d0f1SAndriy Gapon 			stop_cpus(map);
4838428d0f1SAndriy Gapon 		}
4848428d0f1SAndriy Gapon 
4858428d0f1SAndriy Gapon 		if (PCPU_GET(cpuid) != 0) {
4868428d0f1SAndriy Gapon 			cpu_reset_proxyid = PCPU_GET(cpuid);
4878428d0f1SAndriy Gapon 			cpustop_restartfunc = cpu_reset_proxy;
4888428d0f1SAndriy Gapon 			cpu_reset_proxy_active = 0;
4898428d0f1SAndriy Gapon 			printf("cpu_reset: Restarting BSP\n");
4908428d0f1SAndriy Gapon 
4918428d0f1SAndriy Gapon 			/* Restart CPU #0. */
4928428d0f1SAndriy Gapon 			CPU_SETOF(0, &started_cpus);
493665919aaSConrad Meyer 			mb = &pcpu_find(0)->pc_monitorbuf;
494665919aaSConrad Meyer 			atomic_store_int(&mb->stop_state,
495665919aaSConrad Meyer 			    MONITOR_STOPSTATE_RUNNING);
4968428d0f1SAndriy Gapon 
4978428d0f1SAndriy Gapon 			cnt = 0;
4988428d0f1SAndriy Gapon 			while (cpu_reset_proxy_active == 0 && cnt < 10000000) {
4998428d0f1SAndriy Gapon 				ia32_pause();
5008428d0f1SAndriy Gapon 				cnt++;	/* Wait for BSP to announce restart */
5018428d0f1SAndriy Gapon 			}
5028428d0f1SAndriy Gapon 			if (cpu_reset_proxy_active == 0) {
5038428d0f1SAndriy Gapon 				printf("cpu_reset: Failed to restart BSP\n");
5048428d0f1SAndriy Gapon 			} else {
5058428d0f1SAndriy Gapon 				cpu_reset_proxy_active = 2;
5068428d0f1SAndriy Gapon 				while (1)
5078428d0f1SAndriy Gapon 					ia32_pause();
5088428d0f1SAndriy Gapon 				/* NOTREACHED */
5098428d0f1SAndriy Gapon 			}
5108428d0f1SAndriy Gapon 		}
5118428d0f1SAndriy Gapon 
5128428d0f1SAndriy Gapon 		DELAY(1000000);
5138428d0f1SAndriy Gapon 	}
5148428d0f1SAndriy Gapon #endif
5158428d0f1SAndriy Gapon 	cpu_reset_real();
5168428d0f1SAndriy Gapon 	/* NOTREACHED */
5178428d0f1SAndriy Gapon }
5188428d0f1SAndriy Gapon 
519b57a73f8SKonstantin Belousov bool
520b57a73f8SKonstantin Belousov cpu_mwait_usable(void)
521b57a73f8SKonstantin Belousov {
522b57a73f8SKonstantin Belousov 
523b57a73f8SKonstantin Belousov 	return ((cpu_feature2 & CPUID2_MON) != 0 && ((cpu_mon_mwait_flags &
524b57a73f8SKonstantin Belousov 	    (CPUID5_MON_MWAIT_EXT | CPUID5_MWAIT_INTRBREAK)) ==
525b57a73f8SKonstantin Belousov 	    (CPUID5_MON_MWAIT_EXT | CPUID5_MWAIT_INTRBREAK)));
526b57a73f8SKonstantin Belousov }
527b57a73f8SKonstantin Belousov 
528dfe7b3bfSKonstantin Belousov void (*cpu_idle_hook)(sbintime_t) = NULL;	/* ACPI idle hook. */
529d3ba71b2SKonstantin Belousov 
530d3ba71b2SKonstantin Belousov int cpu_amdc1e_bug = 0;			/* AMD C1E APIC workaround required. */
531d3ba71b2SKonstantin Belousov 
532dfe7b3bfSKonstantin Belousov static int	idle_mwait = 1;		/* Use MONITOR/MWAIT for short idle. */
533dfe7b3bfSKonstantin Belousov SYSCTL_INT(_machdep, OID_AUTO, idle_mwait, CTLFLAG_RWTUN, &idle_mwait,
534dfe7b3bfSKonstantin Belousov     0, "Use MONITOR/MWAIT for short idle");
535dfe7b3bfSKonstantin Belousov 
536*03f868b1SMark Johnston static bool
537*03f868b1SMark Johnston cpu_idle_enter(int *statep, int newstate)
538dfe7b3bfSKonstantin Belousov {
539*03f868b1SMark Johnston 	KASSERT(atomic_load_int(statep) == STATE_RUNNING,
540*03f868b1SMark Johnston 	    ("%s: state %d", __func__, atomic_load_int(statep)));
541dfe7b3bfSKonstantin Belousov 
542*03f868b1SMark Johnston 	/*
543*03f868b1SMark Johnston 	 * A fence is needed to prevent reordering of the load in
544*03f868b1SMark Johnston 	 * sched_runnable() with this store to the idle state word.  Without it,
545*03f868b1SMark Johnston 	 * cpu_idle_wakeup() can observe the state as STATE_RUNNING after having
546*03f868b1SMark Johnston 	 * added load to the queue, and elide an IPI.  Then, sched_runnable()
547*03f868b1SMark Johnston 	 * can observe tdq_load == 0, so the CPU ends up idling with pending
548*03f868b1SMark Johnston 	 * work.  tdq_notify() similarly ensures that a prior update to tdq_load
549*03f868b1SMark Johnston 	 * is visible before calling cpu_idle_wakeup().
550*03f868b1SMark Johnston 	 */
551*03f868b1SMark Johnston 	atomic_store_int(statep, newstate);
552*03f868b1SMark Johnston #if defined(SCHED_ULE) && defined(SMP)
553*03f868b1SMark Johnston 	atomic_thread_fence_seq_cst();
554*03f868b1SMark Johnston #endif
555dfe7b3bfSKonstantin Belousov 
556dfe7b3bfSKonstantin Belousov 	/*
557dfe7b3bfSKonstantin Belousov 	 * Since we may be in a critical section from cpu_idle(), if
558dfe7b3bfSKonstantin Belousov 	 * an interrupt fires during that critical section we may have
559dfe7b3bfSKonstantin Belousov 	 * a pending preemption.  If the CPU halts, then that thread
560dfe7b3bfSKonstantin Belousov 	 * may not execute until a later interrupt awakens the CPU.
561dfe7b3bfSKonstantin Belousov 	 * To handle this race, check for a runnable thread after
562dfe7b3bfSKonstantin Belousov 	 * disabling interrupts and immediately return if one is
563dfe7b3bfSKonstantin Belousov 	 * found.  Also, we must absolutely guarentee that hlt is
564dfe7b3bfSKonstantin Belousov 	 * the next instruction after sti.  This ensures that any
565dfe7b3bfSKonstantin Belousov 	 * interrupt that fires after the call to disable_intr() will
566dfe7b3bfSKonstantin Belousov 	 * immediately awaken the CPU from hlt.  Finally, please note
567dfe7b3bfSKonstantin Belousov 	 * that on x86 this works fine because of interrupts enabled only
568dfe7b3bfSKonstantin Belousov 	 * after the instruction following sti takes place, while IF is set
569dfe7b3bfSKonstantin Belousov 	 * to 1 immediately, allowing hlt instruction to acknowledge the
570dfe7b3bfSKonstantin Belousov 	 * interrupt.
571dfe7b3bfSKonstantin Belousov 	 */
572dfe7b3bfSKonstantin Belousov 	disable_intr();
573*03f868b1SMark Johnston 	if (sched_runnable()) {
574dfe7b3bfSKonstantin Belousov 		enable_intr();
575*03f868b1SMark Johnston 		atomic_store_int(statep, STATE_RUNNING);
576*03f868b1SMark Johnston 		return (false);
577*03f868b1SMark Johnston 	} else {
578*03f868b1SMark Johnston 		return (true);
579*03f868b1SMark Johnston 	}
580*03f868b1SMark Johnston }
581*03f868b1SMark Johnston 
582*03f868b1SMark Johnston static void
583*03f868b1SMark Johnston cpu_idle_exit(int *statep)
584*03f868b1SMark Johnston {
585*03f868b1SMark Johnston 	atomic_store_int(statep, STATE_RUNNING);
586*03f868b1SMark Johnston }
587*03f868b1SMark Johnston 
588*03f868b1SMark Johnston static void
589*03f868b1SMark Johnston cpu_idle_acpi(sbintime_t sbt)
590*03f868b1SMark Johnston {
591*03f868b1SMark Johnston 	int *state;
592*03f868b1SMark Johnston 
593*03f868b1SMark Johnston 	state = &PCPU_PTR(monitorbuf)->idle_state;
594*03f868b1SMark Johnston 	if (cpu_idle_enter(state, STATE_SLEEPING)) {
595*03f868b1SMark Johnston 		if (cpu_idle_hook)
596*03f868b1SMark Johnston 			cpu_idle_hook(sbt);
597dfe7b3bfSKonstantin Belousov 		else
598b57a73f8SKonstantin Belousov 			acpi_cpu_c1();
599*03f868b1SMark Johnston 		cpu_idle_exit(state);
600*03f868b1SMark Johnston 	}
601*03f868b1SMark Johnston }
602*03f868b1SMark Johnston 
603*03f868b1SMark Johnston static void
604*03f868b1SMark Johnston cpu_idle_hlt(sbintime_t sbt)
605*03f868b1SMark Johnston {
606*03f868b1SMark Johnston 	int *state;
607*03f868b1SMark Johnston 
608*03f868b1SMark Johnston 	state = &PCPU_PTR(monitorbuf)->idle_state;
609*03f868b1SMark Johnston 	if (cpu_idle_enter(state, STATE_SLEEPING)) {
610*03f868b1SMark Johnston 		acpi_cpu_c1();
611a5bd21d0SKonstantin Belousov 		atomic_store_int(state, STATE_RUNNING);
612dfe7b3bfSKonstantin Belousov 	}
613*03f868b1SMark Johnston }
614dfe7b3bfSKonstantin Belousov 
615dfe7b3bfSKonstantin Belousov static void
616dfe7b3bfSKonstantin Belousov cpu_idle_mwait(sbintime_t sbt)
617dfe7b3bfSKonstantin Belousov {
618dfe7b3bfSKonstantin Belousov 	int *state;
619dfe7b3bfSKonstantin Belousov 
62083dc49beSConrad Meyer 	state = &PCPU_PTR(monitorbuf)->idle_state;
621*03f868b1SMark Johnston 	if (cpu_idle_enter(state, STATE_MWAIT)) {
622dfe7b3bfSKonstantin Belousov 		cpu_monitor(state, 0, 0);
623a5bd21d0SKonstantin Belousov 		if (atomic_load_int(state) == STATE_MWAIT)
624dfe7b3bfSKonstantin Belousov 			__asm __volatile("sti; mwait" : : "a" (MWAIT_C1), "c" (0));
625dfe7b3bfSKonstantin Belousov 		else
626dfe7b3bfSKonstantin Belousov 			enable_intr();
627*03f868b1SMark Johnston 		cpu_idle_exit(state);
628*03f868b1SMark Johnston 	}
629dfe7b3bfSKonstantin Belousov }
630dfe7b3bfSKonstantin Belousov 
631dfe7b3bfSKonstantin Belousov static void
632dfe7b3bfSKonstantin Belousov cpu_idle_spin(sbintime_t sbt)
633dfe7b3bfSKonstantin Belousov {
634dfe7b3bfSKonstantin Belousov 	int *state;
635dfe7b3bfSKonstantin Belousov 	int i;
636dfe7b3bfSKonstantin Belousov 
63783dc49beSConrad Meyer 	state = &PCPU_PTR(monitorbuf)->idle_state;
638a5bd21d0SKonstantin Belousov 	atomic_store_int(state, STATE_RUNNING);
639dfe7b3bfSKonstantin Belousov 
640dfe7b3bfSKonstantin Belousov 	/*
641dfe7b3bfSKonstantin Belousov 	 * The sched_runnable() call is racy but as long as there is
642dfe7b3bfSKonstantin Belousov 	 * a loop missing it one time will have just a little impact if any
643dfe7b3bfSKonstantin Belousov 	 * (and it is much better than missing the check at all).
644dfe7b3bfSKonstantin Belousov 	 */
645dfe7b3bfSKonstantin Belousov 	for (i = 0; i < 1000; i++) {
646dfe7b3bfSKonstantin Belousov 		if (sched_runnable())
647dfe7b3bfSKonstantin Belousov 			return;
648dfe7b3bfSKonstantin Belousov 		cpu_spinwait();
649dfe7b3bfSKonstantin Belousov 	}
650dfe7b3bfSKonstantin Belousov }
651dfe7b3bfSKonstantin Belousov 
652dfe7b3bfSKonstantin Belousov void (*cpu_idle_fn)(sbintime_t) = cpu_idle_acpi;
653dfe7b3bfSKonstantin Belousov 
654dfe7b3bfSKonstantin Belousov void
655dfe7b3bfSKonstantin Belousov cpu_idle(int busy)
656dfe7b3bfSKonstantin Belousov {
657dfe7b3bfSKonstantin Belousov 	uint64_t msr;
658dfe7b3bfSKonstantin Belousov 	sbintime_t sbt = -1;
659dfe7b3bfSKonstantin Belousov 
660ece453d5SMark Johnston 	CTR1(KTR_SPARE2, "cpu_idle(%d)", busy);
661ed95805eSJohn Baldwin #ifdef MP_WATCHDOG
662dfe7b3bfSKonstantin Belousov 	ap_watchdog(PCPU_GET(cpuid));
663dfe7b3bfSKonstantin Belousov #endif
664ed95805eSJohn Baldwin 
665dfe7b3bfSKonstantin Belousov 	/* If we are busy - try to use fast methods. */
666dfe7b3bfSKonstantin Belousov 	if (busy) {
667dfe7b3bfSKonstantin Belousov 		if ((cpu_feature2 & CPUID2_MON) && idle_mwait) {
668dfe7b3bfSKonstantin Belousov 			cpu_idle_mwait(busy);
669dfe7b3bfSKonstantin Belousov 			goto out;
670dfe7b3bfSKonstantin Belousov 		}
671dfe7b3bfSKonstantin Belousov 	}
672dfe7b3bfSKonstantin Belousov 
673dfe7b3bfSKonstantin Belousov 	/* If we have time - switch timers into idle mode. */
674dfe7b3bfSKonstantin Belousov 	if (!busy) {
675dfe7b3bfSKonstantin Belousov 		critical_enter();
676dfe7b3bfSKonstantin Belousov 		sbt = cpu_idleclock();
677dfe7b3bfSKonstantin Belousov 	}
678dfe7b3bfSKonstantin Belousov 
679dfe7b3bfSKonstantin Belousov 	/* Apply AMD APIC timer C1E workaround. */
680d3ba71b2SKonstantin Belousov 	if (cpu_amdc1e_bug && cpu_disable_c3_sleep) {
681dfe7b3bfSKonstantin Belousov 		msr = rdmsr(MSR_AMDK8_IPM);
682d3ba71b2SKonstantin Belousov 		if ((msr & (AMDK8_SMIONCMPHALT | AMDK8_C1EONCMPHALT)) != 0)
683d3ba71b2SKonstantin Belousov 			wrmsr(MSR_AMDK8_IPM, msr & ~(AMDK8_SMIONCMPHALT |
684d3ba71b2SKonstantin Belousov 			    AMDK8_C1EONCMPHALT));
685dfe7b3bfSKonstantin Belousov 	}
686dfe7b3bfSKonstantin Belousov 
687dfe7b3bfSKonstantin Belousov 	/* Call main idle method. */
688dfe7b3bfSKonstantin Belousov 	cpu_idle_fn(sbt);
689dfe7b3bfSKonstantin Belousov 
690dfe7b3bfSKonstantin Belousov 	/* Switch timers back into active mode. */
691dfe7b3bfSKonstantin Belousov 	if (!busy) {
692dfe7b3bfSKonstantin Belousov 		cpu_activeclock();
693dfe7b3bfSKonstantin Belousov 		critical_exit();
694dfe7b3bfSKonstantin Belousov 	}
695dfe7b3bfSKonstantin Belousov out:
696ece453d5SMark Johnston 	CTR1(KTR_SPARE2, "cpu_idle(%d) done", busy);
697dfe7b3bfSKonstantin Belousov }
698dfe7b3bfSKonstantin Belousov 
6993f3937b4SKonstantin Belousov static int cpu_idle_apl31_workaround;
7003f3937b4SKonstantin Belousov SYSCTL_INT(_machdep, OID_AUTO, idle_apl31, CTLFLAG_RW,
7013f3937b4SKonstantin Belousov     &cpu_idle_apl31_workaround, 0,
702160be7ccSKonstantin Belousov     "Apollo Lake APL31 MWAIT bug workaround");
7033f3937b4SKonstantin Belousov 
704dfe7b3bfSKonstantin Belousov int
705dfe7b3bfSKonstantin Belousov cpu_idle_wakeup(int cpu)
706dfe7b3bfSKonstantin Belousov {
70783dc49beSConrad Meyer 	struct monitorbuf *mb;
708dfe7b3bfSKonstantin Belousov 	int *state;
709dfe7b3bfSKonstantin Belousov 
71083dc49beSConrad Meyer 	mb = &pcpu_find(cpu)->pc_monitorbuf;
71183dc49beSConrad Meyer 	state = &mb->idle_state;
712a5bd21d0SKonstantin Belousov 	switch (atomic_load_int(state)) {
713a5bd21d0SKonstantin Belousov 	case STATE_SLEEPING:
714dfe7b3bfSKonstantin Belousov 		return (0);
715a5bd21d0SKonstantin Belousov 	case STATE_MWAIT:
716a5bd21d0SKonstantin Belousov 		atomic_store_int(state, STATE_RUNNING);
7173f3937b4SKonstantin Belousov 		return (cpu_idle_apl31_workaround ? 0 : 1);
718a5bd21d0SKonstantin Belousov 	case STATE_RUNNING:
719a5bd21d0SKonstantin Belousov 		return (1);
720a5bd21d0SKonstantin Belousov 	default:
721a5bd21d0SKonstantin Belousov 		panic("bad monitor state");
722a5bd21d0SKonstantin Belousov 		return (1);
723a5bd21d0SKonstantin Belousov 	}
724dfe7b3bfSKonstantin Belousov }
725dfe7b3bfSKonstantin Belousov 
726dfe7b3bfSKonstantin Belousov /*
727dfe7b3bfSKonstantin Belousov  * Ordered by speed/power consumption.
728dfe7b3bfSKonstantin Belousov  */
729a5f472c5SKonstantin Belousov static struct {
730dfe7b3bfSKonstantin Belousov 	void	*id_fn;
731dfe7b3bfSKonstantin Belousov 	char	*id_name;
732a5f472c5SKonstantin Belousov 	int	id_cpuid2_flag;
733dfe7b3bfSKonstantin Belousov } idle_tbl[] = {
734a5f472c5SKonstantin Belousov 	{ .id_fn = cpu_idle_spin, .id_name = "spin" },
735a5f472c5SKonstantin Belousov 	{ .id_fn = cpu_idle_mwait, .id_name = "mwait",
736a5f472c5SKonstantin Belousov 	    .id_cpuid2_flag = CPUID2_MON },
737a5f472c5SKonstantin Belousov 	{ .id_fn = cpu_idle_hlt, .id_name = "hlt" },
738a5f472c5SKonstantin Belousov 	{ .id_fn = cpu_idle_acpi, .id_name = "acpi" },
739dfe7b3bfSKonstantin Belousov };
740dfe7b3bfSKonstantin Belousov 
741dfe7b3bfSKonstantin Belousov static int
742dfe7b3bfSKonstantin Belousov idle_sysctl_available(SYSCTL_HANDLER_ARGS)
743dfe7b3bfSKonstantin Belousov {
744dfe7b3bfSKonstantin Belousov 	char *avail, *p;
745dfe7b3bfSKonstantin Belousov 	int error;
746dfe7b3bfSKonstantin Belousov 	int i;
747dfe7b3bfSKonstantin Belousov 
748dfe7b3bfSKonstantin Belousov 	avail = malloc(256, M_TEMP, M_WAITOK);
749dfe7b3bfSKonstantin Belousov 	p = avail;
750a5f472c5SKonstantin Belousov 	for (i = 0; i < nitems(idle_tbl); i++) {
751a5f472c5SKonstantin Belousov 		if (idle_tbl[i].id_cpuid2_flag != 0 &&
752a5f472c5SKonstantin Belousov 		    (cpu_feature2 & idle_tbl[i].id_cpuid2_flag) == 0)
753dfe7b3bfSKonstantin Belousov 			continue;
754dfe7b3bfSKonstantin Belousov 		if (strcmp(idle_tbl[i].id_name, "acpi") == 0 &&
755dfe7b3bfSKonstantin Belousov 		    cpu_idle_hook == NULL)
756dfe7b3bfSKonstantin Belousov 			continue;
757dfe7b3bfSKonstantin Belousov 		p += sprintf(p, "%s%s", p != avail ? ", " : "",
758dfe7b3bfSKonstantin Belousov 		    idle_tbl[i].id_name);
759dfe7b3bfSKonstantin Belousov 	}
760dfe7b3bfSKonstantin Belousov 	error = sysctl_handle_string(oidp, avail, 0, req);
761dfe7b3bfSKonstantin Belousov 	free(avail, M_TEMP);
762dfe7b3bfSKonstantin Belousov 	return (error);
763dfe7b3bfSKonstantin Belousov }
764dfe7b3bfSKonstantin Belousov 
7657029da5cSPawel Biernacki SYSCTL_PROC(_machdep, OID_AUTO, idle_available,
7661d6fb900SAlexander Motin     CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE,
7677029da5cSPawel Biernacki     0, 0, idle_sysctl_available, "A",
7687029da5cSPawel Biernacki     "list of available idle functions");
769dfe7b3bfSKonstantin Belousov 
77055ba21d4SKonstantin Belousov static bool
771a5f472c5SKonstantin Belousov cpu_idle_selector(const char *new_idle_name)
77255ba21d4SKonstantin Belousov {
77355ba21d4SKonstantin Belousov 	int i;
77455ba21d4SKonstantin Belousov 
775a5f472c5SKonstantin Belousov 	for (i = 0; i < nitems(idle_tbl); i++) {
776a5f472c5SKonstantin Belousov 		if (idle_tbl[i].id_cpuid2_flag != 0 &&
777a5f472c5SKonstantin Belousov 		    (cpu_feature2 & idle_tbl[i].id_cpuid2_flag) == 0)
77855ba21d4SKonstantin Belousov 			continue;
77955ba21d4SKonstantin Belousov 		if (strcmp(idle_tbl[i].id_name, "acpi") == 0 &&
78055ba21d4SKonstantin Belousov 		    cpu_idle_hook == NULL)
78155ba21d4SKonstantin Belousov 			continue;
78255ba21d4SKonstantin Belousov 		if (strcmp(idle_tbl[i].id_name, new_idle_name))
78355ba21d4SKonstantin Belousov 			continue;
78455ba21d4SKonstantin Belousov 		cpu_idle_fn = idle_tbl[i].id_fn;
78555ba21d4SKonstantin Belousov 		if (bootverbose)
78655ba21d4SKonstantin Belousov 			printf("CPU idle set to %s\n", idle_tbl[i].id_name);
78755ba21d4SKonstantin Belousov 		return (true);
78855ba21d4SKonstantin Belousov 	}
78955ba21d4SKonstantin Belousov 	return (false);
79055ba21d4SKonstantin Belousov }
79155ba21d4SKonstantin Belousov 
792dfe7b3bfSKonstantin Belousov static int
793a5f472c5SKonstantin Belousov cpu_idle_sysctl(SYSCTL_HANDLER_ARGS)
794dfe7b3bfSKonstantin Belousov {
79555ba21d4SKonstantin Belousov 	char buf[16], *p;
79655ba21d4SKonstantin Belousov 	int error, i;
797dfe7b3bfSKonstantin Belousov 
798dfe7b3bfSKonstantin Belousov 	p = "unknown";
799a5f472c5SKonstantin Belousov 	for (i = 0; i < nitems(idle_tbl); i++) {
800dfe7b3bfSKonstantin Belousov 		if (idle_tbl[i].id_fn == cpu_idle_fn) {
801dfe7b3bfSKonstantin Belousov 			p = idle_tbl[i].id_name;
802dfe7b3bfSKonstantin Belousov 			break;
803dfe7b3bfSKonstantin Belousov 		}
804dfe7b3bfSKonstantin Belousov 	}
805dfe7b3bfSKonstantin Belousov 	strncpy(buf, p, sizeof(buf));
806dfe7b3bfSKonstantin Belousov 	error = sysctl_handle_string(oidp, buf, sizeof(buf), req);
807dfe7b3bfSKonstantin Belousov 	if (error != 0 || req->newptr == NULL)
808dfe7b3bfSKonstantin Belousov 		return (error);
809a5f472c5SKonstantin Belousov 	return (cpu_idle_selector(buf) ? 0 : EINVAL);
810dfe7b3bfSKonstantin Belousov }
811dfe7b3bfSKonstantin Belousov 
8127029da5cSPawel Biernacki SYSCTL_PROC(_machdep, OID_AUTO, idle,
8131d6fb900SAlexander Motin     CTLTYPE_STRING | CTLFLAG_RW | CTLFLAG_MPSAFE,
8147029da5cSPawel Biernacki     0, 0, cpu_idle_sysctl, "A",
8157029da5cSPawel Biernacki     "currently selected idle function");
816835c2787SKonstantin Belousov 
81755ba21d4SKonstantin Belousov static void
818a5f472c5SKonstantin Belousov cpu_idle_tun(void *unused __unused)
81955ba21d4SKonstantin Belousov {
82055ba21d4SKonstantin Belousov 	char tunvar[16];
82155ba21d4SKonstantin Belousov 
82255ba21d4SKonstantin Belousov 	if (TUNABLE_STR_FETCH("machdep.idle", tunvar, sizeof(tunvar)))
823a5f472c5SKonstantin Belousov 		cpu_idle_selector(tunvar);
82445ed991dSKonstantin Belousov 	else if (cpu_vendor_id == CPU_VENDOR_AMD &&
82545ed991dSKonstantin Belousov 	    CPUID_TO_FAMILY(cpu_id) == 0x17 && CPUID_TO_MODEL(cpu_id) == 0x1) {
82645ed991dSKonstantin Belousov 		/* Ryzen erratas 1057, 1109. */
82745ed991dSKonstantin Belousov 		cpu_idle_selector("hlt");
82845ed991dSKonstantin Belousov 		idle_mwait = 0;
829665919aaSConrad Meyer 		mwait_cpustop_broken = true;
83045ed991dSKonstantin Belousov 	}
83145ed991dSKonstantin Belousov 
8323f3937b4SKonstantin Belousov 	if (cpu_vendor_id == CPU_VENDOR_INTEL && cpu_id == 0x506c9) {
8333f3937b4SKonstantin Belousov 		/*
834160be7ccSKonstantin Belousov 		 * Apollo Lake errata APL31 (public errata APL30).
835160be7ccSKonstantin Belousov 		 * Stores to the armed address range may not trigger
836160be7ccSKonstantin Belousov 		 * MWAIT to resume execution.  OS needs to use
837160be7ccSKonstantin Belousov 		 * interrupts to wake processors from MWAIT-induced
838160be7ccSKonstantin Belousov 		 * sleep states.
8393f3937b4SKonstantin Belousov 		 */
8403f3937b4SKonstantin Belousov 		cpu_idle_apl31_workaround = 1;
841665919aaSConrad Meyer 		mwait_cpustop_broken = true;
8423f3937b4SKonstantin Belousov 	}
8433f3937b4SKonstantin Belousov 	TUNABLE_INT_FETCH("machdep.idle_apl31", &cpu_idle_apl31_workaround);
84455ba21d4SKonstantin Belousov }
845a5f472c5SKonstantin Belousov SYSINIT(cpu_idle_tun, SI_SUB_CPU, SI_ORDER_MIDDLE, cpu_idle_tun, NULL);
84655ba21d4SKonstantin Belousov 
847ba0ced82SEric van Gyzen static int panic_on_nmi = 0xff;
848295f4b6cSKonstantin Belousov SYSCTL_INT(_machdep, OID_AUTO, panic_on_nmi, CTLFLAG_RWTUN,
849295f4b6cSKonstantin Belousov     &panic_on_nmi, 0,
850ba0ced82SEric van Gyzen     "Panic on NMI: 1 = H/W failure; 2 = unknown; 0xff = all");
851835c2787SKonstantin Belousov int nmi_is_broadcast = 1;
852835c2787SKonstantin Belousov SYSCTL_INT(_machdep, OID_AUTO, nmi_is_broadcast, CTLFLAG_RWTUN,
853835c2787SKonstantin Belousov     &nmi_is_broadcast, 0,
854835c2787SKonstantin Belousov     "Chipset NMI is broadcast");
855855e49f3SAlexander Motin int (*apei_nmi)(void);
856835c2787SKonstantin Belousov 
857295f4b6cSKonstantin Belousov void
858295f4b6cSKonstantin Belousov nmi_call_kdb(u_int cpu, u_int type, struct trapframe *frame)
859835c2787SKonstantin Belousov {
8600fb3a72aSAndriy Gapon 	bool claimed = false;
861835c2787SKonstantin Belousov 
8620fb3a72aSAndriy Gapon #ifdef DEV_ISA
863835c2787SKonstantin Belousov 	/* machine/parity/power fail/"kitchen sink" faults */
8640fb3a72aSAndriy Gapon 	if (isa_nmi(frame->tf_err)) {
8650fb3a72aSAndriy Gapon 		claimed = true;
866ba0ced82SEric van Gyzen 		if ((panic_on_nmi & 1) != 0)
8670fb3a72aSAndriy Gapon 			panic("NMI indicates hardware failure");
8680fb3a72aSAndriy Gapon 	}
8690fb3a72aSAndriy Gapon #endif /* DEV_ISA */
870ba0ced82SEric van Gyzen 
871855e49f3SAlexander Motin 	/* ACPI Platform Error Interfaces callback. */
872855e49f3SAlexander Motin 	if (apei_nmi != NULL && (*apei_nmi)())
873855e49f3SAlexander Motin 		claimed = true;
874855e49f3SAlexander Motin 
875835c2787SKonstantin Belousov 	/*
876ba0ced82SEric van Gyzen 	 * NMIs can be useful for debugging.  They can be hooked up to a
877ba0ced82SEric van Gyzen 	 * pushbutton, usually on an ISA, PCI, or PCIe card.  They can also be
878ba0ced82SEric van Gyzen 	 * generated by an IPMI BMC, either manually or in response to a
879ba0ced82SEric van Gyzen 	 * watchdog timeout.  For example, see the "power diag" command in
880ba0ced82SEric van Gyzen 	 * ports/sysutils/ipmitool.  They can also be generated by a
881ba0ced82SEric van Gyzen 	 * hypervisor; see "bhyvectl --inject-nmi".
882835c2787SKonstantin Belousov 	 */
883ba0ced82SEric van Gyzen 
884ba0ced82SEric van Gyzen #ifdef KDB
885ba0ced82SEric van Gyzen 	if (!claimed && (panic_on_nmi & 2) != 0) {
886ba0ced82SEric van Gyzen 		if (debugger_on_panic) {
887835c2787SKonstantin Belousov 			printf("NMI/cpu%d ... going to debugger\n", cpu);
888ba0ced82SEric van Gyzen 			claimed = kdb_trap(type, 0, frame);
889ba0ced82SEric van Gyzen 		}
890835c2787SKonstantin Belousov 	}
891835c2787SKonstantin Belousov #endif /* KDB */
892ba0ced82SEric van Gyzen 
893ba0ced82SEric van Gyzen 	if (!claimed && panic_on_nmi != 0)
894ba0ced82SEric van Gyzen 		panic("NMI");
895295f4b6cSKonstantin Belousov }
896835c2787SKonstantin Belousov 
897295f4b6cSKonstantin Belousov void
898295f4b6cSKonstantin Belousov nmi_handle_intr(u_int type, struct trapframe *frame)
899835c2787SKonstantin Belousov {
900835c2787SKonstantin Belousov 
901835c2787SKonstantin Belousov #ifdef SMP
902295f4b6cSKonstantin Belousov 	if (nmi_is_broadcast) {
903295f4b6cSKonstantin Belousov 		nmi_call_kdb_smp(type, frame);
904295f4b6cSKonstantin Belousov 		return;
905295f4b6cSKonstantin Belousov 	}
906835c2787SKonstantin Belousov #endif
9071d6dfd12SKonstantin Belousov 	nmi_call_kdb(PCPU_GET(cpuid), type, frame);
908835c2787SKonstantin Belousov }
909319117fdSKonstantin Belousov 
910a324b7f7SKonstantin Belousov static int hw_ibrs_active;
911a324b7f7SKonstantin Belousov int hw_ibrs_ibpb_active;
912319117fdSKonstantin Belousov int hw_ibrs_disable = 1;
913319117fdSKonstantin Belousov 
914319117fdSKonstantin Belousov SYSCTL_INT(_hw, OID_AUTO, ibrs_active, CTLFLAG_RD, &hw_ibrs_active, 0,
915b31b965eSKonstantin Belousov     "Indirect Branch Restricted Speculation active");
916319117fdSKonstantin Belousov 
9177029da5cSPawel Biernacki SYSCTL_NODE(_machdep_mitigations, OID_AUTO, ibrs,
9187029da5cSPawel Biernacki     CTLFLAG_RW | CTLFLAG_MPSAFE, 0,
919961aacb1SScott Long     "Indirect Branch Restricted Speculation active");
920961aacb1SScott Long 
921961aacb1SScott Long SYSCTL_INT(_machdep_mitigations_ibrs, OID_AUTO, active, CTLFLAG_RD,
922961aacb1SScott Long     &hw_ibrs_active, 0, "Indirect Branch Restricted Speculation active");
923961aacb1SScott Long 
924319117fdSKonstantin Belousov void
925a324b7f7SKonstantin Belousov hw_ibrs_recalculate(bool for_all_cpus)
926319117fdSKonstantin Belousov {
927319117fdSKonstantin Belousov 	if ((cpu_ia32_arch_caps & IA32_ARCH_CAP_IBRS_ALL) != 0) {
928a324b7f7SKonstantin Belousov 		x86_msr_op(MSR_IA32_SPEC_CTRL, (for_all_cpus ?
929d0bc4b46SKonstantin Belousov 		    MSR_OP_RENDEZVOUS_ALL : MSR_OP_LOCAL) |
930a324b7f7SKonstantin Belousov 		    (hw_ibrs_disable != 0 ? MSR_OP_ANDNOT : MSR_OP_OR),
931d0bc4b46SKonstantin Belousov 		    IA32_SPEC_CTRL_IBRS, NULL);
932a324b7f7SKonstantin Belousov 		hw_ibrs_active = hw_ibrs_disable == 0;
933a324b7f7SKonstantin Belousov 		hw_ibrs_ibpb_active = 0;
934a324b7f7SKonstantin Belousov 	} else {
935a324b7f7SKonstantin Belousov 		hw_ibrs_active = hw_ibrs_ibpb_active = (cpu_stdext_feature3 &
936a324b7f7SKonstantin Belousov 		    CPUID_STDEXT3_IBPB) != 0 && !hw_ibrs_disable;
937319117fdSKonstantin Belousov 	}
938319117fdSKonstantin Belousov }
939319117fdSKonstantin Belousov 
940319117fdSKonstantin Belousov static int
941319117fdSKonstantin Belousov hw_ibrs_disable_handler(SYSCTL_HANDLER_ARGS)
942319117fdSKonstantin Belousov {
943319117fdSKonstantin Belousov 	int error, val;
944319117fdSKonstantin Belousov 
945319117fdSKonstantin Belousov 	val = hw_ibrs_disable;
946319117fdSKonstantin Belousov 	error = sysctl_handle_int(oidp, &val, 0, req);
947319117fdSKonstantin Belousov 	if (error != 0 || req->newptr == NULL)
948319117fdSKonstantin Belousov 		return (error);
949319117fdSKonstantin Belousov 	hw_ibrs_disable = val != 0;
950a324b7f7SKonstantin Belousov 	hw_ibrs_recalculate(true);
951319117fdSKonstantin Belousov 	return (0);
952319117fdSKonstantin Belousov }
953319117fdSKonstantin Belousov SYSCTL_PROC(_hw, OID_AUTO, ibrs_disable, CTLTYPE_INT | CTLFLAG_RWTUN |
954319117fdSKonstantin Belousov     CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0, hw_ibrs_disable_handler, "I",
955b31b965eSKonstantin Belousov     "Disable Indirect Branch Restricted Speculation");
9568fbcc334SKonstantin Belousov 
957961aacb1SScott Long SYSCTL_PROC(_machdep_mitigations_ibrs, OID_AUTO, disable, CTLTYPE_INT |
958961aacb1SScott Long     CTLFLAG_RWTUN | CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0,
959961aacb1SScott Long     hw_ibrs_disable_handler, "I",
960961aacb1SScott Long     "Disable Indirect Branch Restricted Speculation");
961961aacb1SScott Long 
9623621ba1eSKonstantin Belousov int hw_ssb_active;
9633621ba1eSKonstantin Belousov int hw_ssb_disable;
9643621ba1eSKonstantin Belousov 
9653621ba1eSKonstantin Belousov SYSCTL_INT(_hw, OID_AUTO, spec_store_bypass_disable_active, CTLFLAG_RD,
9663621ba1eSKonstantin Belousov     &hw_ssb_active, 0,
9673621ba1eSKonstantin Belousov     "Speculative Store Bypass Disable active");
9683621ba1eSKonstantin Belousov 
9697029da5cSPawel Biernacki SYSCTL_NODE(_machdep_mitigations, OID_AUTO, ssb,
9707029da5cSPawel Biernacki     CTLFLAG_RW | CTLFLAG_MPSAFE, 0,
971961aacb1SScott Long     "Speculative Store Bypass Disable active");
972961aacb1SScott Long 
973961aacb1SScott Long SYSCTL_INT(_machdep_mitigations_ssb, OID_AUTO, active, CTLFLAG_RD,
974961aacb1SScott Long     &hw_ssb_active, 0, "Speculative Store Bypass Disable active");
975961aacb1SScott Long 
9763621ba1eSKonstantin Belousov static void
9773621ba1eSKonstantin Belousov hw_ssb_set(bool enable, bool for_all_cpus)
9783621ba1eSKonstantin Belousov {
9793621ba1eSKonstantin Belousov 
9803621ba1eSKonstantin Belousov 	if ((cpu_stdext_feature3 & CPUID_STDEXT3_SSBD) == 0) {
9813621ba1eSKonstantin Belousov 		hw_ssb_active = 0;
9823621ba1eSKonstantin Belousov 		return;
9833621ba1eSKonstantin Belousov 	}
9843621ba1eSKonstantin Belousov 	hw_ssb_active = enable;
985fa83f689SKonstantin Belousov 	x86_msr_op(MSR_IA32_SPEC_CTRL,
986fa83f689SKonstantin Belousov 	    (enable ? MSR_OP_OR : MSR_OP_ANDNOT) |
987d0bc4b46SKonstantin Belousov 	    (for_all_cpus ? MSR_OP_SCHED_ALL : MSR_OP_LOCAL),
988d0bc4b46SKonstantin Belousov 	    IA32_SPEC_CTRL_SSBD, NULL);
9893621ba1eSKonstantin Belousov }
9903621ba1eSKonstantin Belousov 
9913621ba1eSKonstantin Belousov void
9923621ba1eSKonstantin Belousov hw_ssb_recalculate(bool all_cpus)
9933621ba1eSKonstantin Belousov {
9943621ba1eSKonstantin Belousov 
9953621ba1eSKonstantin Belousov 	switch (hw_ssb_disable) {
9963621ba1eSKonstantin Belousov 	default:
9973621ba1eSKonstantin Belousov 		hw_ssb_disable = 0;
9983621ba1eSKonstantin Belousov 		/* FALLTHROUGH */
9993621ba1eSKonstantin Belousov 	case 0: /* off */
10003621ba1eSKonstantin Belousov 		hw_ssb_set(false, all_cpus);
10013621ba1eSKonstantin Belousov 		break;
10023621ba1eSKonstantin Belousov 	case 1: /* on */
10033621ba1eSKonstantin Belousov 		hw_ssb_set(true, all_cpus);
10043621ba1eSKonstantin Belousov 		break;
10053621ba1eSKonstantin Belousov 	case 2: /* auto */
100623437573SKonstantin Belousov 		hw_ssb_set((cpu_ia32_arch_caps & IA32_ARCH_CAP_SSB_NO) != 0 ?
10073621ba1eSKonstantin Belousov 		    false : true, all_cpus);
10083621ba1eSKonstantin Belousov 		break;
10093621ba1eSKonstantin Belousov 	}
10103621ba1eSKonstantin Belousov }
10113621ba1eSKonstantin Belousov 
10123621ba1eSKonstantin Belousov static int
10133621ba1eSKonstantin Belousov hw_ssb_disable_handler(SYSCTL_HANDLER_ARGS)
10143621ba1eSKonstantin Belousov {
10153621ba1eSKonstantin Belousov 	int error, val;
10163621ba1eSKonstantin Belousov 
10173621ba1eSKonstantin Belousov 	val = hw_ssb_disable;
10183621ba1eSKonstantin Belousov 	error = sysctl_handle_int(oidp, &val, 0, req);
10193621ba1eSKonstantin Belousov 	if (error != 0 || req->newptr == NULL)
10203621ba1eSKonstantin Belousov 		return (error);
10213621ba1eSKonstantin Belousov 	hw_ssb_disable = val;
10223621ba1eSKonstantin Belousov 	hw_ssb_recalculate(true);
10233621ba1eSKonstantin Belousov 	return (0);
10243621ba1eSKonstantin Belousov }
10253621ba1eSKonstantin Belousov SYSCTL_PROC(_hw, OID_AUTO, spec_store_bypass_disable, CTLTYPE_INT |
10263621ba1eSKonstantin Belousov     CTLFLAG_RWTUN | CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0,
10273621ba1eSKonstantin Belousov     hw_ssb_disable_handler, "I",
1028a212f56dSPiotr Pawel Stefaniak     "Speculative Store Bypass Disable (0 - off, 1 - on, 2 - auto)");
10293621ba1eSKonstantin Belousov 
1030961aacb1SScott Long SYSCTL_PROC(_machdep_mitigations_ssb, OID_AUTO, disable, CTLTYPE_INT |
1031961aacb1SScott Long     CTLFLAG_RWTUN | CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0,
1032961aacb1SScott Long     hw_ssb_disable_handler, "I",
1033a212f56dSPiotr Pawel Stefaniak     "Speculative Store Bypass Disable (0 - off, 1 - on, 2 - auto)");
1034961aacb1SScott Long 
10357355a02bSKonstantin Belousov int hw_mds_disable;
10367355a02bSKonstantin Belousov 
10377355a02bSKonstantin Belousov /*
10387355a02bSKonstantin Belousov  * Handler for Microarchitectural Data Sampling issues.  Really not a
10397355a02bSKonstantin Belousov  * pointer to C function: on amd64 the code must not change any CPU
10407355a02bSKonstantin Belousov  * architectural state except possibly %rflags. Also, it is always
10417355a02bSKonstantin Belousov  * called with interrupts disabled.
10427355a02bSKonstantin Belousov  */
10437355a02bSKonstantin Belousov void mds_handler_void(void);
10447355a02bSKonstantin Belousov void mds_handler_verw(void);
10457355a02bSKonstantin Belousov void mds_handler_ivb(void);
10467355a02bSKonstantin Belousov void mds_handler_bdw(void);
10477355a02bSKonstantin Belousov void mds_handler_skl_sse(void);
10487355a02bSKonstantin Belousov void mds_handler_skl_avx(void);
10497355a02bSKonstantin Belousov void mds_handler_skl_avx512(void);
10507355a02bSKonstantin Belousov void mds_handler_silvermont(void);
1051e2e0470dSKonstantin Belousov void (*mds_handler)(void) = mds_handler_void;
10527355a02bSKonstantin Belousov 
10537355a02bSKonstantin Belousov static int
10547355a02bSKonstantin Belousov sysctl_hw_mds_disable_state_handler(SYSCTL_HANDLER_ARGS)
10557355a02bSKonstantin Belousov {
10567355a02bSKonstantin Belousov 	const char *state;
10577355a02bSKonstantin Belousov 
10587355a02bSKonstantin Belousov 	if (mds_handler == mds_handler_void)
10597355a02bSKonstantin Belousov 		state = "inactive";
10607355a02bSKonstantin Belousov 	else if (mds_handler == mds_handler_verw)
10617355a02bSKonstantin Belousov 		state = "VERW";
10627355a02bSKonstantin Belousov 	else if (mds_handler == mds_handler_ivb)
10637355a02bSKonstantin Belousov 		state = "software IvyBridge";
10647355a02bSKonstantin Belousov 	else if (mds_handler == mds_handler_bdw)
10657355a02bSKonstantin Belousov 		state = "software Broadwell";
10667355a02bSKonstantin Belousov 	else if (mds_handler == mds_handler_skl_sse)
10677355a02bSKonstantin Belousov 		state = "software Skylake SSE";
10687355a02bSKonstantin Belousov 	else if (mds_handler == mds_handler_skl_avx)
10697355a02bSKonstantin Belousov 		state = "software Skylake AVX";
10707355a02bSKonstantin Belousov 	else if (mds_handler == mds_handler_skl_avx512)
10717355a02bSKonstantin Belousov 		state = "software Skylake AVX512";
10727355a02bSKonstantin Belousov 	else if (mds_handler == mds_handler_silvermont)
10737355a02bSKonstantin Belousov 		state = "software Silvermont";
10747355a02bSKonstantin Belousov 	else
10757355a02bSKonstantin Belousov 		state = "unknown";
10767355a02bSKonstantin Belousov 	return (SYSCTL_OUT(req, state, strlen(state)));
10777355a02bSKonstantin Belousov }
10787355a02bSKonstantin Belousov 
10797355a02bSKonstantin Belousov SYSCTL_PROC(_hw, OID_AUTO, mds_disable_state,
10807355a02bSKonstantin Belousov     CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, 0,
10817355a02bSKonstantin Belousov     sysctl_hw_mds_disable_state_handler, "A",
10827355a02bSKonstantin Belousov     "Microarchitectural Data Sampling Mitigation state");
10837355a02bSKonstantin Belousov 
10847029da5cSPawel Biernacki SYSCTL_NODE(_machdep_mitigations, OID_AUTO, mds,
10857029da5cSPawel Biernacki     CTLFLAG_RW | CTLFLAG_MPSAFE, 0,
1086961aacb1SScott Long     "Microarchitectural Data Sampling Mitigation state");
1087961aacb1SScott Long 
1088961aacb1SScott Long SYSCTL_PROC(_machdep_mitigations_mds, OID_AUTO, state,
1089961aacb1SScott Long     CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, 0,
1090961aacb1SScott Long     sysctl_hw_mds_disable_state_handler, "A",
1091961aacb1SScott Long     "Microarchitectural Data Sampling Mitigation state");
1092961aacb1SScott Long 
10937355a02bSKonstantin Belousov _Static_assert(__offsetof(struct pcpu, pc_mds_tmp) % 64 == 0, "MDS AVX512");
10947355a02bSKonstantin Belousov 
10957355a02bSKonstantin Belousov void
10967355a02bSKonstantin Belousov hw_mds_recalculate(void)
10977355a02bSKonstantin Belousov {
10987355a02bSKonstantin Belousov 	struct pcpu *pc;
10997355a02bSKonstantin Belousov 	vm_offset_t b64;
11007355a02bSKonstantin Belousov 	u_long xcr0;
11017355a02bSKonstantin Belousov 	int i;
11027355a02bSKonstantin Belousov 
11037355a02bSKonstantin Belousov 	/*
11047355a02bSKonstantin Belousov 	 * Allow user to force VERW variant even if MD_CLEAR is not
11057355a02bSKonstantin Belousov 	 * reported.  For instance, hypervisor might unknowingly
11067355a02bSKonstantin Belousov 	 * filter the cap out.
11077355a02bSKonstantin Belousov 	 * For the similar reasons, and for testing, allow to enable
110836e1ad61SKonstantin Belousov 	 * mitigation even when MDS_NO cap is set.
11097355a02bSKonstantin Belousov 	 */
11107355a02bSKonstantin Belousov 	if (cpu_vendor_id != CPU_VENDOR_INTEL || hw_mds_disable == 0 ||
111136e1ad61SKonstantin Belousov 	    ((cpu_ia32_arch_caps & IA32_ARCH_CAP_MDS_NO) != 0 &&
111236e1ad61SKonstantin Belousov 	    hw_mds_disable == 3)) {
11137355a02bSKonstantin Belousov 		mds_handler = mds_handler_void;
11147355a02bSKonstantin Belousov 	} else if (((cpu_stdext_feature3 & CPUID_STDEXT3_MD_CLEAR) != 0 &&
11157355a02bSKonstantin Belousov 	    hw_mds_disable == 3) || hw_mds_disable == 1) {
11167355a02bSKonstantin Belousov 		mds_handler = mds_handler_verw;
11177355a02bSKonstantin Belousov 	} else if (CPUID_TO_FAMILY(cpu_id) == 0x6 &&
11187355a02bSKonstantin Belousov 	    (CPUID_TO_MODEL(cpu_id) == 0x2e || CPUID_TO_MODEL(cpu_id) == 0x1e ||
11197355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x1f || CPUID_TO_MODEL(cpu_id) == 0x1a ||
11207355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x2f || CPUID_TO_MODEL(cpu_id) == 0x25 ||
11217355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x2c || CPUID_TO_MODEL(cpu_id) == 0x2d ||
11227355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x2a || CPUID_TO_MODEL(cpu_id) == 0x3e ||
11237355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x3a) &&
11247355a02bSKonstantin Belousov 	    (hw_mds_disable == 2 || hw_mds_disable == 3)) {
11257355a02bSKonstantin Belousov 		/*
11267355a02bSKonstantin Belousov 		 * Nehalem, SandyBridge, IvyBridge
11277355a02bSKonstantin Belousov 		 */
11287355a02bSKonstantin Belousov 		CPU_FOREACH(i) {
11297355a02bSKonstantin Belousov 			pc = pcpu_find(i);
11307355a02bSKonstantin Belousov 			if (pc->pc_mds_buf == NULL) {
11317355a02bSKonstantin Belousov 				pc->pc_mds_buf = malloc_domainset(672, M_TEMP,
11327355a02bSKonstantin Belousov 				    DOMAINSET_PREF(pc->pc_domain), M_WAITOK);
11337355a02bSKonstantin Belousov 				bzero(pc->pc_mds_buf, 16);
11347355a02bSKonstantin Belousov 			}
11357355a02bSKonstantin Belousov 		}
11367355a02bSKonstantin Belousov 		mds_handler = mds_handler_ivb;
11377355a02bSKonstantin Belousov 	} else if (CPUID_TO_FAMILY(cpu_id) == 0x6 &&
11387355a02bSKonstantin Belousov 	    (CPUID_TO_MODEL(cpu_id) == 0x3f || CPUID_TO_MODEL(cpu_id) == 0x3c ||
11397355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x45 || CPUID_TO_MODEL(cpu_id) == 0x46 ||
11407355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x56 || CPUID_TO_MODEL(cpu_id) == 0x4f ||
11417355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x47 || CPUID_TO_MODEL(cpu_id) == 0x3d) &&
11427355a02bSKonstantin Belousov 	    (hw_mds_disable == 2 || hw_mds_disable == 3)) {
11437355a02bSKonstantin Belousov 		/*
11447355a02bSKonstantin Belousov 		 * Haswell, Broadwell
11457355a02bSKonstantin Belousov 		 */
11467355a02bSKonstantin Belousov 		CPU_FOREACH(i) {
11477355a02bSKonstantin Belousov 			pc = pcpu_find(i);
11487355a02bSKonstantin Belousov 			if (pc->pc_mds_buf == NULL) {
11497355a02bSKonstantin Belousov 				pc->pc_mds_buf = malloc_domainset(1536, M_TEMP,
11507355a02bSKonstantin Belousov 				    DOMAINSET_PREF(pc->pc_domain), M_WAITOK);
11517355a02bSKonstantin Belousov 				bzero(pc->pc_mds_buf, 16);
11527355a02bSKonstantin Belousov 			}
11537355a02bSKonstantin Belousov 		}
11547355a02bSKonstantin Belousov 		mds_handler = mds_handler_bdw;
11557355a02bSKonstantin Belousov 	} else if (CPUID_TO_FAMILY(cpu_id) == 0x6 &&
11567355a02bSKonstantin Belousov 	    ((CPUID_TO_MODEL(cpu_id) == 0x55 && (cpu_id &
11577355a02bSKonstantin Belousov 	    CPUID_STEPPING) <= 5) ||
11587355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x4e || CPUID_TO_MODEL(cpu_id) == 0x5e ||
11597355a02bSKonstantin Belousov 	    (CPUID_TO_MODEL(cpu_id) == 0x8e && (cpu_id &
11607355a02bSKonstantin Belousov 	    CPUID_STEPPING) <= 0xb) ||
11617355a02bSKonstantin Belousov 	    (CPUID_TO_MODEL(cpu_id) == 0x9e && (cpu_id &
11627355a02bSKonstantin Belousov 	    CPUID_STEPPING) <= 0xc)) &&
11637355a02bSKonstantin Belousov 	    (hw_mds_disable == 2 || hw_mds_disable == 3)) {
11647355a02bSKonstantin Belousov 		/*
11657355a02bSKonstantin Belousov 		 * Skylake, KabyLake, CoffeeLake, WhiskeyLake,
11667355a02bSKonstantin Belousov 		 * CascadeLake
11677355a02bSKonstantin Belousov 		 */
11687355a02bSKonstantin Belousov 		CPU_FOREACH(i) {
11697355a02bSKonstantin Belousov 			pc = pcpu_find(i);
11707355a02bSKonstantin Belousov 			if (pc->pc_mds_buf == NULL) {
11717355a02bSKonstantin Belousov 				pc->pc_mds_buf = malloc_domainset(6 * 1024,
11727355a02bSKonstantin Belousov 				    M_TEMP, DOMAINSET_PREF(pc->pc_domain),
11737355a02bSKonstantin Belousov 				    M_WAITOK);
11747355a02bSKonstantin Belousov 				b64 = (vm_offset_t)malloc_domainset(64 + 63,
11757355a02bSKonstantin Belousov 				    M_TEMP, DOMAINSET_PREF(pc->pc_domain),
11767355a02bSKonstantin Belousov 				    M_WAITOK);
11777355a02bSKonstantin Belousov 				pc->pc_mds_buf64 = (void *)roundup2(b64, 64);
11787355a02bSKonstantin Belousov 				bzero(pc->pc_mds_buf64, 64);
11797355a02bSKonstantin Belousov 			}
11807355a02bSKonstantin Belousov 		}
11817355a02bSKonstantin Belousov 		xcr0 = rxcr(0);
11827355a02bSKonstantin Belousov 		if ((xcr0 & XFEATURE_ENABLED_ZMM_HI256) != 0 &&
118399a6085fSScott Long 		    (cpu_stdext_feature & CPUID_STDEXT_AVX512DQ) != 0)
11847355a02bSKonstantin Belousov 			mds_handler = mds_handler_skl_avx512;
11857355a02bSKonstantin Belousov 		else if ((xcr0 & XFEATURE_ENABLED_AVX) != 0 &&
11867355a02bSKonstantin Belousov 		    (cpu_feature2 & CPUID2_AVX) != 0)
11877355a02bSKonstantin Belousov 			mds_handler = mds_handler_skl_avx;
11887355a02bSKonstantin Belousov 		else
11897355a02bSKonstantin Belousov 			mds_handler = mds_handler_skl_sse;
11907355a02bSKonstantin Belousov 	} else if (CPUID_TO_FAMILY(cpu_id) == 0x6 &&
11917355a02bSKonstantin Belousov 	    ((CPUID_TO_MODEL(cpu_id) == 0x37 ||
11927355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x4a ||
11937355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x4c ||
11947355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x4d ||
11957355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x5a ||
11967355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x5d ||
11977355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x6e ||
11987355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x65 ||
11997355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x75 ||
12007355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x1c ||
12017355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x26 ||
12027355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x27 ||
12037355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x35 ||
12047355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x36 ||
12057355a02bSKonstantin Belousov 	    CPUID_TO_MODEL(cpu_id) == 0x7a))) {
12067355a02bSKonstantin Belousov 		/* Silvermont, Airmont */
12077355a02bSKonstantin Belousov 		CPU_FOREACH(i) {
12087355a02bSKonstantin Belousov 			pc = pcpu_find(i);
12097355a02bSKonstantin Belousov 			if (pc->pc_mds_buf == NULL)
12107355a02bSKonstantin Belousov 				pc->pc_mds_buf = malloc(256, M_TEMP, M_WAITOK);
12117355a02bSKonstantin Belousov 		}
12127355a02bSKonstantin Belousov 		mds_handler = mds_handler_silvermont;
12137355a02bSKonstantin Belousov 	} else {
12147355a02bSKonstantin Belousov 		hw_mds_disable = 0;
12157355a02bSKonstantin Belousov 		mds_handler = mds_handler_void;
12167355a02bSKonstantin Belousov 	}
12177355a02bSKonstantin Belousov }
12187355a02bSKonstantin Belousov 
121948ec6d3bSKonstantin Belousov static void
122048ec6d3bSKonstantin Belousov hw_mds_recalculate_boot(void *arg __unused)
122148ec6d3bSKonstantin Belousov {
122248ec6d3bSKonstantin Belousov 
122348ec6d3bSKonstantin Belousov 	hw_mds_recalculate();
122448ec6d3bSKonstantin Belousov }
122548ec6d3bSKonstantin Belousov SYSINIT(mds_recalc, SI_SUB_SMP, SI_ORDER_ANY, hw_mds_recalculate_boot, NULL);
122648ec6d3bSKonstantin Belousov 
12277355a02bSKonstantin Belousov static int
12287355a02bSKonstantin Belousov sysctl_mds_disable_handler(SYSCTL_HANDLER_ARGS)
12297355a02bSKonstantin Belousov {
12307355a02bSKonstantin Belousov 	int error, val;
12317355a02bSKonstantin Belousov 
12327355a02bSKonstantin Belousov 	val = hw_mds_disable;
12337355a02bSKonstantin Belousov 	error = sysctl_handle_int(oidp, &val, 0, req);
12347355a02bSKonstantin Belousov 	if (error != 0 || req->newptr == NULL)
12357355a02bSKonstantin Belousov 		return (error);
12367355a02bSKonstantin Belousov 	if (val < 0 || val > 3)
12377355a02bSKonstantin Belousov 		return (EINVAL);
12387355a02bSKonstantin Belousov 	hw_mds_disable = val;
12397355a02bSKonstantin Belousov 	hw_mds_recalculate();
12407355a02bSKonstantin Belousov 	return (0);
12417355a02bSKonstantin Belousov }
12427355a02bSKonstantin Belousov 
12437355a02bSKonstantin Belousov SYSCTL_PROC(_hw, OID_AUTO, mds_disable, CTLTYPE_INT |
12447355a02bSKonstantin Belousov     CTLFLAG_RWTUN | CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0,
12457355a02bSKonstantin Belousov     sysctl_mds_disable_handler, "I",
12467355a02bSKonstantin Belousov     "Microarchitectural Data Sampling Mitigation "
1247a212f56dSPiotr Pawel Stefaniak     "(0 - off, 1 - on VERW, 2 - on SW, 3 - on AUTO)");
12487355a02bSKonstantin Belousov 
1249961aacb1SScott Long SYSCTL_PROC(_machdep_mitigations_mds, OID_AUTO, disable, CTLTYPE_INT |
1250961aacb1SScott Long     CTLFLAG_RWTUN | CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0,
1251961aacb1SScott Long     sysctl_mds_disable_handler, "I",
1252961aacb1SScott Long     "Microarchitectural Data Sampling Mitigation "
1253a212f56dSPiotr Pawel Stefaniak     "(0 - off, 1 - on VERW, 2 - on SW, 3 - on AUTO)");
1254e3721601SScott Long 
1255e3721601SScott Long /*
1256e3721601SScott Long  * Intel Transactional Memory Asynchronous Abort Mitigation
1257e3721601SScott Long  * CVE-2019-11135
1258e3721601SScott Long  */
1259e3721601SScott Long int x86_taa_enable;
1260e3721601SScott Long int x86_taa_state;
1261e3721601SScott Long enum {
1262184b15ffSScott Long 	TAA_NONE	= 0,	/* No mitigation enabled */
1263184b15ffSScott Long 	TAA_TSX_DISABLE	= 1,	/* Disable TSX via MSR */
1264184b15ffSScott Long 	TAA_VERW	= 2,	/* Use VERW mitigation */
1265184b15ffSScott Long 	TAA_AUTO	= 3,	/* Automatically select the mitigation */
1266184b15ffSScott Long 
1267184b15ffSScott Long 	/* The states below are not selectable by the operator */
1268184b15ffSScott Long 
1269184b15ffSScott Long 	TAA_TAA_UC	= 4,	/* Mitigation present in microcode */
1270184b15ffSScott Long 	TAA_NOT_PRESENT	= 5	/* TSX is not present */
1271e3721601SScott Long };
1272e3721601SScott Long 
1273e3721601SScott Long static void
1274e3721601SScott Long taa_set(bool enable, bool all)
1275e3721601SScott Long {
1276e3721601SScott Long 
1277fa83f689SKonstantin Belousov 	x86_msr_op(MSR_IA32_TSX_CTRL,
1278fa83f689SKonstantin Belousov 	    (enable ? MSR_OP_OR : MSR_OP_ANDNOT) |
1279d0bc4b46SKonstantin Belousov 	    (all ? MSR_OP_RENDEZVOUS_ALL : MSR_OP_LOCAL),
1280d0bc4b46SKonstantin Belousov 	    IA32_TSX_CTRL_RTM_DISABLE | IA32_TSX_CTRL_TSX_CPUID_CLEAR,
1281d0bc4b46SKonstantin Belousov 	    NULL);
1282e3721601SScott Long }
1283e3721601SScott Long 
1284e3721601SScott Long void
1285e3721601SScott Long x86_taa_recalculate(void)
1286e3721601SScott Long {
1287e3721601SScott Long 	static int taa_saved_mds_disable = 0;
1288e3721601SScott Long 	int taa_need = 0, taa_state = 0;
1289e3721601SScott Long 	int mds_disable = 0, need_mds_recalc = 0;
1290e3721601SScott Long 
1291e3721601SScott Long 	/* Check CPUID.07h.EBX.HLE and RTM for the presence of TSX */
1292e3721601SScott Long 	if ((cpu_stdext_feature & CPUID_STDEXT_HLE) == 0 ||
1293e3721601SScott Long 	    (cpu_stdext_feature & CPUID_STDEXT_RTM) == 0) {
1294e3721601SScott Long 		/* TSX is not present */
1295184b15ffSScott Long 		x86_taa_state = TAA_NOT_PRESENT;
1296e3721601SScott Long 		return;
1297e3721601SScott Long 	}
1298e3721601SScott Long 
1299e3721601SScott Long 	/* Check to see what mitigation options the CPU gives us */
1300e3721601SScott Long 	if (cpu_ia32_arch_caps & IA32_ARCH_CAP_TAA_NO) {
1301e3721601SScott Long 		/* CPU is not suseptible to TAA */
13020d423176SScott Long 		taa_need = TAA_TAA_UC;
1303e3721601SScott Long 	} else if (cpu_ia32_arch_caps & IA32_ARCH_CAP_TSX_CTRL) {
1304e3721601SScott Long 		/*
1305e3721601SScott Long 		 * CPU can turn off TSX.  This is the next best option
1306e3721601SScott Long 		 * if TAA_NO hardware mitigation isn't present
1307e3721601SScott Long 		 */
1308e3721601SScott Long 		taa_need = TAA_TSX_DISABLE;
1309e3721601SScott Long 	} else {
1310e3721601SScott Long 		/* No TSX/TAA specific remedies are available. */
1311e3721601SScott Long 		if (x86_taa_enable == TAA_TSX_DISABLE) {
1312e3721601SScott Long 			if (bootverbose)
1313e3721601SScott Long 				printf("TSX control not available\n");
1314e3721601SScott Long 			return;
1315e3721601SScott Long 		} else
1316e3721601SScott Long 			taa_need = TAA_VERW;
1317e3721601SScott Long 	}
1318e3721601SScott Long 
1319e3721601SScott Long 	/* Can we automatically take action, or are we being forced? */
1320e3721601SScott Long 	if (x86_taa_enable == TAA_AUTO)
1321e3721601SScott Long 		taa_state = taa_need;
1322e3721601SScott Long 	else
1323e3721601SScott Long 		taa_state = x86_taa_enable;
1324e3721601SScott Long 
1325e3721601SScott Long 	/* No state change, nothing to do */
1326e3721601SScott Long 	if (taa_state == x86_taa_state) {
1327e3721601SScott Long 		if (bootverbose)
1328e3721601SScott Long 			printf("No TSX change made\n");
1329e3721601SScott Long 		return;
1330e3721601SScott Long 	}
1331e3721601SScott Long 
1332e3721601SScott Long 	/* Does the MSR need to be turned on or off? */
1333e3721601SScott Long 	if (taa_state == TAA_TSX_DISABLE)
1334e3721601SScott Long 		taa_set(true, true);
1335e3721601SScott Long 	else if (x86_taa_state == TAA_TSX_DISABLE)
1336e3721601SScott Long 		taa_set(false, true);
1337e3721601SScott Long 
1338e3721601SScott Long 	/* Does MDS need to be set to turn on VERW? */
1339e3721601SScott Long 	if (taa_state == TAA_VERW) {
1340e3721601SScott Long 		taa_saved_mds_disable = hw_mds_disable;
1341e3721601SScott Long 		mds_disable = hw_mds_disable = 1;
1342e3721601SScott Long 		need_mds_recalc = 1;
1343e3721601SScott Long 	} else if (x86_taa_state == TAA_VERW) {
1344e3721601SScott Long 		mds_disable = hw_mds_disable = taa_saved_mds_disable;
1345e3721601SScott Long 		need_mds_recalc = 1;
1346e3721601SScott Long 	}
1347e3721601SScott Long 	if (need_mds_recalc) {
1348e3721601SScott Long 		hw_mds_recalculate();
1349e3721601SScott Long 		if (mds_disable != hw_mds_disable) {
1350e3721601SScott Long 			if (bootverbose)
1351e3721601SScott Long 				printf("Cannot change MDS state for TAA\n");
1352e3721601SScott Long 			/* Don't update our state */
1353e3721601SScott Long 			return;
1354e3721601SScott Long 		}
1355e3721601SScott Long 	}
1356e3721601SScott Long 
1357e3721601SScott Long 	x86_taa_state = taa_state;
1358e3721601SScott Long 	return;
1359e3721601SScott Long }
1360e3721601SScott Long 
1361e3721601SScott Long static void
1362e3721601SScott Long taa_recalculate_boot(void * arg __unused)
1363e3721601SScott Long {
1364e3721601SScott Long 
1365e3721601SScott Long 	x86_taa_recalculate();
1366e3721601SScott Long }
1367e3721601SScott Long SYSINIT(taa_recalc, SI_SUB_SMP, SI_ORDER_ANY, taa_recalculate_boot, NULL);
1368e3721601SScott Long 
13697029da5cSPawel Biernacki SYSCTL_NODE(_machdep_mitigations, OID_AUTO, taa,
13707029da5cSPawel Biernacki     CTLFLAG_RW | CTLFLAG_MPSAFE, 0,
1371e3721601SScott Long     "TSX Asynchronous Abort Mitigation");
1372e3721601SScott Long 
1373e3721601SScott Long static int
1374e3721601SScott Long sysctl_taa_handler(SYSCTL_HANDLER_ARGS)
1375e3721601SScott Long {
1376e3721601SScott Long 	int error, val;
1377e3721601SScott Long 
1378e3721601SScott Long 	val = x86_taa_enable;
1379e3721601SScott Long 	error = sysctl_handle_int(oidp, &val, 0, req);
1380e3721601SScott Long 	if (error != 0 || req->newptr == NULL)
1381e3721601SScott Long 		return (error);
1382e3721601SScott Long 	if (val < TAA_NONE || val > TAA_AUTO)
1383e3721601SScott Long 		return (EINVAL);
1384e3721601SScott Long 	x86_taa_enable = val;
1385e3721601SScott Long 	x86_taa_recalculate();
1386e3721601SScott Long 	return (0);
1387e3721601SScott Long }
1388e3721601SScott Long 
1389e3721601SScott Long SYSCTL_PROC(_machdep_mitigations_taa, OID_AUTO, enable, CTLTYPE_INT |
1390e3721601SScott Long     CTLFLAG_RWTUN | CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0,
1391e3721601SScott Long     sysctl_taa_handler, "I",
1392e3721601SScott Long     "TAA Mitigation enablement control "
1393a212f56dSPiotr Pawel Stefaniak     "(0 - off, 1 - disable TSX, 2 - VERW, 3 - on AUTO)");
1394e3721601SScott Long 
1395e3721601SScott Long static int
1396e3721601SScott Long sysctl_taa_state_handler(SYSCTL_HANDLER_ARGS)
1397e3721601SScott Long {
1398e3721601SScott Long 	const char *state;
1399e3721601SScott Long 
1400e3721601SScott Long 	switch (x86_taa_state) {
1401e3721601SScott Long 	case TAA_NONE:
1402e3721601SScott Long 		state = "inactive";
1403e3721601SScott Long 		break;
1404e3721601SScott Long 	case TAA_TSX_DISABLE:
1405e3721601SScott Long 		state = "TSX disabled";
1406e3721601SScott Long 		break;
1407e3721601SScott Long 	case TAA_VERW:
1408e3721601SScott Long 		state = "VERW";
1409e3721601SScott Long 		break;
1410184b15ffSScott Long 	case TAA_TAA_UC:
1411184b15ffSScott Long 		state = "Mitigated in microcode";
1412e3721601SScott Long 		break;
1413184b15ffSScott Long 	case TAA_NOT_PRESENT:
1414184b15ffSScott Long 		state = "TSX not present";
1415ee02bd9cSConrad Meyer 		break;
1416e3721601SScott Long 	default:
1417e3721601SScott Long 		state = "unknown";
1418e3721601SScott Long 	}
1419e3721601SScott Long 
1420e3721601SScott Long 	return (SYSCTL_OUT(req, state, strlen(state)));
1421e3721601SScott Long }
1422e3721601SScott Long 
1423e3721601SScott Long SYSCTL_PROC(_machdep_mitigations_taa, OID_AUTO, state,
1424e3721601SScott Long     CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, 0,
1425e3721601SScott Long     sysctl_taa_state_handler, "A",
1426e3721601SScott Long     "TAA Mitigation state");
1427e3721601SScott Long 
1428ea602083SKonstantin Belousov int __read_frequently cpu_flush_rsb_ctxsw;
1429ea602083SKonstantin Belousov SYSCTL_INT(_machdep_mitigations, OID_AUTO, flush_rsb_ctxsw,
1430ea602083SKonstantin Belousov     CTLFLAG_RW | CTLFLAG_NOFETCH, &cpu_flush_rsb_ctxsw, 0,
1431ea602083SKonstantin Belousov     "Flush Return Stack Buffer on context switch");
1432ea602083SKonstantin Belousov 
143317edf152SKonstantin Belousov SYSCTL_NODE(_machdep_mitigations, OID_AUTO, rngds,
143417edf152SKonstantin Belousov     CTLFLAG_RW | CTLFLAG_MPSAFE, 0,
143517edf152SKonstantin Belousov     "MCU Optimization, disable RDSEED mitigation");
143617edf152SKonstantin Belousov 
143717edf152SKonstantin Belousov int x86_rngds_mitg_enable = 1;
143817edf152SKonstantin Belousov void
143917edf152SKonstantin Belousov x86_rngds_mitg_recalculate(bool all_cpus)
144017edf152SKonstantin Belousov {
144117edf152SKonstantin Belousov 	if ((cpu_stdext_feature3 & CPUID_STDEXT3_MCUOPT) == 0)
144217edf152SKonstantin Belousov 		return;
144317edf152SKonstantin Belousov 	x86_msr_op(MSR_IA32_MCU_OPT_CTRL,
144417edf152SKonstantin Belousov 	    (x86_rngds_mitg_enable ? MSR_OP_OR : MSR_OP_ANDNOT) |
1445d0bc4b46SKonstantin Belousov 	    (all_cpus ? MSR_OP_RENDEZVOUS_ALL : MSR_OP_LOCAL),
1446d0bc4b46SKonstantin Belousov 	    IA32_RNGDS_MITG_DIS, NULL);
144717edf152SKonstantin Belousov }
144817edf152SKonstantin Belousov 
144917edf152SKonstantin Belousov static int
145017edf152SKonstantin Belousov sysctl_rngds_mitg_enable_handler(SYSCTL_HANDLER_ARGS)
145117edf152SKonstantin Belousov {
145217edf152SKonstantin Belousov 	int error, val;
145317edf152SKonstantin Belousov 
145417edf152SKonstantin Belousov 	val = x86_rngds_mitg_enable;
145517edf152SKonstantin Belousov 	error = sysctl_handle_int(oidp, &val, 0, req);
145617edf152SKonstantin Belousov 	if (error != 0 || req->newptr == NULL)
145717edf152SKonstantin Belousov 		return (error);
145817edf152SKonstantin Belousov 	x86_rngds_mitg_enable = val;
145917edf152SKonstantin Belousov 	x86_rngds_mitg_recalculate(true);
146017edf152SKonstantin Belousov 	return (0);
146117edf152SKonstantin Belousov }
146217edf152SKonstantin Belousov SYSCTL_PROC(_machdep_mitigations_rngds, OID_AUTO, enable, CTLTYPE_INT |
146317edf152SKonstantin Belousov     CTLFLAG_RWTUN | CTLFLAG_NOFETCH | CTLFLAG_MPSAFE, NULL, 0,
146417edf152SKonstantin Belousov     sysctl_rngds_mitg_enable_handler, "I",
146517edf152SKonstantin Belousov     "MCU Optimization, disabling RDSEED mitigation control "
1466a212f56dSPiotr Pawel Stefaniak     "(0 - mitigation disabled (RDSEED optimized), 1 - mitigation enabled)");
146717edf152SKonstantin Belousov 
146817edf152SKonstantin Belousov static int
146917edf152SKonstantin Belousov sysctl_rngds_state_handler(SYSCTL_HANDLER_ARGS)
147017edf152SKonstantin Belousov {
147117edf152SKonstantin Belousov 	const char *state;
147217edf152SKonstantin Belousov 
147317edf152SKonstantin Belousov 	if ((cpu_stdext_feature3 & CPUID_STDEXT3_MCUOPT) == 0) {
147417edf152SKonstantin Belousov 		state = "Not applicable";
147517edf152SKonstantin Belousov 	} else if (x86_rngds_mitg_enable == 0) {
147617edf152SKonstantin Belousov 		state = "RDSEED not serialized";
147717edf152SKonstantin Belousov 	} else {
147817edf152SKonstantin Belousov 		state = "Mitigated";
147917edf152SKonstantin Belousov 	}
148017edf152SKonstantin Belousov 	return (SYSCTL_OUT(req, state, strlen(state)));
148117edf152SKonstantin Belousov }
148217edf152SKonstantin Belousov SYSCTL_PROC(_machdep_mitigations_rngds, OID_AUTO, state,
148317edf152SKonstantin Belousov     CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, 0,
148417edf152SKonstantin Belousov     sysctl_rngds_state_handler, "A",
148517edf152SKonstantin Belousov     "MCU Optimization state");
148617edf152SKonstantin Belousov 
14878fbcc334SKonstantin Belousov /*
14888fbcc334SKonstantin Belousov  * Enable and restore kernel text write permissions.
14898fbcc334SKonstantin Belousov  * Callers must ensure that disable_wp()/restore_wp() are executed
14908fbcc334SKonstantin Belousov  * without rescheduling on the same core.
14918fbcc334SKonstantin Belousov  */
14928fbcc334SKonstantin Belousov bool
14938fbcc334SKonstantin Belousov disable_wp(void)
14948fbcc334SKonstantin Belousov {
14958fbcc334SKonstantin Belousov 	u_int cr0;
14968fbcc334SKonstantin Belousov 
14978fbcc334SKonstantin Belousov 	cr0 = rcr0();
14988fbcc334SKonstantin Belousov 	if ((cr0 & CR0_WP) == 0)
14998fbcc334SKonstantin Belousov 		return (false);
15008fbcc334SKonstantin Belousov 	load_cr0(cr0 & ~CR0_WP);
15018fbcc334SKonstantin Belousov 	return (true);
15028fbcc334SKonstantin Belousov }
15038fbcc334SKonstantin Belousov 
15048fbcc334SKonstantin Belousov void
15058fbcc334SKonstantin Belousov restore_wp(bool old_wp)
15068fbcc334SKonstantin Belousov {
15078fbcc334SKonstantin Belousov 
15088fbcc334SKonstantin Belousov 	if (old_wp)
15098fbcc334SKonstantin Belousov 		load_cr0(rcr0() | CR0_WP);
15108fbcc334SKonstantin Belousov }
15118fbcc334SKonstantin Belousov 
15127705dd4dSKonstantin Belousov bool
15137705dd4dSKonstantin Belousov acpi_get_fadt_bootflags(uint16_t *flagsp)
15147705dd4dSKonstantin Belousov {
15157705dd4dSKonstantin Belousov #ifdef DEV_ACPI
15167705dd4dSKonstantin Belousov 	ACPI_TABLE_FADT *fadt;
15177705dd4dSKonstantin Belousov 	vm_paddr_t physaddr;
15187705dd4dSKonstantin Belousov 
15197705dd4dSKonstantin Belousov 	physaddr = acpi_find_table(ACPI_SIG_FADT);
15207705dd4dSKonstantin Belousov 	if (physaddr == 0)
15217705dd4dSKonstantin Belousov 		return (false);
15227705dd4dSKonstantin Belousov 	fadt = acpi_map_table(physaddr, ACPI_SIG_FADT);
15237705dd4dSKonstantin Belousov 	if (fadt == NULL)
15247705dd4dSKonstantin Belousov 		return (false);
15257705dd4dSKonstantin Belousov 	*flagsp = fadt->BootFlags;
15267705dd4dSKonstantin Belousov 	acpi_unmap_table(fadt);
15277705dd4dSKonstantin Belousov 	return (true);
15287705dd4dSKonstantin Belousov #else
15297705dd4dSKonstantin Belousov 	return (false);
15307705dd4dSKonstantin Belousov #endif
15317705dd4dSKonstantin Belousov }
1532652ae7b1SAdam Fenn 
1533652ae7b1SAdam Fenn DEFINE_IFUNC(, uint64_t, rdtsc_ordered, (void))
1534652ae7b1SAdam Fenn {
1535652ae7b1SAdam Fenn 	bool cpu_is_amd = cpu_vendor_id == CPU_VENDOR_AMD ||
1536652ae7b1SAdam Fenn 	    cpu_vendor_id == CPU_VENDOR_HYGON;
1537652ae7b1SAdam Fenn 
1538652ae7b1SAdam Fenn 	if ((amd_feature & AMDID_RDTSCP) != 0)
1539652ae7b1SAdam Fenn 		return (rdtscp);
1540652ae7b1SAdam Fenn 	else if ((cpu_feature & CPUID_SSE2) != 0)
1541652ae7b1SAdam Fenn 		return (cpu_is_amd ? rdtsc_ordered_mfence :
1542652ae7b1SAdam Fenn 		    rdtsc_ordered_lfence);
1543652ae7b1SAdam Fenn 	else
1544652ae7b1SAdam Fenn 		return (rdtsc);
1545652ae7b1SAdam Fenn }
1546