186be9f0dSKonstantin Belousov /*- 2ebf5747bSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3ebf5747bSPedro F. Giffuni * 40a110d5bSKonstantin Belousov * Copyright (c) 2013, 2015 The FreeBSD Foundation 586be9f0dSKonstantin Belousov * All rights reserved. 686be9f0dSKonstantin Belousov * 786be9f0dSKonstantin Belousov * This software was developed by Konstantin Belousov <kib@FreeBSD.org> 886be9f0dSKonstantin Belousov * under sponsorship from the FreeBSD Foundation. 986be9f0dSKonstantin Belousov * 1086be9f0dSKonstantin Belousov * Redistribution and use in source and binary forms, with or without 1186be9f0dSKonstantin Belousov * modification, are permitted provided that the following conditions 1286be9f0dSKonstantin Belousov * are met: 1386be9f0dSKonstantin Belousov * 1. Redistributions of source code must retain the above copyright 1486be9f0dSKonstantin Belousov * notice, this list of conditions and the following disclaimer. 1586be9f0dSKonstantin Belousov * 2. Redistributions in binary form must reproduce the above copyright 1686be9f0dSKonstantin Belousov * notice, this list of conditions and the following disclaimer in the 1786be9f0dSKonstantin Belousov * documentation and/or other materials provided with the distribution. 1886be9f0dSKonstantin Belousov * 1986be9f0dSKonstantin Belousov * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 2086be9f0dSKonstantin Belousov * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2186be9f0dSKonstantin Belousov * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2286be9f0dSKonstantin Belousov * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 2386be9f0dSKonstantin Belousov * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2486be9f0dSKonstantin Belousov * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2586be9f0dSKonstantin Belousov * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2686be9f0dSKonstantin Belousov * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2786be9f0dSKonstantin Belousov * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2886be9f0dSKonstantin Belousov * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2986be9f0dSKonstantin Belousov * SUCH DAMAGE. 3086be9f0dSKonstantin Belousov */ 3186be9f0dSKonstantin Belousov 3286be9f0dSKonstantin Belousov #include <sys/cdefs.h> 3386be9f0dSKonstantin Belousov __FBSDID("$FreeBSD$"); 3486be9f0dSKonstantin Belousov 3586be9f0dSKonstantin Belousov #include <sys/param.h> 3686be9f0dSKonstantin Belousov #include <sys/bus.h> 3786be9f0dSKonstantin Belousov #include <sys/kernel.h> 3886be9f0dSKonstantin Belousov #include <sys/lock.h> 3986be9f0dSKonstantin Belousov #include <sys/malloc.h> 4086be9f0dSKonstantin Belousov #include <sys/memdesc.h> 4186be9f0dSKonstantin Belousov #include <sys/module.h> 42e2e050c8SConrad Meyer #include <sys/mutex.h> 4386be9f0dSKonstantin Belousov #include <sys/rman.h> 4486be9f0dSKonstantin Belousov #include <sys/rwlock.h> 4586be9f0dSKonstantin Belousov #include <sys/smp.h> 4686be9f0dSKonstantin Belousov #include <sys/taskqueue.h> 4786be9f0dSKonstantin Belousov #include <sys/tree.h> 480a110d5bSKonstantin Belousov #include <sys/vmem.h> 4986be9f0dSKonstantin Belousov #include <machine/bus.h> 5086be9f0dSKonstantin Belousov #include <contrib/dev/acpica/include/acpi.h> 5186be9f0dSKonstantin Belousov #include <contrib/dev/acpica/include/accommon.h> 5286be9f0dSKonstantin Belousov #include <dev/acpica/acpivar.h> 5386be9f0dSKonstantin Belousov #include <vm/vm.h> 5486be9f0dSKonstantin Belousov #include <vm/vm_extern.h> 5586be9f0dSKonstantin Belousov #include <vm/vm_kern.h> 5686be9f0dSKonstantin Belousov #include <vm/vm_object.h> 5786be9f0dSKonstantin Belousov #include <vm/vm_page.h> 5886be9f0dSKonstantin Belousov #include <vm/vm_pager.h> 5986be9f0dSKonstantin Belousov #include <vm/vm_map.h> 6086be9f0dSKonstantin Belousov #include <x86/include/busdma_impl.h> 6186be9f0dSKonstantin Belousov #include <x86/iommu/intel_reg.h> 6286be9f0dSKonstantin Belousov #include <x86/iommu/busdma_dmar.h> 63*685666aaSKonstantin Belousov #include <dev/pci/pcireg.h> 6486be9f0dSKonstantin Belousov #include <x86/iommu/intel_dmar.h> 6586be9f0dSKonstantin Belousov #include <dev/pci/pcivar.h> 6686be9f0dSKonstantin Belousov 670a110d5bSKonstantin Belousov typedef void (*dmar_quirk_cpu_fun)(struct dmar_unit *); 6886be9f0dSKonstantin Belousov 6986be9f0dSKonstantin Belousov struct intel_dmar_quirk_cpu { 7086be9f0dSKonstantin Belousov u_int ext_family; 7186be9f0dSKonstantin Belousov u_int ext_model; 7286be9f0dSKonstantin Belousov u_int family_code; 7386be9f0dSKonstantin Belousov u_int model; 7486be9f0dSKonstantin Belousov u_int stepping; 750a110d5bSKonstantin Belousov dmar_quirk_cpu_fun quirk; 7686be9f0dSKonstantin Belousov const char *descr; 7786be9f0dSKonstantin Belousov }; 7886be9f0dSKonstantin Belousov 790a110d5bSKonstantin Belousov typedef void (*dmar_quirk_nb_fun)(struct dmar_unit *, device_t nb); 800a110d5bSKonstantin Belousov 8186be9f0dSKonstantin Belousov struct intel_dmar_quirk_nb { 8286be9f0dSKonstantin Belousov u_int dev_id; 8386be9f0dSKonstantin Belousov u_int rev_no; 840a110d5bSKonstantin Belousov dmar_quirk_nb_fun quirk; 8586be9f0dSKonstantin Belousov const char *descr; 8686be9f0dSKonstantin Belousov }; 8786be9f0dSKonstantin Belousov 880a110d5bSKonstantin Belousov #define QUIRK_NB_ALL_REV 0xffffffff 890a110d5bSKonstantin Belousov 9086be9f0dSKonstantin Belousov static void 9186be9f0dSKonstantin Belousov dmar_match_quirks(struct dmar_unit *dmar, 9286be9f0dSKonstantin Belousov const struct intel_dmar_quirk_nb *nb_quirks, int nb_quirks_len, 9386be9f0dSKonstantin Belousov const struct intel_dmar_quirk_cpu *cpu_quirks, int cpu_quirks_len) 9486be9f0dSKonstantin Belousov { 9586be9f0dSKonstantin Belousov device_t nb; 9686be9f0dSKonstantin Belousov const struct intel_dmar_quirk_nb *nb_quirk; 9786be9f0dSKonstantin Belousov const struct intel_dmar_quirk_cpu *cpu_quirk; 9886be9f0dSKonstantin Belousov u_int p[4]; 9986be9f0dSKonstantin Belousov u_int dev_id, rev_no; 10086be9f0dSKonstantin Belousov u_int ext_family, ext_model, family_code, model, stepping; 10186be9f0dSKonstantin Belousov int i; 10286be9f0dSKonstantin Belousov 10386be9f0dSKonstantin Belousov if (nb_quirks != NULL) { 10486be9f0dSKonstantin Belousov nb = pci_find_bsf(0, 0, 0); 10586be9f0dSKonstantin Belousov if (nb != NULL) { 10686be9f0dSKonstantin Belousov dev_id = pci_get_device(nb); 10786be9f0dSKonstantin Belousov rev_no = pci_get_revid(nb); 10886be9f0dSKonstantin Belousov for (i = 0; i < nb_quirks_len; i++) { 10986be9f0dSKonstantin Belousov nb_quirk = &nb_quirks[i]; 11086be9f0dSKonstantin Belousov if (nb_quirk->dev_id == dev_id && 1110a110d5bSKonstantin Belousov (nb_quirk->rev_no == rev_no || 1120a110d5bSKonstantin Belousov nb_quirk->rev_no == QUIRK_NB_ALL_REV)) { 11386be9f0dSKonstantin Belousov if (bootverbose) { 11486be9f0dSKonstantin Belousov device_printf(dmar->dev, 11586be9f0dSKonstantin Belousov "NB IOMMU quirk %s\n", 11686be9f0dSKonstantin Belousov nb_quirk->descr); 11786be9f0dSKonstantin Belousov } 1180a110d5bSKonstantin Belousov nb_quirk->quirk(dmar, nb); 11986be9f0dSKonstantin Belousov } 12086be9f0dSKonstantin Belousov } 12186be9f0dSKonstantin Belousov } else { 12286be9f0dSKonstantin Belousov device_printf(dmar->dev, "cannot find northbridge\n"); 12386be9f0dSKonstantin Belousov } 12486be9f0dSKonstantin Belousov } 12586be9f0dSKonstantin Belousov if (cpu_quirks != NULL) { 12686be9f0dSKonstantin Belousov do_cpuid(1, p); 12786be9f0dSKonstantin Belousov ext_family = (p[0] & CPUID_EXT_FAMILY) >> 20; 12886be9f0dSKonstantin Belousov ext_model = (p[0] & CPUID_EXT_MODEL) >> 16; 12986be9f0dSKonstantin Belousov family_code = (p[0] & CPUID_FAMILY) >> 8; 13086be9f0dSKonstantin Belousov model = (p[0] & CPUID_MODEL) >> 4; 13186be9f0dSKonstantin Belousov stepping = p[0] & CPUID_STEPPING; 13286be9f0dSKonstantin Belousov for (i = 0; i < cpu_quirks_len; i++) { 13386be9f0dSKonstantin Belousov cpu_quirk = &cpu_quirks[i]; 13486be9f0dSKonstantin Belousov if (cpu_quirk->ext_family == ext_family && 13586be9f0dSKonstantin Belousov cpu_quirk->ext_model == ext_model && 13686be9f0dSKonstantin Belousov cpu_quirk->family_code == family_code && 13786be9f0dSKonstantin Belousov cpu_quirk->model == model && 13886be9f0dSKonstantin Belousov (cpu_quirk->stepping == -1 || 13986be9f0dSKonstantin Belousov cpu_quirk->stepping == stepping)) { 14086be9f0dSKonstantin Belousov if (bootverbose) { 14186be9f0dSKonstantin Belousov device_printf(dmar->dev, 14286be9f0dSKonstantin Belousov "CPU IOMMU quirk %s\n", 14386be9f0dSKonstantin Belousov cpu_quirk->descr); 14486be9f0dSKonstantin Belousov } 14586be9f0dSKonstantin Belousov cpu_quirk->quirk(dmar); 14686be9f0dSKonstantin Belousov } 14786be9f0dSKonstantin Belousov } 14886be9f0dSKonstantin Belousov } 14986be9f0dSKonstantin Belousov } 15086be9f0dSKonstantin Belousov 15186be9f0dSKonstantin Belousov static void 1520a110d5bSKonstantin Belousov nb_5400_no_low_high_prot_mem(struct dmar_unit *unit, device_t nb __unused) 15386be9f0dSKonstantin Belousov { 15486be9f0dSKonstantin Belousov 15586be9f0dSKonstantin Belousov unit->hw_cap &= ~(DMAR_CAP_PHMR | DMAR_CAP_PLMR); 15686be9f0dSKonstantin Belousov } 15786be9f0dSKonstantin Belousov 1580a110d5bSKonstantin Belousov static void 1590a110d5bSKonstantin Belousov nb_no_ir(struct dmar_unit *unit, device_t nb __unused) 1600a110d5bSKonstantin Belousov { 1610a110d5bSKonstantin Belousov 1620a110d5bSKonstantin Belousov unit->hw_ecap &= ~(DMAR_ECAP_IR | DMAR_ECAP_EIM); 1630a110d5bSKonstantin Belousov } 1640a110d5bSKonstantin Belousov 1650a110d5bSKonstantin Belousov static void 1660a110d5bSKonstantin Belousov nb_5500_no_ir_rev13(struct dmar_unit *unit, device_t nb) 1670a110d5bSKonstantin Belousov { 1680a110d5bSKonstantin Belousov u_int rev_no; 1690a110d5bSKonstantin Belousov 1700a110d5bSKonstantin Belousov rev_no = pci_get_revid(nb); 1710a110d5bSKonstantin Belousov if (rev_no <= 0x13) 1720a110d5bSKonstantin Belousov nb_no_ir(unit, nb); 1730a110d5bSKonstantin Belousov } 1740a110d5bSKonstantin Belousov 17586be9f0dSKonstantin Belousov static const struct intel_dmar_quirk_nb pre_use_nb[] = { 17686be9f0dSKonstantin Belousov { 17786be9f0dSKonstantin Belousov .dev_id = 0x4001, .rev_no = 0x20, 17886be9f0dSKonstantin Belousov .quirk = nb_5400_no_low_high_prot_mem, 17986be9f0dSKonstantin Belousov .descr = "5400 E23" /* no low/high protected memory */ 18086be9f0dSKonstantin Belousov }, 18186be9f0dSKonstantin Belousov { 18286be9f0dSKonstantin Belousov .dev_id = 0x4003, .rev_no = 0x20, 18386be9f0dSKonstantin Belousov .quirk = nb_5400_no_low_high_prot_mem, 18486be9f0dSKonstantin Belousov .descr = "5400 E23" /* no low/high protected memory */ 18586be9f0dSKonstantin Belousov }, 1860a110d5bSKonstantin Belousov { 1870a110d5bSKonstantin Belousov .dev_id = 0x3403, .rev_no = QUIRK_NB_ALL_REV, 1880a110d5bSKonstantin Belousov .quirk = nb_5500_no_ir_rev13, 1890a110d5bSKonstantin Belousov .descr = "5500 E47, E53" /* interrupt remapping does not work */ 1900a110d5bSKonstantin Belousov }, 1910a110d5bSKonstantin Belousov { 1920a110d5bSKonstantin Belousov .dev_id = 0x3405, .rev_no = QUIRK_NB_ALL_REV, 1930a110d5bSKonstantin Belousov .quirk = nb_5500_no_ir_rev13, 1940a110d5bSKonstantin Belousov .descr = "5500 E47, E53" /* interrupt remapping does not work */ 1950a110d5bSKonstantin Belousov }, 1960a110d5bSKonstantin Belousov { 1970a110d5bSKonstantin Belousov .dev_id = 0x3405, .rev_no = 0x22, 1980a110d5bSKonstantin Belousov .quirk = nb_no_ir, 1990a110d5bSKonstantin Belousov .descr = "5500 E47, E53" /* interrupt remapping does not work */ 2000a110d5bSKonstantin Belousov }, 2010a110d5bSKonstantin Belousov { 2020a110d5bSKonstantin Belousov .dev_id = 0x3406, .rev_no = QUIRK_NB_ALL_REV, 2030a110d5bSKonstantin Belousov .quirk = nb_5500_no_ir_rev13, 2040a110d5bSKonstantin Belousov .descr = "5500 E47, E53" /* interrupt remapping does not work */ 2050a110d5bSKonstantin Belousov }, 20686be9f0dSKonstantin Belousov }; 20786be9f0dSKonstantin Belousov 20886be9f0dSKonstantin Belousov static void 20986be9f0dSKonstantin Belousov cpu_e5_am9(struct dmar_unit *unit) 21086be9f0dSKonstantin Belousov { 21186be9f0dSKonstantin Belousov 21286be9f0dSKonstantin Belousov unit->hw_cap &= ~(0x3fULL << 48); 21386be9f0dSKonstantin Belousov unit->hw_cap |= (9ULL << 48); 21486be9f0dSKonstantin Belousov } 21586be9f0dSKonstantin Belousov 21686be9f0dSKonstantin Belousov static const struct intel_dmar_quirk_cpu post_ident_cpu[] = { 21786be9f0dSKonstantin Belousov { 21886be9f0dSKonstantin Belousov .ext_family = 0, .ext_model = 2, .family_code = 6, .model = 13, 21986be9f0dSKonstantin Belousov .stepping = 6, .quirk = cpu_e5_am9, 22086be9f0dSKonstantin Belousov .descr = "E5 BT176" /* AM should be at most 9 */ 22186be9f0dSKonstantin Belousov }, 22286be9f0dSKonstantin Belousov }; 22386be9f0dSKonstantin Belousov 22486be9f0dSKonstantin Belousov void 22586be9f0dSKonstantin Belousov dmar_quirks_pre_use(struct dmar_unit *dmar) 22686be9f0dSKonstantin Belousov { 22786be9f0dSKonstantin Belousov 22886be9f0dSKonstantin Belousov if (!dmar_barrier_enter(dmar, DMAR_BARRIER_USEQ)) 22986be9f0dSKonstantin Belousov return; 23086be9f0dSKonstantin Belousov DMAR_LOCK(dmar); 23186be9f0dSKonstantin Belousov dmar_match_quirks(dmar, pre_use_nb, nitems(pre_use_nb), 23286be9f0dSKonstantin Belousov NULL, 0); 23386be9f0dSKonstantin Belousov dmar_barrier_exit(dmar, DMAR_BARRIER_USEQ); 23486be9f0dSKonstantin Belousov } 23586be9f0dSKonstantin Belousov 23686be9f0dSKonstantin Belousov void 23786be9f0dSKonstantin Belousov dmar_quirks_post_ident(struct dmar_unit *dmar) 23886be9f0dSKonstantin Belousov { 23986be9f0dSKonstantin Belousov 24086be9f0dSKonstantin Belousov dmar_match_quirks(dmar, NULL, 0, post_ident_cpu, 24186be9f0dSKonstantin Belousov nitems(post_ident_cpu)); 24286be9f0dSKonstantin Belousov } 243