186be9f0dSKonstantin Belousov /*- 24d846d26SWarner Losh * SPDX-License-Identifier: BSD-2-Clause 3ebf5747bSPedro F. Giffuni * 40a110d5bSKonstantin Belousov * Copyright (c) 2013-2015 The FreeBSD Foundation 586be9f0dSKonstantin Belousov * 686be9f0dSKonstantin Belousov * This software was developed by Konstantin Belousov <kib@FreeBSD.org> 786be9f0dSKonstantin Belousov * under sponsorship from the FreeBSD Foundation. 886be9f0dSKonstantin Belousov * 986be9f0dSKonstantin Belousov * Redistribution and use in source and binary forms, with or without 1086be9f0dSKonstantin Belousov * modification, are permitted provided that the following conditions 1186be9f0dSKonstantin Belousov * are met: 1286be9f0dSKonstantin Belousov * 1. Redistributions of source code must retain the above copyright 1386be9f0dSKonstantin Belousov * notice, this list of conditions and the following disclaimer. 1486be9f0dSKonstantin Belousov * 2. Redistributions in binary form must reproduce the above copyright 1586be9f0dSKonstantin Belousov * notice, this list of conditions and the following disclaimer in the 1686be9f0dSKonstantin Belousov * documentation and/or other materials provided with the distribution. 1786be9f0dSKonstantin Belousov * 1886be9f0dSKonstantin Belousov * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1986be9f0dSKonstantin Belousov * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2086be9f0dSKonstantin Belousov * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2186be9f0dSKonstantin Belousov * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 2286be9f0dSKonstantin Belousov * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2386be9f0dSKonstantin Belousov * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2486be9f0dSKonstantin Belousov * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2586be9f0dSKonstantin Belousov * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2686be9f0dSKonstantin Belousov * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2786be9f0dSKonstantin Belousov * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2886be9f0dSKonstantin Belousov * SUCH DAMAGE. 2986be9f0dSKonstantin Belousov */ 3086be9f0dSKonstantin Belousov 3186be9f0dSKonstantin Belousov #include "opt_acpi.h" 32e7d939bdSMarcel Moolenaar #if defined(__amd64__) 3386be9f0dSKonstantin Belousov #define DEV_APIC 3486be9f0dSKonstantin Belousov #else 3586be9f0dSKonstantin Belousov #include "opt_apic.h" 3686be9f0dSKonstantin Belousov #endif 3786be9f0dSKonstantin Belousov #include "opt_ddb.h" 3886be9f0dSKonstantin Belousov 3986be9f0dSKonstantin Belousov #include <sys/param.h> 4086be9f0dSKonstantin Belousov #include <sys/bus.h> 4186be9f0dSKonstantin Belousov #include <sys/kernel.h> 4286be9f0dSKonstantin Belousov #include <sys/lock.h> 4386be9f0dSKonstantin Belousov #include <sys/malloc.h> 4486be9f0dSKonstantin Belousov #include <sys/memdesc.h> 4586be9f0dSKonstantin Belousov #include <sys/module.h> 46e2e050c8SConrad Meyer #include <sys/mutex.h> 4786be9f0dSKonstantin Belousov #include <sys/rman.h> 4886be9f0dSKonstantin Belousov #include <sys/rwlock.h> 4986be9f0dSKonstantin Belousov #include <sys/smp.h> 5086be9f0dSKonstantin Belousov #include <sys/taskqueue.h> 5186be9f0dSKonstantin Belousov #include <sys/tree.h> 520a110d5bSKonstantin Belousov #include <sys/vmem.h> 5386be9f0dSKonstantin Belousov #include <vm/vm.h> 5486be9f0dSKonstantin Belousov #include <vm/vm_extern.h> 5586be9f0dSKonstantin Belousov #include <vm/vm_kern.h> 5686be9f0dSKonstantin Belousov #include <vm/vm_object.h> 5786be9f0dSKonstantin Belousov #include <vm/vm_page.h> 5886be9f0dSKonstantin Belousov #include <vm/vm_pager.h> 5986be9f0dSKonstantin Belousov #include <vm/vm_map.h> 60c8597a1fSRuslan Bukin #include <contrib/dev/acpica/include/acpi.h> 61c8597a1fSRuslan Bukin #include <contrib/dev/acpica/include/accommon.h> 62c8597a1fSRuslan Bukin #include <dev/acpica/acpivar.h> 630a110d5bSKonstantin Belousov #include <dev/pci/pcireg.h> 6486be9f0dSKonstantin Belousov #include <dev/pci/pcivar.h> 65c8597a1fSRuslan Bukin #include <machine/bus.h> 66c8597a1fSRuslan Bukin #include <machine/pci_cfgreg.h> 6765b133e5SKonstantin Belousov #include <machine/md_var.h> 6865b133e5SKonstantin Belousov #include <machine/cputypes.h> 69c8597a1fSRuslan Bukin #include <x86/include/busdma_impl.h> 70c8597a1fSRuslan Bukin #include <dev/iommu/busdma_iommu.h> 71c8597a1fSRuslan Bukin #include <x86/iommu/intel_reg.h> 7240d951bcSKonstantin Belousov #include <x86/iommu/x86_iommu.h> 73685666aaSKonstantin Belousov #include <x86/iommu/intel_dmar.h> 7486be9f0dSKonstantin Belousov 7586be9f0dSKonstantin Belousov #ifdef DEV_APIC 7686be9f0dSKonstantin Belousov #include "pcib_if.h" 77fd15fee1SKonstantin Belousov #include <machine/intr_machdep.h> 78fd15fee1SKonstantin Belousov #include <x86/apicreg.h> 79fd15fee1SKonstantin Belousov #include <x86/apicvar.h> 8086be9f0dSKonstantin Belousov #endif 8186be9f0dSKonstantin Belousov 8268eeb96aSKonstantin Belousov #define DMAR_FAULT_IRQ_RID 0 8368eeb96aSKonstantin Belousov #define DMAR_QI_IRQ_RID 1 8468eeb96aSKonstantin Belousov #define DMAR_REG_RID 2 8586be9f0dSKonstantin Belousov 8686be9f0dSKonstantin Belousov static device_t *dmar_devs; 8786be9f0dSKonstantin Belousov static int dmar_devcnt; 8886be9f0dSKonstantin Belousov 8986be9f0dSKonstantin Belousov typedef int (*dmar_iter_t)(ACPI_DMAR_HEADER *, void *); 9086be9f0dSKonstantin Belousov 9186be9f0dSKonstantin Belousov static void 9286be9f0dSKonstantin Belousov dmar_iterate_tbl(dmar_iter_t iter, void *arg) 9386be9f0dSKonstantin Belousov { 9486be9f0dSKonstantin Belousov ACPI_TABLE_DMAR *dmartbl; 9586be9f0dSKonstantin Belousov ACPI_DMAR_HEADER *dmarh; 9686be9f0dSKonstantin Belousov char *ptr, *ptrend; 9786be9f0dSKonstantin Belousov ACPI_STATUS status; 9886be9f0dSKonstantin Belousov 9986be9f0dSKonstantin Belousov status = AcpiGetTable(ACPI_SIG_DMAR, 1, (ACPI_TABLE_HEADER **)&dmartbl); 10086be9f0dSKonstantin Belousov if (ACPI_FAILURE(status)) 10186be9f0dSKonstantin Belousov return; 10286be9f0dSKonstantin Belousov ptr = (char *)dmartbl + sizeof(*dmartbl); 10386be9f0dSKonstantin Belousov ptrend = (char *)dmartbl + dmartbl->Header.Length; 10486be9f0dSKonstantin Belousov for (;;) { 10586be9f0dSKonstantin Belousov if (ptr >= ptrend) 10686be9f0dSKonstantin Belousov break; 10786be9f0dSKonstantin Belousov dmarh = (ACPI_DMAR_HEADER *)ptr; 10886be9f0dSKonstantin Belousov if (dmarh->Length <= 0) { 10986be9f0dSKonstantin Belousov printf("dmar_identify: corrupted DMAR table, l %d\n", 11086be9f0dSKonstantin Belousov dmarh->Length); 11186be9f0dSKonstantin Belousov break; 11286be9f0dSKonstantin Belousov } 11386be9f0dSKonstantin Belousov ptr += dmarh->Length; 11486be9f0dSKonstantin Belousov if (!iter(dmarh, arg)) 11586be9f0dSKonstantin Belousov break; 11686be9f0dSKonstantin Belousov } 1173dd3c450SKonstantin Belousov AcpiPutTable((ACPI_TABLE_HEADER *)dmartbl); 11886be9f0dSKonstantin Belousov } 11986be9f0dSKonstantin Belousov 12086be9f0dSKonstantin Belousov struct find_iter_args { 12186be9f0dSKonstantin Belousov int i; 12286be9f0dSKonstantin Belousov ACPI_DMAR_HARDWARE_UNIT *res; 12386be9f0dSKonstantin Belousov }; 12486be9f0dSKonstantin Belousov 12586be9f0dSKonstantin Belousov static int 12686be9f0dSKonstantin Belousov dmar_find_iter(ACPI_DMAR_HEADER *dmarh, void *arg) 12786be9f0dSKonstantin Belousov { 12886be9f0dSKonstantin Belousov struct find_iter_args *fia; 12986be9f0dSKonstantin Belousov 13086be9f0dSKonstantin Belousov if (dmarh->Type != ACPI_DMAR_TYPE_HARDWARE_UNIT) 13186be9f0dSKonstantin Belousov return (1); 13286be9f0dSKonstantin Belousov 13386be9f0dSKonstantin Belousov fia = arg; 13486be9f0dSKonstantin Belousov if (fia->i == 0) { 13586be9f0dSKonstantin Belousov fia->res = (ACPI_DMAR_HARDWARE_UNIT *)dmarh; 13686be9f0dSKonstantin Belousov return (0); 13786be9f0dSKonstantin Belousov } 13886be9f0dSKonstantin Belousov fia->i--; 13986be9f0dSKonstantin Belousov return (1); 14086be9f0dSKonstantin Belousov } 14186be9f0dSKonstantin Belousov 14286be9f0dSKonstantin Belousov static ACPI_DMAR_HARDWARE_UNIT * 14386be9f0dSKonstantin Belousov dmar_find_by_index(int idx) 14486be9f0dSKonstantin Belousov { 14586be9f0dSKonstantin Belousov struct find_iter_args fia; 14686be9f0dSKonstantin Belousov 14786be9f0dSKonstantin Belousov fia.i = idx; 14886be9f0dSKonstantin Belousov fia.res = NULL; 14986be9f0dSKonstantin Belousov dmar_iterate_tbl(dmar_find_iter, &fia); 15086be9f0dSKonstantin Belousov return (fia.res); 15186be9f0dSKonstantin Belousov } 15286be9f0dSKonstantin Belousov 15386be9f0dSKonstantin Belousov static int 15486be9f0dSKonstantin Belousov dmar_count_iter(ACPI_DMAR_HEADER *dmarh, void *arg) 15586be9f0dSKonstantin Belousov { 15686be9f0dSKonstantin Belousov 15786be9f0dSKonstantin Belousov if (dmarh->Type == ACPI_DMAR_TYPE_HARDWARE_UNIT) 15886be9f0dSKonstantin Belousov dmar_devcnt++; 15986be9f0dSKonstantin Belousov return (1); 16086be9f0dSKonstantin Belousov } 16186be9f0dSKonstantin Belousov 16224e38af6SKonstantin Belousov int dmar_rmrr_enable = 1; 16324e38af6SKonstantin Belousov 1640875f3cdSEd Maste static int dmar_enable = 0; 16586be9f0dSKonstantin Belousov static void 16686be9f0dSKonstantin Belousov dmar_identify(driver_t *driver, device_t parent) 16786be9f0dSKonstantin Belousov { 16886be9f0dSKonstantin Belousov ACPI_TABLE_DMAR *dmartbl; 16986be9f0dSKonstantin Belousov ACPI_DMAR_HARDWARE_UNIT *dmarh; 17086be9f0dSKonstantin Belousov ACPI_STATUS status; 17186be9f0dSKonstantin Belousov int i, error; 17286be9f0dSKonstantin Belousov 17386be9f0dSKonstantin Belousov if (acpi_disabled("dmar")) 17486be9f0dSKonstantin Belousov return; 17586be9f0dSKonstantin Belousov TUNABLE_INT_FETCH("hw.dmar.enable", &dmar_enable); 17686be9f0dSKonstantin Belousov if (!dmar_enable) 17786be9f0dSKonstantin Belousov return; 17824e38af6SKonstantin Belousov TUNABLE_INT_FETCH("hw.dmar.rmrr_enable", &dmar_rmrr_enable); 17924e38af6SKonstantin Belousov 18086be9f0dSKonstantin Belousov status = AcpiGetTable(ACPI_SIG_DMAR, 1, (ACPI_TABLE_HEADER **)&dmartbl); 18186be9f0dSKonstantin Belousov if (ACPI_FAILURE(status)) 18286be9f0dSKonstantin Belousov return; 18386be9f0dSKonstantin Belousov haw = dmartbl->Width + 1; 18486be9f0dSKonstantin Belousov if ((1ULL << (haw + 1)) > BUS_SPACE_MAXADDR) 18540d951bcSKonstantin Belousov iommu_high = BUS_SPACE_MAXADDR; 18686be9f0dSKonstantin Belousov else 18740d951bcSKonstantin Belousov iommu_high = 1ULL << (haw + 1); 18886be9f0dSKonstantin Belousov if (bootverbose) { 18986be9f0dSKonstantin Belousov printf("DMAR HAW=%d flags=<%b>\n", dmartbl->Width, 19086be9f0dSKonstantin Belousov (unsigned)dmartbl->Flags, 19186be9f0dSKonstantin Belousov "\020\001INTR_REMAP\002X2APIC_OPT_OUT"); 19286be9f0dSKonstantin Belousov } 1933dd3c450SKonstantin Belousov AcpiPutTable((ACPI_TABLE_HEADER *)dmartbl); 19486be9f0dSKonstantin Belousov 19586be9f0dSKonstantin Belousov dmar_iterate_tbl(dmar_count_iter, NULL); 19686be9f0dSKonstantin Belousov if (dmar_devcnt == 0) 19786be9f0dSKonstantin Belousov return; 19886be9f0dSKonstantin Belousov dmar_devs = malloc(sizeof(device_t) * dmar_devcnt, M_DEVBUF, 19986be9f0dSKonstantin Belousov M_WAITOK | M_ZERO); 20086be9f0dSKonstantin Belousov for (i = 0; i < dmar_devcnt; i++) { 20186be9f0dSKonstantin Belousov dmarh = dmar_find_by_index(i); 20286be9f0dSKonstantin Belousov if (dmarh == NULL) { 20386be9f0dSKonstantin Belousov printf("dmar_identify: cannot find HWUNIT %d\n", i); 20486be9f0dSKonstantin Belousov continue; 20586be9f0dSKonstantin Belousov } 20686be9f0dSKonstantin Belousov dmar_devs[i] = BUS_ADD_CHILD(parent, 1, "dmar", i); 20786be9f0dSKonstantin Belousov if (dmar_devs[i] == NULL) { 20886be9f0dSKonstantin Belousov printf("dmar_identify: cannot create instance %d\n", i); 20986be9f0dSKonstantin Belousov continue; 21086be9f0dSKonstantin Belousov } 21186be9f0dSKonstantin Belousov error = bus_set_resource(dmar_devs[i], SYS_RES_MEMORY, 21286be9f0dSKonstantin Belousov DMAR_REG_RID, dmarh->Address, PAGE_SIZE); 21386be9f0dSKonstantin Belousov if (error != 0) { 21486be9f0dSKonstantin Belousov printf( 21586be9f0dSKonstantin Belousov "dmar%d: unable to alloc register window at 0x%08jx: error %d\n", 21686be9f0dSKonstantin Belousov i, (uintmax_t)dmarh->Address, error); 21786be9f0dSKonstantin Belousov device_delete_child(parent, dmar_devs[i]); 21886be9f0dSKonstantin Belousov dmar_devs[i] = NULL; 21986be9f0dSKonstantin Belousov } 22086be9f0dSKonstantin Belousov } 22186be9f0dSKonstantin Belousov } 22286be9f0dSKonstantin Belousov 22386be9f0dSKonstantin Belousov static int 22486be9f0dSKonstantin Belousov dmar_probe(device_t dev) 22586be9f0dSKonstantin Belousov { 22686be9f0dSKonstantin Belousov 22786be9f0dSKonstantin Belousov if (acpi_get_handle(dev) != NULL) 22886be9f0dSKonstantin Belousov return (ENXIO); 22986be9f0dSKonstantin Belousov device_set_desc(dev, "DMA remap"); 2303100f7dfSKonstantin Belousov return (BUS_PROBE_NOWILDCARD); 23186be9f0dSKonstantin Belousov } 23286be9f0dSKonstantin Belousov 23386be9f0dSKonstantin Belousov static void 23486be9f0dSKonstantin Belousov dmar_release_resources(device_t dev, struct dmar_unit *unit) 23586be9f0dSKonstantin Belousov { 23668eeb96aSKonstantin Belousov int i; 23786be9f0dSKonstantin Belousov 23859e37c8aSRuslan Bukin iommu_fini_busdma(&unit->iommu); 2390a110d5bSKonstantin Belousov dmar_fini_irt(unit); 24068eeb96aSKonstantin Belousov dmar_fini_qi(unit); 24186be9f0dSKonstantin Belousov dmar_fini_fault_log(unit); 24268eeb96aSKonstantin Belousov for (i = 0; i < DMAR_INTR_TOTAL; i++) 243*5967352aSKonstantin Belousov iommu_release_intr(DMAR2IOMMU(unit), i); 24486be9f0dSKonstantin Belousov if (unit->regs != NULL) { 24586be9f0dSKonstantin Belousov bus_deactivate_resource(dev, SYS_RES_MEMORY, unit->reg_rid, 24686be9f0dSKonstantin Belousov unit->regs); 24786be9f0dSKonstantin Belousov bus_release_resource(dev, SYS_RES_MEMORY, unit->reg_rid, 24886be9f0dSKonstantin Belousov unit->regs); 24986be9f0dSKonstantin Belousov unit->regs = NULL; 25086be9f0dSKonstantin Belousov } 25186be9f0dSKonstantin Belousov if (unit->domids != NULL) { 25286be9f0dSKonstantin Belousov delete_unrhdr(unit->domids); 25386be9f0dSKonstantin Belousov unit->domids = NULL; 25486be9f0dSKonstantin Belousov } 25586be9f0dSKonstantin Belousov if (unit->ctx_obj != NULL) { 25686be9f0dSKonstantin Belousov vm_object_deallocate(unit->ctx_obj); 25786be9f0dSKonstantin Belousov unit->ctx_obj = NULL; 25886be9f0dSKonstantin Belousov } 25986be9f0dSKonstantin Belousov } 26086be9f0dSKonstantin Belousov 26186be9f0dSKonstantin Belousov #ifdef DEV_APIC 26286be9f0dSKonstantin Belousov static int 26386be9f0dSKonstantin Belousov dmar_remap_intr(device_t dev, device_t child, u_int irq) 26486be9f0dSKonstantin Belousov { 26586be9f0dSKonstantin Belousov struct dmar_unit *unit; 266*5967352aSKonstantin Belousov struct iommu_msi_data *dmd; 26786be9f0dSKonstantin Belousov uint64_t msi_addr; 26886be9f0dSKonstantin Belousov uint32_t msi_data; 26968eeb96aSKonstantin Belousov int i, error; 27086be9f0dSKonstantin Belousov 27186be9f0dSKonstantin Belousov unit = device_get_softc(dev); 27268eeb96aSKonstantin Belousov for (i = 0; i < DMAR_INTR_TOTAL; i++) { 273*5967352aSKonstantin Belousov dmd = &unit->x86c.intrs[i]; 27468eeb96aSKonstantin Belousov if (irq == dmd->irq) { 27568eeb96aSKonstantin Belousov error = PCIB_MAP_MSI(device_get_parent( 27668eeb96aSKonstantin Belousov device_get_parent(dev)), 27768eeb96aSKonstantin Belousov dev, irq, &msi_addr, &msi_data); 27886be9f0dSKonstantin Belousov if (error != 0) 27986be9f0dSKonstantin Belousov return (error); 28068eeb96aSKonstantin Belousov DMAR_LOCK(unit); 281*5967352aSKonstantin Belousov dmd->msi_data = msi_data; 282*5967352aSKonstantin Belousov dmd->msi_addr = msi_addr; 283*5967352aSKonstantin Belousov (dmd->disable_intr)(DMAR2IOMMU(unit)); 284*5967352aSKonstantin Belousov dmar_write4(unit, dmd->msi_data_reg, dmd->msi_data); 285*5967352aSKonstantin Belousov dmar_write4(unit, dmd->msi_addr_reg, dmd->msi_addr); 286*5967352aSKonstantin Belousov dmar_write4(unit, dmd->msi_uaddr_reg, 287*5967352aSKonstantin Belousov dmd->msi_addr >> 32); 288*5967352aSKonstantin Belousov (dmd->enable_intr)(DMAR2IOMMU(unit)); 28968eeb96aSKonstantin Belousov DMAR_UNLOCK(unit); 29086be9f0dSKonstantin Belousov return (0); 29186be9f0dSKonstantin Belousov } 29268eeb96aSKonstantin Belousov } 29368eeb96aSKonstantin Belousov return (ENOENT); 29468eeb96aSKonstantin Belousov } 29586be9f0dSKonstantin Belousov #endif 29686be9f0dSKonstantin Belousov 29786be9f0dSKonstantin Belousov static void 29886be9f0dSKonstantin Belousov dmar_print_caps(device_t dev, struct dmar_unit *unit, 29986be9f0dSKonstantin Belousov ACPI_DMAR_HARDWARE_UNIT *dmaru) 30086be9f0dSKonstantin Belousov { 30186be9f0dSKonstantin Belousov uint32_t caphi, ecaphi; 30286be9f0dSKonstantin Belousov 30386be9f0dSKonstantin Belousov device_printf(dev, "regs@0x%08jx, ver=%d.%d, seg=%d, flags=<%b>\n", 30486be9f0dSKonstantin Belousov (uintmax_t)dmaru->Address, DMAR_MAJOR_VER(unit->hw_ver), 30586be9f0dSKonstantin Belousov DMAR_MINOR_VER(unit->hw_ver), dmaru->Segment, 30686be9f0dSKonstantin Belousov dmaru->Flags, "\020\001INCLUDE_ALL_PCI"); 30786be9f0dSKonstantin Belousov caphi = unit->hw_cap >> 32; 30886be9f0dSKonstantin Belousov device_printf(dev, "cap=%b,", (u_int)unit->hw_cap, 30986be9f0dSKonstantin Belousov "\020\004AFL\005WBF\006PLMR\007PHMR\010CM\027ZLR\030ISOCH"); 310e17c0a1eSKonstantin Belousov printf("%b, ", caphi, "\020\010PSI\027DWD\030DRD\031FL1GP\034PSI"); 31186be9f0dSKonstantin Belousov printf("ndoms=%d, sagaw=%d, mgaw=%d, fro=%d, nfr=%d, superp=%d", 31286be9f0dSKonstantin Belousov DMAR_CAP_ND(unit->hw_cap), DMAR_CAP_SAGAW(unit->hw_cap), 31386be9f0dSKonstantin Belousov DMAR_CAP_MGAW(unit->hw_cap), DMAR_CAP_FRO(unit->hw_cap), 31486be9f0dSKonstantin Belousov DMAR_CAP_NFR(unit->hw_cap), DMAR_CAP_SPS(unit->hw_cap)); 31586be9f0dSKonstantin Belousov if ((unit->hw_cap & DMAR_CAP_PSI) != 0) 31686be9f0dSKonstantin Belousov printf(", mamv=%d", DMAR_CAP_MAMV(unit->hw_cap)); 31786be9f0dSKonstantin Belousov printf("\n"); 31886be9f0dSKonstantin Belousov ecaphi = unit->hw_ecap >> 32; 31986be9f0dSKonstantin Belousov device_printf(dev, "ecap=%b,", (u_int)unit->hw_ecap, 320e17c0a1eSKonstantin Belousov "\020\001C\002QI\003DI\004IR\005EIM\007PT\010SC\031ECS\032MTS" 321e17c0a1eSKonstantin Belousov "\033NEST\034DIS\035PASID\036PRS\037ERS\040SRS"); 322e17c0a1eSKonstantin Belousov printf("%b, ", ecaphi, "\020\002NWFS\003EAFS"); 32386be9f0dSKonstantin Belousov printf("mhmw=%d, iro=%d\n", DMAR_ECAP_MHMV(unit->hw_ecap), 32486be9f0dSKonstantin Belousov DMAR_ECAP_IRO(unit->hw_ecap)); 32586be9f0dSKonstantin Belousov } 32686be9f0dSKonstantin Belousov 32786be9f0dSKonstantin Belousov static int 32886be9f0dSKonstantin Belousov dmar_attach(device_t dev) 32986be9f0dSKonstantin Belousov { 33086be9f0dSKonstantin Belousov struct dmar_unit *unit; 33186be9f0dSKonstantin Belousov ACPI_DMAR_HARDWARE_UNIT *dmaru; 332*5967352aSKonstantin Belousov struct iommu_msi_data *dmd; 333476358b3SKonstantin Belousov uint64_t timeout; 33406f659c3SKornel Duleba int disable_pmr; 33568eeb96aSKonstantin Belousov int i, error; 33686be9f0dSKonstantin Belousov 33786be9f0dSKonstantin Belousov unit = device_get_softc(dev); 33859e37c8aSRuslan Bukin unit->iommu.unit = device_get_unit(dev); 339f5931169SRuslan Bukin unit->iommu.dev = dev; 34059e37c8aSRuslan Bukin dmaru = dmar_find_by_index(unit->iommu.unit); 34186be9f0dSKonstantin Belousov if (dmaru == NULL) 34286be9f0dSKonstantin Belousov return (EINVAL); 34386be9f0dSKonstantin Belousov unit->segment = dmaru->Segment; 34486be9f0dSKonstantin Belousov unit->base = dmaru->Address; 34586be9f0dSKonstantin Belousov unit->reg_rid = DMAR_REG_RID; 34686be9f0dSKonstantin Belousov unit->regs = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 34786be9f0dSKonstantin Belousov &unit->reg_rid, RF_ACTIVE); 34886be9f0dSKonstantin Belousov if (unit->regs == NULL) { 34986be9f0dSKonstantin Belousov device_printf(dev, "cannot allocate register window\n"); 35045543d34SKonstantin Belousov dmar_devs[unit->iommu.unit] = NULL; 35186be9f0dSKonstantin Belousov return (ENOMEM); 35286be9f0dSKonstantin Belousov } 35386be9f0dSKonstantin Belousov unit->hw_ver = dmar_read4(unit, DMAR_VER_REG); 35486be9f0dSKonstantin Belousov unit->hw_cap = dmar_read8(unit, DMAR_CAP_REG); 35586be9f0dSKonstantin Belousov unit->hw_ecap = dmar_read8(unit, DMAR_ECAP_REG); 35686be9f0dSKonstantin Belousov if (bootverbose) 35786be9f0dSKonstantin Belousov dmar_print_caps(dev, unit, dmaru); 35886be9f0dSKonstantin Belousov dmar_quirks_post_ident(unit); 35986be9f0dSKonstantin Belousov 360476358b3SKonstantin Belousov timeout = dmar_get_timeout(); 36112cce599SZhenlei Huang TUNABLE_UINT64_FETCH("hw.iommu.dmar.timeout", &timeout); 362476358b3SKonstantin Belousov dmar_update_timeout(timeout); 363476358b3SKonstantin Belousov 36468eeb96aSKonstantin Belousov for (i = 0; i < DMAR_INTR_TOTAL; i++) 365*5967352aSKonstantin Belousov unit->x86c.intrs[i].irq = -1; 36668eeb96aSKonstantin Belousov 367*5967352aSKonstantin Belousov dmd = &unit->x86c.intrs[DMAR_INTR_FAULT]; 368*5967352aSKonstantin Belousov dmd->name = "fault"; 369*5967352aSKonstantin Belousov dmd->irq_rid = DMAR_FAULT_IRQ_RID; 370*5967352aSKonstantin Belousov dmd->handler = dmar_fault_intr; 371*5967352aSKonstantin Belousov dmd->msi_data_reg = DMAR_FEDATA_REG; 372*5967352aSKonstantin Belousov dmd->msi_addr_reg = DMAR_FEADDR_REG; 373*5967352aSKonstantin Belousov dmd->msi_uaddr_reg = DMAR_FEUADDR_REG; 374*5967352aSKonstantin Belousov dmd->enable_intr = dmar_enable_fault_intr; 375*5967352aSKonstantin Belousov dmd->disable_intr = dmar_disable_fault_intr; 376*5967352aSKonstantin Belousov error = iommu_alloc_irq(DMAR2IOMMU(unit), DMAR_INTR_FAULT); 37786be9f0dSKonstantin Belousov if (error != 0) { 37886be9f0dSKonstantin Belousov dmar_release_resources(dev, unit); 37945543d34SKonstantin Belousov dmar_devs[unit->iommu.unit] = NULL; 38086be9f0dSKonstantin Belousov return (error); 38186be9f0dSKonstantin Belousov } 382*5967352aSKonstantin Belousov dmar_write4(unit, dmd->msi_data_reg, dmd->msi_data); 383*5967352aSKonstantin Belousov dmar_write4(unit, dmd->msi_addr_reg, dmd->msi_addr); 384*5967352aSKonstantin Belousov dmar_write4(unit, dmd->msi_uaddr_reg, dmd->msi_addr >> 32); 385*5967352aSKonstantin Belousov 38668eeb96aSKonstantin Belousov if (DMAR_HAS_QI(unit)) { 387*5967352aSKonstantin Belousov dmd = &unit->x86c.intrs[DMAR_INTR_QI]; 388*5967352aSKonstantin Belousov dmd->name = "qi"; 389*5967352aSKonstantin Belousov dmd->irq_rid = DMAR_QI_IRQ_RID; 390*5967352aSKonstantin Belousov dmd->handler = dmar_qi_intr; 391*5967352aSKonstantin Belousov dmd->msi_data_reg = DMAR_IEDATA_REG; 392*5967352aSKonstantin Belousov dmd->msi_addr_reg = DMAR_IEADDR_REG; 393*5967352aSKonstantin Belousov dmd->msi_uaddr_reg = DMAR_IEUADDR_REG; 394*5967352aSKonstantin Belousov dmd->enable_intr = dmar_enable_qi_intr; 395*5967352aSKonstantin Belousov dmd->disable_intr = dmar_disable_qi_intr; 396*5967352aSKonstantin Belousov error = iommu_alloc_irq(DMAR2IOMMU(unit), DMAR_INTR_QI); 39768eeb96aSKonstantin Belousov if (error != 0) { 39868eeb96aSKonstantin Belousov dmar_release_resources(dev, unit); 39945543d34SKonstantin Belousov dmar_devs[unit->iommu.unit] = NULL; 40068eeb96aSKonstantin Belousov return (error); 40168eeb96aSKonstantin Belousov } 402*5967352aSKonstantin Belousov 403*5967352aSKonstantin Belousov dmar_write4(unit, dmd->msi_data_reg, dmd->msi_data); 404*5967352aSKonstantin Belousov dmar_write4(unit, dmd->msi_addr_reg, dmd->msi_addr); 405*5967352aSKonstantin Belousov dmar_write4(unit, dmd->msi_uaddr_reg, dmd->msi_addr >> 32); 40668eeb96aSKonstantin Belousov } 40768eeb96aSKonstantin Belousov 40859e37c8aSRuslan Bukin mtx_init(&unit->iommu.lock, "dmarhw", NULL, MTX_DEF); 40986be9f0dSKonstantin Belousov unit->domids = new_unrhdr(0, dmar_nd2mask(DMAR_CAP_ND(unit->hw_cap)), 41059e37c8aSRuslan Bukin &unit->iommu.lock); 4111abfd355SKonstantin Belousov LIST_INIT(&unit->domains); 41286be9f0dSKonstantin Belousov 41386be9f0dSKonstantin Belousov /* 41486be9f0dSKonstantin Belousov * 9.2 "Context Entry": 41586be9f0dSKonstantin Belousov * When Caching Mode (CM) field is reported as Set, the 41686be9f0dSKonstantin Belousov * domain-id value of zero is architecturally reserved. 41786be9f0dSKonstantin Belousov * Software must not use domain-id value of zero 41886be9f0dSKonstantin Belousov * when CM is Set. 41986be9f0dSKonstantin Belousov */ 42086be9f0dSKonstantin Belousov if ((unit->hw_cap & DMAR_CAP_CM) != 0) 42186be9f0dSKonstantin Belousov alloc_unr_specific(unit->domids, 0); 42286be9f0dSKonstantin Belousov 42386be9f0dSKonstantin Belousov unit->ctx_obj = vm_pager_allocate(OBJT_PHYS, NULL, IDX_TO_OFF(1 + 42486be9f0dSKonstantin Belousov DMAR_CTX_CNT), 0, 0, NULL); 42586be9f0dSKonstantin Belousov 42686be9f0dSKonstantin Belousov /* 42786be9f0dSKonstantin Belousov * Allocate and load the root entry table pointer. Enable the 42886be9f0dSKonstantin Belousov * address translation after the required invalidations are 42986be9f0dSKonstantin Belousov * done. 43086be9f0dSKonstantin Belousov */ 43140d951bcSKonstantin Belousov iommu_pgalloc(unit->ctx_obj, 0, IOMMU_PGF_WAITOK | IOMMU_PGF_ZERO); 43286be9f0dSKonstantin Belousov DMAR_LOCK(unit); 43386be9f0dSKonstantin Belousov error = dmar_load_root_entry_ptr(unit); 43486be9f0dSKonstantin Belousov if (error != 0) { 43586be9f0dSKonstantin Belousov DMAR_UNLOCK(unit); 43686be9f0dSKonstantin Belousov dmar_release_resources(dev, unit); 43745543d34SKonstantin Belousov dmar_devs[unit->iommu.unit] = NULL; 43886be9f0dSKonstantin Belousov return (error); 43986be9f0dSKonstantin Belousov } 44086be9f0dSKonstantin Belousov error = dmar_inv_ctx_glob(unit); 44186be9f0dSKonstantin Belousov if (error != 0) { 44286be9f0dSKonstantin Belousov DMAR_UNLOCK(unit); 44386be9f0dSKonstantin Belousov dmar_release_resources(dev, unit); 44445543d34SKonstantin Belousov dmar_devs[unit->iommu.unit] = NULL; 44586be9f0dSKonstantin Belousov return (error); 44686be9f0dSKonstantin Belousov } 44786be9f0dSKonstantin Belousov if ((unit->hw_ecap & DMAR_ECAP_DI) != 0) { 44886be9f0dSKonstantin Belousov error = dmar_inv_iotlb_glob(unit); 44986be9f0dSKonstantin Belousov if (error != 0) { 45086be9f0dSKonstantin Belousov DMAR_UNLOCK(unit); 45186be9f0dSKonstantin Belousov dmar_release_resources(dev, unit); 45245543d34SKonstantin Belousov dmar_devs[unit->iommu.unit] = NULL; 45386be9f0dSKonstantin Belousov return (error); 45486be9f0dSKonstantin Belousov } 45586be9f0dSKonstantin Belousov } 45686be9f0dSKonstantin Belousov 45786be9f0dSKonstantin Belousov DMAR_UNLOCK(unit); 45886be9f0dSKonstantin Belousov error = dmar_init_fault_log(unit); 45986be9f0dSKonstantin Belousov if (error != 0) { 46086be9f0dSKonstantin Belousov dmar_release_resources(dev, unit); 46145543d34SKonstantin Belousov dmar_devs[unit->iommu.unit] = NULL; 46286be9f0dSKonstantin Belousov return (error); 46386be9f0dSKonstantin Belousov } 46468eeb96aSKonstantin Belousov error = dmar_init_qi(unit); 46568eeb96aSKonstantin Belousov if (error != 0) { 46668eeb96aSKonstantin Belousov dmar_release_resources(dev, unit); 46745543d34SKonstantin Belousov dmar_devs[unit->iommu.unit] = NULL; 46868eeb96aSKonstantin Belousov return (error); 46968eeb96aSKonstantin Belousov } 4700a110d5bSKonstantin Belousov error = dmar_init_irt(unit); 4710a110d5bSKonstantin Belousov if (error != 0) { 4720a110d5bSKonstantin Belousov dmar_release_resources(dev, unit); 47345543d34SKonstantin Belousov dmar_devs[unit->iommu.unit] = NULL; 4740a110d5bSKonstantin Belousov return (error); 4750a110d5bSKonstantin Belousov } 47606f659c3SKornel Duleba 47706f659c3SKornel Duleba disable_pmr = 0; 47806f659c3SKornel Duleba TUNABLE_INT_FETCH("hw.dmar.pmr.disable", &disable_pmr); 47906f659c3SKornel Duleba if (disable_pmr) { 48006f659c3SKornel Duleba error = dmar_disable_protected_regions(unit); 48106f659c3SKornel Duleba if (error != 0) 48206f659c3SKornel Duleba device_printf(dev, 48306f659c3SKornel Duleba "Failed to disable protected regions\n"); 48406f659c3SKornel Duleba } 48506f659c3SKornel Duleba 48659e37c8aSRuslan Bukin error = iommu_init_busdma(&unit->iommu); 48786be9f0dSKonstantin Belousov if (error != 0) { 48886be9f0dSKonstantin Belousov dmar_release_resources(dev, unit); 48945543d34SKonstantin Belousov dmar_devs[unit->iommu.unit] = NULL; 49086be9f0dSKonstantin Belousov return (error); 49186be9f0dSKonstantin Belousov } 49286be9f0dSKonstantin Belousov 49386be9f0dSKonstantin Belousov #ifdef NOTYET 49486be9f0dSKonstantin Belousov DMAR_LOCK(unit); 49586be9f0dSKonstantin Belousov error = dmar_enable_translation(unit); 49686be9f0dSKonstantin Belousov if (error != 0) { 49786be9f0dSKonstantin Belousov DMAR_UNLOCK(unit); 49886be9f0dSKonstantin Belousov dmar_release_resources(dev, unit); 49945543d34SKonstantin Belousov dmar_devs[unit->iommu.unit] = NULL; 50086be9f0dSKonstantin Belousov return (error); 50186be9f0dSKonstantin Belousov } 50286be9f0dSKonstantin Belousov DMAR_UNLOCK(unit); 50386be9f0dSKonstantin Belousov #endif 50486be9f0dSKonstantin Belousov 50586be9f0dSKonstantin Belousov return (0); 50686be9f0dSKonstantin Belousov } 50786be9f0dSKonstantin Belousov 50886be9f0dSKonstantin Belousov static int 50986be9f0dSKonstantin Belousov dmar_detach(device_t dev) 51086be9f0dSKonstantin Belousov { 51186be9f0dSKonstantin Belousov 51286be9f0dSKonstantin Belousov return (EBUSY); 51386be9f0dSKonstantin Belousov } 51486be9f0dSKonstantin Belousov 51586be9f0dSKonstantin Belousov static int 51686be9f0dSKonstantin Belousov dmar_suspend(device_t dev) 51786be9f0dSKonstantin Belousov { 51886be9f0dSKonstantin Belousov 51986be9f0dSKonstantin Belousov return (0); 52086be9f0dSKonstantin Belousov } 52186be9f0dSKonstantin Belousov 52286be9f0dSKonstantin Belousov static int 52386be9f0dSKonstantin Belousov dmar_resume(device_t dev) 52486be9f0dSKonstantin Belousov { 52586be9f0dSKonstantin Belousov 52686be9f0dSKonstantin Belousov /* XXXKIB */ 52786be9f0dSKonstantin Belousov return (0); 52886be9f0dSKonstantin Belousov } 52986be9f0dSKonstantin Belousov 53086be9f0dSKonstantin Belousov static device_method_t dmar_methods[] = { 53186be9f0dSKonstantin Belousov DEVMETHOD(device_identify, dmar_identify), 53286be9f0dSKonstantin Belousov DEVMETHOD(device_probe, dmar_probe), 53386be9f0dSKonstantin Belousov DEVMETHOD(device_attach, dmar_attach), 53486be9f0dSKonstantin Belousov DEVMETHOD(device_detach, dmar_detach), 53586be9f0dSKonstantin Belousov DEVMETHOD(device_suspend, dmar_suspend), 53686be9f0dSKonstantin Belousov DEVMETHOD(device_resume, dmar_resume), 53786be9f0dSKonstantin Belousov #ifdef DEV_APIC 53886be9f0dSKonstantin Belousov DEVMETHOD(bus_remap_intr, dmar_remap_intr), 53986be9f0dSKonstantin Belousov #endif 54086be9f0dSKonstantin Belousov DEVMETHOD_END 54186be9f0dSKonstantin Belousov }; 54286be9f0dSKonstantin Belousov 54386be9f0dSKonstantin Belousov static driver_t dmar_driver = { 54486be9f0dSKonstantin Belousov "dmar", 54586be9f0dSKonstantin Belousov dmar_methods, 54686be9f0dSKonstantin Belousov sizeof(struct dmar_unit), 54786be9f0dSKonstantin Belousov }; 54886be9f0dSKonstantin Belousov 54980d2b3deSJohn Baldwin DRIVER_MODULE(dmar, acpi, dmar_driver, 0, 0); 55086be9f0dSKonstantin Belousov MODULE_DEPEND(dmar, acpi, 1, 1, 1); 55186be9f0dSKonstantin Belousov 55286be9f0dSKonstantin Belousov static void 553f9feb091SKonstantin Belousov dmar_print_path(int busno, int depth, const ACPI_DMAR_PCI_PATH *path) 55486be9f0dSKonstantin Belousov { 55586be9f0dSKonstantin Belousov int i; 55686be9f0dSKonstantin Belousov 557f9feb091SKonstantin Belousov printf("[%d, ", busno); 55886be9f0dSKonstantin Belousov for (i = 0; i < depth; i++) { 55986be9f0dSKonstantin Belousov if (i != 0) 56086be9f0dSKonstantin Belousov printf(", "); 56186be9f0dSKonstantin Belousov printf("(%d, %d)", path[i].Device, path[i].Function); 56286be9f0dSKonstantin Belousov } 563f9feb091SKonstantin Belousov printf("]"); 56486be9f0dSKonstantin Belousov } 56586be9f0dSKonstantin Belousov 566f9feb091SKonstantin Belousov int 56786be9f0dSKonstantin Belousov dmar_dev_depth(device_t child) 56886be9f0dSKonstantin Belousov { 56986be9f0dSKonstantin Belousov devclass_t pci_class; 57086be9f0dSKonstantin Belousov device_t bus, pcib; 57186be9f0dSKonstantin Belousov int depth; 57286be9f0dSKonstantin Belousov 57386be9f0dSKonstantin Belousov pci_class = devclass_find("pci"); 57486be9f0dSKonstantin Belousov for (depth = 1; ; depth++) { 57586be9f0dSKonstantin Belousov bus = device_get_parent(child); 57686be9f0dSKonstantin Belousov pcib = device_get_parent(bus); 57786be9f0dSKonstantin Belousov if (device_get_devclass(device_get_parent(pcib)) != 57886be9f0dSKonstantin Belousov pci_class) 57986be9f0dSKonstantin Belousov return (depth); 58086be9f0dSKonstantin Belousov child = pcib; 58186be9f0dSKonstantin Belousov } 58286be9f0dSKonstantin Belousov } 58386be9f0dSKonstantin Belousov 584f9feb091SKonstantin Belousov void 585f9feb091SKonstantin Belousov dmar_dev_path(device_t child, int *busno, void *path1, int depth) 58686be9f0dSKonstantin Belousov { 58786be9f0dSKonstantin Belousov devclass_t pci_class; 58886be9f0dSKonstantin Belousov device_t bus, pcib; 589f9feb091SKonstantin Belousov ACPI_DMAR_PCI_PATH *path; 59086be9f0dSKonstantin Belousov 59186be9f0dSKonstantin Belousov pci_class = devclass_find("pci"); 592f9feb091SKonstantin Belousov path = path1; 59386be9f0dSKonstantin Belousov for (depth--; depth != -1; depth--) { 59486be9f0dSKonstantin Belousov path[depth].Device = pci_get_slot(child); 59586be9f0dSKonstantin Belousov path[depth].Function = pci_get_function(child); 59686be9f0dSKonstantin Belousov bus = device_get_parent(child); 59786be9f0dSKonstantin Belousov pcib = device_get_parent(bus); 59886be9f0dSKonstantin Belousov if (device_get_devclass(device_get_parent(pcib)) != 59986be9f0dSKonstantin Belousov pci_class) { 60086be9f0dSKonstantin Belousov /* reached a host bridge */ 60186be9f0dSKonstantin Belousov *busno = pcib_get_bus(bus); 60286be9f0dSKonstantin Belousov return; 60386be9f0dSKonstantin Belousov } 60486be9f0dSKonstantin Belousov child = pcib; 60586be9f0dSKonstantin Belousov } 60686be9f0dSKonstantin Belousov panic("wrong depth"); 60786be9f0dSKonstantin Belousov } 60886be9f0dSKonstantin Belousov 60986be9f0dSKonstantin Belousov static int 61086be9f0dSKonstantin Belousov dmar_match_pathes(int busno1, const ACPI_DMAR_PCI_PATH *path1, int depth1, 61186be9f0dSKonstantin Belousov int busno2, const ACPI_DMAR_PCI_PATH *path2, int depth2, 61286be9f0dSKonstantin Belousov enum AcpiDmarScopeType scope_type) 61386be9f0dSKonstantin Belousov { 61486be9f0dSKonstantin Belousov int i, depth; 61586be9f0dSKonstantin Belousov 61686be9f0dSKonstantin Belousov if (busno1 != busno2) 61786be9f0dSKonstantin Belousov return (0); 61886be9f0dSKonstantin Belousov if (scope_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT && depth1 != depth2) 61986be9f0dSKonstantin Belousov return (0); 62086be9f0dSKonstantin Belousov depth = depth1; 62186be9f0dSKonstantin Belousov if (depth2 < depth) 62286be9f0dSKonstantin Belousov depth = depth2; 62386be9f0dSKonstantin Belousov for (i = 0; i < depth; i++) { 62486be9f0dSKonstantin Belousov if (path1[i].Device != path2[i].Device || 62586be9f0dSKonstantin Belousov path1[i].Function != path2[i].Function) 62686be9f0dSKonstantin Belousov return (0); 62786be9f0dSKonstantin Belousov } 62886be9f0dSKonstantin Belousov return (1); 62986be9f0dSKonstantin Belousov } 63086be9f0dSKonstantin Belousov 63186be9f0dSKonstantin Belousov static int 632f9feb091SKonstantin Belousov dmar_match_devscope(ACPI_DMAR_DEVICE_SCOPE *devscope, int dev_busno, 633f9feb091SKonstantin Belousov const ACPI_DMAR_PCI_PATH *dev_path, int dev_path_len) 63486be9f0dSKonstantin Belousov { 63586be9f0dSKonstantin Belousov ACPI_DMAR_PCI_PATH *path; 63686be9f0dSKonstantin Belousov int path_len; 63786be9f0dSKonstantin Belousov 63886be9f0dSKonstantin Belousov if (devscope->Length < sizeof(*devscope)) { 639f9feb091SKonstantin Belousov printf("dmar_match_devscope: corrupted DMAR table, dl %d\n", 64086be9f0dSKonstantin Belousov devscope->Length); 64186be9f0dSKonstantin Belousov return (-1); 64286be9f0dSKonstantin Belousov } 64386be9f0dSKonstantin Belousov if (devscope->EntryType != ACPI_DMAR_SCOPE_TYPE_ENDPOINT && 64486be9f0dSKonstantin Belousov devscope->EntryType != ACPI_DMAR_SCOPE_TYPE_BRIDGE) 64586be9f0dSKonstantin Belousov return (0); 64686be9f0dSKonstantin Belousov path_len = devscope->Length - sizeof(*devscope); 64786be9f0dSKonstantin Belousov if (path_len % 2 != 0) { 648f9feb091SKonstantin Belousov printf("dmar_match_devscope: corrupted DMAR table, dl %d\n", 64986be9f0dSKonstantin Belousov devscope->Length); 65086be9f0dSKonstantin Belousov return (-1); 65186be9f0dSKonstantin Belousov } 65286be9f0dSKonstantin Belousov path_len /= 2; 65386be9f0dSKonstantin Belousov path = (ACPI_DMAR_PCI_PATH *)(devscope + 1); 65486be9f0dSKonstantin Belousov if (path_len == 0) { 655f9feb091SKonstantin Belousov printf("dmar_match_devscope: corrupted DMAR table, dl %d\n", 65686be9f0dSKonstantin Belousov devscope->Length); 65786be9f0dSKonstantin Belousov return (-1); 65886be9f0dSKonstantin Belousov } 65986be9f0dSKonstantin Belousov 66086be9f0dSKonstantin Belousov return (dmar_match_pathes(devscope->Bus, path, path_len, dev_busno, 66186be9f0dSKonstantin Belousov dev_path, dev_path_len, devscope->EntryType)); 66286be9f0dSKonstantin Belousov } 66386be9f0dSKonstantin Belousov 664f9feb091SKonstantin Belousov static bool 665f9feb091SKonstantin Belousov dmar_match_by_path(struct dmar_unit *unit, int dev_domain, int dev_busno, 666f9feb091SKonstantin Belousov const ACPI_DMAR_PCI_PATH *dev_path, int dev_path_len, const char **banner) 66786be9f0dSKonstantin Belousov { 66886be9f0dSKonstantin Belousov ACPI_DMAR_HARDWARE_UNIT *dmarh; 66986be9f0dSKonstantin Belousov ACPI_DMAR_DEVICE_SCOPE *devscope; 67086be9f0dSKonstantin Belousov char *ptr, *ptrend; 671f9feb091SKonstantin Belousov int match; 672f9feb091SKonstantin Belousov 67359e37c8aSRuslan Bukin dmarh = dmar_find_by_index(unit->iommu.unit); 674f9feb091SKonstantin Belousov if (dmarh == NULL) 675f9feb091SKonstantin Belousov return (false); 676f9feb091SKonstantin Belousov if (dmarh->Segment != dev_domain) 677f9feb091SKonstantin Belousov return (false); 678f9feb091SKonstantin Belousov if ((dmarh->Flags & ACPI_DMAR_INCLUDE_ALL) != 0) { 679f9feb091SKonstantin Belousov if (banner != NULL) 680f9feb091SKonstantin Belousov *banner = "INCLUDE_ALL"; 681f9feb091SKonstantin Belousov return (true); 682f9feb091SKonstantin Belousov } 683f9feb091SKonstantin Belousov ptr = (char *)dmarh + sizeof(*dmarh); 684f9feb091SKonstantin Belousov ptrend = (char *)dmarh + dmarh->Header.Length; 685f9feb091SKonstantin Belousov while (ptr < ptrend) { 686f9feb091SKonstantin Belousov devscope = (ACPI_DMAR_DEVICE_SCOPE *)ptr; 687f9feb091SKonstantin Belousov ptr += devscope->Length; 688f9feb091SKonstantin Belousov match = dmar_match_devscope(devscope, dev_busno, dev_path, 689f9feb091SKonstantin Belousov dev_path_len); 690f9feb091SKonstantin Belousov if (match == -1) 691f9feb091SKonstantin Belousov return (false); 692f9feb091SKonstantin Belousov if (match == 1) { 693f9feb091SKonstantin Belousov if (banner != NULL) 694f9feb091SKonstantin Belousov *banner = "specific match"; 695f9feb091SKonstantin Belousov return (true); 696f9feb091SKonstantin Belousov } 697f9feb091SKonstantin Belousov } 698f9feb091SKonstantin Belousov return (false); 699f9feb091SKonstantin Belousov } 700f9feb091SKonstantin Belousov 701f9feb091SKonstantin Belousov static struct dmar_unit * 702f9feb091SKonstantin Belousov dmar_find_by_scope(int dev_domain, int dev_busno, 703f9feb091SKonstantin Belousov const ACPI_DMAR_PCI_PATH *dev_path, int dev_path_len) 704f9feb091SKonstantin Belousov { 705f9feb091SKonstantin Belousov struct dmar_unit *unit; 706f9feb091SKonstantin Belousov int i; 707f9feb091SKonstantin Belousov 708f9feb091SKonstantin Belousov for (i = 0; i < dmar_devcnt; i++) { 709f9feb091SKonstantin Belousov if (dmar_devs[i] == NULL) 710f9feb091SKonstantin Belousov continue; 711f9feb091SKonstantin Belousov unit = device_get_softc(dmar_devs[i]); 712f9feb091SKonstantin Belousov if (dmar_match_by_path(unit, dev_domain, dev_busno, dev_path, 713f9feb091SKonstantin Belousov dev_path_len, NULL)) 714f9feb091SKonstantin Belousov return (unit); 715f9feb091SKonstantin Belousov } 716f9feb091SKonstantin Belousov return (NULL); 717f9feb091SKonstantin Belousov } 718f9feb091SKonstantin Belousov 719f9feb091SKonstantin Belousov struct dmar_unit * 720f9feb091SKonstantin Belousov dmar_find(device_t dev, bool verbose) 721f9feb091SKonstantin Belousov { 722f9feb091SKonstantin Belousov struct dmar_unit *unit; 723f9feb091SKonstantin Belousov const char *banner; 724f9feb091SKonstantin Belousov int i, dev_domain, dev_busno, dev_path_len; 72586be9f0dSKonstantin Belousov 726b7b6b7a9SKonstantin Belousov /* 727b7b6b7a9SKonstantin Belousov * This function can only handle PCI(e) devices. 728b7b6b7a9SKonstantin Belousov */ 729b7b6b7a9SKonstantin Belousov if (device_get_devclass(device_get_parent(dev)) != 730b7b6b7a9SKonstantin Belousov devclass_find("pci")) 731b7b6b7a9SKonstantin Belousov return (NULL); 732b7b6b7a9SKonstantin Belousov 73386be9f0dSKonstantin Belousov dev_domain = pci_get_domain(dev); 73486be9f0dSKonstantin Belousov dev_path_len = dmar_dev_depth(dev); 73586be9f0dSKonstantin Belousov ACPI_DMAR_PCI_PATH dev_path[dev_path_len]; 73686be9f0dSKonstantin Belousov dmar_dev_path(dev, &dev_busno, dev_path, dev_path_len); 737f9feb091SKonstantin Belousov banner = ""; 73886be9f0dSKonstantin Belousov 73986be9f0dSKonstantin Belousov for (i = 0; i < dmar_devcnt; i++) { 74086be9f0dSKonstantin Belousov if (dmar_devs[i] == NULL) 74186be9f0dSKonstantin Belousov continue; 742f9feb091SKonstantin Belousov unit = device_get_softc(dmar_devs[i]); 743f9feb091SKonstantin Belousov if (dmar_match_by_path(unit, dev_domain, dev_busno, 744f9feb091SKonstantin Belousov dev_path, dev_path_len, &banner)) 74586be9f0dSKonstantin Belousov break; 74686be9f0dSKonstantin Belousov } 747f9feb091SKonstantin Belousov if (i == dmar_devcnt) 74886be9f0dSKonstantin Belousov return (NULL); 749f9feb091SKonstantin Belousov 750f9feb091SKonstantin Belousov if (verbose) { 751f9feb091SKonstantin Belousov device_printf(dev, "pci%d:%d:%d:%d matched dmar%d by %s", 752f9feb091SKonstantin Belousov dev_domain, pci_get_bus(dev), pci_get_slot(dev), 75359e37c8aSRuslan Bukin pci_get_function(dev), unit->iommu.unit, banner); 754f9feb091SKonstantin Belousov printf(" scope path "); 755f9feb091SKonstantin Belousov dmar_print_path(dev_busno, dev_path_len, dev_path); 756f9feb091SKonstantin Belousov printf("\n"); 75786be9f0dSKonstantin Belousov } 758f9feb091SKonstantin Belousov return (unit); 75986be9f0dSKonstantin Belousov } 76086be9f0dSKonstantin Belousov 7610a110d5bSKonstantin Belousov static struct dmar_unit * 7620a110d5bSKonstantin Belousov dmar_find_nonpci(u_int id, u_int entry_type, uint16_t *rid) 7630a110d5bSKonstantin Belousov { 7640a110d5bSKonstantin Belousov device_t dmar_dev; 7650a110d5bSKonstantin Belousov struct dmar_unit *unit; 7660a110d5bSKonstantin Belousov ACPI_DMAR_HARDWARE_UNIT *dmarh; 7670a110d5bSKonstantin Belousov ACPI_DMAR_DEVICE_SCOPE *devscope; 7680a110d5bSKonstantin Belousov ACPI_DMAR_PCI_PATH *path; 7690a110d5bSKonstantin Belousov char *ptr, *ptrend; 770fd15fee1SKonstantin Belousov #ifdef DEV_APIC 771fd15fee1SKonstantin Belousov int error; 772fd15fee1SKonstantin Belousov #endif 7730a110d5bSKonstantin Belousov int i; 7740a110d5bSKonstantin Belousov 7750a110d5bSKonstantin Belousov for (i = 0; i < dmar_devcnt; i++) { 7760a110d5bSKonstantin Belousov dmar_dev = dmar_devs[i]; 7770a110d5bSKonstantin Belousov if (dmar_dev == NULL) 7780a110d5bSKonstantin Belousov continue; 7790a110d5bSKonstantin Belousov unit = (struct dmar_unit *)device_get_softc(dmar_dev); 7800a110d5bSKonstantin Belousov dmarh = dmar_find_by_index(i); 7810a110d5bSKonstantin Belousov if (dmarh == NULL) 7820a110d5bSKonstantin Belousov continue; 7830a110d5bSKonstantin Belousov ptr = (char *)dmarh + sizeof(*dmarh); 7840a110d5bSKonstantin Belousov ptrend = (char *)dmarh + dmarh->Header.Length; 7850a110d5bSKonstantin Belousov for (;;) { 7860a110d5bSKonstantin Belousov if (ptr >= ptrend) 7870a110d5bSKonstantin Belousov break; 7880a110d5bSKonstantin Belousov devscope = (ACPI_DMAR_DEVICE_SCOPE *)ptr; 7890a110d5bSKonstantin Belousov ptr += devscope->Length; 7900a110d5bSKonstantin Belousov if (devscope->EntryType != entry_type) 7910a110d5bSKonstantin Belousov continue; 7920a110d5bSKonstantin Belousov if (devscope->EnumerationId != id) 7930a110d5bSKonstantin Belousov continue; 794fd15fee1SKonstantin Belousov #ifdef DEV_APIC 795fd15fee1SKonstantin Belousov if (entry_type == ACPI_DMAR_SCOPE_TYPE_IOAPIC) { 796fd15fee1SKonstantin Belousov error = ioapic_get_rid(id, rid); 797fd15fee1SKonstantin Belousov /* 798fd15fee1SKonstantin Belousov * If our IOAPIC has PCI bindings then 799fd15fee1SKonstantin Belousov * use the PCI device rid. 800fd15fee1SKonstantin Belousov */ 801fd15fee1SKonstantin Belousov if (error == 0) 802fd15fee1SKonstantin Belousov return (unit); 803fd15fee1SKonstantin Belousov } 804fd15fee1SKonstantin Belousov #endif 8050a110d5bSKonstantin Belousov if (devscope->Length - sizeof(ACPI_DMAR_DEVICE_SCOPE) 8060a110d5bSKonstantin Belousov == 2) { 8070a110d5bSKonstantin Belousov if (rid != NULL) { 8080a110d5bSKonstantin Belousov path = (ACPI_DMAR_PCI_PATH *) 8090a110d5bSKonstantin Belousov (devscope + 1); 8100a110d5bSKonstantin Belousov *rid = PCI_RID(devscope->Bus, 8110a110d5bSKonstantin Belousov path->Device, path->Function); 8120a110d5bSKonstantin Belousov } 8130a110d5bSKonstantin Belousov return (unit); 814fd15fee1SKonstantin Belousov } 8150a110d5bSKonstantin Belousov printf( 8160a110d5bSKonstantin Belousov "dmar_find_nonpci: id %d type %d path length != 2\n", 8170a110d5bSKonstantin Belousov id, entry_type); 818fd15fee1SKonstantin Belousov break; 8190a110d5bSKonstantin Belousov } 8200a110d5bSKonstantin Belousov } 8210a110d5bSKonstantin Belousov return (NULL); 8220a110d5bSKonstantin Belousov } 8230a110d5bSKonstantin Belousov 8240a110d5bSKonstantin Belousov struct dmar_unit * 8250a110d5bSKonstantin Belousov dmar_find_hpet(device_t dev, uint16_t *rid) 8260a110d5bSKonstantin Belousov { 8270a110d5bSKonstantin Belousov 8282fe1339eSKonstantin Belousov return (dmar_find_nonpci(hpet_get_uid(dev), ACPI_DMAR_SCOPE_TYPE_HPET, 8292fe1339eSKonstantin Belousov rid)); 8300a110d5bSKonstantin Belousov } 8310a110d5bSKonstantin Belousov 8320a110d5bSKonstantin Belousov struct dmar_unit * 8330a110d5bSKonstantin Belousov dmar_find_ioapic(u_int apic_id, uint16_t *rid) 8340a110d5bSKonstantin Belousov { 8350a110d5bSKonstantin Belousov 8360a110d5bSKonstantin Belousov return (dmar_find_nonpci(apic_id, ACPI_DMAR_SCOPE_TYPE_IOAPIC, rid)); 8370a110d5bSKonstantin Belousov } 8380a110d5bSKonstantin Belousov 83986be9f0dSKonstantin Belousov struct rmrr_iter_args { 8401abfd355SKonstantin Belousov struct dmar_domain *domain; 84186be9f0dSKonstantin Belousov int dev_domain; 84286be9f0dSKonstantin Belousov int dev_busno; 843f9feb091SKonstantin Belousov const ACPI_DMAR_PCI_PATH *dev_path; 84486be9f0dSKonstantin Belousov int dev_path_len; 84559e37c8aSRuslan Bukin struct iommu_map_entries_tailq *rmrr_entries; 84686be9f0dSKonstantin Belousov }; 84786be9f0dSKonstantin Belousov 84886be9f0dSKonstantin Belousov static int 84986be9f0dSKonstantin Belousov dmar_rmrr_iter(ACPI_DMAR_HEADER *dmarh, void *arg) 85086be9f0dSKonstantin Belousov { 85186be9f0dSKonstantin Belousov struct rmrr_iter_args *ria; 85286be9f0dSKonstantin Belousov ACPI_DMAR_RESERVED_MEMORY *resmem; 85386be9f0dSKonstantin Belousov ACPI_DMAR_DEVICE_SCOPE *devscope; 85459e37c8aSRuslan Bukin struct iommu_map_entry *entry; 85586be9f0dSKonstantin Belousov char *ptr, *ptrend; 85686be9f0dSKonstantin Belousov int match; 85786be9f0dSKonstantin Belousov 85824e38af6SKonstantin Belousov if (!dmar_rmrr_enable) 85924e38af6SKonstantin Belousov return (1); 86024e38af6SKonstantin Belousov 86186be9f0dSKonstantin Belousov if (dmarh->Type != ACPI_DMAR_TYPE_RESERVED_MEMORY) 86286be9f0dSKonstantin Belousov return (1); 86386be9f0dSKonstantin Belousov 86486be9f0dSKonstantin Belousov ria = arg; 86586be9f0dSKonstantin Belousov resmem = (ACPI_DMAR_RESERVED_MEMORY *)dmarh; 86686be9f0dSKonstantin Belousov if (resmem->Segment != ria->dev_domain) 86786be9f0dSKonstantin Belousov return (1); 86886be9f0dSKonstantin Belousov 86986be9f0dSKonstantin Belousov ptr = (char *)resmem + sizeof(*resmem); 87086be9f0dSKonstantin Belousov ptrend = (char *)resmem + resmem->Header.Length; 87186be9f0dSKonstantin Belousov for (;;) { 87286be9f0dSKonstantin Belousov if (ptr >= ptrend) 87386be9f0dSKonstantin Belousov break; 87486be9f0dSKonstantin Belousov devscope = (ACPI_DMAR_DEVICE_SCOPE *)ptr; 87586be9f0dSKonstantin Belousov ptr += devscope->Length; 876f9feb091SKonstantin Belousov match = dmar_match_devscope(devscope, ria->dev_busno, 87786be9f0dSKonstantin Belousov ria->dev_path, ria->dev_path_len); 87886be9f0dSKonstantin Belousov if (match == 1) { 87978b51754SRuslan Bukin entry = iommu_gas_alloc_entry(DOM2IODOM(ria->domain), 88015f6baf4SRuslan Bukin IOMMU_PGF_WAITOK); 88186be9f0dSKonstantin Belousov entry->start = resmem->BaseAddress; 88286be9f0dSKonstantin Belousov /* The RMRR entry end address is inclusive. */ 88386be9f0dSKonstantin Belousov entry->end = resmem->EndAddress; 88486be9f0dSKonstantin Belousov TAILQ_INSERT_TAIL(ria->rmrr_entries, entry, 885db0110a5SAlan Cox dmamap_link); 88686be9f0dSKonstantin Belousov } 88786be9f0dSKonstantin Belousov } 88886be9f0dSKonstantin Belousov 88986be9f0dSKonstantin Belousov return (1); 89086be9f0dSKonstantin Belousov } 89186be9f0dSKonstantin Belousov 89286be9f0dSKonstantin Belousov void 893f9feb091SKonstantin Belousov dmar_dev_parse_rmrr(struct dmar_domain *domain, int dev_domain, int dev_busno, 894f9feb091SKonstantin Belousov const void *dev_path, int dev_path_len, 89559e37c8aSRuslan Bukin struct iommu_map_entries_tailq *rmrr_entries) 89686be9f0dSKonstantin Belousov { 89786be9f0dSKonstantin Belousov struct rmrr_iter_args ria; 89886be9f0dSKonstantin Belousov 8991abfd355SKonstantin Belousov ria.domain = domain; 900f9feb091SKonstantin Belousov ria.dev_domain = dev_domain; 901f9feb091SKonstantin Belousov ria.dev_busno = dev_busno; 902f9feb091SKonstantin Belousov ria.dev_path = (const ACPI_DMAR_PCI_PATH *)dev_path; 903f9feb091SKonstantin Belousov ria.dev_path_len = dev_path_len; 90486be9f0dSKonstantin Belousov ria.rmrr_entries = rmrr_entries; 90586be9f0dSKonstantin Belousov dmar_iterate_tbl(dmar_rmrr_iter, &ria); 90686be9f0dSKonstantin Belousov } 90786be9f0dSKonstantin Belousov 90886be9f0dSKonstantin Belousov struct inst_rmrr_iter_args { 90986be9f0dSKonstantin Belousov struct dmar_unit *dmar; 91086be9f0dSKonstantin Belousov }; 91186be9f0dSKonstantin Belousov 91286be9f0dSKonstantin Belousov static device_t 91386be9f0dSKonstantin Belousov dmar_path_dev(int segment, int path_len, int busno, 914f9feb091SKonstantin Belousov const ACPI_DMAR_PCI_PATH *path, uint16_t *rid) 91586be9f0dSKonstantin Belousov { 916f9feb091SKonstantin Belousov device_t dev; 91786be9f0dSKonstantin Belousov int i; 91886be9f0dSKonstantin Belousov 91986be9f0dSKonstantin Belousov dev = NULL; 920f9feb091SKonstantin Belousov for (i = 0; i < path_len; i++) { 92186be9f0dSKonstantin Belousov dev = pci_find_dbsf(segment, busno, path->Device, 92286be9f0dSKonstantin Belousov path->Function); 92386be9f0dSKonstantin Belousov if (i != path_len - 1) { 9241587a9dbSJohn Baldwin busno = pci_cfgregread(segment, busno, path->Device, 925f9feb091SKonstantin Belousov path->Function, PCIR_SECBUS_1, 1); 926f9feb091SKonstantin Belousov path++; 92786be9f0dSKonstantin Belousov } 92886be9f0dSKonstantin Belousov } 929f9feb091SKonstantin Belousov *rid = PCI_RID(busno, path->Device, path->Function); 93086be9f0dSKonstantin Belousov return (dev); 93186be9f0dSKonstantin Belousov } 93286be9f0dSKonstantin Belousov 93386be9f0dSKonstantin Belousov static int 93486be9f0dSKonstantin Belousov dmar_inst_rmrr_iter(ACPI_DMAR_HEADER *dmarh, void *arg) 93586be9f0dSKonstantin Belousov { 93686be9f0dSKonstantin Belousov const ACPI_DMAR_RESERVED_MEMORY *resmem; 93786be9f0dSKonstantin Belousov const ACPI_DMAR_DEVICE_SCOPE *devscope; 93886be9f0dSKonstantin Belousov struct inst_rmrr_iter_args *iria; 93986be9f0dSKonstantin Belousov const char *ptr, *ptrend; 94086be9f0dSKonstantin Belousov device_t dev; 941f9feb091SKonstantin Belousov struct dmar_unit *unit; 942f9feb091SKonstantin Belousov int dev_path_len; 943f9feb091SKonstantin Belousov uint16_t rid; 944f9feb091SKonstantin Belousov 945f9feb091SKonstantin Belousov iria = arg; 94686be9f0dSKonstantin Belousov 94724e38af6SKonstantin Belousov if (!dmar_rmrr_enable) 94824e38af6SKonstantin Belousov return (1); 94924e38af6SKonstantin Belousov 95086be9f0dSKonstantin Belousov if (dmarh->Type != ACPI_DMAR_TYPE_RESERVED_MEMORY) 95186be9f0dSKonstantin Belousov return (1); 95286be9f0dSKonstantin Belousov 95386be9f0dSKonstantin Belousov resmem = (ACPI_DMAR_RESERVED_MEMORY *)dmarh; 95486be9f0dSKonstantin Belousov if (resmem->Segment != iria->dmar->segment) 95586be9f0dSKonstantin Belousov return (1); 95686be9f0dSKonstantin Belousov 95733552193SDimitry Andric ptr = (const char *)resmem + sizeof(*resmem); 95833552193SDimitry Andric ptrend = (const char *)resmem + resmem->Header.Length; 95986be9f0dSKonstantin Belousov for (;;) { 96086be9f0dSKonstantin Belousov if (ptr >= ptrend) 96186be9f0dSKonstantin Belousov break; 96233552193SDimitry Andric devscope = (const ACPI_DMAR_DEVICE_SCOPE *)ptr; 96386be9f0dSKonstantin Belousov ptr += devscope->Length; 96486be9f0dSKonstantin Belousov /* XXXKIB bridge */ 96586be9f0dSKonstantin Belousov if (devscope->EntryType != ACPI_DMAR_SCOPE_TYPE_ENDPOINT) 96686be9f0dSKonstantin Belousov continue; 967f9feb091SKonstantin Belousov rid = 0; 968f9feb091SKonstantin Belousov dev_path_len = (devscope->Length - 969f9feb091SKonstantin Belousov sizeof(ACPI_DMAR_DEVICE_SCOPE)) / 2; 970f9feb091SKonstantin Belousov dev = dmar_path_dev(resmem->Segment, dev_path_len, 971f9feb091SKonstantin Belousov devscope->Bus, 972f9feb091SKonstantin Belousov (const ACPI_DMAR_PCI_PATH *)(devscope + 1), &rid); 97386be9f0dSKonstantin Belousov if (dev == NULL) { 974f9feb091SKonstantin Belousov if (bootverbose) { 975f9feb091SKonstantin Belousov printf("dmar%d no dev found for RMRR " 976f9feb091SKonstantin Belousov "[%#jx, %#jx] rid %#x scope path ", 97759e37c8aSRuslan Bukin iria->dmar->iommu.unit, 9782d8bfbdcSKonstantin Belousov (uintmax_t)resmem->BaseAddress, 9792d8bfbdcSKonstantin Belousov (uintmax_t)resmem->EndAddress, 980f9feb091SKonstantin Belousov rid); 981f9feb091SKonstantin Belousov dmar_print_path(devscope->Bus, dev_path_len, 982f9feb091SKonstantin Belousov (const ACPI_DMAR_PCI_PATH *)(devscope + 1)); 983f9feb091SKonstantin Belousov printf("\n"); 984f9feb091SKonstantin Belousov } 985f9feb091SKonstantin Belousov unit = dmar_find_by_scope(resmem->Segment, 986f9feb091SKonstantin Belousov devscope->Bus, 987f9feb091SKonstantin Belousov (const ACPI_DMAR_PCI_PATH *)(devscope + 1), 988f9feb091SKonstantin Belousov dev_path_len); 989f9feb091SKonstantin Belousov if (iria->dmar != unit) 99086be9f0dSKonstantin Belousov continue; 991f9feb091SKonstantin Belousov dmar_get_ctx_for_devpath(iria->dmar, rid, 992f9feb091SKonstantin Belousov resmem->Segment, devscope->Bus, 993f9feb091SKonstantin Belousov (const ACPI_DMAR_PCI_PATH *)(devscope + 1), 994f9feb091SKonstantin Belousov dev_path_len, false, true); 995f9feb091SKonstantin Belousov } else { 996f9feb091SKonstantin Belousov unit = dmar_find(dev, false); 997f9feb091SKonstantin Belousov if (iria->dmar != unit) 99886be9f0dSKonstantin Belousov continue; 99959e37c8aSRuslan Bukin iommu_instantiate_ctx(&(iria)->dmar->iommu, 100059e37c8aSRuslan Bukin dev, true); 100186be9f0dSKonstantin Belousov } 1002f9feb091SKonstantin Belousov } 100386be9f0dSKonstantin Belousov 100486be9f0dSKonstantin Belousov return (1); 100586be9f0dSKonstantin Belousov 100686be9f0dSKonstantin Belousov } 100786be9f0dSKonstantin Belousov 100886be9f0dSKonstantin Belousov /* 100986be9f0dSKonstantin Belousov * Pre-create all contexts for the DMAR which have RMRR entries. 101086be9f0dSKonstantin Belousov */ 101186be9f0dSKonstantin Belousov int 101259e37c8aSRuslan Bukin dmar_instantiate_rmrr_ctxs(struct iommu_unit *unit) 101386be9f0dSKonstantin Belousov { 101459e37c8aSRuslan Bukin struct dmar_unit *dmar; 101586be9f0dSKonstantin Belousov struct inst_rmrr_iter_args iria; 101686be9f0dSKonstantin Belousov int error; 101786be9f0dSKonstantin Belousov 101878b51754SRuslan Bukin dmar = IOMMU2DMAR(unit); 101959e37c8aSRuslan Bukin 102086be9f0dSKonstantin Belousov if (!dmar_barrier_enter(dmar, DMAR_BARRIER_RMRR)) 102186be9f0dSKonstantin Belousov return (0); 102286be9f0dSKonstantin Belousov 102386be9f0dSKonstantin Belousov error = 0; 102486be9f0dSKonstantin Belousov iria.dmar = dmar; 102586be9f0dSKonstantin Belousov dmar_iterate_tbl(dmar_inst_rmrr_iter, &iria); 102686be9f0dSKonstantin Belousov DMAR_LOCK(dmar); 10271abfd355SKonstantin Belousov if (!LIST_EMPTY(&dmar->domains)) { 102886be9f0dSKonstantin Belousov KASSERT((dmar->hw_gcmd & DMAR_GCMD_TE) == 0, 102986be9f0dSKonstantin Belousov ("dmar%d: RMRR not handled but translation is already enabled", 103059e37c8aSRuslan Bukin dmar->iommu.unit)); 103106e6ca6dSKornel Duleba error = dmar_disable_protected_regions(dmar); 103206e6ca6dSKornel Duleba if (error != 0) 103306e6ca6dSKornel Duleba printf("dmar%d: Failed to disable protected regions\n", 103406e6ca6dSKornel Duleba dmar->iommu.unit); 103586be9f0dSKonstantin Belousov error = dmar_enable_translation(dmar); 1036f9feb091SKonstantin Belousov if (bootverbose) { 1037f9feb091SKonstantin Belousov if (error == 0) { 1038f9feb091SKonstantin Belousov printf("dmar%d: enabled translation\n", 103959e37c8aSRuslan Bukin dmar->iommu.unit); 1040f9feb091SKonstantin Belousov } else { 1041f9feb091SKonstantin Belousov printf("dmar%d: enabling translation failed, " 104259e37c8aSRuslan Bukin "error %d\n", dmar->iommu.unit, error); 1043f9feb091SKonstantin Belousov } 1044f9feb091SKonstantin Belousov } 104586be9f0dSKonstantin Belousov } 104686be9f0dSKonstantin Belousov dmar_barrier_exit(dmar, DMAR_BARRIER_RMRR); 104786be9f0dSKonstantin Belousov return (error); 104886be9f0dSKonstantin Belousov } 104986be9f0dSKonstantin Belousov 105086be9f0dSKonstantin Belousov #ifdef DDB 105186be9f0dSKonstantin Belousov #include <ddb/ddb.h> 105286be9f0dSKonstantin Belousov #include <ddb/db_lex.h> 105386be9f0dSKonstantin Belousov 105486be9f0dSKonstantin Belousov static void 105559e37c8aSRuslan Bukin dmar_print_domain_entry(const struct iommu_map_entry *entry) 105686be9f0dSKonstantin Belousov { 105759e37c8aSRuslan Bukin struct iommu_map_entry *l, *r; 105886be9f0dSKonstantin Belousov 105986be9f0dSKonstantin Belousov db_printf( 1060f886c4baSDoug Moore " start %jx end %jx first %jx last %jx free_down %jx flags %x ", 1061f886c4baSDoug Moore entry->start, entry->end, entry->first, entry->last, 1062f886c4baSDoug Moore entry->free_down, entry->flags); 106386be9f0dSKonstantin Belousov db_printf("left "); 106486be9f0dSKonstantin Belousov l = RB_LEFT(entry, rb_entry); 106586be9f0dSKonstantin Belousov if (l == NULL) 106686be9f0dSKonstantin Belousov db_printf("NULL "); 106786be9f0dSKonstantin Belousov else 106886be9f0dSKonstantin Belousov db_printf("%jx ", l->start); 106986be9f0dSKonstantin Belousov db_printf("right "); 107086be9f0dSKonstantin Belousov r = RB_RIGHT(entry, rb_entry); 107186be9f0dSKonstantin Belousov if (r == NULL) 107286be9f0dSKonstantin Belousov db_printf("NULL"); 107386be9f0dSKonstantin Belousov else 107486be9f0dSKonstantin Belousov db_printf("%jx", r->start); 107586be9f0dSKonstantin Belousov db_printf("\n"); 107686be9f0dSKonstantin Belousov } 107786be9f0dSKonstantin Belousov 107886be9f0dSKonstantin Belousov static void 10791abfd355SKonstantin Belousov dmar_print_ctx(struct dmar_ctx *ctx) 108086be9f0dSKonstantin Belousov { 108186be9f0dSKonstantin Belousov 108286be9f0dSKonstantin Belousov db_printf( 10831abfd355SKonstantin Belousov " @%p pci%d:%d:%d refs %d flags %x loads %lu unloads %lu\n", 108459e37c8aSRuslan Bukin ctx, pci_get_bus(ctx->context.tag->owner), 108559e37c8aSRuslan Bukin pci_get_slot(ctx->context.tag->owner), 108659e37c8aSRuslan Bukin pci_get_function(ctx->context.tag->owner), ctx->refs, 108759e37c8aSRuslan Bukin ctx->context.flags, ctx->context.loads, ctx->context.unloads); 10881abfd355SKonstantin Belousov } 10891abfd355SKonstantin Belousov 10901abfd355SKonstantin Belousov static void 10911abfd355SKonstantin Belousov dmar_print_domain(struct dmar_domain *domain, bool show_mappings) 10921abfd355SKonstantin Belousov { 109362ad310cSRuslan Bukin struct iommu_domain *iodom; 109459e37c8aSRuslan Bukin struct iommu_map_entry *entry; 10951abfd355SKonstantin Belousov struct dmar_ctx *ctx; 10961abfd355SKonstantin Belousov 109778b51754SRuslan Bukin iodom = DOM2IODOM(domain); 109862ad310cSRuslan Bukin 10991abfd355SKonstantin Belousov db_printf( 11001abfd355SKonstantin Belousov " @%p dom %d mgaw %d agaw %d pglvl %d end %jx refs %d\n" 11011abfd355SKonstantin Belousov " ctx_cnt %d flags %x pgobj %p map_ents %u\n", 11021abfd355SKonstantin Belousov domain, domain->domain, domain->mgaw, domain->agaw, domain->pglvl, 110362ad310cSRuslan Bukin (uintmax_t)domain->iodom.end, domain->refs, domain->ctx_cnt, 110462ad310cSRuslan Bukin domain->iodom.flags, domain->pgtbl_obj, domain->iodom.entries_cnt); 11051abfd355SKonstantin Belousov if (!LIST_EMPTY(&domain->contexts)) { 11061abfd355SKonstantin Belousov db_printf(" Contexts:\n"); 11071abfd355SKonstantin Belousov LIST_FOREACH(ctx, &domain->contexts, link) 11081abfd355SKonstantin Belousov dmar_print_ctx(ctx); 11091abfd355SKonstantin Belousov } 111086be9f0dSKonstantin Belousov if (!show_mappings) 111186be9f0dSKonstantin Belousov return; 111286be9f0dSKonstantin Belousov db_printf(" mapped:\n"); 111362ad310cSRuslan Bukin RB_FOREACH(entry, iommu_gas_entries_tree, &iodom->rb_root) { 11141abfd355SKonstantin Belousov dmar_print_domain_entry(entry); 111586be9f0dSKonstantin Belousov if (db_pager_quit) 111686be9f0dSKonstantin Belousov break; 111786be9f0dSKonstantin Belousov } 111886be9f0dSKonstantin Belousov if (db_pager_quit) 111986be9f0dSKonstantin Belousov return; 112086be9f0dSKonstantin Belousov db_printf(" unloading:\n"); 112159e37c8aSRuslan Bukin TAILQ_FOREACH(entry, &domain->iodom.unload_entries, dmamap_link) { 11221abfd355SKonstantin Belousov dmar_print_domain_entry(entry); 112386be9f0dSKonstantin Belousov if (db_pager_quit) 112486be9f0dSKonstantin Belousov break; 112586be9f0dSKonstantin Belousov } 112686be9f0dSKonstantin Belousov } 112786be9f0dSKonstantin Belousov 1128258958b3SMitchell Horne DB_SHOW_COMMAND_FLAGS(dmar_domain, db_dmar_print_domain, CS_OWN) 112986be9f0dSKonstantin Belousov { 113086be9f0dSKonstantin Belousov struct dmar_unit *unit; 11311abfd355SKonstantin Belousov struct dmar_domain *domain; 113286be9f0dSKonstantin Belousov struct dmar_ctx *ctx; 113386be9f0dSKonstantin Belousov bool show_mappings, valid; 11341abfd355SKonstantin Belousov int pci_domain, bus, device, function, i, t; 113586be9f0dSKonstantin Belousov db_expr_t radix; 113686be9f0dSKonstantin Belousov 113786be9f0dSKonstantin Belousov valid = false; 113886be9f0dSKonstantin Belousov radix = db_radix; 113986be9f0dSKonstantin Belousov db_radix = 10; 114086be9f0dSKonstantin Belousov t = db_read_token(); 114186be9f0dSKonstantin Belousov if (t == tSLASH) { 114286be9f0dSKonstantin Belousov t = db_read_token(); 114386be9f0dSKonstantin Belousov if (t != tIDENT) { 114486be9f0dSKonstantin Belousov db_printf("Bad modifier\n"); 114586be9f0dSKonstantin Belousov db_radix = radix; 114686be9f0dSKonstantin Belousov db_skip_to_eol(); 114786be9f0dSKonstantin Belousov return; 114886be9f0dSKonstantin Belousov } 114986be9f0dSKonstantin Belousov show_mappings = strchr(db_tok_string, 'm') != NULL; 115086be9f0dSKonstantin Belousov t = db_read_token(); 1151f7f5706fSDimitry Andric } else { 1152f7f5706fSDimitry Andric show_mappings = false; 115386be9f0dSKonstantin Belousov } 115486be9f0dSKonstantin Belousov if (t == tNUMBER) { 11551abfd355SKonstantin Belousov pci_domain = db_tok_number; 115686be9f0dSKonstantin Belousov t = db_read_token(); 115786be9f0dSKonstantin Belousov if (t == tNUMBER) { 115886be9f0dSKonstantin Belousov bus = db_tok_number; 115986be9f0dSKonstantin Belousov t = db_read_token(); 116086be9f0dSKonstantin Belousov if (t == tNUMBER) { 116186be9f0dSKonstantin Belousov device = db_tok_number; 116286be9f0dSKonstantin Belousov t = db_read_token(); 116386be9f0dSKonstantin Belousov if (t == tNUMBER) { 116486be9f0dSKonstantin Belousov function = db_tok_number; 116586be9f0dSKonstantin Belousov valid = true; 116686be9f0dSKonstantin Belousov } 116786be9f0dSKonstantin Belousov } 116886be9f0dSKonstantin Belousov } 116986be9f0dSKonstantin Belousov } 117086be9f0dSKonstantin Belousov db_radix = radix; 117186be9f0dSKonstantin Belousov db_skip_to_eol(); 117286be9f0dSKonstantin Belousov if (!valid) { 11731abfd355SKonstantin Belousov db_printf("usage: show dmar_domain [/m] " 117486be9f0dSKonstantin Belousov "<domain> <bus> <device> <func>\n"); 117586be9f0dSKonstantin Belousov return; 117686be9f0dSKonstantin Belousov } 117786be9f0dSKonstantin Belousov for (i = 0; i < dmar_devcnt; i++) { 117886be9f0dSKonstantin Belousov unit = device_get_softc(dmar_devs[i]); 11791abfd355SKonstantin Belousov LIST_FOREACH(domain, &unit->domains, link) { 11801abfd355SKonstantin Belousov LIST_FOREACH(ctx, &domain->contexts, link) { 11811abfd355SKonstantin Belousov if (pci_domain == unit->segment && 118259e37c8aSRuslan Bukin bus == pci_get_bus(ctx->context.tag->owner) && 11831abfd355SKonstantin Belousov device == 118459e37c8aSRuslan Bukin pci_get_slot(ctx->context.tag->owner) && 11851abfd355SKonstantin Belousov function == 118659e37c8aSRuslan Bukin pci_get_function(ctx->context.tag->owner)) { 11871abfd355SKonstantin Belousov dmar_print_domain(domain, 11881abfd355SKonstantin Belousov show_mappings); 118986be9f0dSKonstantin Belousov goto out; 119086be9f0dSKonstantin Belousov } 119186be9f0dSKonstantin Belousov } 119286be9f0dSKonstantin Belousov } 11931abfd355SKonstantin Belousov } 119486be9f0dSKonstantin Belousov out:; 119586be9f0dSKonstantin Belousov } 119686be9f0dSKonstantin Belousov 119786be9f0dSKonstantin Belousov static void 11981abfd355SKonstantin Belousov dmar_print_one(int idx, bool show_domains, bool show_mappings) 119986be9f0dSKonstantin Belousov { 120086be9f0dSKonstantin Belousov struct dmar_unit *unit; 12011abfd355SKonstantin Belousov struct dmar_domain *domain; 120286be9f0dSKonstantin Belousov int i, frir; 120386be9f0dSKonstantin Belousov 120486be9f0dSKonstantin Belousov unit = device_get_softc(dmar_devs[idx]); 120559e37c8aSRuslan Bukin db_printf("dmar%d at %p, root at 0x%jx, ver 0x%x\n", unit->iommu.unit, 120659e37c8aSRuslan Bukin unit, dmar_read8(unit, DMAR_RTADDR_REG), 120759e37c8aSRuslan Bukin dmar_read4(unit, DMAR_VER_REG)); 120886be9f0dSKonstantin Belousov db_printf("cap 0x%jx ecap 0x%jx gsts 0x%x fsts 0x%x fectl 0x%x\n", 120986be9f0dSKonstantin Belousov (uintmax_t)dmar_read8(unit, DMAR_CAP_REG), 121086be9f0dSKonstantin Belousov (uintmax_t)dmar_read8(unit, DMAR_ECAP_REG), 121186be9f0dSKonstantin Belousov dmar_read4(unit, DMAR_GSTS_REG), 121286be9f0dSKonstantin Belousov dmar_read4(unit, DMAR_FSTS_REG), 121386be9f0dSKonstantin Belousov dmar_read4(unit, DMAR_FECTL_REG)); 12141abfd355SKonstantin Belousov if (unit->ir_enabled) { 12151abfd355SKonstantin Belousov db_printf("ir is enabled; IRT @%p phys 0x%jx maxcnt %d\n", 12161abfd355SKonstantin Belousov unit->irt, (uintmax_t)unit->irt_phys, unit->irte_cnt); 12171abfd355SKonstantin Belousov } 121886be9f0dSKonstantin Belousov db_printf("fed 0x%x fea 0x%x feua 0x%x\n", 121986be9f0dSKonstantin Belousov dmar_read4(unit, DMAR_FEDATA_REG), 122086be9f0dSKonstantin Belousov dmar_read4(unit, DMAR_FEADDR_REG), 122186be9f0dSKonstantin Belousov dmar_read4(unit, DMAR_FEUADDR_REG)); 122286be9f0dSKonstantin Belousov db_printf("primary fault log:\n"); 122386be9f0dSKonstantin Belousov for (i = 0; i < DMAR_CAP_NFR(unit->hw_cap); i++) { 122486be9f0dSKonstantin Belousov frir = (DMAR_CAP_FRO(unit->hw_cap) + i) * 16; 122586be9f0dSKonstantin Belousov db_printf(" %d at 0x%x: %jx %jx\n", i, frir, 122686be9f0dSKonstantin Belousov (uintmax_t)dmar_read8(unit, frir), 122786be9f0dSKonstantin Belousov (uintmax_t)dmar_read8(unit, frir + 8)); 122886be9f0dSKonstantin Belousov } 122968eeb96aSKonstantin Belousov if (DMAR_HAS_QI(unit)) { 123068eeb96aSKonstantin Belousov db_printf("ied 0x%x iea 0x%x ieua 0x%x\n", 123168eeb96aSKonstantin Belousov dmar_read4(unit, DMAR_IEDATA_REG), 123268eeb96aSKonstantin Belousov dmar_read4(unit, DMAR_IEADDR_REG), 123368eeb96aSKonstantin Belousov dmar_read4(unit, DMAR_IEUADDR_REG)); 123468eeb96aSKonstantin Belousov if (unit->qi_enabled) { 123568eeb96aSKonstantin Belousov db_printf("qi is enabled: queue @0x%jx (IQA 0x%jx) " 123668eeb96aSKonstantin Belousov "size 0x%jx\n" 123768eeb96aSKonstantin Belousov " head 0x%x tail 0x%x avail 0x%x status 0x%x ctrl 0x%x\n" 1238fc8da73bSKonstantin Belousov " hw compl 0x%jx@%p/phys@%jx next seq 0x%x gen 0x%x\n", 1239ad794e6dSKonstantin Belousov (uintmax_t)unit->x86c.inv_queue, 124068eeb96aSKonstantin Belousov (uintmax_t)dmar_read8(unit, DMAR_IQA_REG), 1241ad794e6dSKonstantin Belousov (uintmax_t)unit->x86c.inv_queue_size, 124268eeb96aSKonstantin Belousov dmar_read4(unit, DMAR_IQH_REG), 124368eeb96aSKonstantin Belousov dmar_read4(unit, DMAR_IQT_REG), 1244ad794e6dSKonstantin Belousov unit->x86c.inv_queue_avail, 124568eeb96aSKonstantin Belousov dmar_read4(unit, DMAR_ICS_REG), 124668eeb96aSKonstantin Belousov dmar_read4(unit, DMAR_IECTL_REG), 1247fc8da73bSKonstantin Belousov (uintmax_t)unit->x86c.inv_waitd_seq_hw, 1248ad794e6dSKonstantin Belousov &unit->x86c.inv_waitd_seq_hw, 1249ad794e6dSKonstantin Belousov (uintmax_t)unit->x86c.inv_waitd_seq_hw_phys, 1250ad794e6dSKonstantin Belousov unit->x86c.inv_waitd_seq, 1251ad794e6dSKonstantin Belousov unit->x86c.inv_waitd_gen); 125268eeb96aSKonstantin Belousov } else { 125368eeb96aSKonstantin Belousov db_printf("qi is disabled\n"); 125468eeb96aSKonstantin Belousov } 125568eeb96aSKonstantin Belousov } 12561abfd355SKonstantin Belousov if (show_domains) { 12571abfd355SKonstantin Belousov db_printf("domains:\n"); 12581abfd355SKonstantin Belousov LIST_FOREACH(domain, &unit->domains, link) { 12591abfd355SKonstantin Belousov dmar_print_domain(domain, show_mappings); 126086be9f0dSKonstantin Belousov if (db_pager_quit) 126186be9f0dSKonstantin Belousov break; 126286be9f0dSKonstantin Belousov } 126386be9f0dSKonstantin Belousov } 126486be9f0dSKonstantin Belousov } 126586be9f0dSKonstantin Belousov 126686be9f0dSKonstantin Belousov DB_SHOW_COMMAND(dmar, db_dmar_print) 126786be9f0dSKonstantin Belousov { 12681abfd355SKonstantin Belousov bool show_domains, show_mappings; 126986be9f0dSKonstantin Belousov 12701abfd355SKonstantin Belousov show_domains = strchr(modif, 'd') != NULL; 127186be9f0dSKonstantin Belousov show_mappings = strchr(modif, 'm') != NULL; 127286be9f0dSKonstantin Belousov if (!have_addr) { 12731abfd355SKonstantin Belousov db_printf("usage: show dmar [/d] [/m] index\n"); 127486be9f0dSKonstantin Belousov return; 127586be9f0dSKonstantin Belousov } 12761abfd355SKonstantin Belousov dmar_print_one((int)addr, show_domains, show_mappings); 127786be9f0dSKonstantin Belousov } 127886be9f0dSKonstantin Belousov 127986be9f0dSKonstantin Belousov DB_SHOW_ALL_COMMAND(dmars, db_show_all_dmars) 128086be9f0dSKonstantin Belousov { 128186be9f0dSKonstantin Belousov int i; 12821abfd355SKonstantin Belousov bool show_domains, show_mappings; 128386be9f0dSKonstantin Belousov 12841abfd355SKonstantin Belousov show_domains = strchr(modif, 'd') != NULL; 128586be9f0dSKonstantin Belousov show_mappings = strchr(modif, 'm') != NULL; 128686be9f0dSKonstantin Belousov 128786be9f0dSKonstantin Belousov for (i = 0; i < dmar_devcnt; i++) { 12881abfd355SKonstantin Belousov dmar_print_one(i, show_domains, show_mappings); 128986be9f0dSKonstantin Belousov if (db_pager_quit) 129086be9f0dSKonstantin Belousov break; 129186be9f0dSKonstantin Belousov } 129286be9f0dSKonstantin Belousov } 129386be9f0dSKonstantin Belousov #endif 129459e37c8aSRuslan Bukin 129565b133e5SKonstantin Belousov static struct iommu_unit * 129665b133e5SKonstantin Belousov dmar_find_method(device_t dev, bool verbose) 129759e37c8aSRuslan Bukin { 129859e37c8aSRuslan Bukin struct dmar_unit *dmar; 129959e37c8aSRuslan Bukin 130059e37c8aSRuslan Bukin dmar = dmar_find(dev, verbose); 130159e37c8aSRuslan Bukin return (&dmar->iommu); 130259e37c8aSRuslan Bukin } 130365b133e5SKonstantin Belousov 1304ad794e6dSKonstantin Belousov static struct x86_unit_common * 1305ad794e6dSKonstantin Belousov dmar_get_x86_common(struct iommu_unit *unit) 1306ad794e6dSKonstantin Belousov { 1307ad794e6dSKonstantin Belousov struct dmar_unit *dmar; 1308ad794e6dSKonstantin Belousov 1309ad794e6dSKonstantin Belousov dmar = IOMMU2DMAR(unit); 1310ad794e6dSKonstantin Belousov return (&dmar->x86c); 1311ad794e6dSKonstantin Belousov } 1312ad794e6dSKonstantin Belousov 131365b133e5SKonstantin Belousov static struct x86_iommu dmar_x86_iommu = { 1314ad794e6dSKonstantin Belousov .get_x86_common = dmar_get_x86_common, 131565b133e5SKonstantin Belousov .domain_unload_entry = dmar_domain_unload_entry, 131665b133e5SKonstantin Belousov .domain_unload = dmar_domain_unload, 131765b133e5SKonstantin Belousov .get_ctx = dmar_get_ctx, 131865b133e5SKonstantin Belousov .free_ctx_locked = dmar_free_ctx_locked_method, 131965b133e5SKonstantin Belousov .free_ctx = dmar_free_ctx_method, 132065b133e5SKonstantin Belousov .find = dmar_find_method, 132165b133e5SKonstantin Belousov .alloc_msi_intr = dmar_alloc_msi_intr, 132265b133e5SKonstantin Belousov .map_msi_intr = dmar_map_msi_intr, 132365b133e5SKonstantin Belousov .unmap_msi_intr = dmar_unmap_msi_intr, 132465b133e5SKonstantin Belousov .map_ioapic_intr = dmar_map_ioapic_intr, 132565b133e5SKonstantin Belousov .unmap_ioapic_intr = dmar_unmap_ioapic_intr, 132665b133e5SKonstantin Belousov }; 132765b133e5SKonstantin Belousov 132865b133e5SKonstantin Belousov static void 132965b133e5SKonstantin Belousov x86_iommu_set_intel(void *arg __unused) 133065b133e5SKonstantin Belousov { 133165b133e5SKonstantin Belousov if (cpu_vendor_id == CPU_VENDOR_INTEL) 133265b133e5SKonstantin Belousov set_x86_iommu(&dmar_x86_iommu); 133365b133e5SKonstantin Belousov } 133465b133e5SKonstantin Belousov 133565b133e5SKonstantin Belousov SYSINIT(x86_iommu, SI_SUB_TUNABLES, SI_ORDER_ANY, x86_iommu_set_intel, NULL); 1336