xref: /freebsd/sys/x86/iommu/intel_dmar.h (revision 1238a28d152e19b4d0ad0ad98a464e83278c494f)
186be9f0dSKonstantin Belousov /*-
2ebf5747bSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3ebf5747bSPedro F. Giffuni  *
40a110d5bSKonstantin Belousov  * Copyright (c) 2013-2015 The FreeBSD Foundation
586be9f0dSKonstantin Belousov  * All rights reserved.
686be9f0dSKonstantin Belousov  *
786be9f0dSKonstantin Belousov  * This software was developed by Konstantin Belousov <kib@FreeBSD.org>
886be9f0dSKonstantin Belousov  * under sponsorship from the FreeBSD Foundation.
986be9f0dSKonstantin Belousov  *
1086be9f0dSKonstantin Belousov  * Redistribution and use in source and binary forms, with or without
1186be9f0dSKonstantin Belousov  * modification, are permitted provided that the following conditions
1286be9f0dSKonstantin Belousov  * are met:
1386be9f0dSKonstantin Belousov  * 1. Redistributions of source code must retain the above copyright
1486be9f0dSKonstantin Belousov  *    notice, this list of conditions and the following disclaimer.
1586be9f0dSKonstantin Belousov  * 2. Redistributions in binary form must reproduce the above copyright
1686be9f0dSKonstantin Belousov  *    notice, this list of conditions and the following disclaimer in the
1786be9f0dSKonstantin Belousov  *    documentation and/or other materials provided with the distribution.
1886be9f0dSKonstantin Belousov  *
1986be9f0dSKonstantin Belousov  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
2086be9f0dSKonstantin Belousov  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2186be9f0dSKonstantin Belousov  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2286be9f0dSKonstantin Belousov  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2386be9f0dSKonstantin Belousov  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2486be9f0dSKonstantin Belousov  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2586be9f0dSKonstantin Belousov  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2686be9f0dSKonstantin Belousov  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2786be9f0dSKonstantin Belousov  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2886be9f0dSKonstantin Belousov  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2986be9f0dSKonstantin Belousov  * SUCH DAMAGE.
3086be9f0dSKonstantin Belousov  *
3186be9f0dSKonstantin Belousov  * $FreeBSD$
3286be9f0dSKonstantin Belousov  */
3386be9f0dSKonstantin Belousov 
3486be9f0dSKonstantin Belousov #ifndef __X86_IOMMU_INTEL_DMAR_H
3586be9f0dSKonstantin Belousov #define	__X86_IOMMU_INTEL_DMAR_H
3686be9f0dSKonstantin Belousov 
37*1238a28dSRuslan Bukin #include <dev/iommu/iommu.h>
3886be9f0dSKonstantin Belousov 
3959e37c8aSRuslan Bukin struct dmar_unit;
4068eeb96aSKonstantin Belousov 
4159e37c8aSRuslan Bukin RB_HEAD(dmar_gas_entries_tree, iommu_map_entry);
4259e37c8aSRuslan Bukin RB_PROTOTYPE(dmar_gas_entries_tree, iommu_map_entry, rb_entry,
4386be9f0dSKonstantin Belousov     dmar_gas_cmp_entries);
4486be9f0dSKonstantin Belousov 
451abfd355SKonstantin Belousov /*
461abfd355SKonstantin Belousov  * Locking annotations:
4759e37c8aSRuslan Bukin  * (u) - Protected by iommu unit lock
481abfd355SKonstantin Belousov  * (d) - Protected by domain lock
491abfd355SKonstantin Belousov  * (c) - Immutable after initialization
501abfd355SKonstantin Belousov  */
511abfd355SKonstantin Belousov 
521abfd355SKonstantin Belousov /*
531abfd355SKonstantin Belousov  * The domain abstraction.  Most non-constant members of the domain
54ad969cb1SKonstantin Belousov  * are protected by owning dmar unit lock, not by the domain lock.
55ad969cb1SKonstantin Belousov  * Most important, the dmar lock protects the contexts list.
561abfd355SKonstantin Belousov  *
571abfd355SKonstantin Belousov  * The domain lock protects the address map for the domain, and list
581abfd355SKonstantin Belousov  * of unload entries delayed.
591abfd355SKonstantin Belousov  *
601abfd355SKonstantin Belousov  * Page tables pages and pages content is protected by the vm object
611abfd355SKonstantin Belousov  * lock pgtbl_obj, which contains the page tables pages.
621abfd355SKonstantin Belousov  */
631abfd355SKonstantin Belousov struct dmar_domain {
6459e37c8aSRuslan Bukin 	struct iommu_domain iodom;
651abfd355SKonstantin Belousov 	int domain;			/* (c) DID, written in context entry */
661abfd355SKonstantin Belousov 	int mgaw;			/* (c) Real max address width */
671abfd355SKonstantin Belousov 	int agaw;			/* (c) Adjusted guest address width */
681abfd355SKonstantin Belousov 	int pglvl;			/* (c) The pagelevel */
691abfd355SKonstantin Belousov 	int awlvl;			/* (c) The pagelevel as the bitmask,
701abfd355SKonstantin Belousov 					   to set in context entry */
7159e37c8aSRuslan Bukin 	iommu_gaddr_t end;		/* (c) Highest address + 1 in
721abfd355SKonstantin Belousov 					   the guest AS */
731abfd355SKonstantin Belousov 	u_int ctx_cnt;			/* (u) Number of contexts owned */
741abfd355SKonstantin Belousov 	u_int refs;			/* (u) Refs, including ctx */
751abfd355SKonstantin Belousov 	struct dmar_unit *dmar;		/* (c) */
761abfd355SKonstantin Belousov 	LIST_ENTRY(dmar_domain) link;	/* (u) Member in the dmar list */
771abfd355SKonstantin Belousov 	LIST_HEAD(, dmar_ctx) contexts;	/* (u) */
781abfd355SKonstantin Belousov 	vm_object_t pgtbl_obj;		/* (c) Page table pages */
791abfd355SKonstantin Belousov 	u_int flags;			/* (u) */
801abfd355SKonstantin Belousov 	struct dmar_gas_entries_tree rb_root; /* (d) */
8159e37c8aSRuslan Bukin 	struct iommu_map_entry *first_place, *last_place; /* (d) */
82e164cafcSKonstantin Belousov 	u_int batch_no;
8386be9f0dSKonstantin Belousov };
8486be9f0dSKonstantin Belousov 
851abfd355SKonstantin Belousov struct dmar_ctx {
8659e37c8aSRuslan Bukin 	struct iommu_ctx context;
871abfd355SKonstantin Belousov 	uint16_t rid;			/* (c) pci RID */
881abfd355SKonstantin Belousov 	uint64_t last_fault_rec[2];	/* Last fault reported */
891abfd355SKonstantin Belousov 	LIST_ENTRY(dmar_ctx) link;	/* (u) Member in the domain list */
901abfd355SKonstantin Belousov 	u_int refs;			/* (u) References from tags */
911abfd355SKonstantin Belousov };
921abfd355SKonstantin Belousov 
931abfd355SKonstantin Belousov #define	DMAR_DOMAIN_GAS_INITED		0x0001
941abfd355SKonstantin Belousov #define	DMAR_DOMAIN_PGTBL_INITED	0x0002
951abfd355SKonstantin Belousov #define	DMAR_DOMAIN_IDMAP		0x0010	/* Domain uses identity
961abfd355SKonstantin Belousov 						   page table */
971abfd355SKonstantin Belousov #define	DMAR_DOMAIN_RMRR		0x0020	/* Domain contains RMRR entry,
981abfd355SKonstantin Belousov 						   cannot be turned off */
991abfd355SKonstantin Belousov 
1001abfd355SKonstantin Belousov #define	DMAR_DOMAIN_PGLOCK(dom)		VM_OBJECT_WLOCK((dom)->pgtbl_obj)
1011abfd355SKonstantin Belousov #define	DMAR_DOMAIN_PGTRYLOCK(dom)	VM_OBJECT_TRYWLOCK((dom)->pgtbl_obj)
1021abfd355SKonstantin Belousov #define	DMAR_DOMAIN_PGUNLOCK(dom)	VM_OBJECT_WUNLOCK((dom)->pgtbl_obj)
1031abfd355SKonstantin Belousov #define	DMAR_DOMAIN_ASSERT_PGLOCKED(dom) \
1041abfd355SKonstantin Belousov 	VM_OBJECT_ASSERT_WLOCKED((dom)->pgtbl_obj)
10586be9f0dSKonstantin Belousov 
10659e37c8aSRuslan Bukin #define	DMAR_DOMAIN_LOCK(dom)	mtx_lock(&(dom)->iodom.lock)
10759e37c8aSRuslan Bukin #define	DMAR_DOMAIN_UNLOCK(dom)	mtx_unlock(&(dom)->iodom.lock)
10859e37c8aSRuslan Bukin #define	DMAR_DOMAIN_ASSERT_LOCKED(dom) mtx_assert(&(dom)->iodom.lock, MA_OWNED)
10986be9f0dSKonstantin Belousov 
11068eeb96aSKonstantin Belousov struct dmar_msi_data {
11168eeb96aSKonstantin Belousov 	int irq;
11268eeb96aSKonstantin Belousov 	int irq_rid;
11368eeb96aSKonstantin Belousov 	struct resource *irq_res;
11468eeb96aSKonstantin Belousov 	void *intr_handle;
11568eeb96aSKonstantin Belousov 	int (*handler)(void *);
11668eeb96aSKonstantin Belousov 	int msi_data_reg;
11768eeb96aSKonstantin Belousov 	int msi_addr_reg;
11868eeb96aSKonstantin Belousov 	int msi_uaddr_reg;
11968eeb96aSKonstantin Belousov 	void (*enable_intr)(struct dmar_unit *);
12068eeb96aSKonstantin Belousov 	void (*disable_intr)(struct dmar_unit *);
12168eeb96aSKonstantin Belousov 	const char *name;
12268eeb96aSKonstantin Belousov };
12368eeb96aSKonstantin Belousov 
12468eeb96aSKonstantin Belousov #define	DMAR_INTR_FAULT		0
12568eeb96aSKonstantin Belousov #define	DMAR_INTR_QI		1
12668eeb96aSKonstantin Belousov #define	DMAR_INTR_TOTAL		2
12768eeb96aSKonstantin Belousov 
12886be9f0dSKonstantin Belousov struct dmar_unit {
12959e37c8aSRuslan Bukin 	struct iommu_unit iommu;
13086be9f0dSKonstantin Belousov 	device_t dev;
13186be9f0dSKonstantin Belousov 	uint16_t segment;
13286be9f0dSKonstantin Belousov 	uint64_t base;
13386be9f0dSKonstantin Belousov 
13486be9f0dSKonstantin Belousov 	/* Resources */
13586be9f0dSKonstantin Belousov 	int reg_rid;
13686be9f0dSKonstantin Belousov 	struct resource *regs;
13768eeb96aSKonstantin Belousov 
13868eeb96aSKonstantin Belousov 	struct dmar_msi_data intrs[DMAR_INTR_TOTAL];
13986be9f0dSKonstantin Belousov 
14086be9f0dSKonstantin Belousov 	/* Hardware registers cache */
14186be9f0dSKonstantin Belousov 	uint32_t hw_ver;
14286be9f0dSKonstantin Belousov 	uint64_t hw_cap;
14386be9f0dSKonstantin Belousov 	uint64_t hw_ecap;
14486be9f0dSKonstantin Belousov 	uint32_t hw_gcmd;
14586be9f0dSKonstantin Belousov 
14686be9f0dSKonstantin Belousov 	/* Data for being a dmar */
1471abfd355SKonstantin Belousov 	LIST_HEAD(, dmar_domain) domains;
14886be9f0dSKonstantin Belousov 	struct unrhdr *domids;
14986be9f0dSKonstantin Belousov 	vm_object_t ctx_obj;
15086be9f0dSKonstantin Belousov 	u_int barrier_flags;
15186be9f0dSKonstantin Belousov 
15286be9f0dSKonstantin Belousov 	/* Fault handler data */
15386be9f0dSKonstantin Belousov 	struct mtx fault_lock;
15486be9f0dSKonstantin Belousov 	uint64_t *fault_log;
15586be9f0dSKonstantin Belousov 	int fault_log_head;
15686be9f0dSKonstantin Belousov 	int fault_log_tail;
15786be9f0dSKonstantin Belousov 	int fault_log_size;
15886be9f0dSKonstantin Belousov 	struct task fault_task;
15986be9f0dSKonstantin Belousov 	struct taskqueue *fault_taskqueue;
16086be9f0dSKonstantin Belousov 
16168eeb96aSKonstantin Belousov 	/* QI */
16268eeb96aSKonstantin Belousov 	int qi_enabled;
16368eeb96aSKonstantin Belousov 	vm_offset_t inv_queue;
16468eeb96aSKonstantin Belousov 	vm_size_t inv_queue_size;
16568eeb96aSKonstantin Belousov 	uint32_t inv_queue_avail;
16668eeb96aSKonstantin Belousov 	uint32_t inv_queue_tail;
16768eeb96aSKonstantin Belousov 	volatile uint32_t inv_waitd_seq_hw; /* hw writes there on wait
16868eeb96aSKonstantin Belousov 					       descr completion */
16968eeb96aSKonstantin Belousov 	uint64_t inv_waitd_seq_hw_phys;
17068eeb96aSKonstantin Belousov 	uint32_t inv_waitd_seq; /* next sequence number to use for wait descr */
17168eeb96aSKonstantin Belousov 	u_int inv_waitd_gen;	/* seq number generation AKA seq overflows */
17268eeb96aSKonstantin Belousov 	u_int inv_seq_waiters;	/* count of waiters for seq */
17368eeb96aSKonstantin Belousov 	u_int inv_queue_full;	/* informational counter */
17468eeb96aSKonstantin Belousov 
1750a110d5bSKonstantin Belousov 	/* IR */
1760a110d5bSKonstantin Belousov 	int ir_enabled;
1770a110d5bSKonstantin Belousov 	vm_paddr_t irt_phys;
1780a110d5bSKonstantin Belousov 	dmar_irte_t *irt;
1790a110d5bSKonstantin Belousov 	u_int irte_cnt;
1800a110d5bSKonstantin Belousov 	vmem_t *irtids;
1810a110d5bSKonstantin Belousov 
18268eeb96aSKonstantin Belousov 	/* Delayed freeing of map entries queue processing */
18359e37c8aSRuslan Bukin 	struct iommu_map_entries_tailq tlb_flush_entries;
18468eeb96aSKonstantin Belousov 	struct task qi_task;
18568eeb96aSKonstantin Belousov 	struct taskqueue *qi_taskqueue;
18668eeb96aSKonstantin Belousov 
187685666aaSKonstantin Belousov 	/*
188685666aaSKonstantin Belousov 	 * Bitmap of buses for which context must ignore slot:func,
189685666aaSKonstantin Belousov 	 * duplicating the page table pointer into all context table
190685666aaSKonstantin Belousov 	 * entries.  This is a client-controlled quirk to support some
191685666aaSKonstantin Belousov 	 * NTBs.
192685666aaSKonstantin Belousov 	 */
193685666aaSKonstantin Belousov 	uint32_t buswide_ctxs[(PCI_BUSMAX + 1) / NBBY / sizeof(uint32_t)];
194685666aaSKonstantin Belousov 
19586be9f0dSKonstantin Belousov };
19686be9f0dSKonstantin Belousov 
19759e37c8aSRuslan Bukin #define	DMAR_LOCK(dmar)		mtx_lock(&(dmar)->iommu.lock)
19859e37c8aSRuslan Bukin #define	DMAR_UNLOCK(dmar)	mtx_unlock(&(dmar)->iommu.lock)
19959e37c8aSRuslan Bukin #define	DMAR_ASSERT_LOCKED(dmar) mtx_assert(&(dmar)->iommu.lock, MA_OWNED)
20086be9f0dSKonstantin Belousov 
20186be9f0dSKonstantin Belousov #define	DMAR_FAULT_LOCK(dmar)	mtx_lock_spin(&(dmar)->fault_lock)
20286be9f0dSKonstantin Belousov #define	DMAR_FAULT_UNLOCK(dmar)	mtx_unlock_spin(&(dmar)->fault_lock)
20386be9f0dSKonstantin Belousov #define	DMAR_FAULT_ASSERT_LOCKED(dmar) mtx_assert(&(dmar)->fault_lock, MA_OWNED)
20486be9f0dSKonstantin Belousov 
20586be9f0dSKonstantin Belousov #define	DMAR_IS_COHERENT(dmar)	(((dmar)->hw_ecap & DMAR_ECAP_C) != 0)
20668eeb96aSKonstantin Belousov #define	DMAR_HAS_QI(dmar)	(((dmar)->hw_ecap & DMAR_ECAP_QI) != 0)
2070a110d5bSKonstantin Belousov #define	DMAR_X2APIC(dmar) \
2080a110d5bSKonstantin Belousov 	(x2apic_mode && ((dmar)->hw_ecap & DMAR_ECAP_EIM) != 0)
20986be9f0dSKonstantin Belousov 
21086be9f0dSKonstantin Belousov /* Barrier ids */
21186be9f0dSKonstantin Belousov #define	DMAR_BARRIER_RMRR	0
21286be9f0dSKonstantin Belousov #define	DMAR_BARRIER_USEQ	1
21386be9f0dSKonstantin Belousov 
214f9feb091SKonstantin Belousov struct dmar_unit *dmar_find(device_t dev, bool verbose);
2150a110d5bSKonstantin Belousov struct dmar_unit *dmar_find_hpet(device_t dev, uint16_t *rid);
2160a110d5bSKonstantin Belousov struct dmar_unit *dmar_find_ioapic(u_int apic_id, uint16_t *rid);
21786be9f0dSKonstantin Belousov 
21886be9f0dSKonstantin Belousov u_int dmar_nd2mask(u_int nd);
21986be9f0dSKonstantin Belousov bool dmar_pglvl_supported(struct dmar_unit *unit, int pglvl);
2201abfd355SKonstantin Belousov int domain_set_agaw(struct dmar_domain *domain, int mgaw);
22159e37c8aSRuslan Bukin int dmar_maxaddr2mgaw(struct dmar_unit *unit, iommu_gaddr_t maxaddr,
22286be9f0dSKonstantin Belousov     bool allow_less);
22386be9f0dSKonstantin Belousov vm_pindex_t pglvl_max_pages(int pglvl);
2241abfd355SKonstantin Belousov int domain_is_sp_lvl(struct dmar_domain *domain, int lvl);
22559e37c8aSRuslan Bukin iommu_gaddr_t pglvl_page_size(int total_pglvl, int lvl);
22659e37c8aSRuslan Bukin iommu_gaddr_t domain_page_size(struct dmar_domain *domain, int lvl);
22759e37c8aSRuslan Bukin int calc_am(struct dmar_unit *unit, iommu_gaddr_t base, iommu_gaddr_t size,
22859e37c8aSRuslan Bukin     iommu_gaddr_t *isizep);
22986be9f0dSKonstantin Belousov struct vm_page *dmar_pgalloc(vm_object_t obj, vm_pindex_t idx, int flags);
23086be9f0dSKonstantin Belousov void dmar_pgfree(vm_object_t obj, vm_pindex_t idx, int flags);
23186be9f0dSKonstantin Belousov void *dmar_map_pgtbl(vm_object_t obj, vm_pindex_t idx, int flags,
23286be9f0dSKonstantin Belousov     struct sf_buf **sf);
2336b7c46afSKonstantin Belousov void dmar_unmap_pgtbl(struct sf_buf *sf);
23486be9f0dSKonstantin Belousov int dmar_load_root_entry_ptr(struct dmar_unit *unit);
23586be9f0dSKonstantin Belousov int dmar_inv_ctx_glob(struct dmar_unit *unit);
23686be9f0dSKonstantin Belousov int dmar_inv_iotlb_glob(struct dmar_unit *unit);
23786be9f0dSKonstantin Belousov int dmar_flush_write_bufs(struct dmar_unit *unit);
2386b7c46afSKonstantin Belousov void dmar_flush_pte_to_ram(struct dmar_unit *unit, dmar_pte_t *dst);
2396b7c46afSKonstantin Belousov void dmar_flush_ctx_to_ram(struct dmar_unit *unit, dmar_ctx_entry_t *dst);
2406b7c46afSKonstantin Belousov void dmar_flush_root_to_ram(struct dmar_unit *unit, dmar_root_entry_t *dst);
24186be9f0dSKonstantin Belousov int dmar_enable_translation(struct dmar_unit *unit);
24286be9f0dSKonstantin Belousov int dmar_disable_translation(struct dmar_unit *unit);
2430a110d5bSKonstantin Belousov int dmar_load_irt_ptr(struct dmar_unit *unit);
2440a110d5bSKonstantin Belousov int dmar_enable_ir(struct dmar_unit *unit);
2450a110d5bSKonstantin Belousov int dmar_disable_ir(struct dmar_unit *unit);
24686be9f0dSKonstantin Belousov bool dmar_barrier_enter(struct dmar_unit *dmar, u_int barrier_id);
24786be9f0dSKonstantin Belousov void dmar_barrier_exit(struct dmar_unit *dmar, u_int barrier_id);
248476358b3SKonstantin Belousov uint64_t dmar_get_timeout(void);
249476358b3SKonstantin Belousov void dmar_update_timeout(uint64_t newval);
25086be9f0dSKonstantin Belousov 
25168eeb96aSKonstantin Belousov int dmar_fault_intr(void *arg);
25268eeb96aSKonstantin Belousov void dmar_enable_fault_intr(struct dmar_unit *unit);
25368eeb96aSKonstantin Belousov void dmar_disable_fault_intr(struct dmar_unit *unit);
25486be9f0dSKonstantin Belousov int dmar_init_fault_log(struct dmar_unit *unit);
25586be9f0dSKonstantin Belousov void dmar_fini_fault_log(struct dmar_unit *unit);
25686be9f0dSKonstantin Belousov 
25768eeb96aSKonstantin Belousov int dmar_qi_intr(void *arg);
25868eeb96aSKonstantin Belousov void dmar_enable_qi_intr(struct dmar_unit *unit);
25968eeb96aSKonstantin Belousov void dmar_disable_qi_intr(struct dmar_unit *unit);
26068eeb96aSKonstantin Belousov int dmar_init_qi(struct dmar_unit *unit);
26168eeb96aSKonstantin Belousov void dmar_fini_qi(struct dmar_unit *unit);
26259e37c8aSRuslan Bukin void dmar_qi_invalidate_locked(struct dmar_domain *domain, iommu_gaddr_t start,
26359e37c8aSRuslan Bukin     iommu_gaddr_t size, struct iommu_qi_genseq *psec, bool emit_wait);
26468eeb96aSKonstantin Belousov void dmar_qi_invalidate_ctx_glob_locked(struct dmar_unit *unit);
26568eeb96aSKonstantin Belousov void dmar_qi_invalidate_iotlb_glob_locked(struct dmar_unit *unit);
2660a110d5bSKonstantin Belousov void dmar_qi_invalidate_iec_glob(struct dmar_unit *unit);
2670a110d5bSKonstantin Belousov void dmar_qi_invalidate_iec(struct dmar_unit *unit, u_int start, u_int cnt);
26868eeb96aSKonstantin Belousov 
2691abfd355SKonstantin Belousov vm_object_t domain_get_idmap_pgtbl(struct dmar_domain *domain,
27059e37c8aSRuslan Bukin     iommu_gaddr_t maxaddr);
27186be9f0dSKonstantin Belousov void put_idmap_pgtbl(vm_object_t obj);
27259e37c8aSRuslan Bukin int domain_map_buf(struct dmar_domain *domain, iommu_gaddr_t base,
27359e37c8aSRuslan Bukin     iommu_gaddr_t size, vm_page_t *ma, uint64_t pflags, int flags);
27459e37c8aSRuslan Bukin int domain_unmap_buf(struct dmar_domain *domain, iommu_gaddr_t base,
27559e37c8aSRuslan Bukin     iommu_gaddr_t size, int flags);
27659e37c8aSRuslan Bukin void domain_flush_iotlb_sync(struct dmar_domain *domain, iommu_gaddr_t base,
27759e37c8aSRuslan Bukin     iommu_gaddr_t size);
2781abfd355SKonstantin Belousov int domain_alloc_pgtbl(struct dmar_domain *domain);
2791abfd355SKonstantin Belousov void domain_free_pgtbl(struct dmar_domain *domain);
28086be9f0dSKonstantin Belousov 
281f9feb091SKonstantin Belousov int dmar_dev_depth(device_t child);
282f9feb091SKonstantin Belousov void dmar_dev_path(device_t child, int *busno, void *path1, int depth);
283f9feb091SKonstantin Belousov 
2841abfd355SKonstantin Belousov struct dmar_ctx *dmar_get_ctx_for_dev(struct dmar_unit *dmar, device_t dev,
28567499354SRyan Stone     uint16_t rid, bool id_mapped, bool rmrr_init);
286f9feb091SKonstantin Belousov struct dmar_ctx *dmar_get_ctx_for_devpath(struct dmar_unit *dmar, uint16_t rid,
287f9feb091SKonstantin Belousov     int dev_domain, int dev_busno, const void *dev_path, int dev_path_len,
288f9feb091SKonstantin Belousov     bool id_mapped, bool rmrr_init);
2891abfd355SKonstantin Belousov int dmar_move_ctx_to_domain(struct dmar_domain *domain, struct dmar_ctx *ctx);
29086be9f0dSKonstantin Belousov void dmar_free_ctx_locked(struct dmar_unit *dmar, struct dmar_ctx *ctx);
29186be9f0dSKonstantin Belousov void dmar_free_ctx(struct dmar_ctx *ctx);
29267499354SRyan Stone struct dmar_ctx *dmar_find_ctx_locked(struct dmar_unit *dmar, uint16_t rid);
29359e37c8aSRuslan Bukin void dmar_domain_unload_entry(struct iommu_map_entry *entry, bool free);
2941abfd355SKonstantin Belousov void dmar_domain_unload(struct dmar_domain *domain,
29559e37c8aSRuslan Bukin     struct iommu_map_entries_tailq *entries, bool cansleep);
29659e37c8aSRuslan Bukin void dmar_domain_free_entry(struct iommu_map_entry *entry, bool free);
29786be9f0dSKonstantin Belousov 
2981abfd355SKonstantin Belousov void dmar_gas_init_domain(struct dmar_domain *domain);
2991abfd355SKonstantin Belousov void dmar_gas_fini_domain(struct dmar_domain *domain);
30059e37c8aSRuslan Bukin struct iommu_map_entry *dmar_gas_alloc_entry(struct dmar_domain *domain,
3011abfd355SKonstantin Belousov     u_int flags);
3021abfd355SKonstantin Belousov void dmar_gas_free_entry(struct dmar_domain *domain,
30359e37c8aSRuslan Bukin     struct iommu_map_entry *entry);
3041abfd355SKonstantin Belousov void dmar_gas_free_space(struct dmar_domain *domain,
30559e37c8aSRuslan Bukin     struct iommu_map_entry *entry);
3061abfd355SKonstantin Belousov int dmar_gas_map(struct dmar_domain *domain,
30759e37c8aSRuslan Bukin     const struct bus_dma_tag_common *common, iommu_gaddr_t size, int offset,
30859e37c8aSRuslan Bukin     u_int eflags, u_int flags, vm_page_t *ma, struct iommu_map_entry **res);
3091abfd355SKonstantin Belousov void dmar_gas_free_region(struct dmar_domain *domain,
31059e37c8aSRuslan Bukin     struct iommu_map_entry *entry);
3111abfd355SKonstantin Belousov int dmar_gas_map_region(struct dmar_domain *domain,
31259e37c8aSRuslan Bukin     struct iommu_map_entry *entry, u_int eflags, u_int flags, vm_page_t *ma);
31359e37c8aSRuslan Bukin int dmar_gas_reserve_region(struct dmar_domain *domain, iommu_gaddr_t start,
31459e37c8aSRuslan Bukin     iommu_gaddr_t end);
31586be9f0dSKonstantin Belousov 
316f9feb091SKonstantin Belousov void dmar_dev_parse_rmrr(struct dmar_domain *domain, int dev_domain,
317f9feb091SKonstantin Belousov     int dev_busno, const void *dev_path, int dev_path_len,
31859e37c8aSRuslan Bukin     struct iommu_map_entries_tailq *rmrr_entries);
31959e37c8aSRuslan Bukin int dmar_instantiate_rmrr_ctxs(struct iommu_unit *dmar);
32086be9f0dSKonstantin Belousov 
32186be9f0dSKonstantin Belousov void dmar_quirks_post_ident(struct dmar_unit *dmar);
32259e37c8aSRuslan Bukin void dmar_quirks_pre_use(struct iommu_unit *dmar);
32386be9f0dSKonstantin Belousov 
3240a110d5bSKonstantin Belousov int dmar_init_irt(struct dmar_unit *unit);
3250a110d5bSKonstantin Belousov void dmar_fini_irt(struct dmar_unit *unit);
3260a110d5bSKonstantin Belousov 
32759e37c8aSRuslan Bukin void dmar_set_buswide_ctx(struct iommu_unit *unit, u_int busno);
328685666aaSKonstantin Belousov bool dmar_is_buswide_ctx(struct dmar_unit *unit, u_int busno);
329685666aaSKonstantin Belousov 
33059e37c8aSRuslan Bukin /* Map flags */
33159e37c8aSRuslan Bukin #define	IOMMU_MF_CANWAIT	0x0001
33259e37c8aSRuslan Bukin #define	IOMMU_MF_CANSPLIT	0x0002
33359e37c8aSRuslan Bukin #define	IOMMU_MF_RMRR		0x0004
33486be9f0dSKonstantin Belousov 
33586be9f0dSKonstantin Belousov #define	DMAR_PGF_WAITOK	0x0001
33686be9f0dSKonstantin Belousov #define	DMAR_PGF_ZERO	0x0002
33786be9f0dSKonstantin Belousov #define	DMAR_PGF_ALLOC	0x0004
33886be9f0dSKonstantin Belousov #define	DMAR_PGF_NOALLOC 0x0008
33986be9f0dSKonstantin Belousov #define	DMAR_PGF_OBJL	0x0010
34086be9f0dSKonstantin Belousov 
34159e37c8aSRuslan Bukin extern iommu_haddr_t dmar_high;
34286be9f0dSKonstantin Belousov extern int haw;
34386be9f0dSKonstantin Belousov extern int dmar_tbl_pagecnt;
344e164cafcSKonstantin Belousov extern int dmar_batch_coalesce;
34586be9f0dSKonstantin Belousov extern int dmar_check_free;
34686be9f0dSKonstantin Belousov 
34786be9f0dSKonstantin Belousov static inline uint32_t
34886be9f0dSKonstantin Belousov dmar_read4(const struct dmar_unit *unit, int reg)
34986be9f0dSKonstantin Belousov {
35086be9f0dSKonstantin Belousov 
35186be9f0dSKonstantin Belousov 	return (bus_read_4(unit->regs, reg));
35286be9f0dSKonstantin Belousov }
35386be9f0dSKonstantin Belousov 
35486be9f0dSKonstantin Belousov static inline uint64_t
35586be9f0dSKonstantin Belousov dmar_read8(const struct dmar_unit *unit, int reg)
35686be9f0dSKonstantin Belousov {
35786be9f0dSKonstantin Belousov #ifdef __i386__
35886be9f0dSKonstantin Belousov 	uint32_t high, low;
35986be9f0dSKonstantin Belousov 
36086be9f0dSKonstantin Belousov 	low = bus_read_4(unit->regs, reg);
36186be9f0dSKonstantin Belousov 	high = bus_read_4(unit->regs, reg + 4);
36286be9f0dSKonstantin Belousov 	return (low | ((uint64_t)high << 32));
36386be9f0dSKonstantin Belousov #else
36486be9f0dSKonstantin Belousov 	return (bus_read_8(unit->regs, reg));
36586be9f0dSKonstantin Belousov #endif
36686be9f0dSKonstantin Belousov }
36786be9f0dSKonstantin Belousov 
36886be9f0dSKonstantin Belousov static inline void
36986be9f0dSKonstantin Belousov dmar_write4(const struct dmar_unit *unit, int reg, uint32_t val)
37086be9f0dSKonstantin Belousov {
37186be9f0dSKonstantin Belousov 
37286be9f0dSKonstantin Belousov 	KASSERT(reg != DMAR_GCMD_REG || (val & DMAR_GCMD_TE) ==
37386be9f0dSKonstantin Belousov 	    (unit->hw_gcmd & DMAR_GCMD_TE),
37459e37c8aSRuslan Bukin 	    ("dmar%d clearing TE 0x%08x 0x%08x", unit->iommu.unit,
37586be9f0dSKonstantin Belousov 	    unit->hw_gcmd, val));
37686be9f0dSKonstantin Belousov 	bus_write_4(unit->regs, reg, val);
37786be9f0dSKonstantin Belousov }
37886be9f0dSKonstantin Belousov 
37986be9f0dSKonstantin Belousov static inline void
38086be9f0dSKonstantin Belousov dmar_write8(const struct dmar_unit *unit, int reg, uint64_t val)
38186be9f0dSKonstantin Belousov {
38286be9f0dSKonstantin Belousov 
38386be9f0dSKonstantin Belousov 	KASSERT(reg != DMAR_GCMD_REG, ("8byte GCMD write"));
38486be9f0dSKonstantin Belousov #ifdef __i386__
38586be9f0dSKonstantin Belousov 	uint32_t high, low;
38686be9f0dSKonstantin Belousov 
38786be9f0dSKonstantin Belousov 	low = val;
38886be9f0dSKonstantin Belousov 	high = val >> 32;
38986be9f0dSKonstantin Belousov 	bus_write_4(unit->regs, reg, low);
39086be9f0dSKonstantin Belousov 	bus_write_4(unit->regs, reg + 4, high);
39186be9f0dSKonstantin Belousov #else
39286be9f0dSKonstantin Belousov 	bus_write_8(unit->regs, reg, val);
39386be9f0dSKonstantin Belousov #endif
39486be9f0dSKonstantin Belousov }
39586be9f0dSKonstantin Belousov 
39686be9f0dSKonstantin Belousov /*
39786be9f0dSKonstantin Belousov  * dmar_pte_store and dmar_pte_clear ensure that on i386, 32bit writes
39886be9f0dSKonstantin Belousov  * are issued in the correct order.  For store, the lower word,
39986be9f0dSKonstantin Belousov  * containing the P or R and W bits, is set only after the high word
40086be9f0dSKonstantin Belousov  * is written.  For clear, the P bit is cleared first, then the high
40186be9f0dSKonstantin Belousov  * word is cleared.
4020a110d5bSKonstantin Belousov  *
4030a110d5bSKonstantin Belousov  * dmar_pte_update updates the pte.  For amd64, the update is atomic.
4040a110d5bSKonstantin Belousov  * For i386, it first disables the entry by clearing the word
4050a110d5bSKonstantin Belousov  * containing the P bit, and then defer to dmar_pte_store.  The locked
4060a110d5bSKonstantin Belousov  * cmpxchg8b is probably available on any machine having DMAR support,
4070a110d5bSKonstantin Belousov  * but interrupt translation table may be mapped uncached.
40886be9f0dSKonstantin Belousov  */
40986be9f0dSKonstantin Belousov static inline void
4100a110d5bSKonstantin Belousov dmar_pte_store1(volatile uint64_t *dst, uint64_t val)
41186be9f0dSKonstantin Belousov {
41286be9f0dSKonstantin Belousov #ifdef __i386__
41386be9f0dSKonstantin Belousov 	volatile uint32_t *p;
41486be9f0dSKonstantin Belousov 	uint32_t hi, lo;
41586be9f0dSKonstantin Belousov 
41686be9f0dSKonstantin Belousov 	hi = val >> 32;
41786be9f0dSKonstantin Belousov 	lo = val;
41886be9f0dSKonstantin Belousov 	p = (volatile uint32_t *)dst;
41986be9f0dSKonstantin Belousov 	*(p + 1) = hi;
42086be9f0dSKonstantin Belousov 	*p = lo;
42186be9f0dSKonstantin Belousov #else
42286be9f0dSKonstantin Belousov 	*dst = val;
42386be9f0dSKonstantin Belousov #endif
42486be9f0dSKonstantin Belousov }
42586be9f0dSKonstantin Belousov 
42686be9f0dSKonstantin Belousov static inline void
4270a110d5bSKonstantin Belousov dmar_pte_store(volatile uint64_t *dst, uint64_t val)
4280a110d5bSKonstantin Belousov {
4290a110d5bSKonstantin Belousov 
4300a110d5bSKonstantin Belousov 	KASSERT(*dst == 0, ("used pte %p oldval %jx newval %jx",
4310a110d5bSKonstantin Belousov 	    dst, (uintmax_t)*dst, (uintmax_t)val));
4320a110d5bSKonstantin Belousov 	dmar_pte_store1(dst, val);
4330a110d5bSKonstantin Belousov }
4340a110d5bSKonstantin Belousov 
4350a110d5bSKonstantin Belousov static inline void
4360a110d5bSKonstantin Belousov dmar_pte_update(volatile uint64_t *dst, uint64_t val)
4370a110d5bSKonstantin Belousov {
4380a110d5bSKonstantin Belousov 
4390a110d5bSKonstantin Belousov #ifdef __i386__
4400a110d5bSKonstantin Belousov 	volatile uint32_t *p;
4410a110d5bSKonstantin Belousov 
4420a110d5bSKonstantin Belousov 	p = (volatile uint32_t *)dst;
4430a110d5bSKonstantin Belousov 	*p = 0;
4440a110d5bSKonstantin Belousov #endif
4450a110d5bSKonstantin Belousov 	dmar_pte_store1(dst, val);
4460a110d5bSKonstantin Belousov }
4470a110d5bSKonstantin Belousov 
4480a110d5bSKonstantin Belousov static inline void
44986be9f0dSKonstantin Belousov dmar_pte_clear(volatile uint64_t *dst)
45086be9f0dSKonstantin Belousov {
45186be9f0dSKonstantin Belousov #ifdef __i386__
45286be9f0dSKonstantin Belousov 	volatile uint32_t *p;
45386be9f0dSKonstantin Belousov 
45486be9f0dSKonstantin Belousov 	p = (volatile uint32_t *)dst;
45586be9f0dSKonstantin Belousov 	*p = 0;
45686be9f0dSKonstantin Belousov 	*(p + 1) = 0;
45786be9f0dSKonstantin Belousov #else
45886be9f0dSKonstantin Belousov 	*dst = 0;
45986be9f0dSKonstantin Belousov #endif
46086be9f0dSKonstantin Belousov }
46186be9f0dSKonstantin Belousov 
462476358b3SKonstantin Belousov extern struct timespec dmar_hw_timeout;
463476358b3SKonstantin Belousov 
464476358b3SKonstantin Belousov #define	DMAR_WAIT_UNTIL(cond)					\
465476358b3SKonstantin Belousov {								\
466476358b3SKonstantin Belousov 	struct timespec last, curr;				\
467476358b3SKonstantin Belousov 	bool forever;						\
468476358b3SKonstantin Belousov 								\
469476358b3SKonstantin Belousov 	if (dmar_hw_timeout.tv_sec == 0 &&			\
470476358b3SKonstantin Belousov 	    dmar_hw_timeout.tv_nsec == 0) {			\
471476358b3SKonstantin Belousov 		forever = true;					\
472476358b3SKonstantin Belousov 	} else {						\
473476358b3SKonstantin Belousov 		forever = false;				\
474476358b3SKonstantin Belousov 		nanouptime(&curr);				\
4756040822cSAlan Somers 		timespecadd(&curr, &dmar_hw_timeout, &last);	\
476476358b3SKonstantin Belousov 	}							\
477476358b3SKonstantin Belousov 	for (;;) {						\
478476358b3SKonstantin Belousov 		if (cond) {					\
479476358b3SKonstantin Belousov 			error = 0;				\
480476358b3SKonstantin Belousov 			break;					\
481476358b3SKonstantin Belousov 		}						\
482476358b3SKonstantin Belousov 		nanouptime(&curr);				\
483476358b3SKonstantin Belousov 		if (!forever && timespeccmp(&last, &curr, <)) {	\
484476358b3SKonstantin Belousov 			error = ETIMEDOUT;			\
485476358b3SKonstantin Belousov 			break;					\
486476358b3SKonstantin Belousov 		}						\
487476358b3SKonstantin Belousov 		cpu_spinwait();					\
488476358b3SKonstantin Belousov 	}							\
489476358b3SKonstantin Belousov }
490476358b3SKonstantin Belousov 
49186be9f0dSKonstantin Belousov #ifdef INVARIANTS
49286be9f0dSKonstantin Belousov #define	TD_PREP_PINNED_ASSERT						\
49386be9f0dSKonstantin Belousov 	int old_td_pinned;						\
49486be9f0dSKonstantin Belousov 	old_td_pinned = curthread->td_pinned
49586be9f0dSKonstantin Belousov #define	TD_PINNED_ASSERT						\
49686be9f0dSKonstantin Belousov 	KASSERT(curthread->td_pinned == old_td_pinned,			\
49786be9f0dSKonstantin Belousov 	    ("pin count leak: %d %d %s:%d", curthread->td_pinned,	\
49886be9f0dSKonstantin Belousov 	    old_td_pinned, __FILE__, __LINE__))
49986be9f0dSKonstantin Belousov #else
50086be9f0dSKonstantin Belousov #define	TD_PREP_PINNED_ASSERT
50186be9f0dSKonstantin Belousov #define	TD_PINNED_ASSERT
50286be9f0dSKonstantin Belousov #endif
50386be9f0dSKonstantin Belousov 
50486be9f0dSKonstantin Belousov #endif
505