1 /*- 2 * SPDX-License-Identifier: BSD-3-Clause 3 * 4 * Copyright (c) 1991 The Regents of the University of California. 5 * All rights reserved. 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions 9 * are met: 10 * 1. Redistributions of source code must retain the above copyright 11 * notice, this list of conditions and the following disclaimer. 12 * 2. Redistributions in binary form must reproduce the above copyright 13 * notice, this list of conditions and the following disclaimer in the 14 * documentation and/or other materials provided with the distribution. 15 * 3. Neither the name of the University nor the names of its contributors 16 * may be used to endorse or promote products derived from this software 17 * without specific prior written permission. 18 * 19 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 20 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 21 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 22 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 23 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 24 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 25 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 26 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 27 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 28 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 29 * SUCH DAMAGE. 30 * 31 * from: @(#)specialreg.h 7.1 (Berkeley) 5/9/91 32 * $FreeBSD$ 33 */ 34 35 #ifndef _MACHINE_SPECIALREG_H_ 36 #define _MACHINE_SPECIALREG_H_ 37 38 /* 39 * Bits in 386 special registers: 40 */ 41 #define CR0_PE 0x00000001 /* Protected mode Enable */ 42 #define CR0_MP 0x00000002 /* "Math" (fpu) Present */ 43 #define CR0_EM 0x00000004 /* EMulate FPU instructions. (trap ESC only) */ 44 #define CR0_TS 0x00000008 /* Task Switched (if MP, trap ESC and WAIT) */ 45 #define CR0_PG 0x80000000 /* PaGing enable */ 46 47 /* 48 * Bits in 486 special registers: 49 */ 50 #define CR0_NE 0x00000020 /* Numeric Error enable (EX16 vs IRQ13) */ 51 #define CR0_WP 0x00010000 /* Write Protect (honor page protect in 52 all modes) */ 53 #define CR0_AM 0x00040000 /* Alignment Mask (set to enable AC flag) */ 54 #define CR0_NW 0x20000000 /* Not Write-through */ 55 #define CR0_CD 0x40000000 /* Cache Disable */ 56 57 #define CR3_PCID_SAVE 0x8000000000000000 58 #define CR3_PCID_MASK 0xfff 59 60 /* 61 * Bits in PPro special registers 62 */ 63 #define CR4_VME 0x00000001 /* Virtual 8086 mode extensions */ 64 #define CR4_PVI 0x00000002 /* Protected-mode virtual interrupts */ 65 #define CR4_TSD 0x00000004 /* Time stamp disable */ 66 #define CR4_DE 0x00000008 /* Debugging extensions */ 67 #define CR4_PSE 0x00000010 /* Page size extensions */ 68 #define CR4_PAE 0x00000020 /* Physical address extension */ 69 #define CR4_MCE 0x00000040 /* Machine check enable */ 70 #define CR4_PGE 0x00000080 /* Page global enable */ 71 #define CR4_PCE 0x00000100 /* Performance monitoring counter enable */ 72 #define CR4_FXSR 0x00000200 /* Fast FPU save/restore used by OS */ 73 #define CR4_XMM 0x00000400 /* enable SIMD/MMX2 to use except 16 */ 74 #define CR4_VMXE 0x00002000 /* enable VMX operation (Intel-specific) */ 75 #define CR4_FSGSBASE 0x00010000 /* Enable FS/GS BASE accessing instructions */ 76 #define CR4_PCIDE 0x00020000 /* Enable Context ID */ 77 #define CR4_XSAVE 0x00040000 /* XSETBV/XGETBV */ 78 #define CR4_SMEP 0x00100000 /* Supervisor-Mode Execution Prevention */ 79 80 /* 81 * Bits in AMD64 special registers. EFER is 64 bits wide. 82 */ 83 #define EFER_SCE 0x000000001 /* System Call Extensions (R/W) */ 84 #define EFER_LME 0x000000100 /* Long mode enable (R/W) */ 85 #define EFER_LMA 0x000000400 /* Long mode active (R) */ 86 #define EFER_NXE 0x000000800 /* PTE No-Execute bit enable (R/W) */ 87 #define EFER_SVM 0x000001000 /* SVM enable bit for AMD, reserved for Intel */ 88 #define EFER_LMSLE 0x000002000 /* Long Mode Segment Limit Enable */ 89 #define EFER_FFXSR 0x000004000 /* Fast FXSAVE/FSRSTOR */ 90 #define EFER_TCE 0x000008000 /* Translation Cache Extension */ 91 92 /* 93 * Intel Extended Features registers 94 */ 95 #define XCR0 0 /* XFEATURE_ENABLED_MASK register */ 96 97 #define XFEATURE_ENABLED_X87 0x00000001 98 #define XFEATURE_ENABLED_SSE 0x00000002 99 #define XFEATURE_ENABLED_YMM_HI128 0x00000004 100 #define XFEATURE_ENABLED_AVX XFEATURE_ENABLED_YMM_HI128 101 #define XFEATURE_ENABLED_BNDREGS 0x00000008 102 #define XFEATURE_ENABLED_BNDCSR 0x00000010 103 #define XFEATURE_ENABLED_OPMASK 0x00000020 104 #define XFEATURE_ENABLED_ZMM_HI256 0x00000040 105 #define XFEATURE_ENABLED_HI16_ZMM 0x00000080 106 107 #define XFEATURE_AVX \ 108 (XFEATURE_ENABLED_X87 | XFEATURE_ENABLED_SSE | XFEATURE_ENABLED_AVX) 109 #define XFEATURE_AVX512 \ 110 (XFEATURE_ENABLED_OPMASK | XFEATURE_ENABLED_ZMM_HI256 | \ 111 XFEATURE_ENABLED_HI16_ZMM) 112 #define XFEATURE_MPX \ 113 (XFEATURE_ENABLED_BNDREGS | XFEATURE_ENABLED_BNDCSR) 114 115 /* 116 * CPUID instruction features register 117 */ 118 #define CPUID_FPU 0x00000001 119 #define CPUID_VME 0x00000002 120 #define CPUID_DE 0x00000004 121 #define CPUID_PSE 0x00000008 122 #define CPUID_TSC 0x00000010 123 #define CPUID_MSR 0x00000020 124 #define CPUID_PAE 0x00000040 125 #define CPUID_MCE 0x00000080 126 #define CPUID_CX8 0x00000100 127 #define CPUID_APIC 0x00000200 128 #define CPUID_B10 0x00000400 129 #define CPUID_SEP 0x00000800 130 #define CPUID_MTRR 0x00001000 131 #define CPUID_PGE 0x00002000 132 #define CPUID_MCA 0x00004000 133 #define CPUID_CMOV 0x00008000 134 #define CPUID_PAT 0x00010000 135 #define CPUID_PSE36 0x00020000 136 #define CPUID_PSN 0x00040000 137 #define CPUID_CLFSH 0x00080000 138 #define CPUID_B20 0x00100000 139 #define CPUID_DS 0x00200000 140 #define CPUID_ACPI 0x00400000 141 #define CPUID_MMX 0x00800000 142 #define CPUID_FXSR 0x01000000 143 #define CPUID_SSE 0x02000000 144 #define CPUID_XMM 0x02000000 145 #define CPUID_SSE2 0x04000000 146 #define CPUID_SS 0x08000000 147 #define CPUID_HTT 0x10000000 148 #define CPUID_TM 0x20000000 149 #define CPUID_IA64 0x40000000 150 #define CPUID_PBE 0x80000000 151 152 #define CPUID2_SSE3 0x00000001 153 #define CPUID2_PCLMULQDQ 0x00000002 154 #define CPUID2_DTES64 0x00000004 155 #define CPUID2_MON 0x00000008 156 #define CPUID2_DS_CPL 0x00000010 157 #define CPUID2_VMX 0x00000020 158 #define CPUID2_SMX 0x00000040 159 #define CPUID2_EST 0x00000080 160 #define CPUID2_TM2 0x00000100 161 #define CPUID2_SSSE3 0x00000200 162 #define CPUID2_CNXTID 0x00000400 163 #define CPUID2_SDBG 0x00000800 164 #define CPUID2_FMA 0x00001000 165 #define CPUID2_CX16 0x00002000 166 #define CPUID2_XTPR 0x00004000 167 #define CPUID2_PDCM 0x00008000 168 #define CPUID2_PCID 0x00020000 169 #define CPUID2_DCA 0x00040000 170 #define CPUID2_SSE41 0x00080000 171 #define CPUID2_SSE42 0x00100000 172 #define CPUID2_X2APIC 0x00200000 173 #define CPUID2_MOVBE 0x00400000 174 #define CPUID2_POPCNT 0x00800000 175 #define CPUID2_TSCDLT 0x01000000 176 #define CPUID2_AESNI 0x02000000 177 #define CPUID2_XSAVE 0x04000000 178 #define CPUID2_OSXSAVE 0x08000000 179 #define CPUID2_AVX 0x10000000 180 #define CPUID2_F16C 0x20000000 181 #define CPUID2_RDRAND 0x40000000 182 #define CPUID2_HV 0x80000000 183 184 /* 185 * Important bits in the Thermal and Power Management flags 186 * CPUID.6 EAX and ECX. 187 */ 188 #define CPUTPM1_SENSOR 0x00000001 189 #define CPUTPM1_TURBO 0x00000002 190 #define CPUTPM1_ARAT 0x00000004 191 #define CPUTPM2_EFFREQ 0x00000001 192 193 /* Intel Processor Trace CPUID. */ 194 195 /* Leaf 0 ebx. */ 196 #define CPUPT_CR3 (1 << 0) /* CR3 Filtering Support */ 197 #define CPUPT_PSB (1 << 1) /* Configurable PSB and Cycle-Accurate Mode Supported */ 198 #define CPUPT_IPF (1 << 2) /* IP Filtering and TraceStop supported */ 199 #define CPUPT_MTC (1 << 3) /* MTC Supported */ 200 #define CPUPT_PRW (1 << 4) /* PTWRITE Supported */ 201 #define CPUPT_PWR (1 << 5) /* Power Event Trace Supported */ 202 203 /* Leaf 0 ecx. */ 204 #define CPUPT_TOPA (1 << 0) /* ToPA Output Supported */ 205 #define CPUPT_TOPA_MULTI (1 << 1) /* ToPA Tables Allow Multiple Output Entries */ 206 #define CPUPT_SINGLE (1 << 2) /* Single-Range Output Supported */ 207 #define CPUPT_TT_OUT (1 << 3) /* Output to Trace Transport Subsystem Supported */ 208 #define CPUPT_LINEAR_IP (1 << 31) /* IP Payloads are Linear IP, otherwise IP is effective */ 209 210 /* Leaf 1 eax. */ 211 #define CPUPT_NADDR_S 0 /* Number of Address Ranges */ 212 #define CPUPT_NADDR_M (0x7 << CPUPT_NADDR_S) 213 #define CPUPT_MTC_BITMAP_S 16 /* Bitmap of supported MTC Period Encodings */ 214 #define CPUPT_MTC_BITMAP_M (0xffff << CPUPT_MTC_BITMAP_S) 215 216 /* Leaf 1 ebx. */ 217 #define CPUPT_CT_BITMAP_S 0 /* Bitmap of supported Cycle Threshold values */ 218 #define CPUPT_CT_BITMAP_M (0xffff << CPUPT_CT_BITMAP_S) 219 #define CPUPT_PFE_BITMAP_S 16 /* Bitmap of supported Configurable PSB Frequency encoding */ 220 #define CPUPT_PFE_BITMAP_M (0xffff << CPUPT_PFE_BITMAP_S) 221 222 /* 223 * Important bits in the AMD extended cpuid flags 224 */ 225 #define AMDID_SYSCALL 0x00000800 226 #define AMDID_MP 0x00080000 227 #define AMDID_NX 0x00100000 228 #define AMDID_EXT_MMX 0x00400000 229 #define AMDID_FFXSR 0x02000000 230 #define AMDID_PAGE1GB 0x04000000 231 #define AMDID_RDTSCP 0x08000000 232 #define AMDID_LM 0x20000000 233 #define AMDID_EXT_3DNOW 0x40000000 234 #define AMDID_3DNOW 0x80000000 235 236 #define AMDID2_LAHF 0x00000001 237 #define AMDID2_CMP 0x00000002 238 #define AMDID2_SVM 0x00000004 239 #define AMDID2_EXT_APIC 0x00000008 240 #define AMDID2_CR8 0x00000010 241 #define AMDID2_ABM 0x00000020 242 #define AMDID2_SSE4A 0x00000040 243 #define AMDID2_MAS 0x00000080 244 #define AMDID2_PREFETCH 0x00000100 245 #define AMDID2_OSVW 0x00000200 246 #define AMDID2_IBS 0x00000400 247 #define AMDID2_XOP 0x00000800 248 #define AMDID2_SKINIT 0x00001000 249 #define AMDID2_WDT 0x00002000 250 #define AMDID2_LWP 0x00008000 251 #define AMDID2_FMA4 0x00010000 252 #define AMDID2_TCE 0x00020000 253 #define AMDID2_NODE_ID 0x00080000 254 #define AMDID2_TBM 0x00200000 255 #define AMDID2_TOPOLOGY 0x00400000 256 #define AMDID2_PCXC 0x00800000 257 #define AMDID2_PNXC 0x01000000 258 #define AMDID2_DBE 0x04000000 259 #define AMDID2_PTSC 0x08000000 260 #define AMDID2_PTSCEL2I 0x10000000 261 #define AMDID2_MWAITX 0x20000000 262 263 /* 264 * CPUID instruction 1 eax info 265 */ 266 #define CPUID_STEPPING 0x0000000f 267 #define CPUID_MODEL 0x000000f0 268 #define CPUID_FAMILY 0x00000f00 269 #define CPUID_EXT_MODEL 0x000f0000 270 #define CPUID_EXT_FAMILY 0x0ff00000 271 #ifdef __i386__ 272 #define CPUID_TO_MODEL(id) \ 273 ((((id) & CPUID_MODEL) >> 4) | \ 274 ((((id) & CPUID_FAMILY) >= 0x600) ? \ 275 (((id) & CPUID_EXT_MODEL) >> 12) : 0)) 276 #define CPUID_TO_FAMILY(id) \ 277 ((((id) & CPUID_FAMILY) >> 8) + \ 278 ((((id) & CPUID_FAMILY) == 0xf00) ? \ 279 (((id) & CPUID_EXT_FAMILY) >> 20) : 0)) 280 #else 281 #define CPUID_TO_MODEL(id) \ 282 ((((id) & CPUID_MODEL) >> 4) | \ 283 (((id) & CPUID_EXT_MODEL) >> 12)) 284 #define CPUID_TO_FAMILY(id) \ 285 ((((id) & CPUID_FAMILY) >> 8) + \ 286 (((id) & CPUID_EXT_FAMILY) >> 20)) 287 #endif 288 289 /* 290 * CPUID instruction 1 ebx info 291 */ 292 #define CPUID_BRAND_INDEX 0x000000ff 293 #define CPUID_CLFUSH_SIZE 0x0000ff00 294 #define CPUID_HTT_CORES 0x00ff0000 295 #define CPUID_LOCAL_APIC_ID 0xff000000 296 297 /* 298 * CPUID instruction 5 info 299 */ 300 #define CPUID5_MON_MIN_SIZE 0x0000ffff /* eax */ 301 #define CPUID5_MON_MAX_SIZE 0x0000ffff /* ebx */ 302 #define CPUID5_MON_MWAIT_EXT 0x00000001 /* ecx */ 303 #define CPUID5_MWAIT_INTRBREAK 0x00000002 /* ecx */ 304 305 /* 306 * MWAIT cpu power states. Lower 4 bits are sub-states. 307 */ 308 #define MWAIT_C0 0xf0 309 #define MWAIT_C1 0x00 310 #define MWAIT_C2 0x10 311 #define MWAIT_C3 0x20 312 #define MWAIT_C4 0x30 313 314 /* 315 * MWAIT extensions. 316 */ 317 /* Interrupt breaks MWAIT even when masked. */ 318 #define MWAIT_INTRBREAK 0x00000001 319 320 /* 321 * CPUID instruction 6 ecx info 322 */ 323 #define CPUID_PERF_STAT 0x00000001 324 #define CPUID_PERF_BIAS 0x00000008 325 326 /* 327 * CPUID instruction 0xb ebx info. 328 */ 329 #define CPUID_TYPE_INVAL 0 330 #define CPUID_TYPE_SMT 1 331 #define CPUID_TYPE_CORE 2 332 333 /* 334 * CPUID instruction 0xd Processor Extended State Enumeration Sub-leaf 1 335 */ 336 #define CPUID_EXTSTATE_XSAVEOPT 0x00000001 337 #define CPUID_EXTSTATE_XSAVEC 0x00000002 338 #define CPUID_EXTSTATE_XINUSE 0x00000004 339 #define CPUID_EXTSTATE_XSAVES 0x00000008 340 341 /* 342 * AMD extended function 8000_0007h ebx info 343 */ 344 #define AMDRAS_MCA_OF_RECOV 0x00000001 345 #define AMDRAS_SUCCOR 0x00000002 346 #define AMDRAS_HW_ASSERT 0x00000004 347 #define AMDRAS_SCALABLE_MCA 0x00000008 348 #define AMDRAS_PFEH_SUPPORT 0x00000010 349 350 /* 351 * AMD extended function 8000_0007h edx info 352 */ 353 #define AMDPM_TS 0x00000001 354 #define AMDPM_FID 0x00000002 355 #define AMDPM_VID 0x00000004 356 #define AMDPM_TTP 0x00000008 357 #define AMDPM_TM 0x00000010 358 #define AMDPM_STC 0x00000020 359 #define AMDPM_100MHZ_STEPS 0x00000040 360 #define AMDPM_HW_PSTATE 0x00000080 361 #define AMDPM_TSC_INVARIANT 0x00000100 362 #define AMDPM_CPB 0x00000200 363 364 /* 365 * AMD extended function 8000_0008h ebx info (amd_extended_feature_extensions) 366 */ 367 #define AMDFEID_CLZERO 0x00000001 368 #define AMDFEID_IRPERF 0x00000002 369 #define AMDFEID_XSAVEERPTR 0x00000004 370 371 /* 372 * AMD extended function 8000_0008h ecx info 373 */ 374 #define AMDID_CMP_CORES 0x000000ff 375 #define AMDID_COREID_SIZE 0x0000f000 376 #define AMDID_COREID_SIZE_SHIFT 12 377 378 /* 379 * CPUID instruction 7 Structured Extended Features, leaf 0 ebx info 380 */ 381 #define CPUID_STDEXT_FSGSBASE 0x00000001 382 #define CPUID_STDEXT_TSC_ADJUST 0x00000002 383 #define CPUID_STDEXT_SGX 0x00000004 384 #define CPUID_STDEXT_BMI1 0x00000008 385 #define CPUID_STDEXT_HLE 0x00000010 386 #define CPUID_STDEXT_AVX2 0x00000020 387 #define CPUID_STDEXT_FDP_EXC 0x00000040 388 #define CPUID_STDEXT_SMEP 0x00000080 389 #define CPUID_STDEXT_BMI2 0x00000100 390 #define CPUID_STDEXT_ERMS 0x00000200 391 #define CPUID_STDEXT_INVPCID 0x00000400 392 #define CPUID_STDEXT_RTM 0x00000800 393 #define CPUID_STDEXT_PQM 0x00001000 394 #define CPUID_STDEXT_NFPUSG 0x00002000 395 #define CPUID_STDEXT_MPX 0x00004000 396 #define CPUID_STDEXT_PQE 0x00008000 397 #define CPUID_STDEXT_AVX512F 0x00010000 398 #define CPUID_STDEXT_AVX512DQ 0x00020000 399 #define CPUID_STDEXT_RDSEED 0x00040000 400 #define CPUID_STDEXT_ADX 0x00080000 401 #define CPUID_STDEXT_SMAP 0x00100000 402 #define CPUID_STDEXT_AVX512IFMA 0x00200000 403 #define CPUID_STDEXT_PCOMMIT 0x00400000 404 #define CPUID_STDEXT_CLFLUSHOPT 0x00800000 405 #define CPUID_STDEXT_CLWB 0x01000000 406 #define CPUID_STDEXT_PROCTRACE 0x02000000 407 #define CPUID_STDEXT_AVX512PF 0x04000000 408 #define CPUID_STDEXT_AVX512ER 0x08000000 409 #define CPUID_STDEXT_AVX512CD 0x10000000 410 #define CPUID_STDEXT_SHA 0x20000000 411 #define CPUID_STDEXT_AVX512BW 0x40000000 412 413 /* 414 * CPUID instruction 7 Structured Extended Features, leaf 0 ecx info 415 */ 416 #define CPUID_STDEXT2_PREFETCHWT1 0x00000001 417 #define CPUID_STDEXT2_UMIP 0x00000004 418 #define CPUID_STDEXT2_PKU 0x00000008 419 #define CPUID_STDEXT2_OSPKE 0x00000010 420 #define CPUID_STDEXT2_RDPID 0x00400000 421 #define CPUID_STDEXT2_SGXLC 0x40000000 422 423 /* 424 * CPUID manufacturers identifiers 425 */ 426 #define AMD_VENDOR_ID "AuthenticAMD" 427 #define CENTAUR_VENDOR_ID "CentaurHauls" 428 #define CYRIX_VENDOR_ID "CyrixInstead" 429 #define INTEL_VENDOR_ID "GenuineIntel" 430 #define NEXGEN_VENDOR_ID "NexGenDriven" 431 #define NSC_VENDOR_ID "Geode by NSC" 432 #define RISE_VENDOR_ID "RiseRiseRise" 433 #define SIS_VENDOR_ID "SiS SiS SiS " 434 #define TRANSMETA_VENDOR_ID "GenuineTMx86" 435 #define UMC_VENDOR_ID "UMC UMC UMC " 436 437 /* 438 * Model-specific registers for the i386 family 439 */ 440 #define MSR_P5_MC_ADDR 0x000 441 #define MSR_P5_MC_TYPE 0x001 442 #define MSR_TSC 0x010 443 #define MSR_P5_CESR 0x011 444 #define MSR_P5_CTR0 0x012 445 #define MSR_P5_CTR1 0x013 446 #define MSR_IA32_PLATFORM_ID 0x017 447 #define MSR_APICBASE 0x01b 448 #define MSR_EBL_CR_POWERON 0x02a 449 #define MSR_TEST_CTL 0x033 450 #define MSR_IA32_FEATURE_CONTROL 0x03a 451 #define MSR_BIOS_UPDT_TRIG 0x079 452 #define MSR_BBL_CR_D0 0x088 453 #define MSR_BBL_CR_D1 0x089 454 #define MSR_BBL_CR_D2 0x08a 455 #define MSR_BIOS_SIGN 0x08b 456 #define MSR_PERFCTR0 0x0c1 457 #define MSR_PERFCTR1 0x0c2 458 #define MSR_PLATFORM_INFO 0x0ce 459 #define MSR_MPERF 0x0e7 460 #define MSR_APERF 0x0e8 461 #define MSR_IA32_EXT_CONFIG 0x0ee /* Undocumented. Core Solo/Duo only */ 462 #define MSR_MTRRcap 0x0fe 463 #define MSR_BBL_CR_ADDR 0x116 464 #define MSR_BBL_CR_DECC 0x118 465 #define MSR_BBL_CR_CTL 0x119 466 #define MSR_BBL_CR_TRIG 0x11a 467 #define MSR_BBL_CR_BUSY 0x11b 468 #define MSR_BBL_CR_CTL3 0x11e 469 #define MSR_SYSENTER_CS_MSR 0x174 470 #define MSR_SYSENTER_ESP_MSR 0x175 471 #define MSR_SYSENTER_EIP_MSR 0x176 472 #define MSR_MCG_CAP 0x179 473 #define MSR_MCG_STATUS 0x17a 474 #define MSR_MCG_CTL 0x17b 475 #define MSR_EVNTSEL0 0x186 476 #define MSR_EVNTSEL1 0x187 477 #define MSR_THERM_CONTROL 0x19a 478 #define MSR_THERM_INTERRUPT 0x19b 479 #define MSR_THERM_STATUS 0x19c 480 #define MSR_IA32_MISC_ENABLE 0x1a0 481 #define MSR_IA32_TEMPERATURE_TARGET 0x1a2 482 #define MSR_TURBO_RATIO_LIMIT 0x1ad 483 #define MSR_TURBO_RATIO_LIMIT1 0x1ae 484 #define MSR_DEBUGCTLMSR 0x1d9 485 #define MSR_LASTBRANCHFROMIP 0x1db 486 #define MSR_LASTBRANCHTOIP 0x1dc 487 #define MSR_LASTINTFROMIP 0x1dd 488 #define MSR_LASTINTTOIP 0x1de 489 #define MSR_ROB_CR_BKUPTMPDR6 0x1e0 490 #define MSR_MTRRVarBase 0x200 491 #define MSR_MTRR64kBase 0x250 492 #define MSR_MTRR16kBase 0x258 493 #define MSR_MTRR4kBase 0x268 494 #define MSR_PAT 0x277 495 #define MSR_MC0_CTL2 0x280 496 #define MSR_MTRRdefType 0x2ff 497 #define MSR_MC0_CTL 0x400 498 #define MSR_MC0_STATUS 0x401 499 #define MSR_MC0_ADDR 0x402 500 #define MSR_MC0_MISC 0x403 501 #define MSR_MC1_CTL 0x404 502 #define MSR_MC1_STATUS 0x405 503 #define MSR_MC1_ADDR 0x406 504 #define MSR_MC1_MISC 0x407 505 #define MSR_MC2_CTL 0x408 506 #define MSR_MC2_STATUS 0x409 507 #define MSR_MC2_ADDR 0x40a 508 #define MSR_MC2_MISC 0x40b 509 #define MSR_MC3_CTL 0x40c 510 #define MSR_MC3_STATUS 0x40d 511 #define MSR_MC3_ADDR 0x40e 512 #define MSR_MC3_MISC 0x40f 513 #define MSR_MC4_CTL 0x410 514 #define MSR_MC4_STATUS 0x411 515 #define MSR_MC4_ADDR 0x412 516 #define MSR_MC4_MISC 0x413 517 #define MSR_RAPL_POWER_UNIT 0x606 518 #define MSR_PKG_ENERGY_STATUS 0x611 519 #define MSR_DRAM_ENERGY_STATUS 0x619 520 #define MSR_PP0_ENERGY_STATUS 0x639 521 #define MSR_PP1_ENERGY_STATUS 0x641 522 #define MSR_TSC_DEADLINE 0x6e0 /* Writes are not serializing */ 523 524 /* 525 * VMX MSRs 526 */ 527 #define MSR_VMX_BASIC 0x480 528 #define MSR_VMX_PINBASED_CTLS 0x481 529 #define MSR_VMX_PROCBASED_CTLS 0x482 530 #define MSR_VMX_EXIT_CTLS 0x483 531 #define MSR_VMX_ENTRY_CTLS 0x484 532 #define MSR_VMX_CR0_FIXED0 0x486 533 #define MSR_VMX_CR0_FIXED1 0x487 534 #define MSR_VMX_CR4_FIXED0 0x488 535 #define MSR_VMX_CR4_FIXED1 0x489 536 #define MSR_VMX_PROCBASED_CTLS2 0x48b 537 #define MSR_VMX_EPT_VPID_CAP 0x48c 538 #define MSR_VMX_TRUE_PINBASED_CTLS 0x48d 539 #define MSR_VMX_TRUE_PROCBASED_CTLS 0x48e 540 #define MSR_VMX_TRUE_EXIT_CTLS 0x48f 541 #define MSR_VMX_TRUE_ENTRY_CTLS 0x490 542 543 /* 544 * X2APIC MSRs. 545 * Writes are not serializing. 546 */ 547 #define MSR_APIC_000 0x800 548 #define MSR_APIC_ID 0x802 549 #define MSR_APIC_VERSION 0x803 550 #define MSR_APIC_TPR 0x808 551 #define MSR_APIC_EOI 0x80b 552 #define MSR_APIC_LDR 0x80d 553 #define MSR_APIC_SVR 0x80f 554 #define MSR_APIC_ISR0 0x810 555 #define MSR_APIC_ISR1 0x811 556 #define MSR_APIC_ISR2 0x812 557 #define MSR_APIC_ISR3 0x813 558 #define MSR_APIC_ISR4 0x814 559 #define MSR_APIC_ISR5 0x815 560 #define MSR_APIC_ISR6 0x816 561 #define MSR_APIC_ISR7 0x817 562 #define MSR_APIC_TMR0 0x818 563 #define MSR_APIC_IRR0 0x820 564 #define MSR_APIC_ESR 0x828 565 #define MSR_APIC_LVT_CMCI 0x82F 566 #define MSR_APIC_ICR 0x830 567 #define MSR_APIC_LVT_TIMER 0x832 568 #define MSR_APIC_LVT_THERMAL 0x833 569 #define MSR_APIC_LVT_PCINT 0x834 570 #define MSR_APIC_LVT_LINT0 0x835 571 #define MSR_APIC_LVT_LINT1 0x836 572 #define MSR_APIC_LVT_ERROR 0x837 573 #define MSR_APIC_ICR_TIMER 0x838 574 #define MSR_APIC_CCR_TIMER 0x839 575 #define MSR_APIC_DCR_TIMER 0x83e 576 #define MSR_APIC_SELF_IPI 0x83f 577 578 #define MSR_IA32_XSS 0xda0 579 580 /* 581 * Intel Processor Trace (PT) MSRs. 582 */ 583 #define MSR_IA32_RTIT_OUTPUT_BASE 0x560 /* Trace Output Base Register (R/W) */ 584 #define MSR_IA32_RTIT_OUTPUT_MASK_PTRS 0x561 /* Trace Output Mask Pointers Register (R/W) */ 585 #define MSR_IA32_RTIT_CTL 0x570 /* Trace Control Register (R/W) */ 586 #define RTIT_CTL_TRACEEN (1 << 0) 587 #define RTIT_CTL_CYCEN (1 << 1) 588 #define RTIT_CTL_OS (1 << 2) 589 #define RTIT_CTL_USER (1 << 3) 590 #define RTIT_CTL_PWREVTEN (1 << 4) 591 #define RTIT_CTL_FUPONPTW (1 << 5) 592 #define RTIT_CTL_FABRICEN (1 << 6) 593 #define RTIT_CTL_CR3FILTER (1 << 7) 594 #define RTIT_CTL_TOPA (1 << 8) 595 #define RTIT_CTL_MTCEN (1 << 9) 596 #define RTIT_CTL_TSCEN (1 << 10) 597 #define RTIT_CTL_DISRETC (1 << 11) 598 #define RTIT_CTL_PTWEN (1 << 12) 599 #define RTIT_CTL_BRANCHEN (1 << 13) 600 #define RTIT_CTL_MTC_FREQ_S 14 601 #define RTIT_CTL_MTC_FREQ(n) ((n) << RTIT_CTL_MTC_FREQ_S) 602 #define RTIT_CTL_MTC_FREQ_M (0xf << RTIT_CTL_MTC_FREQ_S) 603 #define RTIT_CTL_CYC_THRESH_S 19 604 #define RTIT_CTL_CYC_THRESH_M (0xf << RTIT_CTL_CYC_THRESH_S) 605 #define RTIT_CTL_PSB_FREQ_S 24 606 #define RTIT_CTL_PSB_FREQ_M (0xf << RTIT_CTL_PSB_FREQ_S) 607 #define RTIT_CTL_ADDR_CFG_S(n) (32 + (n) * 4) 608 #define RTIT_CTL_ADDR0_CFG_S 32 609 #define RTIT_CTL_ADDR0_CFG_M (0xfULL << RTIT_CTL_ADDR0_CFG_S) 610 #define RTIT_CTL_ADDR1_CFG_S 36 611 #define RTIT_CTL_ADDR1_CFG_M (0xfULL << RTIT_CTL_ADDR1_CFG_S) 612 #define RTIT_CTL_ADDR2_CFG_S 40 613 #define RTIT_CTL_ADDR2_CFG_M (0xfULL << RTIT_CTL_ADDR2_CFG_S) 614 #define RTIT_CTL_ADDR3_CFG_S 44 615 #define RTIT_CTL_ADDR3_CFG_M (0xfULL << RTIT_CTL_ADDR3_CFG_S) 616 #define MSR_IA32_RTIT_STATUS 0x571 /* Tracing Status Register (R/W) */ 617 #define RTIT_STATUS_FILTEREN (1 << 0) 618 #define RTIT_STATUS_CONTEXTEN (1 << 1) 619 #define RTIT_STATUS_TRIGGEREN (1 << 2) 620 #define RTIT_STATUS_ERROR (1 << 4) 621 #define RTIT_STATUS_STOPPED (1 << 5) 622 #define RTIT_STATUS_PACKETBYTECNT_S 32 623 #define RTIT_STATUS_PACKETBYTECNT_M (0x1ffffULL << RTIT_STATUS_PACKETBYTECNT_S) 624 #define MSR_IA32_RTIT_CR3_MATCH 0x572 /* Trace Filter CR3 Match Register (R/W) */ 625 #define MSR_IA32_RTIT_ADDR_A(n) (0x580 + (n) * 2) 626 #define MSR_IA32_RTIT_ADDR_B(n) (0x581 + (n) * 2) 627 #define MSR_IA32_RTIT_ADDR0_A 0x580 /* Region 0 Start Address (R/W) */ 628 #define MSR_IA32_RTIT_ADDR0_B 0x581 /* Region 0 End Address (R/W) */ 629 #define MSR_IA32_RTIT_ADDR1_A 0x582 /* Region 1 Start Address (R/W) */ 630 #define MSR_IA32_RTIT_ADDR1_B 0x583 /* Region 1 End Address (R/W) */ 631 #define MSR_IA32_RTIT_ADDR2_A 0x584 /* Region 2 Start Address (R/W) */ 632 #define MSR_IA32_RTIT_ADDR2_B 0x585 /* Region 2 End Address (R/W) */ 633 #define MSR_IA32_RTIT_ADDR3_A 0x586 /* Region 3 Start Address (R/W) */ 634 #define MSR_IA32_RTIT_ADDR3_B 0x587 /* Region 3 End Address (R/W) */ 635 636 /* Intel Processor Trace Table of Physical Addresses (ToPA). */ 637 #define TOPA_SIZE_S 6 638 #define TOPA_SIZE_M (0xf << TOPA_SIZE_S) 639 #define TOPA_SIZE_4K (0 << TOPA_SIZE_S) 640 #define TOPA_SIZE_8K (1 << TOPA_SIZE_S) 641 #define TOPA_SIZE_16K (2 << TOPA_SIZE_S) 642 #define TOPA_SIZE_32K (3 << TOPA_SIZE_S) 643 #define TOPA_SIZE_64K (4 << TOPA_SIZE_S) 644 #define TOPA_SIZE_128K (5 << TOPA_SIZE_S) 645 #define TOPA_SIZE_256K (6 << TOPA_SIZE_S) 646 #define TOPA_SIZE_512K (7 << TOPA_SIZE_S) 647 #define TOPA_SIZE_1M (8 << TOPA_SIZE_S) 648 #define TOPA_SIZE_2M (9 << TOPA_SIZE_S) 649 #define TOPA_SIZE_4M (10 << TOPA_SIZE_S) 650 #define TOPA_SIZE_8M (11 << TOPA_SIZE_S) 651 #define TOPA_SIZE_16M (12 << TOPA_SIZE_S) 652 #define TOPA_SIZE_32M (13 << TOPA_SIZE_S) 653 #define TOPA_SIZE_64M (14 << TOPA_SIZE_S) 654 #define TOPA_SIZE_128M (15 << TOPA_SIZE_S) 655 #define TOPA_STOP (1 << 4) 656 #define TOPA_INT (1 << 2) 657 #define TOPA_END (1 << 0) 658 659 /* 660 * Constants related to MSR's. 661 */ 662 #define APICBASE_RESERVED 0x000002ff 663 #define APICBASE_BSP 0x00000100 664 #define APICBASE_X2APIC 0x00000400 665 #define APICBASE_ENABLED 0x00000800 666 #define APICBASE_ADDRESS 0xfffff000 667 668 /* MSR_IA32_FEATURE_CONTROL related */ 669 #define IA32_FEATURE_CONTROL_LOCK 0x01 /* lock bit */ 670 #define IA32_FEATURE_CONTROL_SMX_EN 0x02 /* enable VMX inside SMX */ 671 #define IA32_FEATURE_CONTROL_VMX_EN 0x04 /* enable VMX outside SMX */ 672 673 /* MSR IA32_MISC_ENABLE */ 674 #define IA32_MISC_EN_FASTSTR 0x0000000000000001ULL 675 #define IA32_MISC_EN_ATCCE 0x0000000000000008ULL 676 #define IA32_MISC_EN_PERFMON 0x0000000000000080ULL 677 #define IA32_MISC_EN_PEBSU 0x0000000000001000ULL 678 #define IA32_MISC_EN_ESSTE 0x0000000000010000ULL 679 #define IA32_MISC_EN_MONE 0x0000000000040000ULL 680 #define IA32_MISC_EN_LIMCPUID 0x0000000000400000ULL 681 #define IA32_MISC_EN_xTPRD 0x0000000000800000ULL 682 #define IA32_MISC_EN_XDD 0x0000000400000000ULL 683 684 /* 685 * PAT modes. 686 */ 687 #define PAT_UNCACHEABLE 0x00 688 #define PAT_WRITE_COMBINING 0x01 689 #define PAT_WRITE_THROUGH 0x04 690 #define PAT_WRITE_PROTECTED 0x05 691 #define PAT_WRITE_BACK 0x06 692 #define PAT_UNCACHED 0x07 693 #define PAT_VALUE(i, m) ((long long)(m) << (8 * (i))) 694 #define PAT_MASK(i) PAT_VALUE(i, 0xff) 695 696 /* 697 * Constants related to MTRRs 698 */ 699 #define MTRR_UNCACHEABLE 0x00 700 #define MTRR_WRITE_COMBINING 0x01 701 #define MTRR_WRITE_THROUGH 0x04 702 #define MTRR_WRITE_PROTECTED 0x05 703 #define MTRR_WRITE_BACK 0x06 704 #define MTRR_N64K 8 /* numbers of fixed-size entries */ 705 #define MTRR_N16K 16 706 #define MTRR_N4K 64 707 #define MTRR_CAP_WC 0x0000000000000400 708 #define MTRR_CAP_FIXED 0x0000000000000100 709 #define MTRR_CAP_VCNT 0x00000000000000ff 710 #define MTRR_DEF_ENABLE 0x0000000000000800 711 #define MTRR_DEF_FIXED_ENABLE 0x0000000000000400 712 #define MTRR_DEF_TYPE 0x00000000000000ff 713 #define MTRR_PHYSBASE_PHYSBASE 0x000ffffffffff000 714 #define MTRR_PHYSBASE_TYPE 0x00000000000000ff 715 #define MTRR_PHYSMASK_PHYSMASK 0x000ffffffffff000 716 #define MTRR_PHYSMASK_VALID 0x0000000000000800 717 718 /* 719 * Cyrix configuration registers, accessible as IO ports. 720 */ 721 #define CCR0 0xc0 /* Configuration control register 0 */ 722 #define CCR0_NC0 0x01 /* First 64K of each 1M memory region is 723 non-cacheable */ 724 #define CCR0_NC1 0x02 /* 640K-1M region is non-cacheable */ 725 #define CCR0_A20M 0x04 /* Enables A20M# input pin */ 726 #define CCR0_KEN 0x08 /* Enables KEN# input pin */ 727 #define CCR0_FLUSH 0x10 /* Enables FLUSH# input pin */ 728 #define CCR0_BARB 0x20 /* Flushes internal cache when entering hold 729 state */ 730 #define CCR0_CO 0x40 /* Cache org: 1=direct mapped, 0=2x set 731 assoc */ 732 #define CCR0_SUSPEND 0x80 /* Enables SUSP# and SUSPA# pins */ 733 734 #define CCR1 0xc1 /* Configuration control register 1 */ 735 #define CCR1_RPL 0x01 /* Enables RPLSET and RPLVAL# pins */ 736 #define CCR1_SMI 0x02 /* Enables SMM pins */ 737 #define CCR1_SMAC 0x04 /* System management memory access */ 738 #define CCR1_MMAC 0x08 /* Main memory access */ 739 #define CCR1_NO_LOCK 0x10 /* Negate LOCK# */ 740 #define CCR1_SM3 0x80 /* SMM address space address region 3 */ 741 742 #define CCR2 0xc2 743 #define CCR2_WB 0x02 /* Enables WB cache interface pins */ 744 #define CCR2_SADS 0x02 /* Slow ADS */ 745 #define CCR2_LOCK_NW 0x04 /* LOCK NW Bit */ 746 #define CCR2_SUSP_HLT 0x08 /* Suspend on HALT */ 747 #define CCR2_WT1 0x10 /* WT region 1 */ 748 #define CCR2_WPR1 0x10 /* Write-protect region 1 */ 749 #define CCR2_BARB 0x20 /* Flushes write-back cache when entering 750 hold state. */ 751 #define CCR2_BWRT 0x40 /* Enables burst write cycles */ 752 #define CCR2_USE_SUSP 0x80 /* Enables suspend pins */ 753 754 #define CCR3 0xc3 755 #define CCR3_SMILOCK 0x01 /* SMM register lock */ 756 #define CCR3_NMI 0x02 /* Enables NMI during SMM */ 757 #define CCR3_LINBRST 0x04 /* Linear address burst cycles */ 758 #define CCR3_SMMMODE 0x08 /* SMM Mode */ 759 #define CCR3_MAPEN0 0x10 /* Enables Map0 */ 760 #define CCR3_MAPEN1 0x20 /* Enables Map1 */ 761 #define CCR3_MAPEN2 0x40 /* Enables Map2 */ 762 #define CCR3_MAPEN3 0x80 /* Enables Map3 */ 763 764 #define CCR4 0xe8 765 #define CCR4_IOMASK 0x07 766 #define CCR4_MEM 0x08 /* Enables momory bypassing */ 767 #define CCR4_DTE 0x10 /* Enables directory table entry cache */ 768 #define CCR4_FASTFPE 0x20 /* Fast FPU exception */ 769 #define CCR4_CPUID 0x80 /* Enables CPUID instruction */ 770 771 #define CCR5 0xe9 772 #define CCR5_WT_ALLOC 0x01 /* Write-through allocate */ 773 #define CCR5_SLOP 0x02 /* LOOP instruction slowed down */ 774 #define CCR5_LBR1 0x10 /* Local bus region 1 */ 775 #define CCR5_ARREN 0x20 /* Enables ARR region */ 776 777 #define CCR6 0xea 778 779 #define CCR7 0xeb 780 781 /* Performance Control Register (5x86 only). */ 782 #define PCR0 0x20 783 #define PCR0_RSTK 0x01 /* Enables return stack */ 784 #define PCR0_BTB 0x02 /* Enables branch target buffer */ 785 #define PCR0_LOOP 0x04 /* Enables loop */ 786 #define PCR0_AIS 0x08 /* Enables all instrcutions stalled to 787 serialize pipe. */ 788 #define PCR0_MLR 0x10 /* Enables reordering of misaligned loads */ 789 #define PCR0_BTBRT 0x40 /* Enables BTB test register. */ 790 #define PCR0_LSSER 0x80 /* Disable reorder */ 791 792 /* Device Identification Registers */ 793 #define DIR0 0xfe 794 #define DIR1 0xff 795 796 /* 797 * Machine Check register constants. 798 */ 799 #define MCG_CAP_COUNT 0x000000ff 800 #define MCG_CAP_CTL_P 0x00000100 801 #define MCG_CAP_EXT_P 0x00000200 802 #define MCG_CAP_CMCI_P 0x00000400 803 #define MCG_CAP_TES_P 0x00000800 804 #define MCG_CAP_EXT_CNT 0x00ff0000 805 #define MCG_CAP_SER_P 0x01000000 806 #define MCG_STATUS_RIPV 0x00000001 807 #define MCG_STATUS_EIPV 0x00000002 808 #define MCG_STATUS_MCIP 0x00000004 809 #define MCG_CTL_ENABLE 0xffffffffffffffff 810 #define MCG_CTL_DISABLE 0x0000000000000000 811 #define MSR_MC_CTL(x) (MSR_MC0_CTL + (x) * 4) 812 #define MSR_MC_STATUS(x) (MSR_MC0_STATUS + (x) * 4) 813 #define MSR_MC_ADDR(x) (MSR_MC0_ADDR + (x) * 4) 814 #define MSR_MC_MISC(x) (MSR_MC0_MISC + (x) * 4) 815 #define MSR_MC_CTL2(x) (MSR_MC0_CTL2 + (x)) /* If MCG_CAP_CMCI_P */ 816 #define MC_STATUS_MCA_ERROR 0x000000000000ffff 817 #define MC_STATUS_MODEL_ERROR 0x00000000ffff0000 818 #define MC_STATUS_OTHER_INFO 0x01ffffff00000000 819 #define MC_STATUS_COR_COUNT 0x001fffc000000000 /* If MCG_CAP_CMCI_P */ 820 #define MC_STATUS_TES_STATUS 0x0060000000000000 /* If MCG_CAP_TES_P */ 821 #define MC_STATUS_AR 0x0080000000000000 /* If MCG_CAP_TES_P */ 822 #define MC_STATUS_S 0x0100000000000000 /* If MCG_CAP_TES_P */ 823 #define MC_STATUS_PCC 0x0200000000000000 824 #define MC_STATUS_ADDRV 0x0400000000000000 825 #define MC_STATUS_MISCV 0x0800000000000000 826 #define MC_STATUS_EN 0x1000000000000000 827 #define MC_STATUS_UC 0x2000000000000000 828 #define MC_STATUS_OVER 0x4000000000000000 829 #define MC_STATUS_VAL 0x8000000000000000 830 #define MC_MISC_RA_LSB 0x000000000000003f /* If MCG_CAP_SER_P */ 831 #define MC_MISC_ADDRESS_MODE 0x00000000000001c0 /* If MCG_CAP_SER_P */ 832 #define MC_CTL2_THRESHOLD 0x0000000000007fff 833 #define MC_CTL2_CMCI_EN 0x0000000040000000 834 #define MC_AMDNB_BANK 4 835 #define MC_MISC_AMD_VAL 0x8000000000000000 /* Counter presence valid */ 836 #define MC_MISC_AMD_CNTP 0x4000000000000000 /* Counter present */ 837 #define MC_MISC_AMD_LOCK 0x2000000000000000 /* Register locked */ 838 #define MC_MISC_AMD_INTP 0x1000000000000000 /* Int. type can generate interrupts */ 839 #define MC_MISC_AMD_LVT_MASK 0x00f0000000000000 /* Extended LVT offset */ 840 #define MC_MISC_AMD_LVT_SHIFT 52 841 #define MC_MISC_AMD_CNTEN 0x0008000000000000 /* Counter enabled */ 842 #define MC_MISC_AMD_INT_MASK 0x0006000000000000 /* Interrupt type */ 843 #define MC_MISC_AMD_INT_LVT 0x0002000000000000 /* Interrupt via Extended LVT */ 844 #define MC_MISC_AMD_INT_SMI 0x0004000000000000 /* SMI */ 845 #define MC_MISC_AMD_OVERFLOW 0x0001000000000000 /* Counter overflow */ 846 #define MC_MISC_AMD_CNT_MASK 0x00000fff00000000 /* Counter value */ 847 #define MC_MISC_AMD_CNT_SHIFT 32 848 #define MC_MISC_AMD_CNT_MAX 0xfff 849 #define MC_MISC_AMD_PTR_MASK 0x00000000ff000000 /* Pointer to additional registers */ 850 #define MC_MISC_AMD_PTR_SHIFT 24 851 852 /* 853 * The following four 3-byte registers control the non-cacheable regions. 854 * These registers must be written as three separate bytes. 855 * 856 * NCRx+0: A31-A24 of starting address 857 * NCRx+1: A23-A16 of starting address 858 * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx. 859 * 860 * The non-cacheable region's starting address must be aligned to the 861 * size indicated by the NCR_SIZE_xx field. 862 */ 863 #define NCR1 0xc4 864 #define NCR2 0xc7 865 #define NCR3 0xca 866 #define NCR4 0xcd 867 868 #define NCR_SIZE_0K 0 869 #define NCR_SIZE_4K 1 870 #define NCR_SIZE_8K 2 871 #define NCR_SIZE_16K 3 872 #define NCR_SIZE_32K 4 873 #define NCR_SIZE_64K 5 874 #define NCR_SIZE_128K 6 875 #define NCR_SIZE_256K 7 876 #define NCR_SIZE_512K 8 877 #define NCR_SIZE_1M 9 878 #define NCR_SIZE_2M 10 879 #define NCR_SIZE_4M 11 880 #define NCR_SIZE_8M 12 881 #define NCR_SIZE_16M 13 882 #define NCR_SIZE_32M 14 883 #define NCR_SIZE_4G 15 884 885 /* 886 * The address region registers are used to specify the location and 887 * size for the eight address regions. 888 * 889 * ARRx + 0: A31-A24 of start address 890 * ARRx + 1: A23-A16 of start address 891 * ARRx + 2: A15-A12 of start address | ARR_SIZE_xx 892 */ 893 #define ARR0 0xc4 894 #define ARR1 0xc7 895 #define ARR2 0xca 896 #define ARR3 0xcd 897 #define ARR4 0xd0 898 #define ARR5 0xd3 899 #define ARR6 0xd6 900 #define ARR7 0xd9 901 902 #define ARR_SIZE_0K 0 903 #define ARR_SIZE_4K 1 904 #define ARR_SIZE_8K 2 905 #define ARR_SIZE_16K 3 906 #define ARR_SIZE_32K 4 907 #define ARR_SIZE_64K 5 908 #define ARR_SIZE_128K 6 909 #define ARR_SIZE_256K 7 910 #define ARR_SIZE_512K 8 911 #define ARR_SIZE_1M 9 912 #define ARR_SIZE_2M 10 913 #define ARR_SIZE_4M 11 914 #define ARR_SIZE_8M 12 915 #define ARR_SIZE_16M 13 916 #define ARR_SIZE_32M 14 917 #define ARR_SIZE_4G 15 918 919 /* 920 * The region control registers specify the attributes associated with 921 * the ARRx addres regions. 922 */ 923 #define RCR0 0xdc 924 #define RCR1 0xdd 925 #define RCR2 0xde 926 #define RCR3 0xdf 927 #define RCR4 0xe0 928 #define RCR5 0xe1 929 #define RCR6 0xe2 930 #define RCR7 0xe3 931 932 #define RCR_RCD 0x01 /* Disables caching for ARRx (x = 0-6). */ 933 #define RCR_RCE 0x01 /* Enables caching for ARR7. */ 934 #define RCR_WWO 0x02 /* Weak write ordering. */ 935 #define RCR_WL 0x04 /* Weak locking. */ 936 #define RCR_WG 0x08 /* Write gathering. */ 937 #define RCR_WT 0x10 /* Write-through. */ 938 #define RCR_NLB 0x20 /* LBA# pin is not asserted. */ 939 940 /* AMD Write Allocate Top-Of-Memory and Control Register */ 941 #define AMD_WT_ALLOC_TME 0x40000 /* top-of-memory enable */ 942 #define AMD_WT_ALLOC_PRE 0x20000 /* programmable range enable */ 943 #define AMD_WT_ALLOC_FRE 0x10000 /* fixed (A0000-FFFFF) range enable */ 944 945 /* AMD64 MSR's */ 946 #define MSR_EFER 0xc0000080 /* extended features */ 947 #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target/cs/ss */ 948 #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target rip */ 949 #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target rip */ 950 #define MSR_SF_MASK 0xc0000084 /* syscall flags mask */ 951 #define MSR_FSBASE 0xc0000100 /* base address of the %fs "segment" */ 952 #define MSR_GSBASE 0xc0000101 /* base address of the %gs "segment" */ 953 #define MSR_KGSBASE 0xc0000102 /* base address of the kernel %gs */ 954 #define MSR_PERFEVSEL0 0xc0010000 955 #define MSR_PERFEVSEL1 0xc0010001 956 #define MSR_PERFEVSEL2 0xc0010002 957 #define MSR_PERFEVSEL3 0xc0010003 958 #define MSR_K7_PERFCTR0 0xc0010004 959 #define MSR_K7_PERFCTR1 0xc0010005 960 #define MSR_K7_PERFCTR2 0xc0010006 961 #define MSR_K7_PERFCTR3 0xc0010007 962 #define MSR_SYSCFG 0xc0010010 963 #define MSR_HWCR 0xc0010015 964 #define MSR_IORRBASE0 0xc0010016 965 #define MSR_IORRMASK0 0xc0010017 966 #define MSR_IORRBASE1 0xc0010018 967 #define MSR_IORRMASK1 0xc0010019 968 #define MSR_TOP_MEM 0xc001001a /* boundary for ram below 4G */ 969 #define MSR_TOP_MEM2 0xc001001d /* boundary for ram above 4G */ 970 #define MSR_NB_CFG1 0xc001001f /* NB configuration 1 */ 971 #define MSR_P_STATE_LIMIT 0xc0010061 /* P-state Current Limit Register */ 972 #define MSR_P_STATE_CONTROL 0xc0010062 /* P-state Control Register */ 973 #define MSR_P_STATE_STATUS 0xc0010063 /* P-state Status Register */ 974 #define MSR_P_STATE_CONFIG(n) (0xc0010064 + (n)) /* P-state Config */ 975 #define MSR_SMM_ADDR 0xc0010112 /* SMM TSEG base address */ 976 #define MSR_SMM_MASK 0xc0010113 /* SMM TSEG address mask */ 977 #define MSR_EXTFEATURES 0xc0011005 /* Extended CPUID Features override */ 978 #define MSR_IC_CFG 0xc0011021 /* Instruction Cache Configuration */ 979 #define MSR_K8_UCODE_UPDATE 0xc0010020 /* update microcode */ 980 #define MSR_MC0_CTL_MASK 0xc0010044 981 #define MSR_VM_CR 0xc0010114 /* SVM: feature control */ 982 #define MSR_VM_HSAVE_PA 0xc0010117 /* SVM: host save area address */ 983 984 /* MSR_VM_CR related */ 985 #define VM_CR_SVMDIS 0x10 /* SVM: disabled by BIOS */ 986 987 /* VIA ACE crypto featureset: for via_feature_rng */ 988 #define VIA_HAS_RNG 1 /* cpu has RNG */ 989 990 /* VIA ACE crypto featureset: for via_feature_xcrypt */ 991 #define VIA_HAS_AES 1 /* cpu has AES */ 992 #define VIA_HAS_SHA 2 /* cpu has SHA1 & SHA256 */ 993 #define VIA_HAS_MM 4 /* cpu has RSA instructions */ 994 #define VIA_HAS_AESCTR 8 /* cpu has AES-CTR instructions */ 995 996 /* Centaur Extended Feature flags */ 997 #define VIA_CPUID_HAS_RNG 0x000004 998 #define VIA_CPUID_DO_RNG 0x000008 999 #define VIA_CPUID_HAS_ACE 0x000040 1000 #define VIA_CPUID_DO_ACE 0x000080 1001 #define VIA_CPUID_HAS_ACE2 0x000100 1002 #define VIA_CPUID_DO_ACE2 0x000200 1003 #define VIA_CPUID_HAS_PHE 0x000400 1004 #define VIA_CPUID_DO_PHE 0x000800 1005 #define VIA_CPUID_HAS_PMM 0x001000 1006 #define VIA_CPUID_DO_PMM 0x002000 1007 1008 /* VIA ACE xcrypt-* instruction context control options */ 1009 #define VIA_CRYPT_CWLO_ROUND_M 0x0000000f 1010 #define VIA_CRYPT_CWLO_ALG_M 0x00000070 1011 #define VIA_CRYPT_CWLO_ALG_AES 0x00000000 1012 #define VIA_CRYPT_CWLO_KEYGEN_M 0x00000080 1013 #define VIA_CRYPT_CWLO_KEYGEN_HW 0x00000000 1014 #define VIA_CRYPT_CWLO_KEYGEN_SW 0x00000080 1015 #define VIA_CRYPT_CWLO_NORMAL 0x00000000 1016 #define VIA_CRYPT_CWLO_INTERMEDIATE 0x00000100 1017 #define VIA_CRYPT_CWLO_ENCRYPT 0x00000000 1018 #define VIA_CRYPT_CWLO_DECRYPT 0x00000200 1019 #define VIA_CRYPT_CWLO_KEY128 0x0000000a /* 128bit, 10 rds */ 1020 #define VIA_CRYPT_CWLO_KEY192 0x0000040c /* 192bit, 12 rds */ 1021 #define VIA_CRYPT_CWLO_KEY256 0x0000080e /* 256bit, 15 rds */ 1022 1023 #endif /* !_MACHINE_SPECIALREG_H_ */ 1024