12c7879eaSTijl Coosemans /*- 251369649SPedro F. Giffuni * SPDX-License-Identifier: BSD-3-Clause 351369649SPedro F. Giffuni * 42c7879eaSTijl Coosemans * Copyright (c) 1991 The Regents of the University of California. 52c7879eaSTijl Coosemans * All rights reserved. 62c7879eaSTijl Coosemans * 72c7879eaSTijl Coosemans * Redistribution and use in source and binary forms, with or without 82c7879eaSTijl Coosemans * modification, are permitted provided that the following conditions 92c7879eaSTijl Coosemans * are met: 102c7879eaSTijl Coosemans * 1. Redistributions of source code must retain the above copyright 112c7879eaSTijl Coosemans * notice, this list of conditions and the following disclaimer. 122c7879eaSTijl Coosemans * 2. Redistributions in binary form must reproduce the above copyright 132c7879eaSTijl Coosemans * notice, this list of conditions and the following disclaimer in the 142c7879eaSTijl Coosemans * documentation and/or other materials provided with the distribution. 15fbbd9655SWarner Losh * 3. Neither the name of the University nor the names of its contributors 162c7879eaSTijl Coosemans * may be used to endorse or promote products derived from this software 172c7879eaSTijl Coosemans * without specific prior written permission. 182c7879eaSTijl Coosemans * 192c7879eaSTijl Coosemans * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 202c7879eaSTijl Coosemans * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 212c7879eaSTijl Coosemans * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 222c7879eaSTijl Coosemans * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 232c7879eaSTijl Coosemans * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 242c7879eaSTijl Coosemans * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 252c7879eaSTijl Coosemans * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 262c7879eaSTijl Coosemans * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 272c7879eaSTijl Coosemans * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 282c7879eaSTijl Coosemans * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 292c7879eaSTijl Coosemans * SUCH DAMAGE. 302c7879eaSTijl Coosemans * 312c7879eaSTijl Coosemans * from: @(#)specialreg.h 7.1 (Berkeley) 5/9/91 322c7879eaSTijl Coosemans * $FreeBSD$ 332c7879eaSTijl Coosemans */ 342c7879eaSTijl Coosemans 352c7879eaSTijl Coosemans #ifndef _MACHINE_SPECIALREG_H_ 362c7879eaSTijl Coosemans #define _MACHINE_SPECIALREG_H_ 372c7879eaSTijl Coosemans 382c7879eaSTijl Coosemans /* 392c7879eaSTijl Coosemans * Bits in 386 special registers: 402c7879eaSTijl Coosemans */ 412c7879eaSTijl Coosemans #define CR0_PE 0x00000001 /* Protected mode Enable */ 422c7879eaSTijl Coosemans #define CR0_MP 0x00000002 /* "Math" (fpu) Present */ 432c7879eaSTijl Coosemans #define CR0_EM 0x00000004 /* EMulate FPU instructions. (trap ESC only) */ 442c7879eaSTijl Coosemans #define CR0_TS 0x00000008 /* Task Switched (if MP, trap ESC and WAIT) */ 452c7879eaSTijl Coosemans #define CR0_PG 0x80000000 /* PaGing enable */ 462c7879eaSTijl Coosemans 472c7879eaSTijl Coosemans /* 482c7879eaSTijl Coosemans * Bits in 486 special registers: 492c7879eaSTijl Coosemans */ 502c7879eaSTijl Coosemans #define CR0_NE 0x00000020 /* Numeric Error enable (EX16 vs IRQ13) */ 512c7879eaSTijl Coosemans #define CR0_WP 0x00010000 /* Write Protect (honor page protect in 522c7879eaSTijl Coosemans all modes) */ 532c7879eaSTijl Coosemans #define CR0_AM 0x00040000 /* Alignment Mask (set to enable AC flag) */ 542c7879eaSTijl Coosemans #define CR0_NW 0x20000000 /* Not Write-through */ 552c7879eaSTijl Coosemans #define CR0_CD 0x40000000 /* Cache Disable */ 562c7879eaSTijl Coosemans 572773649dSKonstantin Belousov #define CR3_PCID_SAVE 0x8000000000000000 58a546448bSKonstantin Belousov #define CR3_PCID_MASK 0xfff 592773649dSKonstantin Belousov 602c7879eaSTijl Coosemans /* 612c7879eaSTijl Coosemans * Bits in PPro special registers 622c7879eaSTijl Coosemans */ 632c7879eaSTijl Coosemans #define CR4_VME 0x00000001 /* Virtual 8086 mode extensions */ 642c7879eaSTijl Coosemans #define CR4_PVI 0x00000002 /* Protected-mode virtual interrupts */ 652c7879eaSTijl Coosemans #define CR4_TSD 0x00000004 /* Time stamp disable */ 662c7879eaSTijl Coosemans #define CR4_DE 0x00000008 /* Debugging extensions */ 672c7879eaSTijl Coosemans #define CR4_PSE 0x00000010 /* Page size extensions */ 682c7879eaSTijl Coosemans #define CR4_PAE 0x00000020 /* Physical address extension */ 692c7879eaSTijl Coosemans #define CR4_MCE 0x00000040 /* Machine check enable */ 702c7879eaSTijl Coosemans #define CR4_PGE 0x00000080 /* Page global enable */ 712c7879eaSTijl Coosemans #define CR4_PCE 0x00000100 /* Performance monitoring counter enable */ 722c7879eaSTijl Coosemans #define CR4_FXSR 0x00000200 /* Fast FPU save/restore used by OS */ 732c7879eaSTijl Coosemans #define CR4_XMM 0x00000400 /* enable SIMD/MMX2 to use except 16 */ 74bf70b875SNeel Natu #define CR4_VMXE 0x00002000 /* enable VMX operation (Intel-specific) */ 752773649dSKonstantin Belousov #define CR4_FSGSBASE 0x00010000 /* Enable FS/GS BASE accessing instructions */ 762773649dSKonstantin Belousov #define CR4_PCIDE 0x00020000 /* Enable Context ID */ 772c7879eaSTijl Coosemans #define CR4_XSAVE 0x00040000 /* XSETBV/XGETBV */ 782773649dSKonstantin Belousov #define CR4_SMEP 0x00100000 /* Supervisor-Mode Execution Prevention */ 79da457ed9SKonstantin Belousov #define CR4_SMAP 0x00200000 /* Supervisor-Mode Access Prevention */ 802c7879eaSTijl Coosemans 812c7879eaSTijl Coosemans /* 822c7879eaSTijl Coosemans * Bits in AMD64 special registers. EFER is 64 bits wide. 832c7879eaSTijl Coosemans */ 842c7879eaSTijl Coosemans #define EFER_SCE 0x000000001 /* System Call Extensions (R/W) */ 852c7879eaSTijl Coosemans #define EFER_LME 0x000000100 /* Long mode enable (R/W) */ 862c7879eaSTijl Coosemans #define EFER_LMA 0x000000400 /* Long mode active (R) */ 872c7879eaSTijl Coosemans #define EFER_NXE 0x000000800 /* PTE No-Execute bit enable (R/W) */ 88e011dc96SNeel Natu #define EFER_SVM 0x000001000 /* SVM enable bit for AMD, reserved for Intel */ 89712bd51aSNeel Natu #define EFER_LMSLE 0x000002000 /* Long Mode Segment Limit Enable */ 90712bd51aSNeel Natu #define EFER_FFXSR 0x000004000 /* Fast FXSAVE/FSRSTOR */ 91712bd51aSNeel Natu #define EFER_TCE 0x000008000 /* Translation Cache Extension */ 922c7879eaSTijl Coosemans 932c7879eaSTijl Coosemans /* 942c7879eaSTijl Coosemans * Intel Extended Features registers 952c7879eaSTijl Coosemans */ 962c7879eaSTijl Coosemans #define XCR0 0 /* XFEATURE_ENABLED_MASK register */ 972c7879eaSTijl Coosemans 982c7879eaSTijl Coosemans #define XFEATURE_ENABLED_X87 0x00000001 992c7879eaSTijl Coosemans #define XFEATURE_ENABLED_SSE 0x00000002 100355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_YMM_HI128 0x00000004 101355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_AVX XFEATURE_ENABLED_YMM_HI128 102355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_BNDREGS 0x00000008 103355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_BNDCSR 0x00000010 104355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_OPMASK 0x00000020 105355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_ZMM_HI256 0x00000040 106355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_HI16_ZMM 0x00000080 1072c7879eaSTijl Coosemans 1082c7879eaSTijl Coosemans #define XFEATURE_AVX \ 1092c7879eaSTijl Coosemans (XFEATURE_ENABLED_X87 | XFEATURE_ENABLED_SSE | XFEATURE_ENABLED_AVX) 110355d8a2fSJohn Baldwin #define XFEATURE_AVX512 \ 111355d8a2fSJohn Baldwin (XFEATURE_ENABLED_OPMASK | XFEATURE_ENABLED_ZMM_HI256 | \ 112355d8a2fSJohn Baldwin XFEATURE_ENABLED_HI16_ZMM) 113355d8a2fSJohn Baldwin #define XFEATURE_MPX \ 114355d8a2fSJohn Baldwin (XFEATURE_ENABLED_BNDREGS | XFEATURE_ENABLED_BNDCSR) 1152c7879eaSTijl Coosemans 1162c7879eaSTijl Coosemans /* 1172c7879eaSTijl Coosemans * CPUID instruction features register 1182c7879eaSTijl Coosemans */ 1192c7879eaSTijl Coosemans #define CPUID_FPU 0x00000001 1202c7879eaSTijl Coosemans #define CPUID_VME 0x00000002 1212c7879eaSTijl Coosemans #define CPUID_DE 0x00000004 1222c7879eaSTijl Coosemans #define CPUID_PSE 0x00000008 1232c7879eaSTijl Coosemans #define CPUID_TSC 0x00000010 1242c7879eaSTijl Coosemans #define CPUID_MSR 0x00000020 1252c7879eaSTijl Coosemans #define CPUID_PAE 0x00000040 1262c7879eaSTijl Coosemans #define CPUID_MCE 0x00000080 1272c7879eaSTijl Coosemans #define CPUID_CX8 0x00000100 1282c7879eaSTijl Coosemans #define CPUID_APIC 0x00000200 1292c7879eaSTijl Coosemans #define CPUID_B10 0x00000400 1302c7879eaSTijl Coosemans #define CPUID_SEP 0x00000800 1312c7879eaSTijl Coosemans #define CPUID_MTRR 0x00001000 1322c7879eaSTijl Coosemans #define CPUID_PGE 0x00002000 1332c7879eaSTijl Coosemans #define CPUID_MCA 0x00004000 1342c7879eaSTijl Coosemans #define CPUID_CMOV 0x00008000 1352c7879eaSTijl Coosemans #define CPUID_PAT 0x00010000 1362c7879eaSTijl Coosemans #define CPUID_PSE36 0x00020000 1372c7879eaSTijl Coosemans #define CPUID_PSN 0x00040000 1382c7879eaSTijl Coosemans #define CPUID_CLFSH 0x00080000 1392c7879eaSTijl Coosemans #define CPUID_B20 0x00100000 1402c7879eaSTijl Coosemans #define CPUID_DS 0x00200000 1412c7879eaSTijl Coosemans #define CPUID_ACPI 0x00400000 1422c7879eaSTijl Coosemans #define CPUID_MMX 0x00800000 1432c7879eaSTijl Coosemans #define CPUID_FXSR 0x01000000 1442c7879eaSTijl Coosemans #define CPUID_SSE 0x02000000 1452c7879eaSTijl Coosemans #define CPUID_XMM 0x02000000 1462c7879eaSTijl Coosemans #define CPUID_SSE2 0x04000000 1472c7879eaSTijl Coosemans #define CPUID_SS 0x08000000 1482c7879eaSTijl Coosemans #define CPUID_HTT 0x10000000 1492c7879eaSTijl Coosemans #define CPUID_TM 0x20000000 1502c7879eaSTijl Coosemans #define CPUID_IA64 0x40000000 1512c7879eaSTijl Coosemans #define CPUID_PBE 0x80000000 1522c7879eaSTijl Coosemans 1532c7879eaSTijl Coosemans #define CPUID2_SSE3 0x00000001 1542c7879eaSTijl Coosemans #define CPUID2_PCLMULQDQ 0x00000002 1552c7879eaSTijl Coosemans #define CPUID2_DTES64 0x00000004 1562c7879eaSTijl Coosemans #define CPUID2_MON 0x00000008 1572c7879eaSTijl Coosemans #define CPUID2_DS_CPL 0x00000010 1582c7879eaSTijl Coosemans #define CPUID2_VMX 0x00000020 1592c7879eaSTijl Coosemans #define CPUID2_SMX 0x00000040 1602c7879eaSTijl Coosemans #define CPUID2_EST 0x00000080 1612c7879eaSTijl Coosemans #define CPUID2_TM2 0x00000100 1622c7879eaSTijl Coosemans #define CPUID2_SSSE3 0x00000200 1632c7879eaSTijl Coosemans #define CPUID2_CNXTID 0x00000400 164e31b1dc8SSean Bruno #define CPUID2_SDBG 0x00000800 1652c7879eaSTijl Coosemans #define CPUID2_FMA 0x00001000 1662c7879eaSTijl Coosemans #define CPUID2_CX16 0x00002000 1672c7879eaSTijl Coosemans #define CPUID2_XTPR 0x00004000 1682c7879eaSTijl Coosemans #define CPUID2_PDCM 0x00008000 1692c7879eaSTijl Coosemans #define CPUID2_PCID 0x00020000 1702c7879eaSTijl Coosemans #define CPUID2_DCA 0x00040000 1712c7879eaSTijl Coosemans #define CPUID2_SSE41 0x00080000 1722c7879eaSTijl Coosemans #define CPUID2_SSE42 0x00100000 1732c7879eaSTijl Coosemans #define CPUID2_X2APIC 0x00200000 1742c7879eaSTijl Coosemans #define CPUID2_MOVBE 0x00400000 1752c7879eaSTijl Coosemans #define CPUID2_POPCNT 0x00800000 1762c7879eaSTijl Coosemans #define CPUID2_TSCDLT 0x01000000 1772c7879eaSTijl Coosemans #define CPUID2_AESNI 0x02000000 1782c7879eaSTijl Coosemans #define CPUID2_XSAVE 0x04000000 1792c7879eaSTijl Coosemans #define CPUID2_OSXSAVE 0x08000000 1802c7879eaSTijl Coosemans #define CPUID2_AVX 0x10000000 1812c7879eaSTijl Coosemans #define CPUID2_F16C 0x20000000 182bcd60681SJohn Baldwin #define CPUID2_RDRAND 0x40000000 1832c7879eaSTijl Coosemans #define CPUID2_HV 0x80000000 1842c7879eaSTijl Coosemans 1852c7879eaSTijl Coosemans /* 1862c7879eaSTijl Coosemans * Important bits in the Thermal and Power Management flags 1872c7879eaSTijl Coosemans * CPUID.6 EAX and ECX. 1882c7879eaSTijl Coosemans */ 1892c7879eaSTijl Coosemans #define CPUTPM1_SENSOR 0x00000001 1902c7879eaSTijl Coosemans #define CPUTPM1_TURBO 0x00000002 1912c7879eaSTijl Coosemans #define CPUTPM1_ARAT 0x00000004 1922c7879eaSTijl Coosemans #define CPUTPM2_EFFREQ 0x00000001 1932c7879eaSTijl Coosemans 1943b418d1bSRuslan Bukin /* Intel Processor Trace CPUID. */ 1953b418d1bSRuslan Bukin 1963b418d1bSRuslan Bukin /* Leaf 0 ebx. */ 1973b418d1bSRuslan Bukin #define CPUPT_CR3 (1 << 0) /* CR3 Filtering Support */ 1983b418d1bSRuslan Bukin #define CPUPT_PSB (1 << 1) /* Configurable PSB and Cycle-Accurate Mode Supported */ 1993b418d1bSRuslan Bukin #define CPUPT_IPF (1 << 2) /* IP Filtering and TraceStop supported */ 2003b418d1bSRuslan Bukin #define CPUPT_MTC (1 << 3) /* MTC Supported */ 2013b418d1bSRuslan Bukin #define CPUPT_PRW (1 << 4) /* PTWRITE Supported */ 2023b418d1bSRuslan Bukin #define CPUPT_PWR (1 << 5) /* Power Event Trace Supported */ 2033b418d1bSRuslan Bukin 2043b418d1bSRuslan Bukin /* Leaf 0 ecx. */ 2053b418d1bSRuslan Bukin #define CPUPT_TOPA (1 << 0) /* ToPA Output Supported */ 2063b418d1bSRuslan Bukin #define CPUPT_TOPA_MULTI (1 << 1) /* ToPA Tables Allow Multiple Output Entries */ 2073b418d1bSRuslan Bukin #define CPUPT_SINGLE (1 << 2) /* Single-Range Output Supported */ 2083b418d1bSRuslan Bukin #define CPUPT_TT_OUT (1 << 3) /* Output to Trace Transport Subsystem Supported */ 2093b418d1bSRuslan Bukin #define CPUPT_LINEAR_IP (1 << 31) /* IP Payloads are Linear IP, otherwise IP is effective */ 2103b418d1bSRuslan Bukin 2113b418d1bSRuslan Bukin /* Leaf 1 eax. */ 2123b418d1bSRuslan Bukin #define CPUPT_NADDR_S 0 /* Number of Address Ranges */ 2133b418d1bSRuslan Bukin #define CPUPT_NADDR_M (0x7 << CPUPT_NADDR_S) 2143b418d1bSRuslan Bukin #define CPUPT_MTC_BITMAP_S 16 /* Bitmap of supported MTC Period Encodings */ 2153b418d1bSRuslan Bukin #define CPUPT_MTC_BITMAP_M (0xffff << CPUPT_MTC_BITMAP_S) 2163b418d1bSRuslan Bukin 2173b418d1bSRuslan Bukin /* Leaf 1 ebx. */ 2183b418d1bSRuslan Bukin #define CPUPT_CT_BITMAP_S 0 /* Bitmap of supported Cycle Threshold values */ 2193b418d1bSRuslan Bukin #define CPUPT_CT_BITMAP_M (0xffff << CPUPT_CT_BITMAP_S) 2203b418d1bSRuslan Bukin #define CPUPT_PFE_BITMAP_S 16 /* Bitmap of supported Configurable PSB Frequency encoding */ 2213b418d1bSRuslan Bukin #define CPUPT_PFE_BITMAP_M (0xffff << CPUPT_PFE_BITMAP_S) 2223b418d1bSRuslan Bukin 2232c7879eaSTijl Coosemans /* 2242c7879eaSTijl Coosemans * Important bits in the AMD extended cpuid flags 2252c7879eaSTijl Coosemans */ 2262c7879eaSTijl Coosemans #define AMDID_SYSCALL 0x00000800 2272c7879eaSTijl Coosemans #define AMDID_MP 0x00080000 2282c7879eaSTijl Coosemans #define AMDID_NX 0x00100000 2292c7879eaSTijl Coosemans #define AMDID_EXT_MMX 0x00400000 230712bd51aSNeel Natu #define AMDID_FFXSR 0x02000000 2312c7879eaSTijl Coosemans #define AMDID_PAGE1GB 0x04000000 2322c7879eaSTijl Coosemans #define AMDID_RDTSCP 0x08000000 2332c7879eaSTijl Coosemans #define AMDID_LM 0x20000000 2342c7879eaSTijl Coosemans #define AMDID_EXT_3DNOW 0x40000000 2352c7879eaSTijl Coosemans #define AMDID_3DNOW 0x80000000 2362c7879eaSTijl Coosemans 2372c7879eaSTijl Coosemans #define AMDID2_LAHF 0x00000001 2382c7879eaSTijl Coosemans #define AMDID2_CMP 0x00000002 2392c7879eaSTijl Coosemans #define AMDID2_SVM 0x00000004 2402c7879eaSTijl Coosemans #define AMDID2_EXT_APIC 0x00000008 2412c7879eaSTijl Coosemans #define AMDID2_CR8 0x00000010 2422c7879eaSTijl Coosemans #define AMDID2_ABM 0x00000020 2432c7879eaSTijl Coosemans #define AMDID2_SSE4A 0x00000040 2442c7879eaSTijl Coosemans #define AMDID2_MAS 0x00000080 2452c7879eaSTijl Coosemans #define AMDID2_PREFETCH 0x00000100 2462c7879eaSTijl Coosemans #define AMDID2_OSVW 0x00000200 2472c7879eaSTijl Coosemans #define AMDID2_IBS 0x00000400 2482c7879eaSTijl Coosemans #define AMDID2_XOP 0x00000800 2492c7879eaSTijl Coosemans #define AMDID2_SKINIT 0x00001000 2502c7879eaSTijl Coosemans #define AMDID2_WDT 0x00002000 2512c7879eaSTijl Coosemans #define AMDID2_LWP 0x00008000 2522c7879eaSTijl Coosemans #define AMDID2_FMA4 0x00010000 2536f8a44a5SKonstantin Belousov #define AMDID2_TCE 0x00020000 2542c7879eaSTijl Coosemans #define AMDID2_NODE_ID 0x00080000 2552c7879eaSTijl Coosemans #define AMDID2_TBM 0x00200000 2562c7879eaSTijl Coosemans #define AMDID2_TOPOLOGY 0x00400000 2576f8a44a5SKonstantin Belousov #define AMDID2_PCXC 0x00800000 2586f8a44a5SKonstantin Belousov #define AMDID2_PNXC 0x01000000 2596f8a44a5SKonstantin Belousov #define AMDID2_DBE 0x04000000 2606f8a44a5SKonstantin Belousov #define AMDID2_PTSC 0x08000000 2616f8a44a5SKonstantin Belousov #define AMDID2_PTSCEL2I 0x10000000 262264fae07SPeter Grehan #define AMDID2_MWAITX 0x20000000 2632c7879eaSTijl Coosemans 2642c7879eaSTijl Coosemans /* 2652c7879eaSTijl Coosemans * CPUID instruction 1 eax info 2662c7879eaSTijl Coosemans */ 2672c7879eaSTijl Coosemans #define CPUID_STEPPING 0x0000000f 2682c7879eaSTijl Coosemans #define CPUID_MODEL 0x000000f0 2692c7879eaSTijl Coosemans #define CPUID_FAMILY 0x00000f00 2702c7879eaSTijl Coosemans #define CPUID_EXT_MODEL 0x000f0000 2712c7879eaSTijl Coosemans #define CPUID_EXT_FAMILY 0x0ff00000 2722c7879eaSTijl Coosemans #ifdef __i386__ 2732c7879eaSTijl Coosemans #define CPUID_TO_MODEL(id) \ 2742c7879eaSTijl Coosemans ((((id) & CPUID_MODEL) >> 4) | \ 2752c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) >= 0x600) ? \ 2762c7879eaSTijl Coosemans (((id) & CPUID_EXT_MODEL) >> 12) : 0)) 2772c7879eaSTijl Coosemans #define CPUID_TO_FAMILY(id) \ 2782c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) >> 8) + \ 2792c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) == 0xf00) ? \ 2802c7879eaSTijl Coosemans (((id) & CPUID_EXT_FAMILY) >> 20) : 0)) 2812c7879eaSTijl Coosemans #else 2822c7879eaSTijl Coosemans #define CPUID_TO_MODEL(id) \ 2832c7879eaSTijl Coosemans ((((id) & CPUID_MODEL) >> 4) | \ 2842c7879eaSTijl Coosemans (((id) & CPUID_EXT_MODEL) >> 12)) 2852c7879eaSTijl Coosemans #define CPUID_TO_FAMILY(id) \ 2862c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) >> 8) + \ 2872c7879eaSTijl Coosemans (((id) & CPUID_EXT_FAMILY) >> 20)) 2882c7879eaSTijl Coosemans #endif 2892c7879eaSTijl Coosemans 2902c7879eaSTijl Coosemans /* 2912c7879eaSTijl Coosemans * CPUID instruction 1 ebx info 2922c7879eaSTijl Coosemans */ 2932c7879eaSTijl Coosemans #define CPUID_BRAND_INDEX 0x000000ff 2942c7879eaSTijl Coosemans #define CPUID_CLFUSH_SIZE 0x0000ff00 2952c7879eaSTijl Coosemans #define CPUID_HTT_CORES 0x00ff0000 2962c7879eaSTijl Coosemans #define CPUID_LOCAL_APIC_ID 0xff000000 2972c7879eaSTijl Coosemans 2982c7879eaSTijl Coosemans /* 299a69e8d60SAndriy Gapon * CPUID instruction 5 info 300a69e8d60SAndriy Gapon */ 301a69e8d60SAndriy Gapon #define CPUID5_MON_MIN_SIZE 0x0000ffff /* eax */ 302a69e8d60SAndriy Gapon #define CPUID5_MON_MAX_SIZE 0x0000ffff /* ebx */ 303a69e8d60SAndriy Gapon #define CPUID5_MON_MWAIT_EXT 0x00000001 /* ecx */ 304a69e8d60SAndriy Gapon #define CPUID5_MWAIT_INTRBREAK 0x00000002 /* ecx */ 305a69e8d60SAndriy Gapon 306a69e8d60SAndriy Gapon /* 307a69e8d60SAndriy Gapon * MWAIT cpu power states. Lower 4 bits are sub-states. 308a69e8d60SAndriy Gapon */ 309a69e8d60SAndriy Gapon #define MWAIT_C0 0xf0 310a69e8d60SAndriy Gapon #define MWAIT_C1 0x00 311a69e8d60SAndriy Gapon #define MWAIT_C2 0x10 312a69e8d60SAndriy Gapon #define MWAIT_C3 0x20 313a69e8d60SAndriy Gapon #define MWAIT_C4 0x30 314a69e8d60SAndriy Gapon 315a69e8d60SAndriy Gapon /* 316a69e8d60SAndriy Gapon * MWAIT extensions. 317a69e8d60SAndriy Gapon */ 318a69e8d60SAndriy Gapon /* Interrupt breaks MWAIT even when masked. */ 319a69e8d60SAndriy Gapon #define MWAIT_INTRBREAK 0x00000001 320a69e8d60SAndriy Gapon 321a69e8d60SAndriy Gapon /* 3222c7879eaSTijl Coosemans * CPUID instruction 6 ecx info 3232c7879eaSTijl Coosemans */ 3242c7879eaSTijl Coosemans #define CPUID_PERF_STAT 0x00000001 3252c7879eaSTijl Coosemans #define CPUID_PERF_BIAS 0x00000008 3262c7879eaSTijl Coosemans 3272c7879eaSTijl Coosemans /* 3282c7879eaSTijl Coosemans * CPUID instruction 0xb ebx info. 3292c7879eaSTijl Coosemans */ 3302c7879eaSTijl Coosemans #define CPUID_TYPE_INVAL 0 3312c7879eaSTijl Coosemans #define CPUID_TYPE_SMT 1 3322c7879eaSTijl Coosemans #define CPUID_TYPE_CORE 2 3332c7879eaSTijl Coosemans 3342c7879eaSTijl Coosemans /* 335333d0c60SKonstantin Belousov * CPUID instruction 0xd Processor Extended State Enumeration Sub-leaf 1 336333d0c60SKonstantin Belousov */ 337333d0c60SKonstantin Belousov #define CPUID_EXTSTATE_XSAVEOPT 0x00000001 338dc7c2b07SKonstantin Belousov #define CPUID_EXTSTATE_XSAVEC 0x00000002 339dc7c2b07SKonstantin Belousov #define CPUID_EXTSTATE_XINUSE 0x00000004 340dc7c2b07SKonstantin Belousov #define CPUID_EXTSTATE_XSAVES 0x00000008 341333d0c60SKonstantin Belousov 342333d0c60SKonstantin Belousov /* 343cd8c2581SConrad Meyer * AMD extended function 8000_0007h ebx info 344cd8c2581SConrad Meyer */ 345cd8c2581SConrad Meyer #define AMDRAS_MCA_OF_RECOV 0x00000001 346cd8c2581SConrad Meyer #define AMDRAS_SUCCOR 0x00000002 347cd8c2581SConrad Meyer #define AMDRAS_HW_ASSERT 0x00000004 348cd8c2581SConrad Meyer #define AMDRAS_SCALABLE_MCA 0x00000008 349cd8c2581SConrad Meyer #define AMDRAS_PFEH_SUPPORT 0x00000010 350cd8c2581SConrad Meyer 351cd8c2581SConrad Meyer /* 3522c7879eaSTijl Coosemans * AMD extended function 8000_0007h edx info 3532c7879eaSTijl Coosemans */ 3542c7879eaSTijl Coosemans #define AMDPM_TS 0x00000001 3552c7879eaSTijl Coosemans #define AMDPM_FID 0x00000002 3562c7879eaSTijl Coosemans #define AMDPM_VID 0x00000004 3572c7879eaSTijl Coosemans #define AMDPM_TTP 0x00000008 3582c7879eaSTijl Coosemans #define AMDPM_TM 0x00000010 3592c7879eaSTijl Coosemans #define AMDPM_STC 0x00000020 3602c7879eaSTijl Coosemans #define AMDPM_100MHZ_STEPS 0x00000040 3612c7879eaSTijl Coosemans #define AMDPM_HW_PSTATE 0x00000080 3622c7879eaSTijl Coosemans #define AMDPM_TSC_INVARIANT 0x00000100 3632c7879eaSTijl Coosemans #define AMDPM_CPB 0x00000200 3642c7879eaSTijl Coosemans 3652c7879eaSTijl Coosemans /* 366194446f9SConrad Meyer * AMD extended function 8000_0008h ebx info (amd_extended_feature_extensions) 367194446f9SConrad Meyer */ 368194446f9SConrad Meyer #define AMDFEID_CLZERO 0x00000001 369194446f9SConrad Meyer #define AMDFEID_IRPERF 0x00000002 370194446f9SConrad Meyer #define AMDFEID_XSAVEERPTR 0x00000004 371194446f9SConrad Meyer 372194446f9SConrad Meyer /* 3732c7879eaSTijl Coosemans * AMD extended function 8000_0008h ecx info 3742c7879eaSTijl Coosemans */ 3752c7879eaSTijl Coosemans #define AMDID_CMP_CORES 0x000000ff 3762c7879eaSTijl Coosemans #define AMDID_COREID_SIZE 0x0000f000 3772c7879eaSTijl Coosemans #define AMDID_COREID_SIZE_SHIFT 12 3782c7879eaSTijl Coosemans 3795dfae122SRui Paulo /* 380355d8a2fSJohn Baldwin * CPUID instruction 7 Structured Extended Features, leaf 0 ebx info 3815dfae122SRui Paulo */ 3822773649dSKonstantin Belousov #define CPUID_STDEXT_FSGSBASE 0x00000001 3832773649dSKonstantin Belousov #define CPUID_STDEXT_TSC_ADJUST 0x00000002 384c5c20928SKonstantin Belousov #define CPUID_STDEXT_SGX 0x00000004 3855dfae122SRui Paulo #define CPUID_STDEXT_BMI1 0x00000008 3865dfae122SRui Paulo #define CPUID_STDEXT_HLE 0x00000010 3875dfae122SRui Paulo #define CPUID_STDEXT_AVX2 0x00000020 3886b247f85SKonstantin Belousov #define CPUID_STDEXT_FDP_EXC 0x00000040 3892773649dSKonstantin Belousov #define CPUID_STDEXT_SMEP 0x00000080 3905dfae122SRui Paulo #define CPUID_STDEXT_BMI2 0x00000100 391355d8a2fSJohn Baldwin #define CPUID_STDEXT_ERMS 0x00000200 3922773649dSKonstantin Belousov #define CPUID_STDEXT_INVPCID 0x00000400 393355d8a2fSJohn Baldwin #define CPUID_STDEXT_RTM 0x00000800 394c5c20928SKonstantin Belousov #define CPUID_STDEXT_PQM 0x00001000 395c5c20928SKonstantin Belousov #define CPUID_STDEXT_NFPUSG 0x00002000 396355d8a2fSJohn Baldwin #define CPUID_STDEXT_MPX 0x00004000 397c5c20928SKonstantin Belousov #define CPUID_STDEXT_PQE 0x00008000 398355d8a2fSJohn Baldwin #define CPUID_STDEXT_AVX512F 0x00010000 399986fd63bSConrad Meyer #define CPUID_STDEXT_AVX512DQ 0x00020000 4005dfae122SRui Paulo #define CPUID_STDEXT_RDSEED 0x00040000 4015dfae122SRui Paulo #define CPUID_STDEXT_ADX 0x00080000 4025dfae122SRui Paulo #define CPUID_STDEXT_SMAP 0x00100000 403986fd63bSConrad Meyer #define CPUID_STDEXT_AVX512IFMA 0x00200000 404986fd63bSConrad Meyer #define CPUID_STDEXT_PCOMMIT 0x00400000 405355d8a2fSJohn Baldwin #define CPUID_STDEXT_CLFLUSHOPT 0x00800000 406986fd63bSConrad Meyer #define CPUID_STDEXT_CLWB 0x01000000 407355d8a2fSJohn Baldwin #define CPUID_STDEXT_PROCTRACE 0x02000000 408355d8a2fSJohn Baldwin #define CPUID_STDEXT_AVX512PF 0x04000000 409355d8a2fSJohn Baldwin #define CPUID_STDEXT_AVX512ER 0x08000000 410355d8a2fSJohn Baldwin #define CPUID_STDEXT_AVX512CD 0x10000000 411355d8a2fSJohn Baldwin #define CPUID_STDEXT_SHA 0x20000000 412986fd63bSConrad Meyer #define CPUID_STDEXT_AVX512BW 0x40000000 4136332b148SKonstantin Belousov #define CPUID_STDEXT_AVX512VL 0x80000000 4142773649dSKonstantin Belousov 4152c7879eaSTijl Coosemans /* 416c5c20928SKonstantin Belousov * CPUID instruction 7 Structured Extended Features, leaf 0 ecx info 417c5c20928SKonstantin Belousov */ 418c5c20928SKonstantin Belousov #define CPUID_STDEXT2_PREFETCHWT1 0x00000001 419c5c20928SKonstantin Belousov #define CPUID_STDEXT2_UMIP 0x00000004 420c5c20928SKonstantin Belousov #define CPUID_STDEXT2_PKU 0x00000008 421c5c20928SKonstantin Belousov #define CPUID_STDEXT2_OSPKE 0x00000010 422c5c20928SKonstantin Belousov #define CPUID_STDEXT2_RDPID 0x00400000 423c5c20928SKonstantin Belousov #define CPUID_STDEXT2_SGXLC 0x40000000 424c5c20928SKonstantin Belousov 425c5c20928SKonstantin Belousov /* 426e8c770a6SKonstantin Belousov * CPUID instruction 7 Structured Extended Features, leaf 0 edx info 427e8c770a6SKonstantin Belousov */ 428e8c770a6SKonstantin Belousov #define CPUID_STDEXT3_IBPB 0x04000000 429e8c770a6SKonstantin Belousov #define CPUID_STDEXT3_STIBP 0x08000000 430e8c770a6SKonstantin Belousov #define CPUID_STDEXT3_ARCH_CAP 0x20000000 4319be4bbbbSKonstantin Belousov #define CPUID_STDEXT3_SSBD 0x80000000 432e8c770a6SKonstantin Belousov 433e8c770a6SKonstantin Belousov /* MSR IA32_ARCH_CAP(ABILITIES) bits */ 434e8c770a6SKonstantin Belousov #define IA32_ARCH_CAP_RDCL_NO 0x00000001 435e8c770a6SKonstantin Belousov #define IA32_ARCH_CAP_IBRS_ALL 0x00000002 4369be4bbbbSKonstantin Belousov #define IA32_ARCH_CAP_SSBD_NO 0x00000004 437e8c770a6SKonstantin Belousov 438e8c770a6SKonstantin Belousov /* 4392c7879eaSTijl Coosemans * CPUID manufacturers identifiers 4402c7879eaSTijl Coosemans */ 4412c7879eaSTijl Coosemans #define AMD_VENDOR_ID "AuthenticAMD" 4422c7879eaSTijl Coosemans #define CENTAUR_VENDOR_ID "CentaurHauls" 4432c7879eaSTijl Coosemans #define CYRIX_VENDOR_ID "CyrixInstead" 4442c7879eaSTijl Coosemans #define INTEL_VENDOR_ID "GenuineIntel" 4452c7879eaSTijl Coosemans #define NEXGEN_VENDOR_ID "NexGenDriven" 4462c7879eaSTijl Coosemans #define NSC_VENDOR_ID "Geode by NSC" 4472c7879eaSTijl Coosemans #define RISE_VENDOR_ID "RiseRiseRise" 4482c7879eaSTijl Coosemans #define SIS_VENDOR_ID "SiS SiS SiS " 4492c7879eaSTijl Coosemans #define TRANSMETA_VENDOR_ID "GenuineTMx86" 4502c7879eaSTijl Coosemans #define UMC_VENDOR_ID "UMC UMC UMC " 4512c7879eaSTijl Coosemans 4522c7879eaSTijl Coosemans /* 4532c7879eaSTijl Coosemans * Model-specific registers for the i386 family 4542c7879eaSTijl Coosemans */ 4552c7879eaSTijl Coosemans #define MSR_P5_MC_ADDR 0x000 4562c7879eaSTijl Coosemans #define MSR_P5_MC_TYPE 0x001 4572c7879eaSTijl Coosemans #define MSR_TSC 0x010 4582c7879eaSTijl Coosemans #define MSR_P5_CESR 0x011 4592c7879eaSTijl Coosemans #define MSR_P5_CTR0 0x012 4602c7879eaSTijl Coosemans #define MSR_P5_CTR1 0x013 4612c7879eaSTijl Coosemans #define MSR_IA32_PLATFORM_ID 0x017 4622c7879eaSTijl Coosemans #define MSR_APICBASE 0x01b 4632c7879eaSTijl Coosemans #define MSR_EBL_CR_POWERON 0x02a 4642c7879eaSTijl Coosemans #define MSR_TEST_CTL 0x033 465bf70b875SNeel Natu #define MSR_IA32_FEATURE_CONTROL 0x03a 466e8c770a6SKonstantin Belousov #define MSR_IA32_SPEC_CTRL 0x048 467e8c770a6SKonstantin Belousov #define MSR_IA32_PRED_CMD 0x049 4682c7879eaSTijl Coosemans #define MSR_BIOS_UPDT_TRIG 0x079 4692c7879eaSTijl Coosemans #define MSR_BBL_CR_D0 0x088 4702c7879eaSTijl Coosemans #define MSR_BBL_CR_D1 0x089 4712c7879eaSTijl Coosemans #define MSR_BBL_CR_D2 0x08a 4722c7879eaSTijl Coosemans #define MSR_BIOS_SIGN 0x08b 4732c7879eaSTijl Coosemans #define MSR_PERFCTR0 0x0c1 4742c7879eaSTijl Coosemans #define MSR_PERFCTR1 0x0c2 4755295c3e6SNeel Natu #define MSR_PLATFORM_INFO 0x0ce 4762c7879eaSTijl Coosemans #define MSR_MPERF 0x0e7 4772c7879eaSTijl Coosemans #define MSR_APERF 0x0e8 4782c7879eaSTijl Coosemans #define MSR_IA32_EXT_CONFIG 0x0ee /* Undocumented. Core Solo/Duo only */ 4792c7879eaSTijl Coosemans #define MSR_MTRRcap 0x0fe 480e8c770a6SKonstantin Belousov #define MSR_IA32_ARCH_CAP 0x10a 4812c7879eaSTijl Coosemans #define MSR_BBL_CR_ADDR 0x116 4822c7879eaSTijl Coosemans #define MSR_BBL_CR_DECC 0x118 4832c7879eaSTijl Coosemans #define MSR_BBL_CR_CTL 0x119 4842c7879eaSTijl Coosemans #define MSR_BBL_CR_TRIG 0x11a 4852c7879eaSTijl Coosemans #define MSR_BBL_CR_BUSY 0x11b 4862c7879eaSTijl Coosemans #define MSR_BBL_CR_CTL3 0x11e 4872c7879eaSTijl Coosemans #define MSR_SYSENTER_CS_MSR 0x174 4882c7879eaSTijl Coosemans #define MSR_SYSENTER_ESP_MSR 0x175 4892c7879eaSTijl Coosemans #define MSR_SYSENTER_EIP_MSR 0x176 4902c7879eaSTijl Coosemans #define MSR_MCG_CAP 0x179 4912c7879eaSTijl Coosemans #define MSR_MCG_STATUS 0x17a 4922c7879eaSTijl Coosemans #define MSR_MCG_CTL 0x17b 4932c7879eaSTijl Coosemans #define MSR_EVNTSEL0 0x186 4942c7879eaSTijl Coosemans #define MSR_EVNTSEL1 0x187 4952c7879eaSTijl Coosemans #define MSR_THERM_CONTROL 0x19a 4962c7879eaSTijl Coosemans #define MSR_THERM_INTERRUPT 0x19b 4972c7879eaSTijl Coosemans #define MSR_THERM_STATUS 0x19c 4982c7879eaSTijl Coosemans #define MSR_IA32_MISC_ENABLE 0x1a0 4992c7879eaSTijl Coosemans #define MSR_IA32_TEMPERATURE_TARGET 0x1a2 5005295c3e6SNeel Natu #define MSR_TURBO_RATIO_LIMIT 0x1ad 5015295c3e6SNeel Natu #define MSR_TURBO_RATIO_LIMIT1 0x1ae 5022c7879eaSTijl Coosemans #define MSR_DEBUGCTLMSR 0x1d9 5032c7879eaSTijl Coosemans #define MSR_LASTBRANCHFROMIP 0x1db 5042c7879eaSTijl Coosemans #define MSR_LASTBRANCHTOIP 0x1dc 5052c7879eaSTijl Coosemans #define MSR_LASTINTFROMIP 0x1dd 5062c7879eaSTijl Coosemans #define MSR_LASTINTTOIP 0x1de 5072c7879eaSTijl Coosemans #define MSR_ROB_CR_BKUPTMPDR6 0x1e0 5082c7879eaSTijl Coosemans #define MSR_MTRRVarBase 0x200 5092c7879eaSTijl Coosemans #define MSR_MTRR64kBase 0x250 5102c7879eaSTijl Coosemans #define MSR_MTRR16kBase 0x258 5112c7879eaSTijl Coosemans #define MSR_MTRR4kBase 0x268 5122c7879eaSTijl Coosemans #define MSR_PAT 0x277 5132c7879eaSTijl Coosemans #define MSR_MC0_CTL2 0x280 5142c7879eaSTijl Coosemans #define MSR_MTRRdefType 0x2ff 5152c7879eaSTijl Coosemans #define MSR_MC0_CTL 0x400 5162c7879eaSTijl Coosemans #define MSR_MC0_STATUS 0x401 5172c7879eaSTijl Coosemans #define MSR_MC0_ADDR 0x402 5182c7879eaSTijl Coosemans #define MSR_MC0_MISC 0x403 5192c7879eaSTijl Coosemans #define MSR_MC1_CTL 0x404 5202c7879eaSTijl Coosemans #define MSR_MC1_STATUS 0x405 5212c7879eaSTijl Coosemans #define MSR_MC1_ADDR 0x406 5222c7879eaSTijl Coosemans #define MSR_MC1_MISC 0x407 5232c7879eaSTijl Coosemans #define MSR_MC2_CTL 0x408 5242c7879eaSTijl Coosemans #define MSR_MC2_STATUS 0x409 5252c7879eaSTijl Coosemans #define MSR_MC2_ADDR 0x40a 5262c7879eaSTijl Coosemans #define MSR_MC2_MISC 0x40b 5272c7879eaSTijl Coosemans #define MSR_MC3_CTL 0x40c 5282c7879eaSTijl Coosemans #define MSR_MC3_STATUS 0x40d 5292c7879eaSTijl Coosemans #define MSR_MC3_ADDR 0x40e 5302c7879eaSTijl Coosemans #define MSR_MC3_MISC 0x40f 5312c7879eaSTijl Coosemans #define MSR_MC4_CTL 0x410 5322c7879eaSTijl Coosemans #define MSR_MC4_STATUS 0x411 5332c7879eaSTijl Coosemans #define MSR_MC4_ADDR 0x412 5342c7879eaSTijl Coosemans #define MSR_MC4_MISC 0x413 5355295c3e6SNeel Natu #define MSR_RAPL_POWER_UNIT 0x606 536c3498942SNeel Natu #define MSR_PKG_ENERGY_STATUS 0x611 537c3498942SNeel Natu #define MSR_DRAM_ENERGY_STATUS 0x619 538c3498942SNeel Natu #define MSR_PP0_ENERGY_STATUS 0x639 539c3498942SNeel Natu #define MSR_PP1_ENERGY_STATUS 0x641 5407c4e7693SKonstantin Belousov #define MSR_TSC_DEADLINE 0x6e0 /* Writes are not serializing */ 5412c7879eaSTijl Coosemans 5422c7879eaSTijl Coosemans /* 54306fc6db9SJohn Baldwin * VMX MSRs 54406fc6db9SJohn Baldwin */ 54506fc6db9SJohn Baldwin #define MSR_VMX_BASIC 0x480 54606fc6db9SJohn Baldwin #define MSR_VMX_PINBASED_CTLS 0x481 54706fc6db9SJohn Baldwin #define MSR_VMX_PROCBASED_CTLS 0x482 54806fc6db9SJohn Baldwin #define MSR_VMX_EXIT_CTLS 0x483 54906fc6db9SJohn Baldwin #define MSR_VMX_ENTRY_CTLS 0x484 55006fc6db9SJohn Baldwin #define MSR_VMX_CR0_FIXED0 0x486 55106fc6db9SJohn Baldwin #define MSR_VMX_CR0_FIXED1 0x487 55206fc6db9SJohn Baldwin #define MSR_VMX_CR4_FIXED0 0x488 55306fc6db9SJohn Baldwin #define MSR_VMX_CR4_FIXED1 0x489 55406fc6db9SJohn Baldwin #define MSR_VMX_PROCBASED_CTLS2 0x48b 55506fc6db9SJohn Baldwin #define MSR_VMX_EPT_VPID_CAP 0x48c 55606fc6db9SJohn Baldwin #define MSR_VMX_TRUE_PINBASED_CTLS 0x48d 55706fc6db9SJohn Baldwin #define MSR_VMX_TRUE_PROCBASED_CTLS 0x48e 55806fc6db9SJohn Baldwin #define MSR_VMX_TRUE_EXIT_CTLS 0x48f 55906fc6db9SJohn Baldwin #define MSR_VMX_TRUE_ENTRY_CTLS 0x490 56006fc6db9SJohn Baldwin 56106fc6db9SJohn Baldwin /* 5627c4e7693SKonstantin Belousov * X2APIC MSRs. 5637c4e7693SKonstantin Belousov * Writes are not serializing. 56426b1d645SPeter Grehan */ 5654c918926SKonstantin Belousov #define MSR_APIC_000 0x800 56626b1d645SPeter Grehan #define MSR_APIC_ID 0x802 56726b1d645SPeter Grehan #define MSR_APIC_VERSION 0x803 56826b1d645SPeter Grehan #define MSR_APIC_TPR 0x808 56926b1d645SPeter Grehan #define MSR_APIC_EOI 0x80b 57026b1d645SPeter Grehan #define MSR_APIC_LDR 0x80d 57126b1d645SPeter Grehan #define MSR_APIC_SVR 0x80f 57226b1d645SPeter Grehan #define MSR_APIC_ISR0 0x810 57326b1d645SPeter Grehan #define MSR_APIC_ISR1 0x811 57426b1d645SPeter Grehan #define MSR_APIC_ISR2 0x812 57526b1d645SPeter Grehan #define MSR_APIC_ISR3 0x813 57626b1d645SPeter Grehan #define MSR_APIC_ISR4 0x814 57726b1d645SPeter Grehan #define MSR_APIC_ISR5 0x815 57826b1d645SPeter Grehan #define MSR_APIC_ISR6 0x816 57926b1d645SPeter Grehan #define MSR_APIC_ISR7 0x817 58026b1d645SPeter Grehan #define MSR_APIC_TMR0 0x818 58126b1d645SPeter Grehan #define MSR_APIC_IRR0 0x820 58226b1d645SPeter Grehan #define MSR_APIC_ESR 0x828 58326b1d645SPeter Grehan #define MSR_APIC_LVT_CMCI 0x82F 58426b1d645SPeter Grehan #define MSR_APIC_ICR 0x830 58526b1d645SPeter Grehan #define MSR_APIC_LVT_TIMER 0x832 58626b1d645SPeter Grehan #define MSR_APIC_LVT_THERMAL 0x833 58726b1d645SPeter Grehan #define MSR_APIC_LVT_PCINT 0x834 58826b1d645SPeter Grehan #define MSR_APIC_LVT_LINT0 0x835 58926b1d645SPeter Grehan #define MSR_APIC_LVT_LINT1 0x836 59026b1d645SPeter Grehan #define MSR_APIC_LVT_ERROR 0x837 59126b1d645SPeter Grehan #define MSR_APIC_ICR_TIMER 0x838 59226b1d645SPeter Grehan #define MSR_APIC_CCR_TIMER 0x839 59326b1d645SPeter Grehan #define MSR_APIC_DCR_TIMER 0x83e 59426b1d645SPeter Grehan #define MSR_APIC_SELF_IPI 0x83f 59526b1d645SPeter Grehan 59627d21b9eSKonstantin Belousov #define MSR_IA32_XSS 0xda0 59727d21b9eSKonstantin Belousov 59826b1d645SPeter Grehan /* 599b510dab3SRuslan Bukin * Intel Processor Trace (PT) MSRs. 600b510dab3SRuslan Bukin */ 601b510dab3SRuslan Bukin #define MSR_IA32_RTIT_OUTPUT_BASE 0x560 /* Trace Output Base Register (R/W) */ 602b510dab3SRuslan Bukin #define MSR_IA32_RTIT_OUTPUT_MASK_PTRS 0x561 /* Trace Output Mask Pointers Register (R/W) */ 603b510dab3SRuslan Bukin #define MSR_IA32_RTIT_CTL 0x570 /* Trace Control Register (R/W) */ 604b510dab3SRuslan Bukin #define RTIT_CTL_TRACEEN (1 << 0) 605b510dab3SRuslan Bukin #define RTIT_CTL_CYCEN (1 << 1) 606b510dab3SRuslan Bukin #define RTIT_CTL_OS (1 << 2) 607b510dab3SRuslan Bukin #define RTIT_CTL_USER (1 << 3) 608b510dab3SRuslan Bukin #define RTIT_CTL_PWREVTEN (1 << 4) 609b510dab3SRuslan Bukin #define RTIT_CTL_FUPONPTW (1 << 5) 610b510dab3SRuslan Bukin #define RTIT_CTL_FABRICEN (1 << 6) 611b510dab3SRuslan Bukin #define RTIT_CTL_CR3FILTER (1 << 7) 612b510dab3SRuslan Bukin #define RTIT_CTL_TOPA (1 << 8) 613b510dab3SRuslan Bukin #define RTIT_CTL_MTCEN (1 << 9) 614b510dab3SRuslan Bukin #define RTIT_CTL_TSCEN (1 << 10) 615b510dab3SRuslan Bukin #define RTIT_CTL_DISRETC (1 << 11) 616b510dab3SRuslan Bukin #define RTIT_CTL_PTWEN (1 << 12) 617b510dab3SRuslan Bukin #define RTIT_CTL_BRANCHEN (1 << 13) 618b510dab3SRuslan Bukin #define RTIT_CTL_MTC_FREQ_S 14 619b510dab3SRuslan Bukin #define RTIT_CTL_MTC_FREQ(n) ((n) << RTIT_CTL_MTC_FREQ_S) 620b510dab3SRuslan Bukin #define RTIT_CTL_MTC_FREQ_M (0xf << RTIT_CTL_MTC_FREQ_S) 621b510dab3SRuslan Bukin #define RTIT_CTL_CYC_THRESH_S 19 622b510dab3SRuslan Bukin #define RTIT_CTL_CYC_THRESH_M (0xf << RTIT_CTL_CYC_THRESH_S) 623b510dab3SRuslan Bukin #define RTIT_CTL_PSB_FREQ_S 24 624b510dab3SRuslan Bukin #define RTIT_CTL_PSB_FREQ_M (0xf << RTIT_CTL_PSB_FREQ_S) 625b510dab3SRuslan Bukin #define RTIT_CTL_ADDR_CFG_S(n) (32 + (n) * 4) 626b510dab3SRuslan Bukin #define RTIT_CTL_ADDR0_CFG_S 32 627b510dab3SRuslan Bukin #define RTIT_CTL_ADDR0_CFG_M (0xfULL << RTIT_CTL_ADDR0_CFG_S) 628b510dab3SRuslan Bukin #define RTIT_CTL_ADDR1_CFG_S 36 629b510dab3SRuslan Bukin #define RTIT_CTL_ADDR1_CFG_M (0xfULL << RTIT_CTL_ADDR1_CFG_S) 630b510dab3SRuslan Bukin #define RTIT_CTL_ADDR2_CFG_S 40 631b510dab3SRuslan Bukin #define RTIT_CTL_ADDR2_CFG_M (0xfULL << RTIT_CTL_ADDR2_CFG_S) 632b510dab3SRuslan Bukin #define RTIT_CTL_ADDR3_CFG_S 44 633b510dab3SRuslan Bukin #define RTIT_CTL_ADDR3_CFG_M (0xfULL << RTIT_CTL_ADDR3_CFG_S) 634b510dab3SRuslan Bukin #define MSR_IA32_RTIT_STATUS 0x571 /* Tracing Status Register (R/W) */ 635b510dab3SRuslan Bukin #define RTIT_STATUS_FILTEREN (1 << 0) 636b510dab3SRuslan Bukin #define RTIT_STATUS_CONTEXTEN (1 << 1) 637b510dab3SRuslan Bukin #define RTIT_STATUS_TRIGGEREN (1 << 2) 638b510dab3SRuslan Bukin #define RTIT_STATUS_ERROR (1 << 4) 639b510dab3SRuslan Bukin #define RTIT_STATUS_STOPPED (1 << 5) 640b510dab3SRuslan Bukin #define RTIT_STATUS_PACKETBYTECNT_S 32 641b510dab3SRuslan Bukin #define RTIT_STATUS_PACKETBYTECNT_M (0x1ffffULL << RTIT_STATUS_PACKETBYTECNT_S) 642b510dab3SRuslan Bukin #define MSR_IA32_RTIT_CR3_MATCH 0x572 /* Trace Filter CR3 Match Register (R/W) */ 643b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR_A(n) (0x580 + (n) * 2) 644b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR_B(n) (0x581 + (n) * 2) 645b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR0_A 0x580 /* Region 0 Start Address (R/W) */ 646b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR0_B 0x581 /* Region 0 End Address (R/W) */ 647b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR1_A 0x582 /* Region 1 Start Address (R/W) */ 648b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR1_B 0x583 /* Region 1 End Address (R/W) */ 649b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR2_A 0x584 /* Region 2 Start Address (R/W) */ 650b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR2_B 0x585 /* Region 2 End Address (R/W) */ 651b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR3_A 0x586 /* Region 3 Start Address (R/W) */ 652b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR3_B 0x587 /* Region 3 End Address (R/W) */ 653b510dab3SRuslan Bukin 6543b418d1bSRuslan Bukin /* Intel Processor Trace Table of Physical Addresses (ToPA). */ 6553b418d1bSRuslan Bukin #define TOPA_SIZE_S 6 6563b418d1bSRuslan Bukin #define TOPA_SIZE_M (0xf << TOPA_SIZE_S) 6573b418d1bSRuslan Bukin #define TOPA_SIZE_4K (0 << TOPA_SIZE_S) 6583b418d1bSRuslan Bukin #define TOPA_SIZE_8K (1 << TOPA_SIZE_S) 6593b418d1bSRuslan Bukin #define TOPA_SIZE_16K (2 << TOPA_SIZE_S) 6603b418d1bSRuslan Bukin #define TOPA_SIZE_32K (3 << TOPA_SIZE_S) 6613b418d1bSRuslan Bukin #define TOPA_SIZE_64K (4 << TOPA_SIZE_S) 6623b418d1bSRuslan Bukin #define TOPA_SIZE_128K (5 << TOPA_SIZE_S) 6633b418d1bSRuslan Bukin #define TOPA_SIZE_256K (6 << TOPA_SIZE_S) 6643b418d1bSRuslan Bukin #define TOPA_SIZE_512K (7 << TOPA_SIZE_S) 6653b418d1bSRuslan Bukin #define TOPA_SIZE_1M (8 << TOPA_SIZE_S) 6663b418d1bSRuslan Bukin #define TOPA_SIZE_2M (9 << TOPA_SIZE_S) 6673b418d1bSRuslan Bukin #define TOPA_SIZE_4M (10 << TOPA_SIZE_S) 6683b418d1bSRuslan Bukin #define TOPA_SIZE_8M (11 << TOPA_SIZE_S) 6693b418d1bSRuslan Bukin #define TOPA_SIZE_16M (12 << TOPA_SIZE_S) 6703b418d1bSRuslan Bukin #define TOPA_SIZE_32M (13 << TOPA_SIZE_S) 6713b418d1bSRuslan Bukin #define TOPA_SIZE_64M (14 << TOPA_SIZE_S) 6723b418d1bSRuslan Bukin #define TOPA_SIZE_128M (15 << TOPA_SIZE_S) 6733b418d1bSRuslan Bukin #define TOPA_STOP (1 << 4) 6743b418d1bSRuslan Bukin #define TOPA_INT (1 << 2) 6753b418d1bSRuslan Bukin #define TOPA_END (1 << 0) 6763b418d1bSRuslan Bukin 677b510dab3SRuslan Bukin /* 6782c7879eaSTijl Coosemans * Constants related to MSR's. 6792c7879eaSTijl Coosemans */ 68026b1d645SPeter Grehan #define APICBASE_RESERVED 0x000002ff 6812c7879eaSTijl Coosemans #define APICBASE_BSP 0x00000100 68226b1d645SPeter Grehan #define APICBASE_X2APIC 0x00000400 6832c7879eaSTijl Coosemans #define APICBASE_ENABLED 0x00000800 6842c7879eaSTijl Coosemans #define APICBASE_ADDRESS 0xfffff000 6852c7879eaSTijl Coosemans 686150369abSNeel Natu /* MSR_IA32_FEATURE_CONTROL related */ 687150369abSNeel Natu #define IA32_FEATURE_CONTROL_LOCK 0x01 /* lock bit */ 688150369abSNeel Natu #define IA32_FEATURE_CONTROL_SMX_EN 0x02 /* enable VMX inside SMX */ 689150369abSNeel Natu #define IA32_FEATURE_CONTROL_VMX_EN 0x04 /* enable VMX outside SMX */ 690150369abSNeel Natu 69190a2db45SKonstantin Belousov /* MSR IA32_MISC_ENABLE */ 69290a2db45SKonstantin Belousov #define IA32_MISC_EN_FASTSTR 0x0000000000000001ULL 69390a2db45SKonstantin Belousov #define IA32_MISC_EN_ATCCE 0x0000000000000008ULL 69490a2db45SKonstantin Belousov #define IA32_MISC_EN_PERFMON 0x0000000000000080ULL 69590a2db45SKonstantin Belousov #define IA32_MISC_EN_PEBSU 0x0000000000001000ULL 69690a2db45SKonstantin Belousov #define IA32_MISC_EN_ESSTE 0x0000000000010000ULL 69790a2db45SKonstantin Belousov #define IA32_MISC_EN_MONE 0x0000000000040000ULL 69890a2db45SKonstantin Belousov #define IA32_MISC_EN_LIMCPUID 0x0000000000400000ULL 69990a2db45SKonstantin Belousov #define IA32_MISC_EN_xTPRD 0x0000000000800000ULL 70090a2db45SKonstantin Belousov #define IA32_MISC_EN_XDD 0x0000000400000000ULL 70190a2db45SKonstantin Belousov 702319117fdSKonstantin Belousov /* 703319117fdSKonstantin Belousov * IA32_SPEC_CTRL and IA32_PRED_CMD MSRs are described in the Intel' 704319117fdSKonstantin Belousov * document 336996-001 Speculative Execution Side Channel Mitigations. 705319117fdSKonstantin Belousov */ 706e8c770a6SKonstantin Belousov /* MSR IA32_SPEC_CTRL */ 707c688c905SKonstantin Belousov #define IA32_SPEC_CTRL_IBRS 0x00000001 708c688c905SKonstantin Belousov #define IA32_SPEC_CTRL_STIBP 0x00000002 7099be4bbbbSKonstantin Belousov #define IA32_SPEC_CTRL_SSBD 0x00000004 710e8c770a6SKonstantin Belousov 711e8c770a6SKonstantin Belousov /* MSR IA32_PRED_CMD */ 712e8c770a6SKonstantin Belousov #define IA32_PRED_CMD_IBPB_BARRIER 0x0000000000000001ULL 713e8c770a6SKonstantin Belousov 7142c7879eaSTijl Coosemans /* 7152c7879eaSTijl Coosemans * PAT modes. 7162c7879eaSTijl Coosemans */ 7172c7879eaSTijl Coosemans #define PAT_UNCACHEABLE 0x00 7182c7879eaSTijl Coosemans #define PAT_WRITE_COMBINING 0x01 7192c7879eaSTijl Coosemans #define PAT_WRITE_THROUGH 0x04 7202c7879eaSTijl Coosemans #define PAT_WRITE_PROTECTED 0x05 7212c7879eaSTijl Coosemans #define PAT_WRITE_BACK 0x06 7222c7879eaSTijl Coosemans #define PAT_UNCACHED 0x07 7232c7879eaSTijl Coosemans #define PAT_VALUE(i, m) ((long long)(m) << (8 * (i))) 7242c7879eaSTijl Coosemans #define PAT_MASK(i) PAT_VALUE(i, 0xff) 7252c7879eaSTijl Coosemans 7262c7879eaSTijl Coosemans /* 7272c7879eaSTijl Coosemans * Constants related to MTRRs 7282c7879eaSTijl Coosemans */ 7292c7879eaSTijl Coosemans #define MTRR_UNCACHEABLE 0x00 7302c7879eaSTijl Coosemans #define MTRR_WRITE_COMBINING 0x01 7312c7879eaSTijl Coosemans #define MTRR_WRITE_THROUGH 0x04 7322c7879eaSTijl Coosemans #define MTRR_WRITE_PROTECTED 0x05 7332c7879eaSTijl Coosemans #define MTRR_WRITE_BACK 0x06 7342c7879eaSTijl Coosemans #define MTRR_N64K 8 /* numbers of fixed-size entries */ 7352c7879eaSTijl Coosemans #define MTRR_N16K 16 7362c7879eaSTijl Coosemans #define MTRR_N4K 64 7372c7879eaSTijl Coosemans #define MTRR_CAP_WC 0x0000000000000400 7382c7879eaSTijl Coosemans #define MTRR_CAP_FIXED 0x0000000000000100 7392c7879eaSTijl Coosemans #define MTRR_CAP_VCNT 0x00000000000000ff 7402c7879eaSTijl Coosemans #define MTRR_DEF_ENABLE 0x0000000000000800 7412c7879eaSTijl Coosemans #define MTRR_DEF_FIXED_ENABLE 0x0000000000000400 7422c7879eaSTijl Coosemans #define MTRR_DEF_TYPE 0x00000000000000ff 7432c7879eaSTijl Coosemans #define MTRR_PHYSBASE_PHYSBASE 0x000ffffffffff000 7442c7879eaSTijl Coosemans #define MTRR_PHYSBASE_TYPE 0x00000000000000ff 7452c7879eaSTijl Coosemans #define MTRR_PHYSMASK_PHYSMASK 0x000ffffffffff000 7462c7879eaSTijl Coosemans #define MTRR_PHYSMASK_VALID 0x0000000000000800 7472c7879eaSTijl Coosemans 7482c7879eaSTijl Coosemans /* 7492c7879eaSTijl Coosemans * Cyrix configuration registers, accessible as IO ports. 7502c7879eaSTijl Coosemans */ 7512c7879eaSTijl Coosemans #define CCR0 0xc0 /* Configuration control register 0 */ 7522c7879eaSTijl Coosemans #define CCR0_NC0 0x01 /* First 64K of each 1M memory region is 7532c7879eaSTijl Coosemans non-cacheable */ 7542c7879eaSTijl Coosemans #define CCR0_NC1 0x02 /* 640K-1M region is non-cacheable */ 7552c7879eaSTijl Coosemans #define CCR0_A20M 0x04 /* Enables A20M# input pin */ 7562c7879eaSTijl Coosemans #define CCR0_KEN 0x08 /* Enables KEN# input pin */ 7572c7879eaSTijl Coosemans #define CCR0_FLUSH 0x10 /* Enables FLUSH# input pin */ 7582c7879eaSTijl Coosemans #define CCR0_BARB 0x20 /* Flushes internal cache when entering hold 7592c7879eaSTijl Coosemans state */ 7602c7879eaSTijl Coosemans #define CCR0_CO 0x40 /* Cache org: 1=direct mapped, 0=2x set 7612c7879eaSTijl Coosemans assoc */ 7622c7879eaSTijl Coosemans #define CCR0_SUSPEND 0x80 /* Enables SUSP# and SUSPA# pins */ 7632c7879eaSTijl Coosemans 7642c7879eaSTijl Coosemans #define CCR1 0xc1 /* Configuration control register 1 */ 7652c7879eaSTijl Coosemans #define CCR1_RPL 0x01 /* Enables RPLSET and RPLVAL# pins */ 7662c7879eaSTijl Coosemans #define CCR1_SMI 0x02 /* Enables SMM pins */ 7672c7879eaSTijl Coosemans #define CCR1_SMAC 0x04 /* System management memory access */ 7682c7879eaSTijl Coosemans #define CCR1_MMAC 0x08 /* Main memory access */ 7692c7879eaSTijl Coosemans #define CCR1_NO_LOCK 0x10 /* Negate LOCK# */ 7702c7879eaSTijl Coosemans #define CCR1_SM3 0x80 /* SMM address space address region 3 */ 7712c7879eaSTijl Coosemans 7722c7879eaSTijl Coosemans #define CCR2 0xc2 7732c7879eaSTijl Coosemans #define CCR2_WB 0x02 /* Enables WB cache interface pins */ 7742c7879eaSTijl Coosemans #define CCR2_SADS 0x02 /* Slow ADS */ 7752c7879eaSTijl Coosemans #define CCR2_LOCK_NW 0x04 /* LOCK NW Bit */ 7762c7879eaSTijl Coosemans #define CCR2_SUSP_HLT 0x08 /* Suspend on HALT */ 7772c7879eaSTijl Coosemans #define CCR2_WT1 0x10 /* WT region 1 */ 7782c7879eaSTijl Coosemans #define CCR2_WPR1 0x10 /* Write-protect region 1 */ 7792c7879eaSTijl Coosemans #define CCR2_BARB 0x20 /* Flushes write-back cache when entering 7802c7879eaSTijl Coosemans hold state. */ 7812c7879eaSTijl Coosemans #define CCR2_BWRT 0x40 /* Enables burst write cycles */ 7822c7879eaSTijl Coosemans #define CCR2_USE_SUSP 0x80 /* Enables suspend pins */ 7832c7879eaSTijl Coosemans 7842c7879eaSTijl Coosemans #define CCR3 0xc3 7852c7879eaSTijl Coosemans #define CCR3_SMILOCK 0x01 /* SMM register lock */ 7862c7879eaSTijl Coosemans #define CCR3_NMI 0x02 /* Enables NMI during SMM */ 7872c7879eaSTijl Coosemans #define CCR3_LINBRST 0x04 /* Linear address burst cycles */ 7882c7879eaSTijl Coosemans #define CCR3_SMMMODE 0x08 /* SMM Mode */ 7892c7879eaSTijl Coosemans #define CCR3_MAPEN0 0x10 /* Enables Map0 */ 7902c7879eaSTijl Coosemans #define CCR3_MAPEN1 0x20 /* Enables Map1 */ 7912c7879eaSTijl Coosemans #define CCR3_MAPEN2 0x40 /* Enables Map2 */ 7922c7879eaSTijl Coosemans #define CCR3_MAPEN3 0x80 /* Enables Map3 */ 7932c7879eaSTijl Coosemans 7942c7879eaSTijl Coosemans #define CCR4 0xe8 7952c7879eaSTijl Coosemans #define CCR4_IOMASK 0x07 7962c7879eaSTijl Coosemans #define CCR4_MEM 0x08 /* Enables momory bypassing */ 7972c7879eaSTijl Coosemans #define CCR4_DTE 0x10 /* Enables directory table entry cache */ 7982c7879eaSTijl Coosemans #define CCR4_FASTFPE 0x20 /* Fast FPU exception */ 7992c7879eaSTijl Coosemans #define CCR4_CPUID 0x80 /* Enables CPUID instruction */ 8002c7879eaSTijl Coosemans 8012c7879eaSTijl Coosemans #define CCR5 0xe9 8022c7879eaSTijl Coosemans #define CCR5_WT_ALLOC 0x01 /* Write-through allocate */ 8032c7879eaSTijl Coosemans #define CCR5_SLOP 0x02 /* LOOP instruction slowed down */ 8042c7879eaSTijl Coosemans #define CCR5_LBR1 0x10 /* Local bus region 1 */ 8052c7879eaSTijl Coosemans #define CCR5_ARREN 0x20 /* Enables ARR region */ 8062c7879eaSTijl Coosemans 8072c7879eaSTijl Coosemans #define CCR6 0xea 8082c7879eaSTijl Coosemans 8092c7879eaSTijl Coosemans #define CCR7 0xeb 8102c7879eaSTijl Coosemans 8112c7879eaSTijl Coosemans /* Performance Control Register (5x86 only). */ 8122c7879eaSTijl Coosemans #define PCR0 0x20 8132c7879eaSTijl Coosemans #define PCR0_RSTK 0x01 /* Enables return stack */ 8142c7879eaSTijl Coosemans #define PCR0_BTB 0x02 /* Enables branch target buffer */ 8152c7879eaSTijl Coosemans #define PCR0_LOOP 0x04 /* Enables loop */ 8162c7879eaSTijl Coosemans #define PCR0_AIS 0x08 /* Enables all instrcutions stalled to 8172c7879eaSTijl Coosemans serialize pipe. */ 8182c7879eaSTijl Coosemans #define PCR0_MLR 0x10 /* Enables reordering of misaligned loads */ 8192c7879eaSTijl Coosemans #define PCR0_BTBRT 0x40 /* Enables BTB test register. */ 8202c7879eaSTijl Coosemans #define PCR0_LSSER 0x80 /* Disable reorder */ 8212c7879eaSTijl Coosemans 8222c7879eaSTijl Coosemans /* Device Identification Registers */ 8232c7879eaSTijl Coosemans #define DIR0 0xfe 8242c7879eaSTijl Coosemans #define DIR1 0xff 8252c7879eaSTijl Coosemans 8262c7879eaSTijl Coosemans /* 8272c7879eaSTijl Coosemans * Machine Check register constants. 8282c7879eaSTijl Coosemans */ 8292c7879eaSTijl Coosemans #define MCG_CAP_COUNT 0x000000ff 8302c7879eaSTijl Coosemans #define MCG_CAP_CTL_P 0x00000100 8312c7879eaSTijl Coosemans #define MCG_CAP_EXT_P 0x00000200 8322c7879eaSTijl Coosemans #define MCG_CAP_CMCI_P 0x00000400 8332c7879eaSTijl Coosemans #define MCG_CAP_TES_P 0x00000800 8342c7879eaSTijl Coosemans #define MCG_CAP_EXT_CNT 0x00ff0000 8352c7879eaSTijl Coosemans #define MCG_CAP_SER_P 0x01000000 8362c7879eaSTijl Coosemans #define MCG_STATUS_RIPV 0x00000001 8372c7879eaSTijl Coosemans #define MCG_STATUS_EIPV 0x00000002 8382c7879eaSTijl Coosemans #define MCG_STATUS_MCIP 0x00000004 8392c7879eaSTijl Coosemans #define MCG_CTL_ENABLE 0xffffffffffffffff 8402c7879eaSTijl Coosemans #define MCG_CTL_DISABLE 0x0000000000000000 8412c7879eaSTijl Coosemans #define MSR_MC_CTL(x) (MSR_MC0_CTL + (x) * 4) 8422c7879eaSTijl Coosemans #define MSR_MC_STATUS(x) (MSR_MC0_STATUS + (x) * 4) 8432c7879eaSTijl Coosemans #define MSR_MC_ADDR(x) (MSR_MC0_ADDR + (x) * 4) 8442c7879eaSTijl Coosemans #define MSR_MC_MISC(x) (MSR_MC0_MISC + (x) * 4) 8452c7879eaSTijl Coosemans #define MSR_MC_CTL2(x) (MSR_MC0_CTL2 + (x)) /* If MCG_CAP_CMCI_P */ 8462c7879eaSTijl Coosemans #define MC_STATUS_MCA_ERROR 0x000000000000ffff 8472c7879eaSTijl Coosemans #define MC_STATUS_MODEL_ERROR 0x00000000ffff0000 8482c7879eaSTijl Coosemans #define MC_STATUS_OTHER_INFO 0x01ffffff00000000 8492c7879eaSTijl Coosemans #define MC_STATUS_COR_COUNT 0x001fffc000000000 /* If MCG_CAP_CMCI_P */ 8502c7879eaSTijl Coosemans #define MC_STATUS_TES_STATUS 0x0060000000000000 /* If MCG_CAP_TES_P */ 8512c7879eaSTijl Coosemans #define MC_STATUS_AR 0x0080000000000000 /* If MCG_CAP_TES_P */ 8522c7879eaSTijl Coosemans #define MC_STATUS_S 0x0100000000000000 /* If MCG_CAP_TES_P */ 8532c7879eaSTijl Coosemans #define MC_STATUS_PCC 0x0200000000000000 8542c7879eaSTijl Coosemans #define MC_STATUS_ADDRV 0x0400000000000000 8552c7879eaSTijl Coosemans #define MC_STATUS_MISCV 0x0800000000000000 8562c7879eaSTijl Coosemans #define MC_STATUS_EN 0x1000000000000000 8572c7879eaSTijl Coosemans #define MC_STATUS_UC 0x2000000000000000 8582c7879eaSTijl Coosemans #define MC_STATUS_OVER 0x4000000000000000 8592c7879eaSTijl Coosemans #define MC_STATUS_VAL 0x8000000000000000 8602c7879eaSTijl Coosemans #define MC_MISC_RA_LSB 0x000000000000003f /* If MCG_CAP_SER_P */ 8612c7879eaSTijl Coosemans #define MC_MISC_ADDRESS_MODE 0x00000000000001c0 /* If MCG_CAP_SER_P */ 8622c7879eaSTijl Coosemans #define MC_CTL2_THRESHOLD 0x0000000000007fff 8632c7879eaSTijl Coosemans #define MC_CTL2_CMCI_EN 0x0000000040000000 8647abf4604SAndriy Gapon #define MC_AMDNB_BANK 4 865d63edb4dSConrad Meyer #define MC_MISC_AMD_VAL 0x8000000000000000 /* Counter presence valid */ 866d63edb4dSConrad Meyer #define MC_MISC_AMD_CNTP 0x4000000000000000 /* Counter present */ 867d63edb4dSConrad Meyer #define MC_MISC_AMD_LOCK 0x2000000000000000 /* Register locked */ 868d63edb4dSConrad Meyer #define MC_MISC_AMD_INTP 0x1000000000000000 /* Int. type can generate interrupts */ 869d63edb4dSConrad Meyer #define MC_MISC_AMD_LVT_MASK 0x00f0000000000000 /* Extended LVT offset */ 870d63edb4dSConrad Meyer #define MC_MISC_AMD_LVT_SHIFT 52 871d63edb4dSConrad Meyer #define MC_MISC_AMD_CNTEN 0x0008000000000000 /* Counter enabled */ 872d63edb4dSConrad Meyer #define MC_MISC_AMD_INT_MASK 0x0006000000000000 /* Interrupt type */ 873d63edb4dSConrad Meyer #define MC_MISC_AMD_INT_LVT 0x0002000000000000 /* Interrupt via Extended LVT */ 874d63edb4dSConrad Meyer #define MC_MISC_AMD_INT_SMI 0x0004000000000000 /* SMI */ 875d63edb4dSConrad Meyer #define MC_MISC_AMD_OVERFLOW 0x0001000000000000 /* Counter overflow */ 876d63edb4dSConrad Meyer #define MC_MISC_AMD_CNT_MASK 0x00000fff00000000 /* Counter value */ 877d63edb4dSConrad Meyer #define MC_MISC_AMD_CNT_SHIFT 32 878d63edb4dSConrad Meyer #define MC_MISC_AMD_CNT_MAX 0xfff 879d63edb4dSConrad Meyer #define MC_MISC_AMD_PTR_MASK 0x00000000ff000000 /* Pointer to additional registers */ 880d63edb4dSConrad Meyer #define MC_MISC_AMD_PTR_SHIFT 24 8812c7879eaSTijl Coosemans 8822c7879eaSTijl Coosemans /* 8832c7879eaSTijl Coosemans * The following four 3-byte registers control the non-cacheable regions. 8842c7879eaSTijl Coosemans * These registers must be written as three separate bytes. 8852c7879eaSTijl Coosemans * 8862c7879eaSTijl Coosemans * NCRx+0: A31-A24 of starting address 8872c7879eaSTijl Coosemans * NCRx+1: A23-A16 of starting address 8882c7879eaSTijl Coosemans * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx. 8892c7879eaSTijl Coosemans * 8902c7879eaSTijl Coosemans * The non-cacheable region's starting address must be aligned to the 8912c7879eaSTijl Coosemans * size indicated by the NCR_SIZE_xx field. 8922c7879eaSTijl Coosemans */ 8932c7879eaSTijl Coosemans #define NCR1 0xc4 8942c7879eaSTijl Coosemans #define NCR2 0xc7 8952c7879eaSTijl Coosemans #define NCR3 0xca 8962c7879eaSTijl Coosemans #define NCR4 0xcd 8972c7879eaSTijl Coosemans 8982c7879eaSTijl Coosemans #define NCR_SIZE_0K 0 8992c7879eaSTijl Coosemans #define NCR_SIZE_4K 1 9002c7879eaSTijl Coosemans #define NCR_SIZE_8K 2 9012c7879eaSTijl Coosemans #define NCR_SIZE_16K 3 9022c7879eaSTijl Coosemans #define NCR_SIZE_32K 4 9032c7879eaSTijl Coosemans #define NCR_SIZE_64K 5 9042c7879eaSTijl Coosemans #define NCR_SIZE_128K 6 9052c7879eaSTijl Coosemans #define NCR_SIZE_256K 7 9062c7879eaSTijl Coosemans #define NCR_SIZE_512K 8 9072c7879eaSTijl Coosemans #define NCR_SIZE_1M 9 9082c7879eaSTijl Coosemans #define NCR_SIZE_2M 10 9092c7879eaSTijl Coosemans #define NCR_SIZE_4M 11 9102c7879eaSTijl Coosemans #define NCR_SIZE_8M 12 9112c7879eaSTijl Coosemans #define NCR_SIZE_16M 13 9122c7879eaSTijl Coosemans #define NCR_SIZE_32M 14 9132c7879eaSTijl Coosemans #define NCR_SIZE_4G 15 9142c7879eaSTijl Coosemans 9152c7879eaSTijl Coosemans /* 9162c7879eaSTijl Coosemans * The address region registers are used to specify the location and 9172c7879eaSTijl Coosemans * size for the eight address regions. 9182c7879eaSTijl Coosemans * 9192c7879eaSTijl Coosemans * ARRx + 0: A31-A24 of start address 9202c7879eaSTijl Coosemans * ARRx + 1: A23-A16 of start address 9212c7879eaSTijl Coosemans * ARRx + 2: A15-A12 of start address | ARR_SIZE_xx 9222c7879eaSTijl Coosemans */ 9232c7879eaSTijl Coosemans #define ARR0 0xc4 9242c7879eaSTijl Coosemans #define ARR1 0xc7 9252c7879eaSTijl Coosemans #define ARR2 0xca 9262c7879eaSTijl Coosemans #define ARR3 0xcd 9272c7879eaSTijl Coosemans #define ARR4 0xd0 9282c7879eaSTijl Coosemans #define ARR5 0xd3 9292c7879eaSTijl Coosemans #define ARR6 0xd6 9302c7879eaSTijl Coosemans #define ARR7 0xd9 9312c7879eaSTijl Coosemans 9322c7879eaSTijl Coosemans #define ARR_SIZE_0K 0 9332c7879eaSTijl Coosemans #define ARR_SIZE_4K 1 9342c7879eaSTijl Coosemans #define ARR_SIZE_8K 2 9352c7879eaSTijl Coosemans #define ARR_SIZE_16K 3 9362c7879eaSTijl Coosemans #define ARR_SIZE_32K 4 9372c7879eaSTijl Coosemans #define ARR_SIZE_64K 5 9382c7879eaSTijl Coosemans #define ARR_SIZE_128K 6 9392c7879eaSTijl Coosemans #define ARR_SIZE_256K 7 9402c7879eaSTijl Coosemans #define ARR_SIZE_512K 8 9412c7879eaSTijl Coosemans #define ARR_SIZE_1M 9 9422c7879eaSTijl Coosemans #define ARR_SIZE_2M 10 9432c7879eaSTijl Coosemans #define ARR_SIZE_4M 11 9442c7879eaSTijl Coosemans #define ARR_SIZE_8M 12 9452c7879eaSTijl Coosemans #define ARR_SIZE_16M 13 9462c7879eaSTijl Coosemans #define ARR_SIZE_32M 14 9472c7879eaSTijl Coosemans #define ARR_SIZE_4G 15 9482c7879eaSTijl Coosemans 9492c7879eaSTijl Coosemans /* 9502c7879eaSTijl Coosemans * The region control registers specify the attributes associated with 9512c7879eaSTijl Coosemans * the ARRx addres regions. 9522c7879eaSTijl Coosemans */ 9532c7879eaSTijl Coosemans #define RCR0 0xdc 9542c7879eaSTijl Coosemans #define RCR1 0xdd 9552c7879eaSTijl Coosemans #define RCR2 0xde 9562c7879eaSTijl Coosemans #define RCR3 0xdf 9572c7879eaSTijl Coosemans #define RCR4 0xe0 9582c7879eaSTijl Coosemans #define RCR5 0xe1 9592c7879eaSTijl Coosemans #define RCR6 0xe2 9602c7879eaSTijl Coosemans #define RCR7 0xe3 9612c7879eaSTijl Coosemans 9622c7879eaSTijl Coosemans #define RCR_RCD 0x01 /* Disables caching for ARRx (x = 0-6). */ 9632c7879eaSTijl Coosemans #define RCR_RCE 0x01 /* Enables caching for ARR7. */ 9642c7879eaSTijl Coosemans #define RCR_WWO 0x02 /* Weak write ordering. */ 9652c7879eaSTijl Coosemans #define RCR_WL 0x04 /* Weak locking. */ 9662c7879eaSTijl Coosemans #define RCR_WG 0x08 /* Write gathering. */ 9672c7879eaSTijl Coosemans #define RCR_WT 0x10 /* Write-through. */ 9682c7879eaSTijl Coosemans #define RCR_NLB 0x20 /* LBA# pin is not asserted. */ 9692c7879eaSTijl Coosemans 9702c7879eaSTijl Coosemans /* AMD Write Allocate Top-Of-Memory and Control Register */ 9712c7879eaSTijl Coosemans #define AMD_WT_ALLOC_TME 0x40000 /* top-of-memory enable */ 9722c7879eaSTijl Coosemans #define AMD_WT_ALLOC_PRE 0x20000 /* programmable range enable */ 9732c7879eaSTijl Coosemans #define AMD_WT_ALLOC_FRE 0x10000 /* fixed (A0000-FFFFF) range enable */ 9742c7879eaSTijl Coosemans 9752c7879eaSTijl Coosemans /* AMD64 MSR's */ 9762c7879eaSTijl Coosemans #define MSR_EFER 0xc0000080 /* extended features */ 9772c7879eaSTijl Coosemans #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target/cs/ss */ 9782c7879eaSTijl Coosemans #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target rip */ 9792c7879eaSTijl Coosemans #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target rip */ 9802c7879eaSTijl Coosemans #define MSR_SF_MASK 0xc0000084 /* syscall flags mask */ 9812c7879eaSTijl Coosemans #define MSR_FSBASE 0xc0000100 /* base address of the %fs "segment" */ 9822c7879eaSTijl Coosemans #define MSR_GSBASE 0xc0000101 /* base address of the %gs "segment" */ 9832c7879eaSTijl Coosemans #define MSR_KGSBASE 0xc0000102 /* base address of the kernel %gs */ 9842c7879eaSTijl Coosemans #define MSR_PERFEVSEL0 0xc0010000 9852c7879eaSTijl Coosemans #define MSR_PERFEVSEL1 0xc0010001 9862c7879eaSTijl Coosemans #define MSR_PERFEVSEL2 0xc0010002 9872c7879eaSTijl Coosemans #define MSR_PERFEVSEL3 0xc0010003 988b35ac068STijl Coosemans #define MSR_K7_PERFCTR0 0xc0010004 989b35ac068STijl Coosemans #define MSR_K7_PERFCTR1 0xc0010005 990b35ac068STijl Coosemans #define MSR_K7_PERFCTR2 0xc0010006 991b35ac068STijl Coosemans #define MSR_K7_PERFCTR3 0xc0010007 9922c7879eaSTijl Coosemans #define MSR_SYSCFG 0xc0010010 9932c7879eaSTijl Coosemans #define MSR_HWCR 0xc0010015 9942c7879eaSTijl Coosemans #define MSR_IORRBASE0 0xc0010016 9952c7879eaSTijl Coosemans #define MSR_IORRMASK0 0xc0010017 9962c7879eaSTijl Coosemans #define MSR_IORRBASE1 0xc0010018 9972c7879eaSTijl Coosemans #define MSR_IORRMASK1 0xc0010019 9982c7879eaSTijl Coosemans #define MSR_TOP_MEM 0xc001001a /* boundary for ram below 4G */ 9992c7879eaSTijl Coosemans #define MSR_TOP_MEM2 0xc001001d /* boundary for ram above 4G */ 1000e011dc96SNeel Natu #define MSR_NB_CFG1 0xc001001f /* NB configuration 1 */ 1001*fe15b854SKonstantin Belousov #define MSR_K8_UCODE_UPDATE 0xc0010020 /* update microcode */ 1002*fe15b854SKonstantin Belousov #define MSR_MC0_CTL_MASK 0xc0010044 1003e011dc96SNeel Natu #define MSR_P_STATE_LIMIT 0xc0010061 /* P-state Current Limit Register */ 1004e011dc96SNeel Natu #define MSR_P_STATE_CONTROL 0xc0010062 /* P-state Control Register */ 1005e011dc96SNeel Natu #define MSR_P_STATE_STATUS 0xc0010063 /* P-state Status Register */ 1006e011dc96SNeel Natu #define MSR_P_STATE_CONFIG(n) (0xc0010064 + (n)) /* P-state Config */ 1007e011dc96SNeel Natu #define MSR_SMM_ADDR 0xc0010112 /* SMM TSEG base address */ 1008e011dc96SNeel Natu #define MSR_SMM_MASK 0xc0010113 /* SMM TSEG address mask */ 1009e011dc96SNeel Natu #define MSR_VM_CR 0xc0010114 /* SVM: feature control */ 1010e011dc96SNeel Natu #define MSR_VM_HSAVE_PA 0xc0010117 /* SVM: host save area address */ 1011*fe15b854SKonstantin Belousov #define MSR_EXTFEATURES 0xc0011005 /* Extended CPUID Features override */ 1012*fe15b854SKonstantin Belousov #define MSR_IC_CFG 0xc0011021 /* Instruction Cache Configuration */ 1013e011dc96SNeel Natu 1014e011dc96SNeel Natu /* MSR_VM_CR related */ 1015e011dc96SNeel Natu #define VM_CR_SVMDIS 0x10 /* SVM: disabled by BIOS */ 10162c7879eaSTijl Coosemans 10172c7879eaSTijl Coosemans /* VIA ACE crypto featureset: for via_feature_rng */ 10182c7879eaSTijl Coosemans #define VIA_HAS_RNG 1 /* cpu has RNG */ 10192c7879eaSTijl Coosemans 10202c7879eaSTijl Coosemans /* VIA ACE crypto featureset: for via_feature_xcrypt */ 10212c7879eaSTijl Coosemans #define VIA_HAS_AES 1 /* cpu has AES */ 10222c7879eaSTijl Coosemans #define VIA_HAS_SHA 2 /* cpu has SHA1 & SHA256 */ 10232c7879eaSTijl Coosemans #define VIA_HAS_MM 4 /* cpu has RSA instructions */ 10242c7879eaSTijl Coosemans #define VIA_HAS_AESCTR 8 /* cpu has AES-CTR instructions */ 10252c7879eaSTijl Coosemans 10262c7879eaSTijl Coosemans /* Centaur Extended Feature flags */ 10272c7879eaSTijl Coosemans #define VIA_CPUID_HAS_RNG 0x000004 10282c7879eaSTijl Coosemans #define VIA_CPUID_DO_RNG 0x000008 10292c7879eaSTijl Coosemans #define VIA_CPUID_HAS_ACE 0x000040 10302c7879eaSTijl Coosemans #define VIA_CPUID_DO_ACE 0x000080 10312c7879eaSTijl Coosemans #define VIA_CPUID_HAS_ACE2 0x000100 10322c7879eaSTijl Coosemans #define VIA_CPUID_DO_ACE2 0x000200 10332c7879eaSTijl Coosemans #define VIA_CPUID_HAS_PHE 0x000400 10342c7879eaSTijl Coosemans #define VIA_CPUID_DO_PHE 0x000800 10352c7879eaSTijl Coosemans #define VIA_CPUID_HAS_PMM 0x001000 10362c7879eaSTijl Coosemans #define VIA_CPUID_DO_PMM 0x002000 10372c7879eaSTijl Coosemans 10382c7879eaSTijl Coosemans /* VIA ACE xcrypt-* instruction context control options */ 10392c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ROUND_M 0x0000000f 10402c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ALG_M 0x00000070 10412c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ALG_AES 0x00000000 10422c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEYGEN_M 0x00000080 10432c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEYGEN_HW 0x00000000 10442c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEYGEN_SW 0x00000080 10452c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_NORMAL 0x00000000 10462c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_INTERMEDIATE 0x00000100 10472c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ENCRYPT 0x00000000 10482c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_DECRYPT 0x00000200 10492c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEY128 0x0000000a /* 128bit, 10 rds */ 10502c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEY192 0x0000040c /* 192bit, 12 rds */ 10512c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEY256 0x0000080e /* 256bit, 15 rds */ 10522c7879eaSTijl Coosemans 10532c7879eaSTijl Coosemans #endif /* !_MACHINE_SPECIALREG_H_ */ 1054