12c7879eaSTijl Coosemans /*- 22c7879eaSTijl Coosemans * Copyright (c) 1991 The Regents of the University of California. 32c7879eaSTijl Coosemans * All rights reserved. 42c7879eaSTijl Coosemans * 52c7879eaSTijl Coosemans * Redistribution and use in source and binary forms, with or without 62c7879eaSTijl Coosemans * modification, are permitted provided that the following conditions 72c7879eaSTijl Coosemans * are met: 82c7879eaSTijl Coosemans * 1. Redistributions of source code must retain the above copyright 92c7879eaSTijl Coosemans * notice, this list of conditions and the following disclaimer. 102c7879eaSTijl Coosemans * 2. Redistributions in binary form must reproduce the above copyright 112c7879eaSTijl Coosemans * notice, this list of conditions and the following disclaimer in the 122c7879eaSTijl Coosemans * documentation and/or other materials provided with the distribution. 132c7879eaSTijl Coosemans * 4. Neither the name of the University nor the names of its contributors 142c7879eaSTijl Coosemans * may be used to endorse or promote products derived from this software 152c7879eaSTijl Coosemans * without specific prior written permission. 162c7879eaSTijl Coosemans * 172c7879eaSTijl Coosemans * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 182c7879eaSTijl Coosemans * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 192c7879eaSTijl Coosemans * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 202c7879eaSTijl Coosemans * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 212c7879eaSTijl Coosemans * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 222c7879eaSTijl Coosemans * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 232c7879eaSTijl Coosemans * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 242c7879eaSTijl Coosemans * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 252c7879eaSTijl Coosemans * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 262c7879eaSTijl Coosemans * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 272c7879eaSTijl Coosemans * SUCH DAMAGE. 282c7879eaSTijl Coosemans * 292c7879eaSTijl Coosemans * from: @(#)specialreg.h 7.1 (Berkeley) 5/9/91 302c7879eaSTijl Coosemans * $FreeBSD$ 312c7879eaSTijl Coosemans */ 322c7879eaSTijl Coosemans 332c7879eaSTijl Coosemans #ifndef _MACHINE_SPECIALREG_H_ 342c7879eaSTijl Coosemans #define _MACHINE_SPECIALREG_H_ 352c7879eaSTijl Coosemans 362c7879eaSTijl Coosemans /* 372c7879eaSTijl Coosemans * Bits in 386 special registers: 382c7879eaSTijl Coosemans */ 392c7879eaSTijl Coosemans #define CR0_PE 0x00000001 /* Protected mode Enable */ 402c7879eaSTijl Coosemans #define CR0_MP 0x00000002 /* "Math" (fpu) Present */ 412c7879eaSTijl Coosemans #define CR0_EM 0x00000004 /* EMulate FPU instructions. (trap ESC only) */ 422c7879eaSTijl Coosemans #define CR0_TS 0x00000008 /* Task Switched (if MP, trap ESC and WAIT) */ 432c7879eaSTijl Coosemans #define CR0_PG 0x80000000 /* PaGing enable */ 442c7879eaSTijl Coosemans 452c7879eaSTijl Coosemans /* 462c7879eaSTijl Coosemans * Bits in 486 special registers: 472c7879eaSTijl Coosemans */ 482c7879eaSTijl Coosemans #define CR0_NE 0x00000020 /* Numeric Error enable (EX16 vs IRQ13) */ 492c7879eaSTijl Coosemans #define CR0_WP 0x00010000 /* Write Protect (honor page protect in 502c7879eaSTijl Coosemans all modes) */ 512c7879eaSTijl Coosemans #define CR0_AM 0x00040000 /* Alignment Mask (set to enable AC flag) */ 522c7879eaSTijl Coosemans #define CR0_NW 0x20000000 /* Not Write-through */ 532c7879eaSTijl Coosemans #define CR0_CD 0x40000000 /* Cache Disable */ 542c7879eaSTijl Coosemans 552773649dSKonstantin Belousov #define CR3_PCID_SAVE 0x8000000000000000 562773649dSKonstantin Belousov 572c7879eaSTijl Coosemans /* 582c7879eaSTijl Coosemans * Bits in PPro special registers 592c7879eaSTijl Coosemans */ 602c7879eaSTijl Coosemans #define CR4_VME 0x00000001 /* Virtual 8086 mode extensions */ 612c7879eaSTijl Coosemans #define CR4_PVI 0x00000002 /* Protected-mode virtual interrupts */ 622c7879eaSTijl Coosemans #define CR4_TSD 0x00000004 /* Time stamp disable */ 632c7879eaSTijl Coosemans #define CR4_DE 0x00000008 /* Debugging extensions */ 642c7879eaSTijl Coosemans #define CR4_PSE 0x00000010 /* Page size extensions */ 652c7879eaSTijl Coosemans #define CR4_PAE 0x00000020 /* Physical address extension */ 662c7879eaSTijl Coosemans #define CR4_MCE 0x00000040 /* Machine check enable */ 672c7879eaSTijl Coosemans #define CR4_PGE 0x00000080 /* Page global enable */ 682c7879eaSTijl Coosemans #define CR4_PCE 0x00000100 /* Performance monitoring counter enable */ 692c7879eaSTijl Coosemans #define CR4_FXSR 0x00000200 /* Fast FPU save/restore used by OS */ 702c7879eaSTijl Coosemans #define CR4_XMM 0x00000400 /* enable SIMD/MMX2 to use except 16 */ 71*bf70b875SNeel Natu #define CR4_VMXE 0x00002000 /* enable VMX operation (Intel-specific) */ 722773649dSKonstantin Belousov #define CR4_FSGSBASE 0x00010000 /* Enable FS/GS BASE accessing instructions */ 732773649dSKonstantin Belousov #define CR4_PCIDE 0x00020000 /* Enable Context ID */ 742c7879eaSTijl Coosemans #define CR4_XSAVE 0x00040000 /* XSETBV/XGETBV */ 752773649dSKonstantin Belousov #define CR4_SMEP 0x00100000 /* Supervisor-Mode Execution Prevention */ 762c7879eaSTijl Coosemans 772c7879eaSTijl Coosemans /* 782c7879eaSTijl Coosemans * Bits in AMD64 special registers. EFER is 64 bits wide. 792c7879eaSTijl Coosemans */ 802c7879eaSTijl Coosemans #define EFER_SCE 0x000000001 /* System Call Extensions (R/W) */ 812c7879eaSTijl Coosemans #define EFER_LME 0x000000100 /* Long mode enable (R/W) */ 822c7879eaSTijl Coosemans #define EFER_LMA 0x000000400 /* Long mode active (R) */ 832c7879eaSTijl Coosemans #define EFER_NXE 0x000000800 /* PTE No-Execute bit enable (R/W) */ 842c7879eaSTijl Coosemans 852c7879eaSTijl Coosemans /* 862c7879eaSTijl Coosemans * Intel Extended Features registers 872c7879eaSTijl Coosemans */ 882c7879eaSTijl Coosemans #define XCR0 0 /* XFEATURE_ENABLED_MASK register */ 892c7879eaSTijl Coosemans 902c7879eaSTijl Coosemans #define XFEATURE_ENABLED_X87 0x00000001 912c7879eaSTijl Coosemans #define XFEATURE_ENABLED_SSE 0x00000002 922c7879eaSTijl Coosemans #define XFEATURE_ENABLED_AVX 0x00000004 932c7879eaSTijl Coosemans 942c7879eaSTijl Coosemans #define XFEATURE_AVX \ 952c7879eaSTijl Coosemans (XFEATURE_ENABLED_X87 | XFEATURE_ENABLED_SSE | XFEATURE_ENABLED_AVX) 962c7879eaSTijl Coosemans 972c7879eaSTijl Coosemans /* 982c7879eaSTijl Coosemans * CPUID instruction features register 992c7879eaSTijl Coosemans */ 1002c7879eaSTijl Coosemans #define CPUID_FPU 0x00000001 1012c7879eaSTijl Coosemans #define CPUID_VME 0x00000002 1022c7879eaSTijl Coosemans #define CPUID_DE 0x00000004 1032c7879eaSTijl Coosemans #define CPUID_PSE 0x00000008 1042c7879eaSTijl Coosemans #define CPUID_TSC 0x00000010 1052c7879eaSTijl Coosemans #define CPUID_MSR 0x00000020 1062c7879eaSTijl Coosemans #define CPUID_PAE 0x00000040 1072c7879eaSTijl Coosemans #define CPUID_MCE 0x00000080 1082c7879eaSTijl Coosemans #define CPUID_CX8 0x00000100 1092c7879eaSTijl Coosemans #define CPUID_APIC 0x00000200 1102c7879eaSTijl Coosemans #define CPUID_B10 0x00000400 1112c7879eaSTijl Coosemans #define CPUID_SEP 0x00000800 1122c7879eaSTijl Coosemans #define CPUID_MTRR 0x00001000 1132c7879eaSTijl Coosemans #define CPUID_PGE 0x00002000 1142c7879eaSTijl Coosemans #define CPUID_MCA 0x00004000 1152c7879eaSTijl Coosemans #define CPUID_CMOV 0x00008000 1162c7879eaSTijl Coosemans #define CPUID_PAT 0x00010000 1172c7879eaSTijl Coosemans #define CPUID_PSE36 0x00020000 1182c7879eaSTijl Coosemans #define CPUID_PSN 0x00040000 1192c7879eaSTijl Coosemans #define CPUID_CLFSH 0x00080000 1202c7879eaSTijl Coosemans #define CPUID_B20 0x00100000 1212c7879eaSTijl Coosemans #define CPUID_DS 0x00200000 1222c7879eaSTijl Coosemans #define CPUID_ACPI 0x00400000 1232c7879eaSTijl Coosemans #define CPUID_MMX 0x00800000 1242c7879eaSTijl Coosemans #define CPUID_FXSR 0x01000000 1252c7879eaSTijl Coosemans #define CPUID_SSE 0x02000000 1262c7879eaSTijl Coosemans #define CPUID_XMM 0x02000000 1272c7879eaSTijl Coosemans #define CPUID_SSE2 0x04000000 1282c7879eaSTijl Coosemans #define CPUID_SS 0x08000000 1292c7879eaSTijl Coosemans #define CPUID_HTT 0x10000000 1302c7879eaSTijl Coosemans #define CPUID_TM 0x20000000 1312c7879eaSTijl Coosemans #define CPUID_IA64 0x40000000 1322c7879eaSTijl Coosemans #define CPUID_PBE 0x80000000 1332c7879eaSTijl Coosemans 1342c7879eaSTijl Coosemans #define CPUID2_SSE3 0x00000001 1352c7879eaSTijl Coosemans #define CPUID2_PCLMULQDQ 0x00000002 1362c7879eaSTijl Coosemans #define CPUID2_DTES64 0x00000004 1372c7879eaSTijl Coosemans #define CPUID2_MON 0x00000008 1382c7879eaSTijl Coosemans #define CPUID2_DS_CPL 0x00000010 1392c7879eaSTijl Coosemans #define CPUID2_VMX 0x00000020 1402c7879eaSTijl Coosemans #define CPUID2_SMX 0x00000040 1412c7879eaSTijl Coosemans #define CPUID2_EST 0x00000080 1422c7879eaSTijl Coosemans #define CPUID2_TM2 0x00000100 1432c7879eaSTijl Coosemans #define CPUID2_SSSE3 0x00000200 1442c7879eaSTijl Coosemans #define CPUID2_CNXTID 0x00000400 1452c7879eaSTijl Coosemans #define CPUID2_FMA 0x00001000 1462c7879eaSTijl Coosemans #define CPUID2_CX16 0x00002000 1472c7879eaSTijl Coosemans #define CPUID2_XTPR 0x00004000 1482c7879eaSTijl Coosemans #define CPUID2_PDCM 0x00008000 1492c7879eaSTijl Coosemans #define CPUID2_PCID 0x00020000 1502c7879eaSTijl Coosemans #define CPUID2_DCA 0x00040000 1512c7879eaSTijl Coosemans #define CPUID2_SSE41 0x00080000 1522c7879eaSTijl Coosemans #define CPUID2_SSE42 0x00100000 1532c7879eaSTijl Coosemans #define CPUID2_X2APIC 0x00200000 1542c7879eaSTijl Coosemans #define CPUID2_MOVBE 0x00400000 1552c7879eaSTijl Coosemans #define CPUID2_POPCNT 0x00800000 1562c7879eaSTijl Coosemans #define CPUID2_TSCDLT 0x01000000 1572c7879eaSTijl Coosemans #define CPUID2_AESNI 0x02000000 1582c7879eaSTijl Coosemans #define CPUID2_XSAVE 0x04000000 1592c7879eaSTijl Coosemans #define CPUID2_OSXSAVE 0x08000000 1602c7879eaSTijl Coosemans #define CPUID2_AVX 0x10000000 1612c7879eaSTijl Coosemans #define CPUID2_F16C 0x20000000 162bcd60681SJohn Baldwin #define CPUID2_RDRAND 0x40000000 1632c7879eaSTijl Coosemans #define CPUID2_HV 0x80000000 1642c7879eaSTijl Coosemans 1652c7879eaSTijl Coosemans /* 1662c7879eaSTijl Coosemans * Important bits in the Thermal and Power Management flags 1672c7879eaSTijl Coosemans * CPUID.6 EAX and ECX. 1682c7879eaSTijl Coosemans */ 1692c7879eaSTijl Coosemans #define CPUTPM1_SENSOR 0x00000001 1702c7879eaSTijl Coosemans #define CPUTPM1_TURBO 0x00000002 1712c7879eaSTijl Coosemans #define CPUTPM1_ARAT 0x00000004 1722c7879eaSTijl Coosemans #define CPUTPM2_EFFREQ 0x00000001 1732c7879eaSTijl Coosemans 1742c7879eaSTijl Coosemans /* 1752c7879eaSTijl Coosemans * Important bits in the AMD extended cpuid flags 1762c7879eaSTijl Coosemans */ 1772c7879eaSTijl Coosemans #define AMDID_SYSCALL 0x00000800 1782c7879eaSTijl Coosemans #define AMDID_MP 0x00080000 1792c7879eaSTijl Coosemans #define AMDID_NX 0x00100000 1802c7879eaSTijl Coosemans #define AMDID_EXT_MMX 0x00400000 1812c7879eaSTijl Coosemans #define AMDID_FFXSR 0x01000000 1822c7879eaSTijl Coosemans #define AMDID_PAGE1GB 0x04000000 1832c7879eaSTijl Coosemans #define AMDID_RDTSCP 0x08000000 1842c7879eaSTijl Coosemans #define AMDID_LM 0x20000000 1852c7879eaSTijl Coosemans #define AMDID_EXT_3DNOW 0x40000000 1862c7879eaSTijl Coosemans #define AMDID_3DNOW 0x80000000 1872c7879eaSTijl Coosemans 1882c7879eaSTijl Coosemans #define AMDID2_LAHF 0x00000001 1892c7879eaSTijl Coosemans #define AMDID2_CMP 0x00000002 1902c7879eaSTijl Coosemans #define AMDID2_SVM 0x00000004 1912c7879eaSTijl Coosemans #define AMDID2_EXT_APIC 0x00000008 1922c7879eaSTijl Coosemans #define AMDID2_CR8 0x00000010 1932c7879eaSTijl Coosemans #define AMDID2_ABM 0x00000020 1942c7879eaSTijl Coosemans #define AMDID2_SSE4A 0x00000040 1952c7879eaSTijl Coosemans #define AMDID2_MAS 0x00000080 1962c7879eaSTijl Coosemans #define AMDID2_PREFETCH 0x00000100 1972c7879eaSTijl Coosemans #define AMDID2_OSVW 0x00000200 1982c7879eaSTijl Coosemans #define AMDID2_IBS 0x00000400 1992c7879eaSTijl Coosemans #define AMDID2_XOP 0x00000800 2002c7879eaSTijl Coosemans #define AMDID2_SKINIT 0x00001000 2012c7879eaSTijl Coosemans #define AMDID2_WDT 0x00002000 2022c7879eaSTijl Coosemans #define AMDID2_LWP 0x00008000 2032c7879eaSTijl Coosemans #define AMDID2_FMA4 0x00010000 2042c7879eaSTijl Coosemans #define AMDID2_NODE_ID 0x00080000 2052c7879eaSTijl Coosemans #define AMDID2_TBM 0x00200000 2062c7879eaSTijl Coosemans #define AMDID2_TOPOLOGY 0x00400000 2072c7879eaSTijl Coosemans 2082c7879eaSTijl Coosemans /* 2092c7879eaSTijl Coosemans * CPUID instruction 1 eax info 2102c7879eaSTijl Coosemans */ 2112c7879eaSTijl Coosemans #define CPUID_STEPPING 0x0000000f 2122c7879eaSTijl Coosemans #define CPUID_MODEL 0x000000f0 2132c7879eaSTijl Coosemans #define CPUID_FAMILY 0x00000f00 2142c7879eaSTijl Coosemans #define CPUID_EXT_MODEL 0x000f0000 2152c7879eaSTijl Coosemans #define CPUID_EXT_FAMILY 0x0ff00000 2162c7879eaSTijl Coosemans #ifdef __i386__ 2172c7879eaSTijl Coosemans #define CPUID_TO_MODEL(id) \ 2182c7879eaSTijl Coosemans ((((id) & CPUID_MODEL) >> 4) | \ 2192c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) >= 0x600) ? \ 2202c7879eaSTijl Coosemans (((id) & CPUID_EXT_MODEL) >> 12) : 0)) 2212c7879eaSTijl Coosemans #define CPUID_TO_FAMILY(id) \ 2222c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) >> 8) + \ 2232c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) == 0xf00) ? \ 2242c7879eaSTijl Coosemans (((id) & CPUID_EXT_FAMILY) >> 20) : 0)) 2252c7879eaSTijl Coosemans #else 2262c7879eaSTijl Coosemans #define CPUID_TO_MODEL(id) \ 2272c7879eaSTijl Coosemans ((((id) & CPUID_MODEL) >> 4) | \ 2282c7879eaSTijl Coosemans (((id) & CPUID_EXT_MODEL) >> 12)) 2292c7879eaSTijl Coosemans #define CPUID_TO_FAMILY(id) \ 2302c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) >> 8) + \ 2312c7879eaSTijl Coosemans (((id) & CPUID_EXT_FAMILY) >> 20)) 2322c7879eaSTijl Coosemans #endif 2332c7879eaSTijl Coosemans 2342c7879eaSTijl Coosemans /* 2352c7879eaSTijl Coosemans * CPUID instruction 1 ebx info 2362c7879eaSTijl Coosemans */ 2372c7879eaSTijl Coosemans #define CPUID_BRAND_INDEX 0x000000ff 2382c7879eaSTijl Coosemans #define CPUID_CLFUSH_SIZE 0x0000ff00 2392c7879eaSTijl Coosemans #define CPUID_HTT_CORES 0x00ff0000 2402c7879eaSTijl Coosemans #define CPUID_LOCAL_APIC_ID 0xff000000 2412c7879eaSTijl Coosemans 2422c7879eaSTijl Coosemans /* 2432c7879eaSTijl Coosemans * CPUID instruction 6 ecx info 2442c7879eaSTijl Coosemans */ 2452c7879eaSTijl Coosemans #define CPUID_PERF_STAT 0x00000001 2462c7879eaSTijl Coosemans #define CPUID_PERF_BIAS 0x00000008 2472c7879eaSTijl Coosemans 2482c7879eaSTijl Coosemans /* 2492c7879eaSTijl Coosemans * CPUID instruction 0xb ebx info. 2502c7879eaSTijl Coosemans */ 2512c7879eaSTijl Coosemans #define CPUID_TYPE_INVAL 0 2522c7879eaSTijl Coosemans #define CPUID_TYPE_SMT 1 2532c7879eaSTijl Coosemans #define CPUID_TYPE_CORE 2 2542c7879eaSTijl Coosemans 2552c7879eaSTijl Coosemans /* 256333d0c60SKonstantin Belousov * CPUID instruction 0xd Processor Extended State Enumeration Sub-leaf 1 257333d0c60SKonstantin Belousov */ 258333d0c60SKonstantin Belousov #define CPUID_EXTSTATE_XSAVEOPT 0x00000001 259333d0c60SKonstantin Belousov 260333d0c60SKonstantin Belousov /* 2612c7879eaSTijl Coosemans * AMD extended function 8000_0007h edx info 2622c7879eaSTijl Coosemans */ 2632c7879eaSTijl Coosemans #define AMDPM_TS 0x00000001 2642c7879eaSTijl Coosemans #define AMDPM_FID 0x00000002 2652c7879eaSTijl Coosemans #define AMDPM_VID 0x00000004 2662c7879eaSTijl Coosemans #define AMDPM_TTP 0x00000008 2672c7879eaSTijl Coosemans #define AMDPM_TM 0x00000010 2682c7879eaSTijl Coosemans #define AMDPM_STC 0x00000020 2692c7879eaSTijl Coosemans #define AMDPM_100MHZ_STEPS 0x00000040 2702c7879eaSTijl Coosemans #define AMDPM_HW_PSTATE 0x00000080 2712c7879eaSTijl Coosemans #define AMDPM_TSC_INVARIANT 0x00000100 2722c7879eaSTijl Coosemans #define AMDPM_CPB 0x00000200 2732c7879eaSTijl Coosemans 2742c7879eaSTijl Coosemans /* 2752c7879eaSTijl Coosemans * AMD extended function 8000_0008h ecx info 2762c7879eaSTijl Coosemans */ 2772c7879eaSTijl Coosemans #define AMDID_CMP_CORES 0x000000ff 2782c7879eaSTijl Coosemans #define AMDID_COREID_SIZE 0x0000f000 2792c7879eaSTijl Coosemans #define AMDID_COREID_SIZE_SHIFT 12 2802c7879eaSTijl Coosemans 2812773649dSKonstantin Belousov #define CPUID_STDEXT_FSGSBASE 0x00000001 2822773649dSKonstantin Belousov #define CPUID_STDEXT_TSC_ADJUST 0x00000002 2832773649dSKonstantin Belousov #define CPUID_STDEXT_SMEP 0x00000080 2842773649dSKonstantin Belousov #define CPUID_STDEXT_ENH_MOVSB 0x00000200 2852773649dSKonstantin Belousov #define CPUID_STDEXT_INVPCID 0x00000400 2862773649dSKonstantin Belousov 2872c7879eaSTijl Coosemans /* 2882c7879eaSTijl Coosemans * CPUID manufacturers identifiers 2892c7879eaSTijl Coosemans */ 2902c7879eaSTijl Coosemans #define AMD_VENDOR_ID "AuthenticAMD" 2912c7879eaSTijl Coosemans #define CENTAUR_VENDOR_ID "CentaurHauls" 2922c7879eaSTijl Coosemans #define CYRIX_VENDOR_ID "CyrixInstead" 2932c7879eaSTijl Coosemans #define INTEL_VENDOR_ID "GenuineIntel" 2942c7879eaSTijl Coosemans #define NEXGEN_VENDOR_ID "NexGenDriven" 2952c7879eaSTijl Coosemans #define NSC_VENDOR_ID "Geode by NSC" 2962c7879eaSTijl Coosemans #define RISE_VENDOR_ID "RiseRiseRise" 2972c7879eaSTijl Coosemans #define SIS_VENDOR_ID "SiS SiS SiS " 2982c7879eaSTijl Coosemans #define TRANSMETA_VENDOR_ID "GenuineTMx86" 2992c7879eaSTijl Coosemans #define UMC_VENDOR_ID "UMC UMC UMC " 3002c7879eaSTijl Coosemans 3012c7879eaSTijl Coosemans /* 3022c7879eaSTijl Coosemans * Model-specific registers for the i386 family 3032c7879eaSTijl Coosemans */ 3042c7879eaSTijl Coosemans #define MSR_P5_MC_ADDR 0x000 3052c7879eaSTijl Coosemans #define MSR_P5_MC_TYPE 0x001 3062c7879eaSTijl Coosemans #define MSR_TSC 0x010 3072c7879eaSTijl Coosemans #define MSR_P5_CESR 0x011 3082c7879eaSTijl Coosemans #define MSR_P5_CTR0 0x012 3092c7879eaSTijl Coosemans #define MSR_P5_CTR1 0x013 3102c7879eaSTijl Coosemans #define MSR_IA32_PLATFORM_ID 0x017 3112c7879eaSTijl Coosemans #define MSR_APICBASE 0x01b 3122c7879eaSTijl Coosemans #define MSR_EBL_CR_POWERON 0x02a 3132c7879eaSTijl Coosemans #define MSR_TEST_CTL 0x033 314*bf70b875SNeel Natu #define MSR_IA32_FEATURE_CONTROL 0x03a 3152c7879eaSTijl Coosemans #define MSR_BIOS_UPDT_TRIG 0x079 3162c7879eaSTijl Coosemans #define MSR_BBL_CR_D0 0x088 3172c7879eaSTijl Coosemans #define MSR_BBL_CR_D1 0x089 3182c7879eaSTijl Coosemans #define MSR_BBL_CR_D2 0x08a 3192c7879eaSTijl Coosemans #define MSR_BIOS_SIGN 0x08b 3202c7879eaSTijl Coosemans #define MSR_PERFCTR0 0x0c1 3212c7879eaSTijl Coosemans #define MSR_PERFCTR1 0x0c2 3222c7879eaSTijl Coosemans #define MSR_MPERF 0x0e7 3232c7879eaSTijl Coosemans #define MSR_APERF 0x0e8 3242c7879eaSTijl Coosemans #define MSR_IA32_EXT_CONFIG 0x0ee /* Undocumented. Core Solo/Duo only */ 3252c7879eaSTijl Coosemans #define MSR_MTRRcap 0x0fe 3262c7879eaSTijl Coosemans #define MSR_BBL_CR_ADDR 0x116 3272c7879eaSTijl Coosemans #define MSR_BBL_CR_DECC 0x118 3282c7879eaSTijl Coosemans #define MSR_BBL_CR_CTL 0x119 3292c7879eaSTijl Coosemans #define MSR_BBL_CR_TRIG 0x11a 3302c7879eaSTijl Coosemans #define MSR_BBL_CR_BUSY 0x11b 3312c7879eaSTijl Coosemans #define MSR_BBL_CR_CTL3 0x11e 3322c7879eaSTijl Coosemans #define MSR_SYSENTER_CS_MSR 0x174 3332c7879eaSTijl Coosemans #define MSR_SYSENTER_ESP_MSR 0x175 3342c7879eaSTijl Coosemans #define MSR_SYSENTER_EIP_MSR 0x176 3352c7879eaSTijl Coosemans #define MSR_MCG_CAP 0x179 3362c7879eaSTijl Coosemans #define MSR_MCG_STATUS 0x17a 3372c7879eaSTijl Coosemans #define MSR_MCG_CTL 0x17b 3382c7879eaSTijl Coosemans #define MSR_EVNTSEL0 0x186 3392c7879eaSTijl Coosemans #define MSR_EVNTSEL1 0x187 3402c7879eaSTijl Coosemans #define MSR_THERM_CONTROL 0x19a 3412c7879eaSTijl Coosemans #define MSR_THERM_INTERRUPT 0x19b 3422c7879eaSTijl Coosemans #define MSR_THERM_STATUS 0x19c 3432c7879eaSTijl Coosemans #define MSR_IA32_MISC_ENABLE 0x1a0 3442c7879eaSTijl Coosemans #define MSR_IA32_TEMPERATURE_TARGET 0x1a2 3452c7879eaSTijl Coosemans #define MSR_DEBUGCTLMSR 0x1d9 3462c7879eaSTijl Coosemans #define MSR_LASTBRANCHFROMIP 0x1db 3472c7879eaSTijl Coosemans #define MSR_LASTBRANCHTOIP 0x1dc 3482c7879eaSTijl Coosemans #define MSR_LASTINTFROMIP 0x1dd 3492c7879eaSTijl Coosemans #define MSR_LASTINTTOIP 0x1de 3502c7879eaSTijl Coosemans #define MSR_ROB_CR_BKUPTMPDR6 0x1e0 3512c7879eaSTijl Coosemans #define MSR_MTRRVarBase 0x200 3522c7879eaSTijl Coosemans #define MSR_MTRR64kBase 0x250 3532c7879eaSTijl Coosemans #define MSR_MTRR16kBase 0x258 3542c7879eaSTijl Coosemans #define MSR_MTRR4kBase 0x268 3552c7879eaSTijl Coosemans #define MSR_PAT 0x277 3562c7879eaSTijl Coosemans #define MSR_MC0_CTL2 0x280 3572c7879eaSTijl Coosemans #define MSR_MTRRdefType 0x2ff 3582c7879eaSTijl Coosemans #define MSR_MC0_CTL 0x400 3592c7879eaSTijl Coosemans #define MSR_MC0_STATUS 0x401 3602c7879eaSTijl Coosemans #define MSR_MC0_ADDR 0x402 3612c7879eaSTijl Coosemans #define MSR_MC0_MISC 0x403 3622c7879eaSTijl Coosemans #define MSR_MC1_CTL 0x404 3632c7879eaSTijl Coosemans #define MSR_MC1_STATUS 0x405 3642c7879eaSTijl Coosemans #define MSR_MC1_ADDR 0x406 3652c7879eaSTijl Coosemans #define MSR_MC1_MISC 0x407 3662c7879eaSTijl Coosemans #define MSR_MC2_CTL 0x408 3672c7879eaSTijl Coosemans #define MSR_MC2_STATUS 0x409 3682c7879eaSTijl Coosemans #define MSR_MC2_ADDR 0x40a 3692c7879eaSTijl Coosemans #define MSR_MC2_MISC 0x40b 3702c7879eaSTijl Coosemans #define MSR_MC3_CTL 0x40c 3712c7879eaSTijl Coosemans #define MSR_MC3_STATUS 0x40d 3722c7879eaSTijl Coosemans #define MSR_MC3_ADDR 0x40e 3732c7879eaSTijl Coosemans #define MSR_MC3_MISC 0x40f 3742c7879eaSTijl Coosemans #define MSR_MC4_CTL 0x410 3752c7879eaSTijl Coosemans #define MSR_MC4_STATUS 0x411 3762c7879eaSTijl Coosemans #define MSR_MC4_ADDR 0x412 3772c7879eaSTijl Coosemans #define MSR_MC4_MISC 0x413 3782c7879eaSTijl Coosemans 3792c7879eaSTijl Coosemans /* 38026b1d645SPeter Grehan * X2APIC MSRs 38126b1d645SPeter Grehan */ 38226b1d645SPeter Grehan #define MSR_APIC_ID 0x802 38326b1d645SPeter Grehan #define MSR_APIC_VERSION 0x803 38426b1d645SPeter Grehan #define MSR_APIC_TPR 0x808 38526b1d645SPeter Grehan #define MSR_APIC_EOI 0x80b 38626b1d645SPeter Grehan #define MSR_APIC_LDR 0x80d 38726b1d645SPeter Grehan #define MSR_APIC_SVR 0x80f 38826b1d645SPeter Grehan #define MSR_APIC_ISR0 0x810 38926b1d645SPeter Grehan #define MSR_APIC_ISR1 0x811 39026b1d645SPeter Grehan #define MSR_APIC_ISR2 0x812 39126b1d645SPeter Grehan #define MSR_APIC_ISR3 0x813 39226b1d645SPeter Grehan #define MSR_APIC_ISR4 0x814 39326b1d645SPeter Grehan #define MSR_APIC_ISR5 0x815 39426b1d645SPeter Grehan #define MSR_APIC_ISR6 0x816 39526b1d645SPeter Grehan #define MSR_APIC_ISR7 0x817 39626b1d645SPeter Grehan #define MSR_APIC_TMR0 0x818 39726b1d645SPeter Grehan #define MSR_APIC_IRR0 0x820 39826b1d645SPeter Grehan #define MSR_APIC_ESR 0x828 39926b1d645SPeter Grehan #define MSR_APIC_LVT_CMCI 0x82F 40026b1d645SPeter Grehan #define MSR_APIC_ICR 0x830 40126b1d645SPeter Grehan #define MSR_APIC_LVT_TIMER 0x832 40226b1d645SPeter Grehan #define MSR_APIC_LVT_THERMAL 0x833 40326b1d645SPeter Grehan #define MSR_APIC_LVT_PCINT 0x834 40426b1d645SPeter Grehan #define MSR_APIC_LVT_LINT0 0x835 40526b1d645SPeter Grehan #define MSR_APIC_LVT_LINT1 0x836 40626b1d645SPeter Grehan #define MSR_APIC_LVT_ERROR 0x837 40726b1d645SPeter Grehan #define MSR_APIC_ICR_TIMER 0x838 40826b1d645SPeter Grehan #define MSR_APIC_CCR_TIMER 0x839 40926b1d645SPeter Grehan #define MSR_APIC_DCR_TIMER 0x83e 41026b1d645SPeter Grehan #define MSR_APIC_SELF_IPI 0x83f 41126b1d645SPeter Grehan 41226b1d645SPeter Grehan /* 4132c7879eaSTijl Coosemans * Constants related to MSR's. 4142c7879eaSTijl Coosemans */ 41526b1d645SPeter Grehan #define APICBASE_RESERVED 0x000002ff 4162c7879eaSTijl Coosemans #define APICBASE_BSP 0x00000100 41726b1d645SPeter Grehan #define APICBASE_X2APIC 0x00000400 4182c7879eaSTijl Coosemans #define APICBASE_ENABLED 0x00000800 4192c7879eaSTijl Coosemans #define APICBASE_ADDRESS 0xfffff000 4202c7879eaSTijl Coosemans 4212c7879eaSTijl Coosemans /* 4222c7879eaSTijl Coosemans * PAT modes. 4232c7879eaSTijl Coosemans */ 4242c7879eaSTijl Coosemans #define PAT_UNCACHEABLE 0x00 4252c7879eaSTijl Coosemans #define PAT_WRITE_COMBINING 0x01 4262c7879eaSTijl Coosemans #define PAT_WRITE_THROUGH 0x04 4272c7879eaSTijl Coosemans #define PAT_WRITE_PROTECTED 0x05 4282c7879eaSTijl Coosemans #define PAT_WRITE_BACK 0x06 4292c7879eaSTijl Coosemans #define PAT_UNCACHED 0x07 4302c7879eaSTijl Coosemans #define PAT_VALUE(i, m) ((long long)(m) << (8 * (i))) 4312c7879eaSTijl Coosemans #define PAT_MASK(i) PAT_VALUE(i, 0xff) 4322c7879eaSTijl Coosemans 4332c7879eaSTijl Coosemans /* 4342c7879eaSTijl Coosemans * Constants related to MTRRs 4352c7879eaSTijl Coosemans */ 4362c7879eaSTijl Coosemans #define MTRR_UNCACHEABLE 0x00 4372c7879eaSTijl Coosemans #define MTRR_WRITE_COMBINING 0x01 4382c7879eaSTijl Coosemans #define MTRR_WRITE_THROUGH 0x04 4392c7879eaSTijl Coosemans #define MTRR_WRITE_PROTECTED 0x05 4402c7879eaSTijl Coosemans #define MTRR_WRITE_BACK 0x06 4412c7879eaSTijl Coosemans #define MTRR_N64K 8 /* numbers of fixed-size entries */ 4422c7879eaSTijl Coosemans #define MTRR_N16K 16 4432c7879eaSTijl Coosemans #define MTRR_N4K 64 4442c7879eaSTijl Coosemans #define MTRR_CAP_WC 0x0000000000000400 4452c7879eaSTijl Coosemans #define MTRR_CAP_FIXED 0x0000000000000100 4462c7879eaSTijl Coosemans #define MTRR_CAP_VCNT 0x00000000000000ff 4472c7879eaSTijl Coosemans #define MTRR_DEF_ENABLE 0x0000000000000800 4482c7879eaSTijl Coosemans #define MTRR_DEF_FIXED_ENABLE 0x0000000000000400 4492c7879eaSTijl Coosemans #define MTRR_DEF_TYPE 0x00000000000000ff 4502c7879eaSTijl Coosemans #define MTRR_PHYSBASE_PHYSBASE 0x000ffffffffff000 4512c7879eaSTijl Coosemans #define MTRR_PHYSBASE_TYPE 0x00000000000000ff 4522c7879eaSTijl Coosemans #define MTRR_PHYSMASK_PHYSMASK 0x000ffffffffff000 4532c7879eaSTijl Coosemans #define MTRR_PHYSMASK_VALID 0x0000000000000800 4542c7879eaSTijl Coosemans 4552c7879eaSTijl Coosemans /* 4562c7879eaSTijl Coosemans * Cyrix configuration registers, accessible as IO ports. 4572c7879eaSTijl Coosemans */ 4582c7879eaSTijl Coosemans #define CCR0 0xc0 /* Configuration control register 0 */ 4592c7879eaSTijl Coosemans #define CCR0_NC0 0x01 /* First 64K of each 1M memory region is 4602c7879eaSTijl Coosemans non-cacheable */ 4612c7879eaSTijl Coosemans #define CCR0_NC1 0x02 /* 640K-1M region is non-cacheable */ 4622c7879eaSTijl Coosemans #define CCR0_A20M 0x04 /* Enables A20M# input pin */ 4632c7879eaSTijl Coosemans #define CCR0_KEN 0x08 /* Enables KEN# input pin */ 4642c7879eaSTijl Coosemans #define CCR0_FLUSH 0x10 /* Enables FLUSH# input pin */ 4652c7879eaSTijl Coosemans #define CCR0_BARB 0x20 /* Flushes internal cache when entering hold 4662c7879eaSTijl Coosemans state */ 4672c7879eaSTijl Coosemans #define CCR0_CO 0x40 /* Cache org: 1=direct mapped, 0=2x set 4682c7879eaSTijl Coosemans assoc */ 4692c7879eaSTijl Coosemans #define CCR0_SUSPEND 0x80 /* Enables SUSP# and SUSPA# pins */ 4702c7879eaSTijl Coosemans 4712c7879eaSTijl Coosemans #define CCR1 0xc1 /* Configuration control register 1 */ 4722c7879eaSTijl Coosemans #define CCR1_RPL 0x01 /* Enables RPLSET and RPLVAL# pins */ 4732c7879eaSTijl Coosemans #define CCR1_SMI 0x02 /* Enables SMM pins */ 4742c7879eaSTijl Coosemans #define CCR1_SMAC 0x04 /* System management memory access */ 4752c7879eaSTijl Coosemans #define CCR1_MMAC 0x08 /* Main memory access */ 4762c7879eaSTijl Coosemans #define CCR1_NO_LOCK 0x10 /* Negate LOCK# */ 4772c7879eaSTijl Coosemans #define CCR1_SM3 0x80 /* SMM address space address region 3 */ 4782c7879eaSTijl Coosemans 4792c7879eaSTijl Coosemans #define CCR2 0xc2 4802c7879eaSTijl Coosemans #define CCR2_WB 0x02 /* Enables WB cache interface pins */ 4812c7879eaSTijl Coosemans #define CCR2_SADS 0x02 /* Slow ADS */ 4822c7879eaSTijl Coosemans #define CCR2_LOCK_NW 0x04 /* LOCK NW Bit */ 4832c7879eaSTijl Coosemans #define CCR2_SUSP_HLT 0x08 /* Suspend on HALT */ 4842c7879eaSTijl Coosemans #define CCR2_WT1 0x10 /* WT region 1 */ 4852c7879eaSTijl Coosemans #define CCR2_WPR1 0x10 /* Write-protect region 1 */ 4862c7879eaSTijl Coosemans #define CCR2_BARB 0x20 /* Flushes write-back cache when entering 4872c7879eaSTijl Coosemans hold state. */ 4882c7879eaSTijl Coosemans #define CCR2_BWRT 0x40 /* Enables burst write cycles */ 4892c7879eaSTijl Coosemans #define CCR2_USE_SUSP 0x80 /* Enables suspend pins */ 4902c7879eaSTijl Coosemans 4912c7879eaSTijl Coosemans #define CCR3 0xc3 4922c7879eaSTijl Coosemans #define CCR3_SMILOCK 0x01 /* SMM register lock */ 4932c7879eaSTijl Coosemans #define CCR3_NMI 0x02 /* Enables NMI during SMM */ 4942c7879eaSTijl Coosemans #define CCR3_LINBRST 0x04 /* Linear address burst cycles */ 4952c7879eaSTijl Coosemans #define CCR3_SMMMODE 0x08 /* SMM Mode */ 4962c7879eaSTijl Coosemans #define CCR3_MAPEN0 0x10 /* Enables Map0 */ 4972c7879eaSTijl Coosemans #define CCR3_MAPEN1 0x20 /* Enables Map1 */ 4982c7879eaSTijl Coosemans #define CCR3_MAPEN2 0x40 /* Enables Map2 */ 4992c7879eaSTijl Coosemans #define CCR3_MAPEN3 0x80 /* Enables Map3 */ 5002c7879eaSTijl Coosemans 5012c7879eaSTijl Coosemans #define CCR4 0xe8 5022c7879eaSTijl Coosemans #define CCR4_IOMASK 0x07 5032c7879eaSTijl Coosemans #define CCR4_MEM 0x08 /* Enables momory bypassing */ 5042c7879eaSTijl Coosemans #define CCR4_DTE 0x10 /* Enables directory table entry cache */ 5052c7879eaSTijl Coosemans #define CCR4_FASTFPE 0x20 /* Fast FPU exception */ 5062c7879eaSTijl Coosemans #define CCR4_CPUID 0x80 /* Enables CPUID instruction */ 5072c7879eaSTijl Coosemans 5082c7879eaSTijl Coosemans #define CCR5 0xe9 5092c7879eaSTijl Coosemans #define CCR5_WT_ALLOC 0x01 /* Write-through allocate */ 5102c7879eaSTijl Coosemans #define CCR5_SLOP 0x02 /* LOOP instruction slowed down */ 5112c7879eaSTijl Coosemans #define CCR5_LBR1 0x10 /* Local bus region 1 */ 5122c7879eaSTijl Coosemans #define CCR5_ARREN 0x20 /* Enables ARR region */ 5132c7879eaSTijl Coosemans 5142c7879eaSTijl Coosemans #define CCR6 0xea 5152c7879eaSTijl Coosemans 5162c7879eaSTijl Coosemans #define CCR7 0xeb 5172c7879eaSTijl Coosemans 5182c7879eaSTijl Coosemans /* Performance Control Register (5x86 only). */ 5192c7879eaSTijl Coosemans #define PCR0 0x20 5202c7879eaSTijl Coosemans #define PCR0_RSTK 0x01 /* Enables return stack */ 5212c7879eaSTijl Coosemans #define PCR0_BTB 0x02 /* Enables branch target buffer */ 5222c7879eaSTijl Coosemans #define PCR0_LOOP 0x04 /* Enables loop */ 5232c7879eaSTijl Coosemans #define PCR0_AIS 0x08 /* Enables all instrcutions stalled to 5242c7879eaSTijl Coosemans serialize pipe. */ 5252c7879eaSTijl Coosemans #define PCR0_MLR 0x10 /* Enables reordering of misaligned loads */ 5262c7879eaSTijl Coosemans #define PCR0_BTBRT 0x40 /* Enables BTB test register. */ 5272c7879eaSTijl Coosemans #define PCR0_LSSER 0x80 /* Disable reorder */ 5282c7879eaSTijl Coosemans 5292c7879eaSTijl Coosemans /* Device Identification Registers */ 5302c7879eaSTijl Coosemans #define DIR0 0xfe 5312c7879eaSTijl Coosemans #define DIR1 0xff 5322c7879eaSTijl Coosemans 5332c7879eaSTijl Coosemans /* 5342c7879eaSTijl Coosemans * Machine Check register constants. 5352c7879eaSTijl Coosemans */ 5362c7879eaSTijl Coosemans #define MCG_CAP_COUNT 0x000000ff 5372c7879eaSTijl Coosemans #define MCG_CAP_CTL_P 0x00000100 5382c7879eaSTijl Coosemans #define MCG_CAP_EXT_P 0x00000200 5392c7879eaSTijl Coosemans #define MCG_CAP_CMCI_P 0x00000400 5402c7879eaSTijl Coosemans #define MCG_CAP_TES_P 0x00000800 5412c7879eaSTijl Coosemans #define MCG_CAP_EXT_CNT 0x00ff0000 5422c7879eaSTijl Coosemans #define MCG_CAP_SER_P 0x01000000 5432c7879eaSTijl Coosemans #define MCG_STATUS_RIPV 0x00000001 5442c7879eaSTijl Coosemans #define MCG_STATUS_EIPV 0x00000002 5452c7879eaSTijl Coosemans #define MCG_STATUS_MCIP 0x00000004 5462c7879eaSTijl Coosemans #define MCG_CTL_ENABLE 0xffffffffffffffff 5472c7879eaSTijl Coosemans #define MCG_CTL_DISABLE 0x0000000000000000 5482c7879eaSTijl Coosemans #define MSR_MC_CTL(x) (MSR_MC0_CTL + (x) * 4) 5492c7879eaSTijl Coosemans #define MSR_MC_STATUS(x) (MSR_MC0_STATUS + (x) * 4) 5502c7879eaSTijl Coosemans #define MSR_MC_ADDR(x) (MSR_MC0_ADDR + (x) * 4) 5512c7879eaSTijl Coosemans #define MSR_MC_MISC(x) (MSR_MC0_MISC + (x) * 4) 5522c7879eaSTijl Coosemans #define MSR_MC_CTL2(x) (MSR_MC0_CTL2 + (x)) /* If MCG_CAP_CMCI_P */ 5532c7879eaSTijl Coosemans #define MC_STATUS_MCA_ERROR 0x000000000000ffff 5542c7879eaSTijl Coosemans #define MC_STATUS_MODEL_ERROR 0x00000000ffff0000 5552c7879eaSTijl Coosemans #define MC_STATUS_OTHER_INFO 0x01ffffff00000000 5562c7879eaSTijl Coosemans #define MC_STATUS_COR_COUNT 0x001fffc000000000 /* If MCG_CAP_CMCI_P */ 5572c7879eaSTijl Coosemans #define MC_STATUS_TES_STATUS 0x0060000000000000 /* If MCG_CAP_TES_P */ 5582c7879eaSTijl Coosemans #define MC_STATUS_AR 0x0080000000000000 /* If MCG_CAP_TES_P */ 5592c7879eaSTijl Coosemans #define MC_STATUS_S 0x0100000000000000 /* If MCG_CAP_TES_P */ 5602c7879eaSTijl Coosemans #define MC_STATUS_PCC 0x0200000000000000 5612c7879eaSTijl Coosemans #define MC_STATUS_ADDRV 0x0400000000000000 5622c7879eaSTijl Coosemans #define MC_STATUS_MISCV 0x0800000000000000 5632c7879eaSTijl Coosemans #define MC_STATUS_EN 0x1000000000000000 5642c7879eaSTijl Coosemans #define MC_STATUS_UC 0x2000000000000000 5652c7879eaSTijl Coosemans #define MC_STATUS_OVER 0x4000000000000000 5662c7879eaSTijl Coosemans #define MC_STATUS_VAL 0x8000000000000000 5672c7879eaSTijl Coosemans #define MC_MISC_RA_LSB 0x000000000000003f /* If MCG_CAP_SER_P */ 5682c7879eaSTijl Coosemans #define MC_MISC_ADDRESS_MODE 0x00000000000001c0 /* If MCG_CAP_SER_P */ 5692c7879eaSTijl Coosemans #define MC_CTL2_THRESHOLD 0x0000000000007fff 5702c7879eaSTijl Coosemans #define MC_CTL2_CMCI_EN 0x0000000040000000 5712c7879eaSTijl Coosemans 5722c7879eaSTijl Coosemans /* 5732c7879eaSTijl Coosemans * The following four 3-byte registers control the non-cacheable regions. 5742c7879eaSTijl Coosemans * These registers must be written as three separate bytes. 5752c7879eaSTijl Coosemans * 5762c7879eaSTijl Coosemans * NCRx+0: A31-A24 of starting address 5772c7879eaSTijl Coosemans * NCRx+1: A23-A16 of starting address 5782c7879eaSTijl Coosemans * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx. 5792c7879eaSTijl Coosemans * 5802c7879eaSTijl Coosemans * The non-cacheable region's starting address must be aligned to the 5812c7879eaSTijl Coosemans * size indicated by the NCR_SIZE_xx field. 5822c7879eaSTijl Coosemans */ 5832c7879eaSTijl Coosemans #define NCR1 0xc4 5842c7879eaSTijl Coosemans #define NCR2 0xc7 5852c7879eaSTijl Coosemans #define NCR3 0xca 5862c7879eaSTijl Coosemans #define NCR4 0xcd 5872c7879eaSTijl Coosemans 5882c7879eaSTijl Coosemans #define NCR_SIZE_0K 0 5892c7879eaSTijl Coosemans #define NCR_SIZE_4K 1 5902c7879eaSTijl Coosemans #define NCR_SIZE_8K 2 5912c7879eaSTijl Coosemans #define NCR_SIZE_16K 3 5922c7879eaSTijl Coosemans #define NCR_SIZE_32K 4 5932c7879eaSTijl Coosemans #define NCR_SIZE_64K 5 5942c7879eaSTijl Coosemans #define NCR_SIZE_128K 6 5952c7879eaSTijl Coosemans #define NCR_SIZE_256K 7 5962c7879eaSTijl Coosemans #define NCR_SIZE_512K 8 5972c7879eaSTijl Coosemans #define NCR_SIZE_1M 9 5982c7879eaSTijl Coosemans #define NCR_SIZE_2M 10 5992c7879eaSTijl Coosemans #define NCR_SIZE_4M 11 6002c7879eaSTijl Coosemans #define NCR_SIZE_8M 12 6012c7879eaSTijl Coosemans #define NCR_SIZE_16M 13 6022c7879eaSTijl Coosemans #define NCR_SIZE_32M 14 6032c7879eaSTijl Coosemans #define NCR_SIZE_4G 15 6042c7879eaSTijl Coosemans 6052c7879eaSTijl Coosemans /* 6062c7879eaSTijl Coosemans * The address region registers are used to specify the location and 6072c7879eaSTijl Coosemans * size for the eight address regions. 6082c7879eaSTijl Coosemans * 6092c7879eaSTijl Coosemans * ARRx + 0: A31-A24 of start address 6102c7879eaSTijl Coosemans * ARRx + 1: A23-A16 of start address 6112c7879eaSTijl Coosemans * ARRx + 2: A15-A12 of start address | ARR_SIZE_xx 6122c7879eaSTijl Coosemans */ 6132c7879eaSTijl Coosemans #define ARR0 0xc4 6142c7879eaSTijl Coosemans #define ARR1 0xc7 6152c7879eaSTijl Coosemans #define ARR2 0xca 6162c7879eaSTijl Coosemans #define ARR3 0xcd 6172c7879eaSTijl Coosemans #define ARR4 0xd0 6182c7879eaSTijl Coosemans #define ARR5 0xd3 6192c7879eaSTijl Coosemans #define ARR6 0xd6 6202c7879eaSTijl Coosemans #define ARR7 0xd9 6212c7879eaSTijl Coosemans 6222c7879eaSTijl Coosemans #define ARR_SIZE_0K 0 6232c7879eaSTijl Coosemans #define ARR_SIZE_4K 1 6242c7879eaSTijl Coosemans #define ARR_SIZE_8K 2 6252c7879eaSTijl Coosemans #define ARR_SIZE_16K 3 6262c7879eaSTijl Coosemans #define ARR_SIZE_32K 4 6272c7879eaSTijl Coosemans #define ARR_SIZE_64K 5 6282c7879eaSTijl Coosemans #define ARR_SIZE_128K 6 6292c7879eaSTijl Coosemans #define ARR_SIZE_256K 7 6302c7879eaSTijl Coosemans #define ARR_SIZE_512K 8 6312c7879eaSTijl Coosemans #define ARR_SIZE_1M 9 6322c7879eaSTijl Coosemans #define ARR_SIZE_2M 10 6332c7879eaSTijl Coosemans #define ARR_SIZE_4M 11 6342c7879eaSTijl Coosemans #define ARR_SIZE_8M 12 6352c7879eaSTijl Coosemans #define ARR_SIZE_16M 13 6362c7879eaSTijl Coosemans #define ARR_SIZE_32M 14 6372c7879eaSTijl Coosemans #define ARR_SIZE_4G 15 6382c7879eaSTijl Coosemans 6392c7879eaSTijl Coosemans /* 6402c7879eaSTijl Coosemans * The region control registers specify the attributes associated with 6412c7879eaSTijl Coosemans * the ARRx addres regions. 6422c7879eaSTijl Coosemans */ 6432c7879eaSTijl Coosemans #define RCR0 0xdc 6442c7879eaSTijl Coosemans #define RCR1 0xdd 6452c7879eaSTijl Coosemans #define RCR2 0xde 6462c7879eaSTijl Coosemans #define RCR3 0xdf 6472c7879eaSTijl Coosemans #define RCR4 0xe0 6482c7879eaSTijl Coosemans #define RCR5 0xe1 6492c7879eaSTijl Coosemans #define RCR6 0xe2 6502c7879eaSTijl Coosemans #define RCR7 0xe3 6512c7879eaSTijl Coosemans 6522c7879eaSTijl Coosemans #define RCR_RCD 0x01 /* Disables caching for ARRx (x = 0-6). */ 6532c7879eaSTijl Coosemans #define RCR_RCE 0x01 /* Enables caching for ARR7. */ 6542c7879eaSTijl Coosemans #define RCR_WWO 0x02 /* Weak write ordering. */ 6552c7879eaSTijl Coosemans #define RCR_WL 0x04 /* Weak locking. */ 6562c7879eaSTijl Coosemans #define RCR_WG 0x08 /* Write gathering. */ 6572c7879eaSTijl Coosemans #define RCR_WT 0x10 /* Write-through. */ 6582c7879eaSTijl Coosemans #define RCR_NLB 0x20 /* LBA# pin is not asserted. */ 6592c7879eaSTijl Coosemans 6602c7879eaSTijl Coosemans /* AMD Write Allocate Top-Of-Memory and Control Register */ 6612c7879eaSTijl Coosemans #define AMD_WT_ALLOC_TME 0x40000 /* top-of-memory enable */ 6622c7879eaSTijl Coosemans #define AMD_WT_ALLOC_PRE 0x20000 /* programmable range enable */ 6632c7879eaSTijl Coosemans #define AMD_WT_ALLOC_FRE 0x10000 /* fixed (A0000-FFFFF) range enable */ 6642c7879eaSTijl Coosemans 6652c7879eaSTijl Coosemans /* AMD64 MSR's */ 6662c7879eaSTijl Coosemans #define MSR_EFER 0xc0000080 /* extended features */ 6672c7879eaSTijl Coosemans #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target/cs/ss */ 6682c7879eaSTijl Coosemans #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target rip */ 6692c7879eaSTijl Coosemans #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target rip */ 6702c7879eaSTijl Coosemans #define MSR_SF_MASK 0xc0000084 /* syscall flags mask */ 6712c7879eaSTijl Coosemans #define MSR_FSBASE 0xc0000100 /* base address of the %fs "segment" */ 6722c7879eaSTijl Coosemans #define MSR_GSBASE 0xc0000101 /* base address of the %gs "segment" */ 6732c7879eaSTijl Coosemans #define MSR_KGSBASE 0xc0000102 /* base address of the kernel %gs */ 6742c7879eaSTijl Coosemans #define MSR_PERFEVSEL0 0xc0010000 6752c7879eaSTijl Coosemans #define MSR_PERFEVSEL1 0xc0010001 6762c7879eaSTijl Coosemans #define MSR_PERFEVSEL2 0xc0010002 6772c7879eaSTijl Coosemans #define MSR_PERFEVSEL3 0xc0010003 6782c7879eaSTijl Coosemans #undef MSR_PERFCTR0 6792c7879eaSTijl Coosemans #undef MSR_PERFCTR1 6802c7879eaSTijl Coosemans #define MSR_PERFCTR0 0xc0010004 6812c7879eaSTijl Coosemans #define MSR_PERFCTR1 0xc0010005 6822c7879eaSTijl Coosemans #define MSR_PERFCTR2 0xc0010006 6832c7879eaSTijl Coosemans #define MSR_PERFCTR3 0xc0010007 6842c7879eaSTijl Coosemans #define MSR_SYSCFG 0xc0010010 6852c7879eaSTijl Coosemans #define MSR_HWCR 0xc0010015 6862c7879eaSTijl Coosemans #define MSR_IORRBASE0 0xc0010016 6872c7879eaSTijl Coosemans #define MSR_IORRMASK0 0xc0010017 6882c7879eaSTijl Coosemans #define MSR_IORRBASE1 0xc0010018 6892c7879eaSTijl Coosemans #define MSR_IORRMASK1 0xc0010019 6902c7879eaSTijl Coosemans #define MSR_TOP_MEM 0xc001001a /* boundary for ram below 4G */ 6912c7879eaSTijl Coosemans #define MSR_TOP_MEM2 0xc001001d /* boundary for ram above 4G */ 6922c7879eaSTijl Coosemans #define MSR_K8_UCODE_UPDATE 0xc0010020 /* update microcode */ 6932c7879eaSTijl Coosemans #define MSR_MC0_CTL_MASK 0xc0010044 6942c7879eaSTijl Coosemans 6952c7879eaSTijl Coosemans /* VIA ACE crypto featureset: for via_feature_rng */ 6962c7879eaSTijl Coosemans #define VIA_HAS_RNG 1 /* cpu has RNG */ 6972c7879eaSTijl Coosemans 6982c7879eaSTijl Coosemans /* VIA ACE crypto featureset: for via_feature_xcrypt */ 6992c7879eaSTijl Coosemans #define VIA_HAS_AES 1 /* cpu has AES */ 7002c7879eaSTijl Coosemans #define VIA_HAS_SHA 2 /* cpu has SHA1 & SHA256 */ 7012c7879eaSTijl Coosemans #define VIA_HAS_MM 4 /* cpu has RSA instructions */ 7022c7879eaSTijl Coosemans #define VIA_HAS_AESCTR 8 /* cpu has AES-CTR instructions */ 7032c7879eaSTijl Coosemans 7042c7879eaSTijl Coosemans /* Centaur Extended Feature flags */ 7052c7879eaSTijl Coosemans #define VIA_CPUID_HAS_RNG 0x000004 7062c7879eaSTijl Coosemans #define VIA_CPUID_DO_RNG 0x000008 7072c7879eaSTijl Coosemans #define VIA_CPUID_HAS_ACE 0x000040 7082c7879eaSTijl Coosemans #define VIA_CPUID_DO_ACE 0x000080 7092c7879eaSTijl Coosemans #define VIA_CPUID_HAS_ACE2 0x000100 7102c7879eaSTijl Coosemans #define VIA_CPUID_DO_ACE2 0x000200 7112c7879eaSTijl Coosemans #define VIA_CPUID_HAS_PHE 0x000400 7122c7879eaSTijl Coosemans #define VIA_CPUID_DO_PHE 0x000800 7132c7879eaSTijl Coosemans #define VIA_CPUID_HAS_PMM 0x001000 7142c7879eaSTijl Coosemans #define VIA_CPUID_DO_PMM 0x002000 7152c7879eaSTijl Coosemans 7162c7879eaSTijl Coosemans /* VIA ACE xcrypt-* instruction context control options */ 7172c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ROUND_M 0x0000000f 7182c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ALG_M 0x00000070 7192c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ALG_AES 0x00000000 7202c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEYGEN_M 0x00000080 7212c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEYGEN_HW 0x00000000 7222c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEYGEN_SW 0x00000080 7232c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_NORMAL 0x00000000 7242c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_INTERMEDIATE 0x00000100 7252c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ENCRYPT 0x00000000 7262c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_DECRYPT 0x00000200 7272c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEY128 0x0000000a /* 128bit, 10 rds */ 7282c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEY192 0x0000040c /* 192bit, 12 rds */ 7292c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEY256 0x0000080e /* 256bit, 15 rds */ 7302c7879eaSTijl Coosemans 7312c7879eaSTijl Coosemans #endif /* !_MACHINE_SPECIALREG_H_ */ 732