xref: /freebsd/sys/x86/include/specialreg.h (revision 16068ae479aeb99a35d5cd430e82a515155b4028)
12c7879eaSTijl Coosemans /*-
251369649SPedro F. Giffuni  * SPDX-License-Identifier: BSD-3-Clause
351369649SPedro F. Giffuni  *
42c7879eaSTijl Coosemans  * Copyright (c) 1991 The Regents of the University of California.
52c7879eaSTijl Coosemans  * All rights reserved.
62c7879eaSTijl Coosemans  *
72c7879eaSTijl Coosemans  * Redistribution and use in source and binary forms, with or without
82c7879eaSTijl Coosemans  * modification, are permitted provided that the following conditions
92c7879eaSTijl Coosemans  * are met:
102c7879eaSTijl Coosemans  * 1. Redistributions of source code must retain the above copyright
112c7879eaSTijl Coosemans  *    notice, this list of conditions and the following disclaimer.
122c7879eaSTijl Coosemans  * 2. Redistributions in binary form must reproduce the above copyright
132c7879eaSTijl Coosemans  *    notice, this list of conditions and the following disclaimer in the
142c7879eaSTijl Coosemans  *    documentation and/or other materials provided with the distribution.
15fbbd9655SWarner Losh  * 3. Neither the name of the University nor the names of its contributors
162c7879eaSTijl Coosemans  *    may be used to endorse or promote products derived from this software
172c7879eaSTijl Coosemans  *    without specific prior written permission.
182c7879eaSTijl Coosemans  *
192c7879eaSTijl Coosemans  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
202c7879eaSTijl Coosemans  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
212c7879eaSTijl Coosemans  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
222c7879eaSTijl Coosemans  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
232c7879eaSTijl Coosemans  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
242c7879eaSTijl Coosemans  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
252c7879eaSTijl Coosemans  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
262c7879eaSTijl Coosemans  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
272c7879eaSTijl Coosemans  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
282c7879eaSTijl Coosemans  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
292c7879eaSTijl Coosemans  * SUCH DAMAGE.
302c7879eaSTijl Coosemans  *
312c7879eaSTijl Coosemans  *	from: @(#)specialreg.h	7.1 (Berkeley) 5/9/91
322c7879eaSTijl Coosemans  * $FreeBSD$
332c7879eaSTijl Coosemans  */
342c7879eaSTijl Coosemans 
352c7879eaSTijl Coosemans #ifndef _MACHINE_SPECIALREG_H_
362c7879eaSTijl Coosemans #define	_MACHINE_SPECIALREG_H_
372c7879eaSTijl Coosemans 
382c7879eaSTijl Coosemans /*
392c7879eaSTijl Coosemans  * Bits in 386 special registers:
402c7879eaSTijl Coosemans  */
412c7879eaSTijl Coosemans #define	CR0_PE	0x00000001	/* Protected mode Enable */
422c7879eaSTijl Coosemans #define	CR0_MP	0x00000002	/* "Math" (fpu) Present */
432c7879eaSTijl Coosemans #define	CR0_EM	0x00000004	/* EMulate FPU instructions. (trap ESC only) */
442c7879eaSTijl Coosemans #define	CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
452c7879eaSTijl Coosemans #define	CR0_PG	0x80000000	/* PaGing enable */
462c7879eaSTijl Coosemans 
472c7879eaSTijl Coosemans /*
482c7879eaSTijl Coosemans  * Bits in 486 special registers:
492c7879eaSTijl Coosemans  */
502c7879eaSTijl Coosemans #define	CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
512c7879eaSTijl Coosemans #define	CR0_WP	0x00010000	/* Write Protect (honor page protect in
522c7879eaSTijl Coosemans 							   all modes) */
532c7879eaSTijl Coosemans #define	CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
542c7879eaSTijl Coosemans #define	CR0_NW  0x20000000	/* Not Write-through */
552c7879eaSTijl Coosemans #define	CR0_CD  0x40000000	/* Cache Disable */
562c7879eaSTijl Coosemans 
572773649dSKonstantin Belousov #define	CR3_PCID_SAVE 0x8000000000000000
58a546448bSKonstantin Belousov #define	CR3_PCID_MASK 0xfff
592773649dSKonstantin Belousov 
602c7879eaSTijl Coosemans /*
612c7879eaSTijl Coosemans  * Bits in PPro special registers
622c7879eaSTijl Coosemans  */
632c7879eaSTijl Coosemans #define	CR4_VME	0x00000001	/* Virtual 8086 mode extensions */
642c7879eaSTijl Coosemans #define	CR4_PVI	0x00000002	/* Protected-mode virtual interrupts */
652c7879eaSTijl Coosemans #define	CR4_TSD	0x00000004	/* Time stamp disable */
662c7879eaSTijl Coosemans #define	CR4_DE	0x00000008	/* Debugging extensions */
672c7879eaSTijl Coosemans #define	CR4_PSE	0x00000010	/* Page size extensions */
682c7879eaSTijl Coosemans #define	CR4_PAE	0x00000020	/* Physical address extension */
692c7879eaSTijl Coosemans #define	CR4_MCE	0x00000040	/* Machine check enable */
702c7879eaSTijl Coosemans #define	CR4_PGE	0x00000080	/* Page global enable */
712c7879eaSTijl Coosemans #define	CR4_PCE	0x00000100	/* Performance monitoring counter enable */
722c7879eaSTijl Coosemans #define	CR4_FXSR 0x00000200	/* Fast FPU save/restore used by OS */
732c7879eaSTijl Coosemans #define	CR4_XMM	0x00000400	/* enable SIMD/MMX2 to use except 16 */
74bf70b875SNeel Natu #define	CR4_VMXE 0x00002000	/* enable VMX operation (Intel-specific) */
752773649dSKonstantin Belousov #define	CR4_FSGSBASE 0x00010000	/* Enable FS/GS BASE accessing instructions */
762773649dSKonstantin Belousov #define	CR4_PCIDE 0x00020000	/* Enable Context ID */
772c7879eaSTijl Coosemans #define	CR4_XSAVE 0x00040000	/* XSETBV/XGETBV */
782773649dSKonstantin Belousov #define	CR4_SMEP 0x00100000	/* Supervisor-Mode Execution Prevention */
79da457ed9SKonstantin Belousov #define	CR4_SMAP 0x00200000	/* Supervisor-Mode Access Prevention */
802c7879eaSTijl Coosemans 
812c7879eaSTijl Coosemans /*
822c7879eaSTijl Coosemans  * Bits in AMD64 special registers.  EFER is 64 bits wide.
832c7879eaSTijl Coosemans  */
842c7879eaSTijl Coosemans #define	EFER_SCE 0x000000001	/* System Call Extensions (R/W) */
852c7879eaSTijl Coosemans #define	EFER_LME 0x000000100	/* Long mode enable (R/W) */
862c7879eaSTijl Coosemans #define	EFER_LMA 0x000000400	/* Long mode active (R) */
872c7879eaSTijl Coosemans #define	EFER_NXE 0x000000800	/* PTE No-Execute bit enable (R/W) */
88e011dc96SNeel Natu #define	EFER_SVM 0x000001000	/* SVM enable bit for AMD, reserved for Intel */
89712bd51aSNeel Natu #define	EFER_LMSLE 0x000002000	/* Long Mode Segment Limit Enable */
90712bd51aSNeel Natu #define	EFER_FFXSR 0x000004000	/* Fast FXSAVE/FSRSTOR */
91712bd51aSNeel Natu #define	EFER_TCE   0x000008000	/* Translation Cache Extension */
922c7879eaSTijl Coosemans 
932c7879eaSTijl Coosemans /*
942c7879eaSTijl Coosemans  * Intel Extended Features registers
952c7879eaSTijl Coosemans  */
962c7879eaSTijl Coosemans #define	XCR0	0		/* XFEATURE_ENABLED_MASK register */
972c7879eaSTijl Coosemans 
982c7879eaSTijl Coosemans #define	XFEATURE_ENABLED_X87		0x00000001
992c7879eaSTijl Coosemans #define	XFEATURE_ENABLED_SSE		0x00000002
100355d8a2fSJohn Baldwin #define	XFEATURE_ENABLED_YMM_HI128	0x00000004
101355d8a2fSJohn Baldwin #define	XFEATURE_ENABLED_AVX		XFEATURE_ENABLED_YMM_HI128
102355d8a2fSJohn Baldwin #define	XFEATURE_ENABLED_BNDREGS	0x00000008
103355d8a2fSJohn Baldwin #define	XFEATURE_ENABLED_BNDCSR		0x00000010
104355d8a2fSJohn Baldwin #define	XFEATURE_ENABLED_OPMASK		0x00000020
105355d8a2fSJohn Baldwin #define	XFEATURE_ENABLED_ZMM_HI256	0x00000040
106355d8a2fSJohn Baldwin #define	XFEATURE_ENABLED_HI16_ZMM	0x00000080
1072c7879eaSTijl Coosemans 
1082c7879eaSTijl Coosemans #define	XFEATURE_AVX					\
1092c7879eaSTijl Coosemans     (XFEATURE_ENABLED_X87 | XFEATURE_ENABLED_SSE | XFEATURE_ENABLED_AVX)
110355d8a2fSJohn Baldwin #define	XFEATURE_AVX512						\
111355d8a2fSJohn Baldwin     (XFEATURE_ENABLED_OPMASK | XFEATURE_ENABLED_ZMM_HI256 |	\
112355d8a2fSJohn Baldwin     XFEATURE_ENABLED_HI16_ZMM)
113355d8a2fSJohn Baldwin #define	XFEATURE_MPX					\
114355d8a2fSJohn Baldwin     (XFEATURE_ENABLED_BNDREGS | XFEATURE_ENABLED_BNDCSR)
1152c7879eaSTijl Coosemans 
1162c7879eaSTijl Coosemans /*
1172c7879eaSTijl Coosemans  * CPUID instruction features register
1182c7879eaSTijl Coosemans  */
1192c7879eaSTijl Coosemans #define	CPUID_FPU	0x00000001
1202c7879eaSTijl Coosemans #define	CPUID_VME	0x00000002
1212c7879eaSTijl Coosemans #define	CPUID_DE	0x00000004
1222c7879eaSTijl Coosemans #define	CPUID_PSE	0x00000008
1232c7879eaSTijl Coosemans #define	CPUID_TSC	0x00000010
1242c7879eaSTijl Coosemans #define	CPUID_MSR	0x00000020
1252c7879eaSTijl Coosemans #define	CPUID_PAE	0x00000040
1262c7879eaSTijl Coosemans #define	CPUID_MCE	0x00000080
1272c7879eaSTijl Coosemans #define	CPUID_CX8	0x00000100
1282c7879eaSTijl Coosemans #define	CPUID_APIC	0x00000200
1292c7879eaSTijl Coosemans #define	CPUID_B10	0x00000400
1302c7879eaSTijl Coosemans #define	CPUID_SEP	0x00000800
1312c7879eaSTijl Coosemans #define	CPUID_MTRR	0x00001000
1322c7879eaSTijl Coosemans #define	CPUID_PGE	0x00002000
1332c7879eaSTijl Coosemans #define	CPUID_MCA	0x00004000
1342c7879eaSTijl Coosemans #define	CPUID_CMOV	0x00008000
1352c7879eaSTijl Coosemans #define	CPUID_PAT	0x00010000
1362c7879eaSTijl Coosemans #define	CPUID_PSE36	0x00020000
1372c7879eaSTijl Coosemans #define	CPUID_PSN	0x00040000
1382c7879eaSTijl Coosemans #define	CPUID_CLFSH	0x00080000
1392c7879eaSTijl Coosemans #define	CPUID_B20	0x00100000
1402c7879eaSTijl Coosemans #define	CPUID_DS	0x00200000
1412c7879eaSTijl Coosemans #define	CPUID_ACPI	0x00400000
1422c7879eaSTijl Coosemans #define	CPUID_MMX	0x00800000
1432c7879eaSTijl Coosemans #define	CPUID_FXSR	0x01000000
1442c7879eaSTijl Coosemans #define	CPUID_SSE	0x02000000
1452c7879eaSTijl Coosemans #define	CPUID_XMM	0x02000000
1462c7879eaSTijl Coosemans #define	CPUID_SSE2	0x04000000
1472c7879eaSTijl Coosemans #define	CPUID_SS	0x08000000
1482c7879eaSTijl Coosemans #define	CPUID_HTT	0x10000000
1492c7879eaSTijl Coosemans #define	CPUID_TM	0x20000000
1502c7879eaSTijl Coosemans #define	CPUID_IA64	0x40000000
1512c7879eaSTijl Coosemans #define	CPUID_PBE	0x80000000
1522c7879eaSTijl Coosemans 
1532c7879eaSTijl Coosemans #define	CPUID2_SSE3	0x00000001
1542c7879eaSTijl Coosemans #define	CPUID2_PCLMULQDQ 0x00000002
1552c7879eaSTijl Coosemans #define	CPUID2_DTES64	0x00000004
1562c7879eaSTijl Coosemans #define	CPUID2_MON	0x00000008
1572c7879eaSTijl Coosemans #define	CPUID2_DS_CPL	0x00000010
1582c7879eaSTijl Coosemans #define	CPUID2_VMX	0x00000020
1592c7879eaSTijl Coosemans #define	CPUID2_SMX	0x00000040
1602c7879eaSTijl Coosemans #define	CPUID2_EST	0x00000080
1612c7879eaSTijl Coosemans #define	CPUID2_TM2	0x00000100
1622c7879eaSTijl Coosemans #define	CPUID2_SSSE3	0x00000200
1632c7879eaSTijl Coosemans #define	CPUID2_CNXTID	0x00000400
164e31b1dc8SSean Bruno #define	CPUID2_SDBG	0x00000800
1652c7879eaSTijl Coosemans #define	CPUID2_FMA	0x00001000
1662c7879eaSTijl Coosemans #define	CPUID2_CX16	0x00002000
1672c7879eaSTijl Coosemans #define	CPUID2_XTPR	0x00004000
1682c7879eaSTijl Coosemans #define	CPUID2_PDCM	0x00008000
1692c7879eaSTijl Coosemans #define	CPUID2_PCID	0x00020000
1702c7879eaSTijl Coosemans #define	CPUID2_DCA	0x00040000
1712c7879eaSTijl Coosemans #define	CPUID2_SSE41	0x00080000
1722c7879eaSTijl Coosemans #define	CPUID2_SSE42	0x00100000
1732c7879eaSTijl Coosemans #define	CPUID2_X2APIC	0x00200000
1742c7879eaSTijl Coosemans #define	CPUID2_MOVBE	0x00400000
1752c7879eaSTijl Coosemans #define	CPUID2_POPCNT	0x00800000
1762c7879eaSTijl Coosemans #define	CPUID2_TSCDLT	0x01000000
1772c7879eaSTijl Coosemans #define	CPUID2_AESNI	0x02000000
1782c7879eaSTijl Coosemans #define	CPUID2_XSAVE	0x04000000
1792c7879eaSTijl Coosemans #define	CPUID2_OSXSAVE	0x08000000
1802c7879eaSTijl Coosemans #define	CPUID2_AVX	0x10000000
1812c7879eaSTijl Coosemans #define	CPUID2_F16C	0x20000000
182bcd60681SJohn Baldwin #define	CPUID2_RDRAND	0x40000000
1832c7879eaSTijl Coosemans #define	CPUID2_HV	0x80000000
1842c7879eaSTijl Coosemans 
1852c7879eaSTijl Coosemans /*
1862c7879eaSTijl Coosemans  * Important bits in the Thermal and Power Management flags
1872c7879eaSTijl Coosemans  * CPUID.6 EAX and ECX.
1882c7879eaSTijl Coosemans  */
1892c7879eaSTijl Coosemans #define	CPUTPM1_SENSOR	0x00000001
1902c7879eaSTijl Coosemans #define	CPUTPM1_TURBO	0x00000002
1912c7879eaSTijl Coosemans #define	CPUTPM1_ARAT	0x00000004
19291890b73SBen Widawsky #define	CPUTPM1_HWP	0x00000080
19391890b73SBen Widawsky #define	CPUTPM1_HWP_NOTIFICATION	0x00000100
19491890b73SBen Widawsky #define	CPUTPM1_HWP_ACTIVITY_WINDOW	0x00000200
19591890b73SBen Widawsky #define	CPUTPM1_HWP_PERF_PREF	0x00000400
19691890b73SBen Widawsky #define	CPUTPM1_HWP_PKG	0x00000800
19791890b73SBen Widawsky #define	CPUTPM1_HWP_FLEXIBLE	0x00020000
1982c7879eaSTijl Coosemans #define	CPUTPM2_EFFREQ	0x00000001
1992c7879eaSTijl Coosemans 
2003b418d1bSRuslan Bukin /* Intel Processor Trace CPUID. */
2013b418d1bSRuslan Bukin 
2023b418d1bSRuslan Bukin /* Leaf 0 ebx. */
2033b418d1bSRuslan Bukin #define	CPUPT_CR3		(1 << 0)	/* CR3 Filtering Support */
2043b418d1bSRuslan Bukin #define	CPUPT_PSB		(1 << 1)	/* Configurable PSB and Cycle-Accurate Mode Supported */
2053b418d1bSRuslan Bukin #define	CPUPT_IPF		(1 << 2)	/* IP Filtering and TraceStop supported */
2063b418d1bSRuslan Bukin #define	CPUPT_MTC		(1 << 3)	/* MTC Supported */
2073b418d1bSRuslan Bukin #define	CPUPT_PRW		(1 << 4)	/* PTWRITE Supported */
2083b418d1bSRuslan Bukin #define	CPUPT_PWR		(1 << 5)	/* Power Event Trace Supported */
2093b418d1bSRuslan Bukin 
2103b418d1bSRuslan Bukin /* Leaf 0 ecx. */
2113b418d1bSRuslan Bukin #define	CPUPT_TOPA		(1 << 0)	/* ToPA Output Supported */
2123b418d1bSRuslan Bukin #define	CPUPT_TOPA_MULTI	(1 << 1)	/* ToPA Tables Allow Multiple Output Entries */
2133b418d1bSRuslan Bukin #define	CPUPT_SINGLE		(1 << 2)	/* Single-Range Output Supported */
2143b418d1bSRuslan Bukin #define	CPUPT_TT_OUT		(1 << 3)	/* Output to Trace Transport Subsystem Supported */
2153b418d1bSRuslan Bukin #define	CPUPT_LINEAR_IP		(1 << 31)	/* IP Payloads are Linear IP, otherwise IP is effective */
2163b418d1bSRuslan Bukin 
2173b418d1bSRuslan Bukin /* Leaf 1 eax. */
2183b418d1bSRuslan Bukin #define	CPUPT_NADDR_S		0	/* Number of Address Ranges */
2193b418d1bSRuslan Bukin #define	CPUPT_NADDR_M		(0x7 << CPUPT_NADDR_S)
2203b418d1bSRuslan Bukin #define	CPUPT_MTC_BITMAP_S	16	/* Bitmap of supported MTC Period Encodings */
2213b418d1bSRuslan Bukin #define	CPUPT_MTC_BITMAP_M	(0xffff << CPUPT_MTC_BITMAP_S)
2223b418d1bSRuslan Bukin 
2233b418d1bSRuslan Bukin /* Leaf 1 ebx. */
2243b418d1bSRuslan Bukin #define	CPUPT_CT_BITMAP_S	0	/* Bitmap of supported Cycle Threshold values */
2253b418d1bSRuslan Bukin #define	CPUPT_CT_BITMAP_M	(0xffff << CPUPT_CT_BITMAP_S)
2263b418d1bSRuslan Bukin #define	CPUPT_PFE_BITMAP_S	16	/* Bitmap of supported Configurable PSB Frequency encoding */
2273b418d1bSRuslan Bukin #define	CPUPT_PFE_BITMAP_M	(0xffff << CPUPT_PFE_BITMAP_S)
2283b418d1bSRuslan Bukin 
2292c7879eaSTijl Coosemans /*
2302c7879eaSTijl Coosemans  * Important bits in the AMD extended cpuid flags
2312c7879eaSTijl Coosemans  */
2322c7879eaSTijl Coosemans #define	AMDID_SYSCALL	0x00000800
2332c7879eaSTijl Coosemans #define	AMDID_MP	0x00080000
2342c7879eaSTijl Coosemans #define	AMDID_NX	0x00100000
2352c7879eaSTijl Coosemans #define	AMDID_EXT_MMX	0x00400000
236712bd51aSNeel Natu #define	AMDID_FFXSR	0x02000000
2372c7879eaSTijl Coosemans #define	AMDID_PAGE1GB	0x04000000
2382c7879eaSTijl Coosemans #define	AMDID_RDTSCP	0x08000000
2392c7879eaSTijl Coosemans #define	AMDID_LM	0x20000000
2402c7879eaSTijl Coosemans #define	AMDID_EXT_3DNOW	0x40000000
2412c7879eaSTijl Coosemans #define	AMDID_3DNOW	0x80000000
2422c7879eaSTijl Coosemans 
2432c7879eaSTijl Coosemans #define	AMDID2_LAHF	0x00000001
2442c7879eaSTijl Coosemans #define	AMDID2_CMP	0x00000002
2452c7879eaSTijl Coosemans #define	AMDID2_SVM	0x00000004
2462c7879eaSTijl Coosemans #define	AMDID2_EXT_APIC	0x00000008
2472c7879eaSTijl Coosemans #define	AMDID2_CR8	0x00000010
2482c7879eaSTijl Coosemans #define	AMDID2_ABM	0x00000020
2492c7879eaSTijl Coosemans #define	AMDID2_SSE4A	0x00000040
2502c7879eaSTijl Coosemans #define	AMDID2_MAS	0x00000080
2512c7879eaSTijl Coosemans #define	AMDID2_PREFETCH	0x00000100
2522c7879eaSTijl Coosemans #define	AMDID2_OSVW	0x00000200
2532c7879eaSTijl Coosemans #define	AMDID2_IBS	0x00000400
2542c7879eaSTijl Coosemans #define	AMDID2_XOP	0x00000800
2552c7879eaSTijl Coosemans #define	AMDID2_SKINIT	0x00001000
2562c7879eaSTijl Coosemans #define	AMDID2_WDT	0x00002000
2572c7879eaSTijl Coosemans #define	AMDID2_LWP	0x00008000
2582c7879eaSTijl Coosemans #define	AMDID2_FMA4	0x00010000
2596f8a44a5SKonstantin Belousov #define	AMDID2_TCE	0x00020000
2602c7879eaSTijl Coosemans #define	AMDID2_NODE_ID	0x00080000
2612c7879eaSTijl Coosemans #define	AMDID2_TBM	0x00200000
2622c7879eaSTijl Coosemans #define	AMDID2_TOPOLOGY	0x00400000
2636f8a44a5SKonstantin Belousov #define	AMDID2_PCXC	0x00800000
2646f8a44a5SKonstantin Belousov #define	AMDID2_PNXC	0x01000000
2656f8a44a5SKonstantin Belousov #define	AMDID2_DBE	0x04000000
2666f8a44a5SKonstantin Belousov #define	AMDID2_PTSC	0x08000000
2676f8a44a5SKonstantin Belousov #define	AMDID2_PTSCEL2I	0x10000000
268264fae07SPeter Grehan #define	AMDID2_MWAITX	0x20000000
2692c7879eaSTijl Coosemans 
2702c7879eaSTijl Coosemans /*
2712c7879eaSTijl Coosemans  * CPUID instruction 1 eax info
2722c7879eaSTijl Coosemans  */
2732c7879eaSTijl Coosemans #define	CPUID_STEPPING		0x0000000f
2742c7879eaSTijl Coosemans #define	CPUID_MODEL		0x000000f0
2752c7879eaSTijl Coosemans #define	CPUID_FAMILY		0x00000f00
2762c7879eaSTijl Coosemans #define	CPUID_EXT_MODEL		0x000f0000
2772c7879eaSTijl Coosemans #define	CPUID_EXT_FAMILY	0x0ff00000
2782c7879eaSTijl Coosemans #ifdef __i386__
2792c7879eaSTijl Coosemans #define	CPUID_TO_MODEL(id) \
2802c7879eaSTijl Coosemans     ((((id) & CPUID_MODEL) >> 4) | \
2812c7879eaSTijl Coosemans     ((((id) & CPUID_FAMILY) >= 0x600) ? \
2822c7879eaSTijl Coosemans     (((id) & CPUID_EXT_MODEL) >> 12) : 0))
2832c7879eaSTijl Coosemans #define	CPUID_TO_FAMILY(id) \
2842c7879eaSTijl Coosemans     ((((id) & CPUID_FAMILY) >> 8) + \
2852c7879eaSTijl Coosemans     ((((id) & CPUID_FAMILY) == 0xf00) ? \
2862c7879eaSTijl Coosemans     (((id) & CPUID_EXT_FAMILY) >> 20) : 0))
2872c7879eaSTijl Coosemans #else
2882c7879eaSTijl Coosemans #define	CPUID_TO_MODEL(id) \
2892c7879eaSTijl Coosemans     ((((id) & CPUID_MODEL) >> 4) | \
2902c7879eaSTijl Coosemans     (((id) & CPUID_EXT_MODEL) >> 12))
2912c7879eaSTijl Coosemans #define	CPUID_TO_FAMILY(id) \
2922c7879eaSTijl Coosemans     ((((id) & CPUID_FAMILY) >> 8) + \
2932c7879eaSTijl Coosemans     (((id) & CPUID_EXT_FAMILY) >> 20))
2942c7879eaSTijl Coosemans #endif
2952c7879eaSTijl Coosemans 
2962c7879eaSTijl Coosemans /*
2972c7879eaSTijl Coosemans  * CPUID instruction 1 ebx info
2982c7879eaSTijl Coosemans  */
2992c7879eaSTijl Coosemans #define	CPUID_BRAND_INDEX	0x000000ff
3002c7879eaSTijl Coosemans #define	CPUID_CLFUSH_SIZE	0x0000ff00
3012c7879eaSTijl Coosemans #define	CPUID_HTT_CORES		0x00ff0000
3022c7879eaSTijl Coosemans #define	CPUID_LOCAL_APIC_ID	0xff000000
3032c7879eaSTijl Coosemans 
3042c7879eaSTijl Coosemans /*
305a69e8d60SAndriy Gapon  * CPUID instruction 5 info
306a69e8d60SAndriy Gapon  */
307a69e8d60SAndriy Gapon #define	CPUID5_MON_MIN_SIZE	0x0000ffff	/* eax */
308a69e8d60SAndriy Gapon #define	CPUID5_MON_MAX_SIZE	0x0000ffff	/* ebx */
309a69e8d60SAndriy Gapon #define	CPUID5_MON_MWAIT_EXT	0x00000001	/* ecx */
310a69e8d60SAndriy Gapon #define	CPUID5_MWAIT_INTRBREAK	0x00000002	/* ecx */
311a69e8d60SAndriy Gapon 
312a69e8d60SAndriy Gapon /*
313a69e8d60SAndriy Gapon  * MWAIT cpu power states.  Lower 4 bits are sub-states.
314a69e8d60SAndriy Gapon  */
315a69e8d60SAndriy Gapon #define	MWAIT_C0	0xf0
316a69e8d60SAndriy Gapon #define	MWAIT_C1	0x00
317a69e8d60SAndriy Gapon #define	MWAIT_C2	0x10
318a69e8d60SAndriy Gapon #define	MWAIT_C3	0x20
319a69e8d60SAndriy Gapon #define	MWAIT_C4	0x30
320a69e8d60SAndriy Gapon 
321a69e8d60SAndriy Gapon /*
322a69e8d60SAndriy Gapon  * MWAIT extensions.
323a69e8d60SAndriy Gapon  */
324a69e8d60SAndriy Gapon /* Interrupt breaks MWAIT even when masked. */
325a69e8d60SAndriy Gapon #define	MWAIT_INTRBREAK		0x00000001
326a69e8d60SAndriy Gapon 
327a69e8d60SAndriy Gapon /*
3282c7879eaSTijl Coosemans  * CPUID instruction 6 ecx info
3292c7879eaSTijl Coosemans  */
3302c7879eaSTijl Coosemans #define	CPUID_PERF_STAT		0x00000001
3312c7879eaSTijl Coosemans #define	CPUID_PERF_BIAS		0x00000008
3322c7879eaSTijl Coosemans 
3332c7879eaSTijl Coosemans /*
3342c7879eaSTijl Coosemans  * CPUID instruction 0xb ebx info.
3352c7879eaSTijl Coosemans  */
3362c7879eaSTijl Coosemans #define	CPUID_TYPE_INVAL	0
3372c7879eaSTijl Coosemans #define	CPUID_TYPE_SMT		1
3382c7879eaSTijl Coosemans #define	CPUID_TYPE_CORE		2
3392c7879eaSTijl Coosemans 
3402c7879eaSTijl Coosemans /*
341333d0c60SKonstantin Belousov  * CPUID instruction 0xd Processor Extended State Enumeration Sub-leaf 1
342333d0c60SKonstantin Belousov  */
343333d0c60SKonstantin Belousov #define	CPUID_EXTSTATE_XSAVEOPT	0x00000001
344dc7c2b07SKonstantin Belousov #define	CPUID_EXTSTATE_XSAVEC	0x00000002
345dc7c2b07SKonstantin Belousov #define	CPUID_EXTSTATE_XINUSE	0x00000004
346dc7c2b07SKonstantin Belousov #define	CPUID_EXTSTATE_XSAVES	0x00000008
347333d0c60SKonstantin Belousov 
348333d0c60SKonstantin Belousov /*
349cd8c2581SConrad Meyer  * AMD extended function 8000_0007h ebx info
350cd8c2581SConrad Meyer  */
351cd8c2581SConrad Meyer #define	AMDRAS_MCA_OF_RECOV	0x00000001
352cd8c2581SConrad Meyer #define	AMDRAS_SUCCOR		0x00000002
353cd8c2581SConrad Meyer #define	AMDRAS_HW_ASSERT	0x00000004
354cd8c2581SConrad Meyer #define	AMDRAS_SCALABLE_MCA	0x00000008
355cd8c2581SConrad Meyer #define	AMDRAS_PFEH_SUPPORT	0x00000010
356cd8c2581SConrad Meyer 
357cd8c2581SConrad Meyer /*
3582c7879eaSTijl Coosemans  * AMD extended function 8000_0007h edx info
3592c7879eaSTijl Coosemans  */
3602c7879eaSTijl Coosemans #define	AMDPM_TS		0x00000001
3612c7879eaSTijl Coosemans #define	AMDPM_FID		0x00000002
3622c7879eaSTijl Coosemans #define	AMDPM_VID		0x00000004
3632c7879eaSTijl Coosemans #define	AMDPM_TTP		0x00000008
3642c7879eaSTijl Coosemans #define	AMDPM_TM		0x00000010
3652c7879eaSTijl Coosemans #define	AMDPM_STC		0x00000020
3662c7879eaSTijl Coosemans #define	AMDPM_100MHZ_STEPS	0x00000040
3672c7879eaSTijl Coosemans #define	AMDPM_HW_PSTATE		0x00000080
3682c7879eaSTijl Coosemans #define	AMDPM_TSC_INVARIANT	0x00000100
3692c7879eaSTijl Coosemans #define	AMDPM_CPB		0x00000200
3702c7879eaSTijl Coosemans 
3712c7879eaSTijl Coosemans /*
372194446f9SConrad Meyer  * AMD extended function 8000_0008h ebx info (amd_extended_feature_extensions)
373194446f9SConrad Meyer  */
374194446f9SConrad Meyer #define	AMDFEID_CLZERO		0x00000001
375194446f9SConrad Meyer #define	AMDFEID_IRPERF		0x00000002
376194446f9SConrad Meyer #define	AMDFEID_XSAVEERPTR	0x00000004
377*16068ae4SConrad Meyer #define	AMDFEID_IBPB		0x00001000
378*16068ae4SConrad Meyer #define	AMDFEID_IBRS		0x00004000
379*16068ae4SConrad Meyer #define	AMDFEID_STIBP		0x00008000
380*16068ae4SConrad Meyer /* The below are only defined if the corresponding base feature above exists. */
381*16068ae4SConrad Meyer #define	AMDFEID_IBRS_ALWAYSON	0x00010000
382*16068ae4SConrad Meyer #define	AMDFEID_STIBP_ALWAYSON	0x00020000
383*16068ae4SConrad Meyer #define	AMDFEID_PREFER_IBRS	0x00040000
384*16068ae4SConrad Meyer #define	AMDFEID_SSBD		0x01000000
385*16068ae4SConrad Meyer /* SSBD via MSRC001_011F instead of MSR 0x48: */
386*16068ae4SConrad Meyer #define	AMDFEID_VIRT_SSBD	0x02000000
387*16068ae4SConrad Meyer #define	AMDFEID_SSB_NO		0x04000000
388194446f9SConrad Meyer 
389194446f9SConrad Meyer /*
3902c7879eaSTijl Coosemans  * AMD extended function 8000_0008h ecx info
3912c7879eaSTijl Coosemans  */
3922c7879eaSTijl Coosemans #define	AMDID_CMP_CORES		0x000000ff
3932c7879eaSTijl Coosemans #define	AMDID_COREID_SIZE	0x0000f000
3942c7879eaSTijl Coosemans #define	AMDID_COREID_SIZE_SHIFT	12
3952c7879eaSTijl Coosemans 
3965dfae122SRui Paulo /*
397355d8a2fSJohn Baldwin  * CPUID instruction 7 Structured Extended Features, leaf 0 ebx info
3985dfae122SRui Paulo  */
3992773649dSKonstantin Belousov #define	CPUID_STDEXT_FSGSBASE	0x00000001
4002773649dSKonstantin Belousov #define	CPUID_STDEXT_TSC_ADJUST	0x00000002
401c5c20928SKonstantin Belousov #define	CPUID_STDEXT_SGX	0x00000004
4025dfae122SRui Paulo #define	CPUID_STDEXT_BMI1	0x00000008
4035dfae122SRui Paulo #define	CPUID_STDEXT_HLE	0x00000010
4045dfae122SRui Paulo #define	CPUID_STDEXT_AVX2	0x00000020
4056b247f85SKonstantin Belousov #define	CPUID_STDEXT_FDP_EXC	0x00000040
4062773649dSKonstantin Belousov #define	CPUID_STDEXT_SMEP	0x00000080
4075dfae122SRui Paulo #define	CPUID_STDEXT_BMI2	0x00000100
408355d8a2fSJohn Baldwin #define	CPUID_STDEXT_ERMS	0x00000200
4092773649dSKonstantin Belousov #define	CPUID_STDEXT_INVPCID	0x00000400
410355d8a2fSJohn Baldwin #define	CPUID_STDEXT_RTM	0x00000800
411c5c20928SKonstantin Belousov #define	CPUID_STDEXT_PQM	0x00001000
412c5c20928SKonstantin Belousov #define	CPUID_STDEXT_NFPUSG	0x00002000
413355d8a2fSJohn Baldwin #define	CPUID_STDEXT_MPX	0x00004000
414c5c20928SKonstantin Belousov #define	CPUID_STDEXT_PQE	0x00008000
415355d8a2fSJohn Baldwin #define	CPUID_STDEXT_AVX512F	0x00010000
416986fd63bSConrad Meyer #define	CPUID_STDEXT_AVX512DQ	0x00020000
4175dfae122SRui Paulo #define	CPUID_STDEXT_RDSEED	0x00040000
4185dfae122SRui Paulo #define	CPUID_STDEXT_ADX	0x00080000
4195dfae122SRui Paulo #define	CPUID_STDEXT_SMAP	0x00100000
420986fd63bSConrad Meyer #define	CPUID_STDEXT_AVX512IFMA	0x00200000
421986fd63bSConrad Meyer #define	CPUID_STDEXT_PCOMMIT	0x00400000
422355d8a2fSJohn Baldwin #define	CPUID_STDEXT_CLFLUSHOPT	0x00800000
423986fd63bSConrad Meyer #define	CPUID_STDEXT_CLWB	0x01000000
424355d8a2fSJohn Baldwin #define	CPUID_STDEXT_PROCTRACE	0x02000000
425355d8a2fSJohn Baldwin #define	CPUID_STDEXT_AVX512PF	0x04000000
426355d8a2fSJohn Baldwin #define	CPUID_STDEXT_AVX512ER	0x08000000
427355d8a2fSJohn Baldwin #define	CPUID_STDEXT_AVX512CD	0x10000000
428355d8a2fSJohn Baldwin #define	CPUID_STDEXT_SHA	0x20000000
429986fd63bSConrad Meyer #define	CPUID_STDEXT_AVX512BW	0x40000000
4306332b148SKonstantin Belousov #define	CPUID_STDEXT_AVX512VL	0x80000000
4312773649dSKonstantin Belousov 
4322c7879eaSTijl Coosemans /*
433c5c20928SKonstantin Belousov  * CPUID instruction 7 Structured Extended Features, leaf 0 ecx info
434c5c20928SKonstantin Belousov  */
435c5c20928SKonstantin Belousov #define	CPUID_STDEXT2_PREFETCHWT1 0x00000001
436c5c20928SKonstantin Belousov #define	CPUID_STDEXT2_UMIP	0x00000004
437c5c20928SKonstantin Belousov #define	CPUID_STDEXT2_PKU	0x00000008
438c5c20928SKonstantin Belousov #define	CPUID_STDEXT2_OSPKE	0x00000010
439c5c20928SKonstantin Belousov #define	CPUID_STDEXT2_RDPID	0x00400000
440c5c20928SKonstantin Belousov #define	CPUID_STDEXT2_SGXLC	0x40000000
441c5c20928SKonstantin Belousov 
442c5c20928SKonstantin Belousov /*
443e8c770a6SKonstantin Belousov  * CPUID instruction 7 Structured Extended Features, leaf 0 edx info
444e8c770a6SKonstantin Belousov  */
445e8c770a6SKonstantin Belousov #define	CPUID_STDEXT3_IBPB	0x04000000
446e8c770a6SKonstantin Belousov #define	CPUID_STDEXT3_STIBP	0x08000000
4478d32b463SKonstantin Belousov #define	CPUID_STDEXT3_L1D_FLUSH	0x10000000
448e8c770a6SKonstantin Belousov #define	CPUID_STDEXT3_ARCH_CAP	0x20000000
4499be4bbbbSKonstantin Belousov #define	CPUID_STDEXT3_SSBD	0x80000000
450e8c770a6SKonstantin Belousov 
451e8c770a6SKonstantin Belousov /* MSR IA32_ARCH_CAP(ABILITIES) bits */
452e8c770a6SKonstantin Belousov #define	IA32_ARCH_CAP_RDCL_NO	0x00000001
453e8c770a6SKonstantin Belousov #define	IA32_ARCH_CAP_IBRS_ALL	0x00000002
45423437573SKonstantin Belousov #define	IA32_ARCH_CAP_RSBA	0x00000004
45523437573SKonstantin Belousov #define	IA32_ARCH_CAP_SKIP_L1DFL_VMENTRY	0x00000008
45623437573SKonstantin Belousov #define	IA32_ARCH_CAP_SSB_NO	0x00000010
457e8c770a6SKonstantin Belousov 
458e8c770a6SKonstantin Belousov /*
4592c7879eaSTijl Coosemans  * CPUID manufacturers identifiers
4602c7879eaSTijl Coosemans  */
4612c7879eaSTijl Coosemans #define	AMD_VENDOR_ID		"AuthenticAMD"
4622c7879eaSTijl Coosemans #define	CENTAUR_VENDOR_ID	"CentaurHauls"
4632c7879eaSTijl Coosemans #define	CYRIX_VENDOR_ID		"CyrixInstead"
4642c7879eaSTijl Coosemans #define	INTEL_VENDOR_ID		"GenuineIntel"
4652c7879eaSTijl Coosemans #define	NEXGEN_VENDOR_ID	"NexGenDriven"
4662c7879eaSTijl Coosemans #define	NSC_VENDOR_ID		"Geode by NSC"
4672c7879eaSTijl Coosemans #define	RISE_VENDOR_ID		"RiseRiseRise"
4682c7879eaSTijl Coosemans #define	SIS_VENDOR_ID		"SiS SiS SiS "
4692c7879eaSTijl Coosemans #define	TRANSMETA_VENDOR_ID	"GenuineTMx86"
4702c7879eaSTijl Coosemans #define	UMC_VENDOR_ID		"UMC UMC UMC "
4712c7879eaSTijl Coosemans 
4722c7879eaSTijl Coosemans /*
4732c7879eaSTijl Coosemans  * Model-specific registers for the i386 family
4742c7879eaSTijl Coosemans  */
4752c7879eaSTijl Coosemans #define	MSR_P5_MC_ADDR		0x000
4762c7879eaSTijl Coosemans #define	MSR_P5_MC_TYPE		0x001
4772c7879eaSTijl Coosemans #define	MSR_TSC			0x010
4782c7879eaSTijl Coosemans #define	MSR_P5_CESR		0x011
4792c7879eaSTijl Coosemans #define	MSR_P5_CTR0		0x012
4802c7879eaSTijl Coosemans #define	MSR_P5_CTR1		0x013
4812c7879eaSTijl Coosemans #define	MSR_IA32_PLATFORM_ID	0x017
4822c7879eaSTijl Coosemans #define	MSR_APICBASE		0x01b
4832c7879eaSTijl Coosemans #define	MSR_EBL_CR_POWERON	0x02a
4842c7879eaSTijl Coosemans #define	MSR_TEST_CTL		0x033
485bf70b875SNeel Natu #define	MSR_IA32_FEATURE_CONTROL 0x03a
486e8c770a6SKonstantin Belousov #define	MSR_IA32_SPEC_CTRL	0x048
487e8c770a6SKonstantin Belousov #define	MSR_IA32_PRED_CMD	0x049
4882c7879eaSTijl Coosemans #define	MSR_BIOS_UPDT_TRIG	0x079
4892c7879eaSTijl Coosemans #define	MSR_BBL_CR_D0		0x088
4902c7879eaSTijl Coosemans #define	MSR_BBL_CR_D1		0x089
4912c7879eaSTijl Coosemans #define	MSR_BBL_CR_D2		0x08a
4922c7879eaSTijl Coosemans #define	MSR_BIOS_SIGN		0x08b
4932c7879eaSTijl Coosemans #define	MSR_PERFCTR0		0x0c1
4942c7879eaSTijl Coosemans #define	MSR_PERFCTR1		0x0c2
4955295c3e6SNeel Natu #define	MSR_PLATFORM_INFO	0x0ce
4962c7879eaSTijl Coosemans #define	MSR_MPERF		0x0e7
4972c7879eaSTijl Coosemans #define	MSR_APERF		0x0e8
4982c7879eaSTijl Coosemans #define	MSR_IA32_EXT_CONFIG	0x0ee	/* Undocumented. Core Solo/Duo only */
4992c7879eaSTijl Coosemans #define	MSR_MTRRcap		0x0fe
500e8c770a6SKonstantin Belousov #define	MSR_IA32_ARCH_CAP	0x10a
5018d32b463SKonstantin Belousov #define	MSR_IA32_FLUSH_CMD	0x10b
5022c7879eaSTijl Coosemans #define	MSR_BBL_CR_ADDR		0x116
5032c7879eaSTijl Coosemans #define	MSR_BBL_CR_DECC		0x118
5042c7879eaSTijl Coosemans #define	MSR_BBL_CR_CTL		0x119
5052c7879eaSTijl Coosemans #define	MSR_BBL_CR_TRIG		0x11a
5062c7879eaSTijl Coosemans #define	MSR_BBL_CR_BUSY		0x11b
5072c7879eaSTijl Coosemans #define	MSR_BBL_CR_CTL3		0x11e
5082c7879eaSTijl Coosemans #define	MSR_SYSENTER_CS_MSR	0x174
5092c7879eaSTijl Coosemans #define	MSR_SYSENTER_ESP_MSR	0x175
5102c7879eaSTijl Coosemans #define	MSR_SYSENTER_EIP_MSR	0x176
5112c7879eaSTijl Coosemans #define	MSR_MCG_CAP		0x179
5122c7879eaSTijl Coosemans #define	MSR_MCG_STATUS		0x17a
5132c7879eaSTijl Coosemans #define	MSR_MCG_CTL		0x17b
5142c7879eaSTijl Coosemans #define	MSR_EVNTSEL0		0x186
5152c7879eaSTijl Coosemans #define	MSR_EVNTSEL1		0x187
5162c7879eaSTijl Coosemans #define	MSR_THERM_CONTROL	0x19a
5172c7879eaSTijl Coosemans #define	MSR_THERM_INTERRUPT	0x19b
5182c7879eaSTijl Coosemans #define	MSR_THERM_STATUS	0x19c
5192c7879eaSTijl Coosemans #define	MSR_IA32_MISC_ENABLE	0x1a0
5202c7879eaSTijl Coosemans #define	MSR_IA32_TEMPERATURE_TARGET	0x1a2
5215295c3e6SNeel Natu #define	MSR_TURBO_RATIO_LIMIT	0x1ad
5225295c3e6SNeel Natu #define	MSR_TURBO_RATIO_LIMIT1	0x1ae
5232c7879eaSTijl Coosemans #define	MSR_DEBUGCTLMSR		0x1d9
5242c7879eaSTijl Coosemans #define	MSR_LASTBRANCHFROMIP	0x1db
5252c7879eaSTijl Coosemans #define	MSR_LASTBRANCHTOIP	0x1dc
5262c7879eaSTijl Coosemans #define	MSR_LASTINTFROMIP	0x1dd
5272c7879eaSTijl Coosemans #define	MSR_LASTINTTOIP		0x1de
5282c7879eaSTijl Coosemans #define	MSR_ROB_CR_BKUPTMPDR6	0x1e0
5292c7879eaSTijl Coosemans #define	MSR_MTRRVarBase		0x200
5302c7879eaSTijl Coosemans #define	MSR_MTRR64kBase		0x250
5312c7879eaSTijl Coosemans #define	MSR_MTRR16kBase		0x258
5322c7879eaSTijl Coosemans #define	MSR_MTRR4kBase		0x268
5332c7879eaSTijl Coosemans #define	MSR_PAT			0x277
5342c7879eaSTijl Coosemans #define	MSR_MC0_CTL2		0x280
5352c7879eaSTijl Coosemans #define	MSR_MTRRdefType		0x2ff
5362c7879eaSTijl Coosemans #define	MSR_MC0_CTL		0x400
5372c7879eaSTijl Coosemans #define	MSR_MC0_STATUS		0x401
5382c7879eaSTijl Coosemans #define	MSR_MC0_ADDR		0x402
5392c7879eaSTijl Coosemans #define	MSR_MC0_MISC		0x403
5402c7879eaSTijl Coosemans #define	MSR_MC1_CTL		0x404
5412c7879eaSTijl Coosemans #define	MSR_MC1_STATUS		0x405
5422c7879eaSTijl Coosemans #define	MSR_MC1_ADDR		0x406
5432c7879eaSTijl Coosemans #define	MSR_MC1_MISC		0x407
5442c7879eaSTijl Coosemans #define	MSR_MC2_CTL		0x408
5452c7879eaSTijl Coosemans #define	MSR_MC2_STATUS		0x409
5462c7879eaSTijl Coosemans #define	MSR_MC2_ADDR		0x40a
5472c7879eaSTijl Coosemans #define	MSR_MC2_MISC		0x40b
5482c7879eaSTijl Coosemans #define	MSR_MC3_CTL		0x40c
5492c7879eaSTijl Coosemans #define	MSR_MC3_STATUS		0x40d
5502c7879eaSTijl Coosemans #define	MSR_MC3_ADDR		0x40e
5512c7879eaSTijl Coosemans #define	MSR_MC3_MISC		0x40f
5522c7879eaSTijl Coosemans #define	MSR_MC4_CTL		0x410
5532c7879eaSTijl Coosemans #define	MSR_MC4_STATUS		0x411
5542c7879eaSTijl Coosemans #define	MSR_MC4_ADDR		0x412
5552c7879eaSTijl Coosemans #define	MSR_MC4_MISC		0x413
5565295c3e6SNeel Natu #define	MSR_RAPL_POWER_UNIT	0x606
557c3498942SNeel Natu #define	MSR_PKG_ENERGY_STATUS	0x611
558c3498942SNeel Natu #define	MSR_DRAM_ENERGY_STATUS	0x619
559c3498942SNeel Natu #define	MSR_PP0_ENERGY_STATUS	0x639
560c3498942SNeel Natu #define	MSR_PP1_ENERGY_STATUS	0x641
56191890b73SBen Widawsky #define	MSR_PPERF		0x64e
5627c4e7693SKonstantin Belousov #define	MSR_TSC_DEADLINE	0x6e0	/* Writes are not serializing */
56391890b73SBen Widawsky #define	MSR_IA32_PM_ENABLE	0x770
56491890b73SBen Widawsky #define	MSR_IA32_HWP_CAPABILITIES	0x771
56591890b73SBen Widawsky #define	MSR_IA32_HWP_REQUEST_PKG	0x772
56691890b73SBen Widawsky #define	MSR_IA32_HWP_INTERRUPT		0x773
56791890b73SBen Widawsky #define	MSR_IA32_HWP_REQUEST	0x774
56891890b73SBen Widawsky #define	MSR_IA32_HWP_STATUS	0x777
5692c7879eaSTijl Coosemans 
5702c7879eaSTijl Coosemans /*
57106fc6db9SJohn Baldwin  * VMX MSRs
57206fc6db9SJohn Baldwin  */
57306fc6db9SJohn Baldwin #define	MSR_VMX_BASIC		0x480
57406fc6db9SJohn Baldwin #define	MSR_VMX_PINBASED_CTLS	0x481
57506fc6db9SJohn Baldwin #define	MSR_VMX_PROCBASED_CTLS	0x482
57606fc6db9SJohn Baldwin #define	MSR_VMX_EXIT_CTLS	0x483
57706fc6db9SJohn Baldwin #define	MSR_VMX_ENTRY_CTLS	0x484
57806fc6db9SJohn Baldwin #define	MSR_VMX_CR0_FIXED0	0x486
57906fc6db9SJohn Baldwin #define	MSR_VMX_CR0_FIXED1	0x487
58006fc6db9SJohn Baldwin #define	MSR_VMX_CR4_FIXED0	0x488
58106fc6db9SJohn Baldwin #define	MSR_VMX_CR4_FIXED1	0x489
58206fc6db9SJohn Baldwin #define	MSR_VMX_PROCBASED_CTLS2	0x48b
58306fc6db9SJohn Baldwin #define	MSR_VMX_EPT_VPID_CAP	0x48c
58406fc6db9SJohn Baldwin #define	MSR_VMX_TRUE_PINBASED_CTLS	0x48d
58506fc6db9SJohn Baldwin #define	MSR_VMX_TRUE_PROCBASED_CTLS	0x48e
58606fc6db9SJohn Baldwin #define	MSR_VMX_TRUE_EXIT_CTLS	0x48f
58706fc6db9SJohn Baldwin #define	MSR_VMX_TRUE_ENTRY_CTLS	0x490
58806fc6db9SJohn Baldwin 
58906fc6db9SJohn Baldwin /*
5907c4e7693SKonstantin Belousov  * X2APIC MSRs.
5917c4e7693SKonstantin Belousov  * Writes are not serializing.
59226b1d645SPeter Grehan  */
5934c918926SKonstantin Belousov #define	MSR_APIC_000		0x800
59426b1d645SPeter Grehan #define	MSR_APIC_ID		0x802
59526b1d645SPeter Grehan #define	MSR_APIC_VERSION	0x803
59626b1d645SPeter Grehan #define	MSR_APIC_TPR		0x808
59726b1d645SPeter Grehan #define	MSR_APIC_EOI		0x80b
59826b1d645SPeter Grehan #define	MSR_APIC_LDR		0x80d
59926b1d645SPeter Grehan #define	MSR_APIC_SVR		0x80f
60026b1d645SPeter Grehan #define	MSR_APIC_ISR0		0x810
60126b1d645SPeter Grehan #define	MSR_APIC_ISR1		0x811
60226b1d645SPeter Grehan #define	MSR_APIC_ISR2		0x812
60326b1d645SPeter Grehan #define	MSR_APIC_ISR3		0x813
60426b1d645SPeter Grehan #define	MSR_APIC_ISR4		0x814
60526b1d645SPeter Grehan #define	MSR_APIC_ISR5		0x815
60626b1d645SPeter Grehan #define	MSR_APIC_ISR6		0x816
60726b1d645SPeter Grehan #define	MSR_APIC_ISR7		0x817
60826b1d645SPeter Grehan #define	MSR_APIC_TMR0		0x818
60926b1d645SPeter Grehan #define	MSR_APIC_IRR0		0x820
61026b1d645SPeter Grehan #define	MSR_APIC_ESR		0x828
61126b1d645SPeter Grehan #define	MSR_APIC_LVT_CMCI	0x82F
61226b1d645SPeter Grehan #define	MSR_APIC_ICR		0x830
61326b1d645SPeter Grehan #define	MSR_APIC_LVT_TIMER	0x832
61426b1d645SPeter Grehan #define	MSR_APIC_LVT_THERMAL	0x833
61526b1d645SPeter Grehan #define	MSR_APIC_LVT_PCINT	0x834
61626b1d645SPeter Grehan #define	MSR_APIC_LVT_LINT0	0x835
61726b1d645SPeter Grehan #define	MSR_APIC_LVT_LINT1	0x836
61826b1d645SPeter Grehan #define	MSR_APIC_LVT_ERROR	0x837
61926b1d645SPeter Grehan #define	MSR_APIC_ICR_TIMER	0x838
62026b1d645SPeter Grehan #define	MSR_APIC_CCR_TIMER	0x839
62126b1d645SPeter Grehan #define	MSR_APIC_DCR_TIMER	0x83e
62226b1d645SPeter Grehan #define	MSR_APIC_SELF_IPI	0x83f
62326b1d645SPeter Grehan 
62427d21b9eSKonstantin Belousov #define	MSR_IA32_XSS		0xda0
62527d21b9eSKonstantin Belousov 
62626b1d645SPeter Grehan /*
627b510dab3SRuslan Bukin  * Intel Processor Trace (PT) MSRs.
628b510dab3SRuslan Bukin  */
629b510dab3SRuslan Bukin #define	MSR_IA32_RTIT_OUTPUT_BASE	0x560	/* Trace Output Base Register (R/W) */
630b510dab3SRuslan Bukin #define	MSR_IA32_RTIT_OUTPUT_MASK_PTRS	0x561	/* Trace Output Mask Pointers Register (R/W) */
631b510dab3SRuslan Bukin #define	MSR_IA32_RTIT_CTL		0x570	/* Trace Control Register (R/W) */
632b510dab3SRuslan Bukin #define	 RTIT_CTL_TRACEEN	(1 << 0)
633b510dab3SRuslan Bukin #define	 RTIT_CTL_CYCEN		(1 << 1)
634b510dab3SRuslan Bukin #define	 RTIT_CTL_OS		(1 << 2)
635b510dab3SRuslan Bukin #define	 RTIT_CTL_USER		(1 << 3)
636b510dab3SRuslan Bukin #define	 RTIT_CTL_PWREVTEN	(1 << 4)
637b510dab3SRuslan Bukin #define	 RTIT_CTL_FUPONPTW	(1 << 5)
638b510dab3SRuslan Bukin #define	 RTIT_CTL_FABRICEN	(1 << 6)
639b510dab3SRuslan Bukin #define	 RTIT_CTL_CR3FILTER	(1 << 7)
640b510dab3SRuslan Bukin #define	 RTIT_CTL_TOPA		(1 << 8)
641b510dab3SRuslan Bukin #define	 RTIT_CTL_MTCEN		(1 << 9)
642b510dab3SRuslan Bukin #define	 RTIT_CTL_TSCEN		(1 << 10)
643b510dab3SRuslan Bukin #define	 RTIT_CTL_DISRETC	(1 << 11)
644b510dab3SRuslan Bukin #define	 RTIT_CTL_PTWEN		(1 << 12)
645b510dab3SRuslan Bukin #define	 RTIT_CTL_BRANCHEN	(1 << 13)
646b510dab3SRuslan Bukin #define	 RTIT_CTL_MTC_FREQ_S	14
647b510dab3SRuslan Bukin #define	 RTIT_CTL_MTC_FREQ(n)	((n) << RTIT_CTL_MTC_FREQ_S)
648b510dab3SRuslan Bukin #define	 RTIT_CTL_MTC_FREQ_M	(0xf << RTIT_CTL_MTC_FREQ_S)
649b510dab3SRuslan Bukin #define	 RTIT_CTL_CYC_THRESH_S	19
650b510dab3SRuslan Bukin #define	 RTIT_CTL_CYC_THRESH_M	(0xf << RTIT_CTL_CYC_THRESH_S)
651b510dab3SRuslan Bukin #define	 RTIT_CTL_PSB_FREQ_S	24
652b510dab3SRuslan Bukin #define	 RTIT_CTL_PSB_FREQ_M	(0xf << RTIT_CTL_PSB_FREQ_S)
653b510dab3SRuslan Bukin #define	 RTIT_CTL_ADDR_CFG_S(n) (32 + (n) * 4)
654b510dab3SRuslan Bukin #define	 RTIT_CTL_ADDR0_CFG_S	32
655b510dab3SRuslan Bukin #define	 RTIT_CTL_ADDR0_CFG_M	(0xfULL << RTIT_CTL_ADDR0_CFG_S)
656b510dab3SRuslan Bukin #define	 RTIT_CTL_ADDR1_CFG_S	36
657b510dab3SRuslan Bukin #define	 RTIT_CTL_ADDR1_CFG_M	(0xfULL << RTIT_CTL_ADDR1_CFG_S)
658b510dab3SRuslan Bukin #define	 RTIT_CTL_ADDR2_CFG_S	40
659b510dab3SRuslan Bukin #define	 RTIT_CTL_ADDR2_CFG_M	(0xfULL << RTIT_CTL_ADDR2_CFG_S)
660b510dab3SRuslan Bukin #define	 RTIT_CTL_ADDR3_CFG_S	44
661b510dab3SRuslan Bukin #define	 RTIT_CTL_ADDR3_CFG_M	(0xfULL << RTIT_CTL_ADDR3_CFG_S)
662b510dab3SRuslan Bukin #define	MSR_IA32_RTIT_STATUS		0x571	/* Tracing Status Register (R/W) */
663b510dab3SRuslan Bukin #define	 RTIT_STATUS_FILTEREN	(1 << 0)
664b510dab3SRuslan Bukin #define	 RTIT_STATUS_CONTEXTEN	(1 << 1)
665b510dab3SRuslan Bukin #define	 RTIT_STATUS_TRIGGEREN	(1 << 2)
666b510dab3SRuslan Bukin #define	 RTIT_STATUS_ERROR	(1 << 4)
667b510dab3SRuslan Bukin #define	 RTIT_STATUS_STOPPED	(1 << 5)
668b510dab3SRuslan Bukin #define	 RTIT_STATUS_PACKETBYTECNT_S	32
669b510dab3SRuslan Bukin #define	 RTIT_STATUS_PACKETBYTECNT_M	(0x1ffffULL << RTIT_STATUS_PACKETBYTECNT_S)
670b510dab3SRuslan Bukin #define	MSR_IA32_RTIT_CR3_MATCH		0x572	/* Trace Filter CR3 Match Register (R/W) */
671b510dab3SRuslan Bukin #define	MSR_IA32_RTIT_ADDR_A(n)		(0x580 + (n) * 2)
672b510dab3SRuslan Bukin #define	MSR_IA32_RTIT_ADDR_B(n)		(0x581 + (n) * 2)
673b510dab3SRuslan Bukin #define	MSR_IA32_RTIT_ADDR0_A		0x580	/* Region 0 Start Address (R/W) */
674b510dab3SRuslan Bukin #define	MSR_IA32_RTIT_ADDR0_B		0x581	/* Region 0 End Address (R/W) */
675b510dab3SRuslan Bukin #define	MSR_IA32_RTIT_ADDR1_A		0x582	/* Region 1 Start Address (R/W) */
676b510dab3SRuslan Bukin #define	MSR_IA32_RTIT_ADDR1_B		0x583	/* Region 1 End Address (R/W) */
677b510dab3SRuslan Bukin #define	MSR_IA32_RTIT_ADDR2_A		0x584	/* Region 2 Start Address (R/W) */
678b510dab3SRuslan Bukin #define	MSR_IA32_RTIT_ADDR2_B		0x585	/* Region 2 End Address (R/W) */
679b510dab3SRuslan Bukin #define	MSR_IA32_RTIT_ADDR3_A		0x586	/* Region 3 Start Address (R/W) */
680b510dab3SRuslan Bukin #define	MSR_IA32_RTIT_ADDR3_B		0x587	/* Region 3 End Address (R/W) */
681b510dab3SRuslan Bukin 
6823b418d1bSRuslan Bukin /* Intel Processor Trace Table of Physical Addresses (ToPA). */
6833b418d1bSRuslan Bukin #define	TOPA_SIZE_S	6
6843b418d1bSRuslan Bukin #define	TOPA_SIZE_M	(0xf << TOPA_SIZE_S)
6853b418d1bSRuslan Bukin #define	TOPA_SIZE_4K	(0 << TOPA_SIZE_S)
6863b418d1bSRuslan Bukin #define	TOPA_SIZE_8K	(1 << TOPA_SIZE_S)
6873b418d1bSRuslan Bukin #define	TOPA_SIZE_16K	(2 << TOPA_SIZE_S)
6883b418d1bSRuslan Bukin #define	TOPA_SIZE_32K	(3 << TOPA_SIZE_S)
6893b418d1bSRuslan Bukin #define	TOPA_SIZE_64K	(4 << TOPA_SIZE_S)
6903b418d1bSRuslan Bukin #define	TOPA_SIZE_128K	(5 << TOPA_SIZE_S)
6913b418d1bSRuslan Bukin #define	TOPA_SIZE_256K	(6 << TOPA_SIZE_S)
6923b418d1bSRuslan Bukin #define	TOPA_SIZE_512K	(7 << TOPA_SIZE_S)
6933b418d1bSRuslan Bukin #define	TOPA_SIZE_1M	(8 << TOPA_SIZE_S)
6943b418d1bSRuslan Bukin #define	TOPA_SIZE_2M	(9 << TOPA_SIZE_S)
6953b418d1bSRuslan Bukin #define	TOPA_SIZE_4M	(10 << TOPA_SIZE_S)
6963b418d1bSRuslan Bukin #define	TOPA_SIZE_8M	(11 << TOPA_SIZE_S)
6973b418d1bSRuslan Bukin #define	TOPA_SIZE_16M	(12 << TOPA_SIZE_S)
6983b418d1bSRuslan Bukin #define	TOPA_SIZE_32M	(13 << TOPA_SIZE_S)
6993b418d1bSRuslan Bukin #define	TOPA_SIZE_64M	(14 << TOPA_SIZE_S)
7003b418d1bSRuslan Bukin #define	TOPA_SIZE_128M	(15 << TOPA_SIZE_S)
7013b418d1bSRuslan Bukin #define	TOPA_STOP	(1 << 4)
7023b418d1bSRuslan Bukin #define	TOPA_INT	(1 << 2)
7033b418d1bSRuslan Bukin #define	TOPA_END	(1 << 0)
7043b418d1bSRuslan Bukin 
705b510dab3SRuslan Bukin /*
7062c7879eaSTijl Coosemans  * Constants related to MSR's.
7072c7879eaSTijl Coosemans  */
70826b1d645SPeter Grehan #define	APICBASE_RESERVED	0x000002ff
7092c7879eaSTijl Coosemans #define	APICBASE_BSP		0x00000100
71026b1d645SPeter Grehan #define	APICBASE_X2APIC		0x00000400
7112c7879eaSTijl Coosemans #define	APICBASE_ENABLED	0x00000800
7122c7879eaSTijl Coosemans #define	APICBASE_ADDRESS	0xfffff000
7132c7879eaSTijl Coosemans 
714150369abSNeel Natu /* MSR_IA32_FEATURE_CONTROL related */
715150369abSNeel Natu #define	IA32_FEATURE_CONTROL_LOCK	0x01	/* lock bit */
716150369abSNeel Natu #define	IA32_FEATURE_CONTROL_SMX_EN	0x02	/* enable VMX inside SMX */
717150369abSNeel Natu #define	IA32_FEATURE_CONTROL_VMX_EN	0x04	/* enable VMX outside SMX */
718150369abSNeel Natu 
71990a2db45SKonstantin Belousov /* MSR IA32_MISC_ENABLE */
72090a2db45SKonstantin Belousov #define	IA32_MISC_EN_FASTSTR	0x0000000000000001ULL
72190a2db45SKonstantin Belousov #define	IA32_MISC_EN_ATCCE	0x0000000000000008ULL
72290a2db45SKonstantin Belousov #define	IA32_MISC_EN_PERFMON	0x0000000000000080ULL
72390a2db45SKonstantin Belousov #define	IA32_MISC_EN_PEBSU	0x0000000000001000ULL
72490a2db45SKonstantin Belousov #define	IA32_MISC_EN_ESSTE	0x0000000000010000ULL
72590a2db45SKonstantin Belousov #define	IA32_MISC_EN_MONE	0x0000000000040000ULL
72690a2db45SKonstantin Belousov #define	IA32_MISC_EN_LIMCPUID	0x0000000000400000ULL
72790a2db45SKonstantin Belousov #define	IA32_MISC_EN_xTPRD	0x0000000000800000ULL
72890a2db45SKonstantin Belousov #define	IA32_MISC_EN_XDD	0x0000000400000000ULL
72990a2db45SKonstantin Belousov 
730319117fdSKonstantin Belousov /*
731319117fdSKonstantin Belousov  * IA32_SPEC_CTRL and IA32_PRED_CMD MSRs are described in the Intel'
732319117fdSKonstantin Belousov  * document 336996-001 Speculative Execution Side Channel Mitigations.
733*16068ae4SConrad Meyer  *
734*16068ae4SConrad Meyer  * AMD uses the same MSRs and bit definitions, as described in 111006-B
735*16068ae4SConrad Meyer  * "Indirect Branch Control Extension" and 124441 "Speculative Store Bypass
736*16068ae4SConrad Meyer  * Disable."
737319117fdSKonstantin Belousov  */
738e8c770a6SKonstantin Belousov /* MSR IA32_SPEC_CTRL */
739c688c905SKonstantin Belousov #define	IA32_SPEC_CTRL_IBRS	0x00000001
740c688c905SKonstantin Belousov #define	IA32_SPEC_CTRL_STIBP	0x00000002
7419be4bbbbSKonstantin Belousov #define	IA32_SPEC_CTRL_SSBD	0x00000004
742e8c770a6SKonstantin Belousov 
743e8c770a6SKonstantin Belousov /* MSR IA32_PRED_CMD */
744e8c770a6SKonstantin Belousov #define	IA32_PRED_CMD_IBPB_BARRIER	0x0000000000000001ULL
745e8c770a6SKonstantin Belousov 
7468d32b463SKonstantin Belousov /* MSR IA32_FLUSH_CMD */
7478d32b463SKonstantin Belousov #define	IA32_FLUSH_CMD_L1D	0x00000001
7488d32b463SKonstantin Belousov 
74991890b73SBen Widawsky /* MSR IA32_HWP_CAPABILITIES */
75091890b73SBen Widawsky #define	IA32_HWP_CAPABILITIES_HIGHEST_PERFORMANCE(x)	(((x) >> 0) & 0xff)
75191890b73SBen Widawsky #define	IA32_HWP_CAPABILITIES_GUARANTEED_PERFORMANCE(x)	(((x) >> 8) & 0xff)
75291890b73SBen Widawsky #define	IA32_HWP_CAPABILITIES_EFFICIENT_PERFORMANCE(x)	(((x) >> 16) & 0xff)
75391890b73SBen Widawsky #define	IA32_HWP_CAPABILITIES_LOWEST_PERFORMANCE(x)	(((x) >> 24) & 0xff)
75491890b73SBen Widawsky 
75591890b73SBen Widawsky /* MSR IA32_HWP_REQUEST */
75691890b73SBen Widawsky #define	IA32_HWP_REQUEST_MINIMUM_VALID			(1ULL << 63)
75791890b73SBen Widawsky #define	IA32_HWP_REQUEST_MAXIMUM_VALID			(1ULL << 62)
75891890b73SBen Widawsky #define	IA32_HWP_REQUEST_DESIRED_VALID			(1ULL << 61)
75991890b73SBen Widawsky #define	IA32_HWP_REQUEST_EPP_VALID 			(1ULL << 60)
76091890b73SBen Widawsky #define	IA32_HWP_REQUEST_ACTIVITY_WINDOW_VALID		(1ULL << 59)
76191890b73SBen Widawsky #define	IA32_HWP_REQUEST_PACKAGE_CONTROL		(1ULL << 42)
76291890b73SBen Widawsky #define	IA32_HWP_ACTIVITY_WINDOW			(0x3ffULL << 32)
76391890b73SBen Widawsky #define	IA32_HWP_REQUEST_ENERGY_PERFORMANCE_PREFERENCE	(0xffULL << 24)
76491890b73SBen Widawsky #define	IA32_HWP_DESIRED_PERFORMANCE			(0xffULL << 16)
76591890b73SBen Widawsky #define	IA32_HWP_REQUEST_MAXIMUM_PERFORMANCE		(0xffULL << 8)
76691890b73SBen Widawsky #define	IA32_HWP_MINIMUM_PERFORMANCE			(0xffULL << 0)
76791890b73SBen Widawsky 
7682c7879eaSTijl Coosemans /*
7692c7879eaSTijl Coosemans  * PAT modes.
7702c7879eaSTijl Coosemans  */
7712c7879eaSTijl Coosemans #define	PAT_UNCACHEABLE		0x00
7722c7879eaSTijl Coosemans #define	PAT_WRITE_COMBINING	0x01
7732c7879eaSTijl Coosemans #define	PAT_WRITE_THROUGH	0x04
7742c7879eaSTijl Coosemans #define	PAT_WRITE_PROTECTED	0x05
7752c7879eaSTijl Coosemans #define	PAT_WRITE_BACK		0x06
7762c7879eaSTijl Coosemans #define	PAT_UNCACHED		0x07
7772c7879eaSTijl Coosemans #define	PAT_VALUE(i, m)		((long long)(m) << (8 * (i)))
7782c7879eaSTijl Coosemans #define	PAT_MASK(i)		PAT_VALUE(i, 0xff)
7792c7879eaSTijl Coosemans 
7802c7879eaSTijl Coosemans /*
7812c7879eaSTijl Coosemans  * Constants related to MTRRs
7822c7879eaSTijl Coosemans  */
7832c7879eaSTijl Coosemans #define	MTRR_UNCACHEABLE	0x00
7842c7879eaSTijl Coosemans #define	MTRR_WRITE_COMBINING	0x01
7852c7879eaSTijl Coosemans #define	MTRR_WRITE_THROUGH	0x04
7862c7879eaSTijl Coosemans #define	MTRR_WRITE_PROTECTED	0x05
7872c7879eaSTijl Coosemans #define	MTRR_WRITE_BACK		0x06
7882c7879eaSTijl Coosemans #define	MTRR_N64K		8	/* numbers of fixed-size entries */
7892c7879eaSTijl Coosemans #define	MTRR_N16K		16
7902c7879eaSTijl Coosemans #define	MTRR_N4K		64
7912c7879eaSTijl Coosemans #define	MTRR_CAP_WC		0x0000000000000400
7922c7879eaSTijl Coosemans #define	MTRR_CAP_FIXED		0x0000000000000100
7932c7879eaSTijl Coosemans #define	MTRR_CAP_VCNT		0x00000000000000ff
7942c7879eaSTijl Coosemans #define	MTRR_DEF_ENABLE		0x0000000000000800
7952c7879eaSTijl Coosemans #define	MTRR_DEF_FIXED_ENABLE	0x0000000000000400
7962c7879eaSTijl Coosemans #define	MTRR_DEF_TYPE		0x00000000000000ff
7972c7879eaSTijl Coosemans #define	MTRR_PHYSBASE_PHYSBASE	0x000ffffffffff000
7982c7879eaSTijl Coosemans #define	MTRR_PHYSBASE_TYPE	0x00000000000000ff
7992c7879eaSTijl Coosemans #define	MTRR_PHYSMASK_PHYSMASK	0x000ffffffffff000
8002c7879eaSTijl Coosemans #define	MTRR_PHYSMASK_VALID	0x0000000000000800
8012c7879eaSTijl Coosemans 
8022c7879eaSTijl Coosemans /*
8032c7879eaSTijl Coosemans  * Cyrix configuration registers, accessible as IO ports.
8042c7879eaSTijl Coosemans  */
8052c7879eaSTijl Coosemans #define	CCR0			0xc0	/* Configuration control register 0 */
8062c7879eaSTijl Coosemans #define	CCR0_NC0		0x01	/* First 64K of each 1M memory region is
8072c7879eaSTijl Coosemans 								   non-cacheable */
8082c7879eaSTijl Coosemans #define	CCR0_NC1		0x02	/* 640K-1M region is non-cacheable */
8092c7879eaSTijl Coosemans #define	CCR0_A20M		0x04	/* Enables A20M# input pin */
8102c7879eaSTijl Coosemans #define	CCR0_KEN		0x08	/* Enables KEN# input pin */
8112c7879eaSTijl Coosemans #define	CCR0_FLUSH		0x10	/* Enables FLUSH# input pin */
8122c7879eaSTijl Coosemans #define	CCR0_BARB		0x20	/* Flushes internal cache when entering hold
8132c7879eaSTijl Coosemans 								   state */
8142c7879eaSTijl Coosemans #define	CCR0_CO			0x40	/* Cache org: 1=direct mapped, 0=2x set
8152c7879eaSTijl Coosemans 								   assoc */
8162c7879eaSTijl Coosemans #define	CCR0_SUSPEND	0x80	/* Enables SUSP# and SUSPA# pins */
8172c7879eaSTijl Coosemans 
8182c7879eaSTijl Coosemans #define	CCR1			0xc1	/* Configuration control register 1 */
8192c7879eaSTijl Coosemans #define	CCR1_RPL		0x01	/* Enables RPLSET and RPLVAL# pins */
8202c7879eaSTijl Coosemans #define	CCR1_SMI		0x02	/* Enables SMM pins */
8212c7879eaSTijl Coosemans #define	CCR1_SMAC		0x04	/* System management memory access */
8222c7879eaSTijl Coosemans #define	CCR1_MMAC		0x08	/* Main memory access */
8232c7879eaSTijl Coosemans #define	CCR1_NO_LOCK	0x10	/* Negate LOCK# */
8242c7879eaSTijl Coosemans #define	CCR1_SM3		0x80	/* SMM address space address region 3 */
8252c7879eaSTijl Coosemans 
8262c7879eaSTijl Coosemans #define	CCR2			0xc2
8272c7879eaSTijl Coosemans #define	CCR2_WB			0x02	/* Enables WB cache interface pins */
8282c7879eaSTijl Coosemans #define	CCR2_SADS		0x02	/* Slow ADS */
8292c7879eaSTijl Coosemans #define	CCR2_LOCK_NW	0x04	/* LOCK NW Bit */
8302c7879eaSTijl Coosemans #define	CCR2_SUSP_HLT	0x08	/* Suspend on HALT */
8312c7879eaSTijl Coosemans #define	CCR2_WT1		0x10	/* WT region 1 */
8322c7879eaSTijl Coosemans #define	CCR2_WPR1		0x10	/* Write-protect region 1 */
8332c7879eaSTijl Coosemans #define	CCR2_BARB		0x20	/* Flushes write-back cache when entering
8342c7879eaSTijl Coosemans 								   hold state. */
8352c7879eaSTijl Coosemans #define	CCR2_BWRT		0x40	/* Enables burst write cycles */
8362c7879eaSTijl Coosemans #define	CCR2_USE_SUSP	0x80	/* Enables suspend pins */
8372c7879eaSTijl Coosemans 
8382c7879eaSTijl Coosemans #define	CCR3			0xc3
8392c7879eaSTijl Coosemans #define	CCR3_SMILOCK	0x01	/* SMM register lock */
8402c7879eaSTijl Coosemans #define	CCR3_NMI		0x02	/* Enables NMI during SMM */
8412c7879eaSTijl Coosemans #define	CCR3_LINBRST	0x04	/* Linear address burst cycles */
8422c7879eaSTijl Coosemans #define	CCR3_SMMMODE	0x08	/* SMM Mode */
8432c7879eaSTijl Coosemans #define	CCR3_MAPEN0		0x10	/* Enables Map0 */
8442c7879eaSTijl Coosemans #define	CCR3_MAPEN1		0x20	/* Enables Map1 */
8452c7879eaSTijl Coosemans #define	CCR3_MAPEN2		0x40	/* Enables Map2 */
8462c7879eaSTijl Coosemans #define	CCR3_MAPEN3		0x80	/* Enables Map3 */
8472c7879eaSTijl Coosemans 
8482c7879eaSTijl Coosemans #define	CCR4			0xe8
8492c7879eaSTijl Coosemans #define	CCR4_IOMASK		0x07
8502c7879eaSTijl Coosemans #define	CCR4_MEM		0x08	/* Enables momory bypassing */
8512c7879eaSTijl Coosemans #define	CCR4_DTE		0x10	/* Enables directory table entry cache */
8522c7879eaSTijl Coosemans #define	CCR4_FASTFPE	0x20	/* Fast FPU exception */
8532c7879eaSTijl Coosemans #define	CCR4_CPUID		0x80	/* Enables CPUID instruction */
8542c7879eaSTijl Coosemans 
8552c7879eaSTijl Coosemans #define	CCR5			0xe9
8562c7879eaSTijl Coosemans #define	CCR5_WT_ALLOC	0x01	/* Write-through allocate */
8572c7879eaSTijl Coosemans #define	CCR5_SLOP		0x02	/* LOOP instruction slowed down */
8582c7879eaSTijl Coosemans #define	CCR5_LBR1		0x10	/* Local bus region 1 */
8592c7879eaSTijl Coosemans #define	CCR5_ARREN		0x20	/* Enables ARR region */
8602c7879eaSTijl Coosemans 
8612c7879eaSTijl Coosemans #define	CCR6			0xea
8622c7879eaSTijl Coosemans 
8632c7879eaSTijl Coosemans #define	CCR7			0xeb
8642c7879eaSTijl Coosemans 
8652c7879eaSTijl Coosemans /* Performance Control Register (5x86 only). */
8662c7879eaSTijl Coosemans #define	PCR0			0x20
8672c7879eaSTijl Coosemans #define	PCR0_RSTK		0x01	/* Enables return stack */
8682c7879eaSTijl Coosemans #define	PCR0_BTB		0x02	/* Enables branch target buffer */
8692c7879eaSTijl Coosemans #define	PCR0_LOOP		0x04	/* Enables loop */
8702c7879eaSTijl Coosemans #define	PCR0_AIS		0x08	/* Enables all instrcutions stalled to
8712c7879eaSTijl Coosemans 								   serialize pipe. */
8722c7879eaSTijl Coosemans #define	PCR0_MLR		0x10	/* Enables reordering of misaligned loads */
8732c7879eaSTijl Coosemans #define	PCR0_BTBRT		0x40	/* Enables BTB test register. */
8742c7879eaSTijl Coosemans #define	PCR0_LSSER		0x80	/* Disable reorder */
8752c7879eaSTijl Coosemans 
8762c7879eaSTijl Coosemans /* Device Identification Registers */
8772c7879eaSTijl Coosemans #define	DIR0			0xfe
8782c7879eaSTijl Coosemans #define	DIR1			0xff
8792c7879eaSTijl Coosemans 
8802c7879eaSTijl Coosemans /*
8812c7879eaSTijl Coosemans  * Machine Check register constants.
8822c7879eaSTijl Coosemans  */
8832c7879eaSTijl Coosemans #define	MCG_CAP_COUNT		0x000000ff
8842c7879eaSTijl Coosemans #define	MCG_CAP_CTL_P		0x00000100
8852c7879eaSTijl Coosemans #define	MCG_CAP_EXT_P		0x00000200
8862c7879eaSTijl Coosemans #define	MCG_CAP_CMCI_P		0x00000400
8872c7879eaSTijl Coosemans #define	MCG_CAP_TES_P		0x00000800
8882c7879eaSTijl Coosemans #define	MCG_CAP_EXT_CNT		0x00ff0000
8892c7879eaSTijl Coosemans #define	MCG_CAP_SER_P		0x01000000
8902c7879eaSTijl Coosemans #define	MCG_STATUS_RIPV		0x00000001
8912c7879eaSTijl Coosemans #define	MCG_STATUS_EIPV		0x00000002
8922c7879eaSTijl Coosemans #define	MCG_STATUS_MCIP		0x00000004
8932c7879eaSTijl Coosemans #define	MCG_CTL_ENABLE		0xffffffffffffffff
8942c7879eaSTijl Coosemans #define	MCG_CTL_DISABLE		0x0000000000000000
8952c7879eaSTijl Coosemans #define	MSR_MC_CTL(x)		(MSR_MC0_CTL + (x) * 4)
8962c7879eaSTijl Coosemans #define	MSR_MC_STATUS(x)	(MSR_MC0_STATUS + (x) * 4)
8972c7879eaSTijl Coosemans #define	MSR_MC_ADDR(x)		(MSR_MC0_ADDR + (x) * 4)
8982c7879eaSTijl Coosemans #define	MSR_MC_MISC(x)		(MSR_MC0_MISC + (x) * 4)
8992c7879eaSTijl Coosemans #define	MSR_MC_CTL2(x)		(MSR_MC0_CTL2 + (x))	/* If MCG_CAP_CMCI_P */
9002c7879eaSTijl Coosemans #define	MC_STATUS_MCA_ERROR	0x000000000000ffff
9012c7879eaSTijl Coosemans #define	MC_STATUS_MODEL_ERROR	0x00000000ffff0000
9022c7879eaSTijl Coosemans #define	MC_STATUS_OTHER_INFO	0x01ffffff00000000
9032c7879eaSTijl Coosemans #define	MC_STATUS_COR_COUNT	0x001fffc000000000	/* If MCG_CAP_CMCI_P */
9042c7879eaSTijl Coosemans #define	MC_STATUS_TES_STATUS	0x0060000000000000	/* If MCG_CAP_TES_P */
9052c7879eaSTijl Coosemans #define	MC_STATUS_AR		0x0080000000000000	/* If MCG_CAP_TES_P */
9062c7879eaSTijl Coosemans #define	MC_STATUS_S		0x0100000000000000	/* If MCG_CAP_TES_P */
9072c7879eaSTijl Coosemans #define	MC_STATUS_PCC		0x0200000000000000
9082c7879eaSTijl Coosemans #define	MC_STATUS_ADDRV		0x0400000000000000
9092c7879eaSTijl Coosemans #define	MC_STATUS_MISCV		0x0800000000000000
9102c7879eaSTijl Coosemans #define	MC_STATUS_EN		0x1000000000000000
9112c7879eaSTijl Coosemans #define	MC_STATUS_UC		0x2000000000000000
9122c7879eaSTijl Coosemans #define	MC_STATUS_OVER		0x4000000000000000
9132c7879eaSTijl Coosemans #define	MC_STATUS_VAL		0x8000000000000000
9142c7879eaSTijl Coosemans #define	MC_MISC_RA_LSB		0x000000000000003f	/* If MCG_CAP_SER_P */
9152c7879eaSTijl Coosemans #define	MC_MISC_ADDRESS_MODE	0x00000000000001c0	/* If MCG_CAP_SER_P */
9162c7879eaSTijl Coosemans #define	MC_CTL2_THRESHOLD	0x0000000000007fff
9172c7879eaSTijl Coosemans #define	MC_CTL2_CMCI_EN		0x0000000040000000
9187abf4604SAndriy Gapon #define	MC_AMDNB_BANK		4
919d63edb4dSConrad Meyer #define	MC_MISC_AMD_VAL		0x8000000000000000	/* Counter presence valid */
920d63edb4dSConrad Meyer #define	MC_MISC_AMD_CNTP	0x4000000000000000	/* Counter present */
921d63edb4dSConrad Meyer #define	MC_MISC_AMD_LOCK	0x2000000000000000	/* Register locked */
922d63edb4dSConrad Meyer #define	MC_MISC_AMD_INTP	0x1000000000000000	/* Int. type can generate interrupts */
923d63edb4dSConrad Meyer #define	MC_MISC_AMD_LVT_MASK	0x00f0000000000000	/* Extended LVT offset */
924d63edb4dSConrad Meyer #define	MC_MISC_AMD_LVT_SHIFT	52
925d63edb4dSConrad Meyer #define	MC_MISC_AMD_CNTEN	0x0008000000000000	/* Counter enabled */
926d63edb4dSConrad Meyer #define	MC_MISC_AMD_INT_MASK	0x0006000000000000	/* Interrupt type */
927d63edb4dSConrad Meyer #define	MC_MISC_AMD_INT_LVT	0x0002000000000000	/* Interrupt via Extended LVT */
928d63edb4dSConrad Meyer #define	MC_MISC_AMD_INT_SMI	0x0004000000000000	/* SMI */
929d63edb4dSConrad Meyer #define	MC_MISC_AMD_OVERFLOW	0x0001000000000000	/* Counter overflow */
930d63edb4dSConrad Meyer #define	MC_MISC_AMD_CNT_MASK	0x00000fff00000000	/* Counter value */
931d63edb4dSConrad Meyer #define	MC_MISC_AMD_CNT_SHIFT	32
932d63edb4dSConrad Meyer #define	MC_MISC_AMD_CNT_MAX	0xfff
933d63edb4dSConrad Meyer #define	MC_MISC_AMD_PTR_MASK	0x00000000ff000000	/* Pointer to additional registers */
934d63edb4dSConrad Meyer #define	MC_MISC_AMD_PTR_SHIFT	24
9352c7879eaSTijl Coosemans 
9362c7879eaSTijl Coosemans /*
9372c7879eaSTijl Coosemans  * The following four 3-byte registers control the non-cacheable regions.
9382c7879eaSTijl Coosemans  * These registers must be written as three separate bytes.
9392c7879eaSTijl Coosemans  *
9402c7879eaSTijl Coosemans  * NCRx+0: A31-A24 of starting address
9412c7879eaSTijl Coosemans  * NCRx+1: A23-A16 of starting address
9422c7879eaSTijl Coosemans  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
9432c7879eaSTijl Coosemans  *
9442c7879eaSTijl Coosemans  * The non-cacheable region's starting address must be aligned to the
9452c7879eaSTijl Coosemans  * size indicated by the NCR_SIZE_xx field.
9462c7879eaSTijl Coosemans  */
9472c7879eaSTijl Coosemans #define	NCR1	0xc4
9482c7879eaSTijl Coosemans #define	NCR2	0xc7
9492c7879eaSTijl Coosemans #define	NCR3	0xca
9502c7879eaSTijl Coosemans #define	NCR4	0xcd
9512c7879eaSTijl Coosemans 
9522c7879eaSTijl Coosemans #define	NCR_SIZE_0K	0
9532c7879eaSTijl Coosemans #define	NCR_SIZE_4K	1
9542c7879eaSTijl Coosemans #define	NCR_SIZE_8K	2
9552c7879eaSTijl Coosemans #define	NCR_SIZE_16K	3
9562c7879eaSTijl Coosemans #define	NCR_SIZE_32K	4
9572c7879eaSTijl Coosemans #define	NCR_SIZE_64K	5
9582c7879eaSTijl Coosemans #define	NCR_SIZE_128K	6
9592c7879eaSTijl Coosemans #define	NCR_SIZE_256K	7
9602c7879eaSTijl Coosemans #define	NCR_SIZE_512K	8
9612c7879eaSTijl Coosemans #define	NCR_SIZE_1M	9
9622c7879eaSTijl Coosemans #define	NCR_SIZE_2M	10
9632c7879eaSTijl Coosemans #define	NCR_SIZE_4M	11
9642c7879eaSTijl Coosemans #define	NCR_SIZE_8M	12
9652c7879eaSTijl Coosemans #define	NCR_SIZE_16M	13
9662c7879eaSTijl Coosemans #define	NCR_SIZE_32M	14
9672c7879eaSTijl Coosemans #define	NCR_SIZE_4G	15
9682c7879eaSTijl Coosemans 
9692c7879eaSTijl Coosemans /*
9702c7879eaSTijl Coosemans  * The address region registers are used to specify the location and
9712c7879eaSTijl Coosemans  * size for the eight address regions.
9722c7879eaSTijl Coosemans  *
9732c7879eaSTijl Coosemans  * ARRx + 0: A31-A24 of start address
9742c7879eaSTijl Coosemans  * ARRx + 1: A23-A16 of start address
9752c7879eaSTijl Coosemans  * ARRx + 2: A15-A12 of start address | ARR_SIZE_xx
9762c7879eaSTijl Coosemans  */
9772c7879eaSTijl Coosemans #define	ARR0	0xc4
9782c7879eaSTijl Coosemans #define	ARR1	0xc7
9792c7879eaSTijl Coosemans #define	ARR2	0xca
9802c7879eaSTijl Coosemans #define	ARR3	0xcd
9812c7879eaSTijl Coosemans #define	ARR4	0xd0
9822c7879eaSTijl Coosemans #define	ARR5	0xd3
9832c7879eaSTijl Coosemans #define	ARR6	0xd6
9842c7879eaSTijl Coosemans #define	ARR7	0xd9
9852c7879eaSTijl Coosemans 
9862c7879eaSTijl Coosemans #define	ARR_SIZE_0K		0
9872c7879eaSTijl Coosemans #define	ARR_SIZE_4K		1
9882c7879eaSTijl Coosemans #define	ARR_SIZE_8K		2
9892c7879eaSTijl Coosemans #define	ARR_SIZE_16K	3
9902c7879eaSTijl Coosemans #define	ARR_SIZE_32K	4
9912c7879eaSTijl Coosemans #define	ARR_SIZE_64K	5
9922c7879eaSTijl Coosemans #define	ARR_SIZE_128K	6
9932c7879eaSTijl Coosemans #define	ARR_SIZE_256K	7
9942c7879eaSTijl Coosemans #define	ARR_SIZE_512K	8
9952c7879eaSTijl Coosemans #define	ARR_SIZE_1M		9
9962c7879eaSTijl Coosemans #define	ARR_SIZE_2M		10
9972c7879eaSTijl Coosemans #define	ARR_SIZE_4M		11
9982c7879eaSTijl Coosemans #define	ARR_SIZE_8M		12
9992c7879eaSTijl Coosemans #define	ARR_SIZE_16M	13
10002c7879eaSTijl Coosemans #define	ARR_SIZE_32M	14
10012c7879eaSTijl Coosemans #define	ARR_SIZE_4G		15
10022c7879eaSTijl Coosemans 
10032c7879eaSTijl Coosemans /*
10042c7879eaSTijl Coosemans  * The region control registers specify the attributes associated with
10052c7879eaSTijl Coosemans  * the ARRx addres regions.
10062c7879eaSTijl Coosemans  */
10072c7879eaSTijl Coosemans #define	RCR0	0xdc
10082c7879eaSTijl Coosemans #define	RCR1	0xdd
10092c7879eaSTijl Coosemans #define	RCR2	0xde
10102c7879eaSTijl Coosemans #define	RCR3	0xdf
10112c7879eaSTijl Coosemans #define	RCR4	0xe0
10122c7879eaSTijl Coosemans #define	RCR5	0xe1
10132c7879eaSTijl Coosemans #define	RCR6	0xe2
10142c7879eaSTijl Coosemans #define	RCR7	0xe3
10152c7879eaSTijl Coosemans 
10162c7879eaSTijl Coosemans #define	RCR_RCD	0x01	/* Disables caching for ARRx (x = 0-6). */
10172c7879eaSTijl Coosemans #define	RCR_RCE	0x01	/* Enables caching for ARR7. */
10182c7879eaSTijl Coosemans #define	RCR_WWO	0x02	/* Weak write ordering. */
10192c7879eaSTijl Coosemans #define	RCR_WL	0x04	/* Weak locking. */
10202c7879eaSTijl Coosemans #define	RCR_WG	0x08	/* Write gathering. */
10212c7879eaSTijl Coosemans #define	RCR_WT	0x10	/* Write-through. */
10222c7879eaSTijl Coosemans #define	RCR_NLB	0x20	/* LBA# pin is not asserted. */
10232c7879eaSTijl Coosemans 
10242c7879eaSTijl Coosemans /* AMD Write Allocate Top-Of-Memory and Control Register */
10252c7879eaSTijl Coosemans #define	AMD_WT_ALLOC_TME	0x40000	/* top-of-memory enable */
10262c7879eaSTijl Coosemans #define	AMD_WT_ALLOC_PRE	0x20000	/* programmable range enable */
10272c7879eaSTijl Coosemans #define	AMD_WT_ALLOC_FRE	0x10000	/* fixed (A0000-FFFFF) range enable */
10282c7879eaSTijl Coosemans 
10292c7879eaSTijl Coosemans /* AMD64 MSR's */
10302c7879eaSTijl Coosemans #define	MSR_EFER	0xc0000080	/* extended features */
10312c7879eaSTijl Coosemans #define	MSR_STAR	0xc0000081	/* legacy mode SYSCALL target/cs/ss */
10322c7879eaSTijl Coosemans #define	MSR_LSTAR	0xc0000082	/* long mode SYSCALL target rip */
10332c7879eaSTijl Coosemans #define	MSR_CSTAR	0xc0000083	/* compat mode SYSCALL target rip */
10342c7879eaSTijl Coosemans #define	MSR_SF_MASK	0xc0000084	/* syscall flags mask */
10352c7879eaSTijl Coosemans #define	MSR_FSBASE	0xc0000100	/* base address of the %fs "segment" */
10362c7879eaSTijl Coosemans #define	MSR_GSBASE	0xc0000101	/* base address of the %gs "segment" */
10372c7879eaSTijl Coosemans #define	MSR_KGSBASE	0xc0000102	/* base address of the kernel %gs */
10382c7879eaSTijl Coosemans #define	MSR_PERFEVSEL0	0xc0010000
10392c7879eaSTijl Coosemans #define	MSR_PERFEVSEL1	0xc0010001
10402c7879eaSTijl Coosemans #define	MSR_PERFEVSEL2	0xc0010002
10412c7879eaSTijl Coosemans #define	MSR_PERFEVSEL3	0xc0010003
1042b35ac068STijl Coosemans #define	MSR_K7_PERFCTR0	0xc0010004
1043b35ac068STijl Coosemans #define	MSR_K7_PERFCTR1	0xc0010005
1044b35ac068STijl Coosemans #define	MSR_K7_PERFCTR2	0xc0010006
1045b35ac068STijl Coosemans #define	MSR_K7_PERFCTR3	0xc0010007
10462c7879eaSTijl Coosemans #define	MSR_SYSCFG	0xc0010010
10472c7879eaSTijl Coosemans #define	MSR_HWCR	0xc0010015
10482c7879eaSTijl Coosemans #define	MSR_IORRBASE0	0xc0010016
10492c7879eaSTijl Coosemans #define	MSR_IORRMASK0	0xc0010017
10502c7879eaSTijl Coosemans #define	MSR_IORRBASE1	0xc0010018
10512c7879eaSTijl Coosemans #define	MSR_IORRMASK1	0xc0010019
10522c7879eaSTijl Coosemans #define	MSR_TOP_MEM	0xc001001a	/* boundary for ram below 4G */
10532c7879eaSTijl Coosemans #define	MSR_TOP_MEM2	0xc001001d	/* boundary for ram above 4G */
1054e011dc96SNeel Natu #define	MSR_NB_CFG1	0xc001001f	/* NB configuration 1 */
1055fe15b854SKonstantin Belousov #define	MSR_K8_UCODE_UPDATE 0xc0010020	/* update microcode */
1056fe15b854SKonstantin Belousov #define	MSR_MC0_CTL_MASK 0xc0010044
1057e011dc96SNeel Natu #define	MSR_P_STATE_LIMIT 0xc0010061	/* P-state Current Limit Register */
1058e011dc96SNeel Natu #define	MSR_P_STATE_CONTROL 0xc0010062	/* P-state Control Register */
1059e011dc96SNeel Natu #define	MSR_P_STATE_STATUS 0xc0010063	/* P-state Status Register */
1060e011dc96SNeel Natu #define	MSR_P_STATE_CONFIG(n) (0xc0010064 + (n)) /* P-state Config */
1061e011dc96SNeel Natu #define	MSR_SMM_ADDR	0xc0010112	/* SMM TSEG base address */
1062e011dc96SNeel Natu #define	MSR_SMM_MASK	0xc0010113	/* SMM TSEG address mask */
1063e011dc96SNeel Natu #define	MSR_VM_CR	0xc0010114	/* SVM: feature control */
1064e011dc96SNeel Natu #define	MSR_VM_HSAVE_PA 0xc0010117	/* SVM: host save area address */
1065300c34e4SKonstantin Belousov #define	MSR_AMD_CPUID07	0xc0011002	/* CPUID 07 %ebx override */
1066fe15b854SKonstantin Belousov #define	MSR_EXTFEATURES	0xc0011005	/* Extended CPUID Features override */
1067fe15b854SKonstantin Belousov #define	MSR_IC_CFG	0xc0011021	/* Instruction Cache Configuration */
1068e011dc96SNeel Natu 
1069e011dc96SNeel Natu /* MSR_VM_CR related */
1070e011dc96SNeel Natu #define	VM_CR_SVMDIS		0x10	/* SVM: disabled by BIOS */
10712c7879eaSTijl Coosemans 
10722c7879eaSTijl Coosemans /* VIA ACE crypto featureset: for via_feature_rng */
10732c7879eaSTijl Coosemans #define	VIA_HAS_RNG		1	/* cpu has RNG */
10742c7879eaSTijl Coosemans 
10752c7879eaSTijl Coosemans /* VIA ACE crypto featureset: for via_feature_xcrypt */
10762c7879eaSTijl Coosemans #define	VIA_HAS_AES		1	/* cpu has AES */
10772c7879eaSTijl Coosemans #define	VIA_HAS_SHA		2	/* cpu has SHA1 & SHA256 */
10782c7879eaSTijl Coosemans #define	VIA_HAS_MM		4	/* cpu has RSA instructions */
10792c7879eaSTijl Coosemans #define	VIA_HAS_AESCTR		8	/* cpu has AES-CTR instructions */
10802c7879eaSTijl Coosemans 
10812c7879eaSTijl Coosemans /* Centaur Extended Feature flags */
10822c7879eaSTijl Coosemans #define	VIA_CPUID_HAS_RNG	0x000004
10832c7879eaSTijl Coosemans #define	VIA_CPUID_DO_RNG	0x000008
10842c7879eaSTijl Coosemans #define	VIA_CPUID_HAS_ACE	0x000040
10852c7879eaSTijl Coosemans #define	VIA_CPUID_DO_ACE	0x000080
10862c7879eaSTijl Coosemans #define	VIA_CPUID_HAS_ACE2	0x000100
10872c7879eaSTijl Coosemans #define	VIA_CPUID_DO_ACE2	0x000200
10882c7879eaSTijl Coosemans #define	VIA_CPUID_HAS_PHE	0x000400
10892c7879eaSTijl Coosemans #define	VIA_CPUID_DO_PHE	0x000800
10902c7879eaSTijl Coosemans #define	VIA_CPUID_HAS_PMM	0x001000
10912c7879eaSTijl Coosemans #define	VIA_CPUID_DO_PMM	0x002000
10922c7879eaSTijl Coosemans 
10932c7879eaSTijl Coosemans /* VIA ACE xcrypt-* instruction context control options */
10942c7879eaSTijl Coosemans #define	VIA_CRYPT_CWLO_ROUND_M		0x0000000f
10952c7879eaSTijl Coosemans #define	VIA_CRYPT_CWLO_ALG_M		0x00000070
10962c7879eaSTijl Coosemans #define	VIA_CRYPT_CWLO_ALG_AES		0x00000000
10972c7879eaSTijl Coosemans #define	VIA_CRYPT_CWLO_KEYGEN_M		0x00000080
10982c7879eaSTijl Coosemans #define	VIA_CRYPT_CWLO_KEYGEN_HW	0x00000000
10992c7879eaSTijl Coosemans #define	VIA_CRYPT_CWLO_KEYGEN_SW	0x00000080
11002c7879eaSTijl Coosemans #define	VIA_CRYPT_CWLO_NORMAL		0x00000000
11012c7879eaSTijl Coosemans #define	VIA_CRYPT_CWLO_INTERMEDIATE	0x00000100
11022c7879eaSTijl Coosemans #define	VIA_CRYPT_CWLO_ENCRYPT		0x00000000
11032c7879eaSTijl Coosemans #define	VIA_CRYPT_CWLO_DECRYPT		0x00000200
11042c7879eaSTijl Coosemans #define	VIA_CRYPT_CWLO_KEY128		0x0000000a	/* 128bit, 10 rds */
11052c7879eaSTijl Coosemans #define	VIA_CRYPT_CWLO_KEY192		0x0000040c	/* 192bit, 12 rds */
11062c7879eaSTijl Coosemans #define	VIA_CRYPT_CWLO_KEY256		0x0000080e	/* 256bit, 15 rds */
11072c7879eaSTijl Coosemans 
11082c7879eaSTijl Coosemans #endif /* !_MACHINE_SPECIALREG_H_ */
1109