12c7879eaSTijl Coosemans /*- 251369649SPedro F. Giffuni * SPDX-License-Identifier: BSD-3-Clause 351369649SPedro F. Giffuni * 42c7879eaSTijl Coosemans * Copyright (c) 1991 The Regents of the University of California. 52c7879eaSTijl Coosemans * All rights reserved. 62c7879eaSTijl Coosemans * 72c7879eaSTijl Coosemans * Redistribution and use in source and binary forms, with or without 82c7879eaSTijl Coosemans * modification, are permitted provided that the following conditions 92c7879eaSTijl Coosemans * are met: 102c7879eaSTijl Coosemans * 1. Redistributions of source code must retain the above copyright 112c7879eaSTijl Coosemans * notice, this list of conditions and the following disclaimer. 122c7879eaSTijl Coosemans * 2. Redistributions in binary form must reproduce the above copyright 132c7879eaSTijl Coosemans * notice, this list of conditions and the following disclaimer in the 142c7879eaSTijl Coosemans * documentation and/or other materials provided with the distribution. 15fbbd9655SWarner Losh * 3. Neither the name of the University nor the names of its contributors 162c7879eaSTijl Coosemans * may be used to endorse or promote products derived from this software 172c7879eaSTijl Coosemans * without specific prior written permission. 182c7879eaSTijl Coosemans * 192c7879eaSTijl Coosemans * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 202c7879eaSTijl Coosemans * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 212c7879eaSTijl Coosemans * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 222c7879eaSTijl Coosemans * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 232c7879eaSTijl Coosemans * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 242c7879eaSTijl Coosemans * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 252c7879eaSTijl Coosemans * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 262c7879eaSTijl Coosemans * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 272c7879eaSTijl Coosemans * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 282c7879eaSTijl Coosemans * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 292c7879eaSTijl Coosemans * SUCH DAMAGE. 302c7879eaSTijl Coosemans */ 312c7879eaSTijl Coosemans 322c7879eaSTijl Coosemans #ifndef _MACHINE_SPECIALREG_H_ 332c7879eaSTijl Coosemans #define _MACHINE_SPECIALREG_H_ 342c7879eaSTijl Coosemans 352c7879eaSTijl Coosemans /* 362c7879eaSTijl Coosemans * Bits in 386 special registers: 372c7879eaSTijl Coosemans */ 382c7879eaSTijl Coosemans #define CR0_PE 0x00000001 /* Protected mode Enable */ 392c7879eaSTijl Coosemans #define CR0_MP 0x00000002 /* "Math" (fpu) Present */ 402c7879eaSTijl Coosemans #define CR0_EM 0x00000004 /* EMulate FPU instructions. (trap ESC only) */ 412c7879eaSTijl Coosemans #define CR0_TS 0x00000008 /* Task Switched (if MP, trap ESC and WAIT) */ 422c7879eaSTijl Coosemans #define CR0_PG 0x80000000 /* PaGing enable */ 432c7879eaSTijl Coosemans 442c7879eaSTijl Coosemans /* 452c7879eaSTijl Coosemans * Bits in 486 special registers: 462c7879eaSTijl Coosemans */ 472c7879eaSTijl Coosemans #define CR0_NE 0x00000020 /* Numeric Error enable (EX16 vs IRQ13) */ 482c7879eaSTijl Coosemans #define CR0_WP 0x00010000 /* Write Protect (honor page protect in 492c7879eaSTijl Coosemans all modes) */ 502c7879eaSTijl Coosemans #define CR0_AM 0x00040000 /* Alignment Mask (set to enable AC flag) */ 512c7879eaSTijl Coosemans #define CR0_NW 0x20000000 /* Not Write-through */ 522c7879eaSTijl Coosemans #define CR0_CD 0x40000000 /* Cache Disable */ 532c7879eaSTijl Coosemans 54cc4b25f1SKonstantin Belousov #define CR3_PCID_MASK 0x0000000000000fff 555999b74eSKonstantin Belousov #define CR3_LAM_U57 0x2000000000000000 565999b74eSKonstantin Belousov #define CR3_LAM_U48 0x4000000000000000 572773649dSKonstantin Belousov #define CR3_PCID_SAVE 0x8000000000000000 582773649dSKonstantin Belousov 592c7879eaSTijl Coosemans /* 602c7879eaSTijl Coosemans * Bits in PPro special registers 612c7879eaSTijl Coosemans */ 622c7879eaSTijl Coosemans #define CR4_VME 0x00000001 /* Virtual 8086 mode extensions */ 632c7879eaSTijl Coosemans #define CR4_PVI 0x00000002 /* Protected-mode virtual interrupts */ 642c7879eaSTijl Coosemans #define CR4_TSD 0x00000004 /* Time stamp disable */ 652c7879eaSTijl Coosemans #define CR4_DE 0x00000008 /* Debugging extensions */ 662c7879eaSTijl Coosemans #define CR4_PSE 0x00000010 /* Page size extensions */ 672c7879eaSTijl Coosemans #define CR4_PAE 0x00000020 /* Physical address extension */ 682c7879eaSTijl Coosemans #define CR4_MCE 0x00000040 /* Machine check enable */ 692c7879eaSTijl Coosemans #define CR4_PGE 0x00000080 /* Page global enable */ 702ac21f2cSKonstantin Belousov #define CR4_PCE 0x00000100 /* Performance monitoring counter 712ac21f2cSKonstantin Belousov enable */ 722c7879eaSTijl Coosemans #define CR4_FXSR 0x00000200 /* Fast FPU save/restore used by OS */ 732c7879eaSTijl Coosemans #define CR4_XMM 0x00000400 /* enable SIMD/MMX2 to use except 16 */ 74706bc29bSConrad Meyer #define CR4_UMIP 0x00000800 /* User Mode Instruction Prevention */ 754ba405dcSKonstantin Belousov #define CR4_LA57 0x00001000 /* Enable 5-level paging */ 762ac21f2cSKonstantin Belousov #define CR4_VMXE 0x00002000 /* enable VMX operation 772ac21f2cSKonstantin Belousov (Intel-specific) */ 782ac21f2cSKonstantin Belousov #define CR4_FSGSBASE 0x00010000 /* Enable FS/GS BASE access 792ac21f2cSKonstantin Belousov instructions */ 802773649dSKonstantin Belousov #define CR4_PCIDE 0x00020000 /* Enable Context ID */ 812c7879eaSTijl Coosemans #define CR4_XSAVE 0x00040000 /* XSETBV/XGETBV */ 822ac21f2cSKonstantin Belousov #define CR4_SMEP 0x00100000 /* Supervisor-Mode Execution 832ac21f2cSKonstantin Belousov Prevention */ 842ac21f2cSKonstantin Belousov #define CR4_SMAP 0x00200000 /* Supervisor-Mode Access 852ac21f2cSKonstantin Belousov Prevention */ 865671e0d6SKonstantin Belousov #define CR4_PKE 0x00400000 /* Protection Keys Enable */ 87cc11bc11SKonstantin Belousov #define CR4_CET 0x00800000 /* Control-flow Enforcement 88cc11bc11SKonstantin Belousov Technology */ 89cc11bc11SKonstantin Belousov #define CR4_PKS 0x01000000 /* Protection Keys for Supervisor */ 90cc11bc11SKonstantin Belousov #define CR4_UINTR 0x02000000 /* User Interrupts Enable */ 91cc11bc11SKonstantin Belousov #define CR4_LASS 0x08000000 /* Linear Address Space Separation */ 92cc11bc11SKonstantin Belousov #define CR4_LAM_SUP 0x10000000 /* Linear-Address Masking for 93cc11bc11SKonstantin Belousov Supervisor */ 942c7879eaSTijl Coosemans 952c7879eaSTijl Coosemans /* 962c7879eaSTijl Coosemans * Bits in AMD64 special registers. EFER is 64 bits wide. 972c7879eaSTijl Coosemans */ 982c7879eaSTijl Coosemans #define EFER_SCE 0x000000001 /* System Call Extensions (R/W) */ 992c7879eaSTijl Coosemans #define EFER_LME 0x000000100 /* Long mode enable (R/W) */ 1002c7879eaSTijl Coosemans #define EFER_LMA 0x000000400 /* Long mode active (R) */ 1012c7879eaSTijl Coosemans #define EFER_NXE 0x000000800 /* PTE No-Execute bit enable (R/W) */ 1022ac21f2cSKonstantin Belousov #define EFER_SVM 0x000001000 /* SVM enable bit for AMD, reserved 1032ac21f2cSKonstantin Belousov for Intel */ 104712bd51aSNeel Natu #define EFER_LMSLE 0x000002000 /* Long Mode Segment Limit Enable */ 105712bd51aSNeel Natu #define EFER_FFXSR 0x000004000 /* Fast FXSAVE/FSRSTOR */ 106712bd51aSNeel Natu #define EFER_TCE 0x000008000 /* Translation Cache Extension */ 1072ac21f2cSKonstantin Belousov #define EFER_MCOMMIT 0x000020000 /* Enable MCOMMIT (AMD) */ 1086308db65SKonstantin Belousov #define EFER_INTWB 0x000040000 /* Interruptible WBINVD */ 1096308db65SKonstantin Belousov #define EFER_UAIE 0x000100000 /* Upper Address Ignore */ 1106308db65SKonstantin Belousov #define EFER_AIBRSE 0x000200000 /* Automatic IBRS */ 1112c7879eaSTijl Coosemans 1122c7879eaSTijl Coosemans /* 1132c7879eaSTijl Coosemans * Intel Extended Features registers 1142c7879eaSTijl Coosemans */ 1152c7879eaSTijl Coosemans #define XCR0 0 /* XFEATURE_ENABLED_MASK register */ 1162c7879eaSTijl Coosemans 1172c7879eaSTijl Coosemans #define XFEATURE_ENABLED_X87 0x00000001 1182c7879eaSTijl Coosemans #define XFEATURE_ENABLED_SSE 0x00000002 119355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_YMM_HI128 0x00000004 120355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_AVX XFEATURE_ENABLED_YMM_HI128 121355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_BNDREGS 0x00000008 122355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_BNDCSR 0x00000010 123355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_OPMASK 0x00000020 124355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_ZMM_HI256 0x00000040 125355d8a2fSJohn Baldwin #define XFEATURE_ENABLED_HI16_ZMM 0x00000080 126*0c4fa0bdSBojan Novković #define XFEATURE_ENABLED_PT 0x00000100 12711989314SKonstantin Belousov #define XFEATURE_ENABLED_PKRU 0x00000200 12811989314SKonstantin Belousov #define XFEATURE_ENABLED_TILECONFIG 0x00020000 12911989314SKonstantin Belousov #define XFEATURE_ENABLED_TILEDATA 0x00040000 1302c7879eaSTijl Coosemans 1312c7879eaSTijl Coosemans #define XFEATURE_AVX \ 1322c7879eaSTijl Coosemans (XFEATURE_ENABLED_X87 | XFEATURE_ENABLED_SSE | XFEATURE_ENABLED_AVX) 133355d8a2fSJohn Baldwin #define XFEATURE_AVX512 \ 134355d8a2fSJohn Baldwin (XFEATURE_ENABLED_OPMASK | XFEATURE_ENABLED_ZMM_HI256 | \ 135355d8a2fSJohn Baldwin XFEATURE_ENABLED_HI16_ZMM) 136355d8a2fSJohn Baldwin #define XFEATURE_MPX \ 137355d8a2fSJohn Baldwin (XFEATURE_ENABLED_BNDREGS | XFEATURE_ENABLED_BNDCSR) 1382c7879eaSTijl Coosemans 1392c7879eaSTijl Coosemans /* 1402c7879eaSTijl Coosemans * CPUID instruction features register 1412c7879eaSTijl Coosemans */ 1422c7879eaSTijl Coosemans #define CPUID_FPU 0x00000001 1432c7879eaSTijl Coosemans #define CPUID_VME 0x00000002 1442c7879eaSTijl Coosemans #define CPUID_DE 0x00000004 1452c7879eaSTijl Coosemans #define CPUID_PSE 0x00000008 1462c7879eaSTijl Coosemans #define CPUID_TSC 0x00000010 1472c7879eaSTijl Coosemans #define CPUID_MSR 0x00000020 1482c7879eaSTijl Coosemans #define CPUID_PAE 0x00000040 1492c7879eaSTijl Coosemans #define CPUID_MCE 0x00000080 1502c7879eaSTijl Coosemans #define CPUID_CX8 0x00000100 1512c7879eaSTijl Coosemans #define CPUID_APIC 0x00000200 1522c7879eaSTijl Coosemans #define CPUID_B10 0x00000400 1532c7879eaSTijl Coosemans #define CPUID_SEP 0x00000800 1542c7879eaSTijl Coosemans #define CPUID_MTRR 0x00001000 1552c7879eaSTijl Coosemans #define CPUID_PGE 0x00002000 1562c7879eaSTijl Coosemans #define CPUID_MCA 0x00004000 1572c7879eaSTijl Coosemans #define CPUID_CMOV 0x00008000 1582c7879eaSTijl Coosemans #define CPUID_PAT 0x00010000 1592c7879eaSTijl Coosemans #define CPUID_PSE36 0x00020000 1602c7879eaSTijl Coosemans #define CPUID_PSN 0x00040000 1612c7879eaSTijl Coosemans #define CPUID_CLFSH 0x00080000 1622c7879eaSTijl Coosemans #define CPUID_B20 0x00100000 1632c7879eaSTijl Coosemans #define CPUID_DS 0x00200000 1642c7879eaSTijl Coosemans #define CPUID_ACPI 0x00400000 1652c7879eaSTijl Coosemans #define CPUID_MMX 0x00800000 1662c7879eaSTijl Coosemans #define CPUID_FXSR 0x01000000 1672c7879eaSTijl Coosemans #define CPUID_SSE 0x02000000 1682c7879eaSTijl Coosemans #define CPUID_XMM 0x02000000 1692c7879eaSTijl Coosemans #define CPUID_SSE2 0x04000000 1702c7879eaSTijl Coosemans #define CPUID_SS 0x08000000 1712c7879eaSTijl Coosemans #define CPUID_HTT 0x10000000 1722c7879eaSTijl Coosemans #define CPUID_TM 0x20000000 1732c7879eaSTijl Coosemans #define CPUID_IA64 0x40000000 1742c7879eaSTijl Coosemans #define CPUID_PBE 0x80000000 1752c7879eaSTijl Coosemans 1762c7879eaSTijl Coosemans #define CPUID2_SSE3 0x00000001 1772c7879eaSTijl Coosemans #define CPUID2_PCLMULQDQ 0x00000002 1782c7879eaSTijl Coosemans #define CPUID2_DTES64 0x00000004 1792c7879eaSTijl Coosemans #define CPUID2_MON 0x00000008 1802c7879eaSTijl Coosemans #define CPUID2_DS_CPL 0x00000010 1812c7879eaSTijl Coosemans #define CPUID2_VMX 0x00000020 1822c7879eaSTijl Coosemans #define CPUID2_SMX 0x00000040 1832c7879eaSTijl Coosemans #define CPUID2_EST 0x00000080 1842c7879eaSTijl Coosemans #define CPUID2_TM2 0x00000100 1852c7879eaSTijl Coosemans #define CPUID2_SSSE3 0x00000200 1862c7879eaSTijl Coosemans #define CPUID2_CNXTID 0x00000400 187e31b1dc8SSean Bruno #define CPUID2_SDBG 0x00000800 1882c7879eaSTijl Coosemans #define CPUID2_FMA 0x00001000 1892c7879eaSTijl Coosemans #define CPUID2_CX16 0x00002000 1902c7879eaSTijl Coosemans #define CPUID2_XTPR 0x00004000 1912c7879eaSTijl Coosemans #define CPUID2_PDCM 0x00008000 1922c7879eaSTijl Coosemans #define CPUID2_PCID 0x00020000 1932c7879eaSTijl Coosemans #define CPUID2_DCA 0x00040000 1942c7879eaSTijl Coosemans #define CPUID2_SSE41 0x00080000 1952c7879eaSTijl Coosemans #define CPUID2_SSE42 0x00100000 1962c7879eaSTijl Coosemans #define CPUID2_X2APIC 0x00200000 1972c7879eaSTijl Coosemans #define CPUID2_MOVBE 0x00400000 1982c7879eaSTijl Coosemans #define CPUID2_POPCNT 0x00800000 1992c7879eaSTijl Coosemans #define CPUID2_TSCDLT 0x01000000 2002c7879eaSTijl Coosemans #define CPUID2_AESNI 0x02000000 2012c7879eaSTijl Coosemans #define CPUID2_XSAVE 0x04000000 2022c7879eaSTijl Coosemans #define CPUID2_OSXSAVE 0x08000000 2032c7879eaSTijl Coosemans #define CPUID2_AVX 0x10000000 2042c7879eaSTijl Coosemans #define CPUID2_F16C 0x20000000 205bcd60681SJohn Baldwin #define CPUID2_RDRAND 0x40000000 2062c7879eaSTijl Coosemans #define CPUID2_HV 0x80000000 2072c7879eaSTijl Coosemans 2083b418d1bSRuslan Bukin /* Intel Processor Trace CPUID. */ 2093b418d1bSRuslan Bukin 2103b418d1bSRuslan Bukin /* Leaf 0 ebx. */ 2113b418d1bSRuslan Bukin #define CPUPT_CR3 (1 << 0) /* CR3 Filtering Support */ 2123b418d1bSRuslan Bukin #define CPUPT_PSB (1 << 1) /* Configurable PSB and Cycle-Accurate Mode Supported */ 2133b418d1bSRuslan Bukin #define CPUPT_IPF (1 << 2) /* IP Filtering and TraceStop supported */ 2143b418d1bSRuslan Bukin #define CPUPT_MTC (1 << 3) /* MTC Supported */ 2153b418d1bSRuslan Bukin #define CPUPT_PRW (1 << 4) /* PTWRITE Supported */ 2163b418d1bSRuslan Bukin #define CPUPT_PWR (1 << 5) /* Power Event Trace Supported */ 217*0c4fa0bdSBojan Novković #define CPUPT_DIS_TNT (1 << 8) /* TNT disable supported */ 2183b418d1bSRuslan Bukin 2193b418d1bSRuslan Bukin /* Leaf 0 ecx. */ 2203b418d1bSRuslan Bukin #define CPUPT_TOPA (1 << 0) /* ToPA Output Supported */ 2213b418d1bSRuslan Bukin #define CPUPT_TOPA_MULTI (1 << 1) /* ToPA Tables Allow Multiple Output Entries */ 2223b418d1bSRuslan Bukin #define CPUPT_SINGLE (1 << 2) /* Single-Range Output Supported */ 2233b418d1bSRuslan Bukin #define CPUPT_TT_OUT (1 << 3) /* Output to Trace Transport Subsystem Supported */ 2243b418d1bSRuslan Bukin #define CPUPT_LINEAR_IP (1 << 31) /* IP Payloads are Linear IP, otherwise IP is effective */ 2253b418d1bSRuslan Bukin 2263b418d1bSRuslan Bukin /* Leaf 1 eax. */ 2273b418d1bSRuslan Bukin #define CPUPT_NADDR_S 0 /* Number of Address Ranges */ 2283b418d1bSRuslan Bukin #define CPUPT_NADDR_M (0x7 << CPUPT_NADDR_S) 2293b418d1bSRuslan Bukin #define CPUPT_MTC_BITMAP_S 16 /* Bitmap of supported MTC Period Encodings */ 2303b418d1bSRuslan Bukin #define CPUPT_MTC_BITMAP_M (0xffff << CPUPT_MTC_BITMAP_S) 2313b418d1bSRuslan Bukin 2323b418d1bSRuslan Bukin /* Leaf 1 ebx. */ 2333b418d1bSRuslan Bukin #define CPUPT_CT_BITMAP_S 0 /* Bitmap of supported Cycle Threshold values */ 2343b418d1bSRuslan Bukin #define CPUPT_CT_BITMAP_M (0xffff << CPUPT_CT_BITMAP_S) 2353b418d1bSRuslan Bukin #define CPUPT_PFE_BITMAP_S 16 /* Bitmap of supported Configurable PSB Frequency encoding */ 2363b418d1bSRuslan Bukin #define CPUPT_PFE_BITMAP_M (0xffff << CPUPT_PFE_BITMAP_S) 2373b418d1bSRuslan Bukin 2382c7879eaSTijl Coosemans /* 2392c7879eaSTijl Coosemans * Important bits in the AMD extended cpuid flags 2402c7879eaSTijl Coosemans */ 2412c7879eaSTijl Coosemans #define AMDID_SYSCALL 0x00000800 2422c7879eaSTijl Coosemans #define AMDID_MP 0x00080000 2432c7879eaSTijl Coosemans #define AMDID_NX 0x00100000 2442c7879eaSTijl Coosemans #define AMDID_EXT_MMX 0x00400000 245712bd51aSNeel Natu #define AMDID_FFXSR 0x02000000 2462c7879eaSTijl Coosemans #define AMDID_PAGE1GB 0x04000000 2472c7879eaSTijl Coosemans #define AMDID_RDTSCP 0x08000000 2482c7879eaSTijl Coosemans #define AMDID_LM 0x20000000 2492c7879eaSTijl Coosemans #define AMDID_EXT_3DNOW 0x40000000 2502c7879eaSTijl Coosemans #define AMDID_3DNOW 0x80000000 2512c7879eaSTijl Coosemans 2522c7879eaSTijl Coosemans #define AMDID2_LAHF 0x00000001 2532c7879eaSTijl Coosemans #define AMDID2_CMP 0x00000002 2542c7879eaSTijl Coosemans #define AMDID2_SVM 0x00000004 2552c7879eaSTijl Coosemans #define AMDID2_EXT_APIC 0x00000008 2562c7879eaSTijl Coosemans #define AMDID2_CR8 0x00000010 2572c7879eaSTijl Coosemans #define AMDID2_ABM 0x00000020 2582c7879eaSTijl Coosemans #define AMDID2_SSE4A 0x00000040 2592c7879eaSTijl Coosemans #define AMDID2_MAS 0x00000080 2602c7879eaSTijl Coosemans #define AMDID2_PREFETCH 0x00000100 2612c7879eaSTijl Coosemans #define AMDID2_OSVW 0x00000200 2622c7879eaSTijl Coosemans #define AMDID2_IBS 0x00000400 2632c7879eaSTijl Coosemans #define AMDID2_XOP 0x00000800 2642c7879eaSTijl Coosemans #define AMDID2_SKINIT 0x00001000 2652c7879eaSTijl Coosemans #define AMDID2_WDT 0x00002000 2662c7879eaSTijl Coosemans #define AMDID2_LWP 0x00008000 2672c7879eaSTijl Coosemans #define AMDID2_FMA4 0x00010000 2686f8a44a5SKonstantin Belousov #define AMDID2_TCE 0x00020000 2692c7879eaSTijl Coosemans #define AMDID2_NODE_ID 0x00080000 2702c7879eaSTijl Coosemans #define AMDID2_TBM 0x00200000 2712c7879eaSTijl Coosemans #define AMDID2_TOPOLOGY 0x00400000 2726f8a44a5SKonstantin Belousov #define AMDID2_PCXC 0x00800000 2736f8a44a5SKonstantin Belousov #define AMDID2_PNXC 0x01000000 2746f8a44a5SKonstantin Belousov #define AMDID2_DBE 0x04000000 2756f8a44a5SKonstantin Belousov #define AMDID2_PTSC 0x08000000 2766f8a44a5SKonstantin Belousov #define AMDID2_PTSCEL2I 0x10000000 277264fae07SPeter Grehan #define AMDID2_MWAITX 0x20000000 2782c7879eaSTijl Coosemans 2792c7879eaSTijl Coosemans /* 2802c7879eaSTijl Coosemans * CPUID instruction 1 eax info 2812c7879eaSTijl Coosemans */ 2822c7879eaSTijl Coosemans #define CPUID_STEPPING 0x0000000f 2832c7879eaSTijl Coosemans #define CPUID_MODEL 0x000000f0 2842c7879eaSTijl Coosemans #define CPUID_FAMILY 0x00000f00 2852c7879eaSTijl Coosemans #define CPUID_EXT_MODEL 0x000f0000 2862c7879eaSTijl Coosemans #define CPUID_EXT_FAMILY 0x0ff00000 2872c7879eaSTijl Coosemans #ifdef __i386__ 2882c7879eaSTijl Coosemans #define CPUID_TO_MODEL(id) \ 2892c7879eaSTijl Coosemans ((((id) & CPUID_MODEL) >> 4) | \ 2902c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) >= 0x600) ? \ 2912c7879eaSTijl Coosemans (((id) & CPUID_EXT_MODEL) >> 12) : 0)) 2922c7879eaSTijl Coosemans #define CPUID_TO_FAMILY(id) \ 2932c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) >> 8) + \ 2942c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) == 0xf00) ? \ 2952c7879eaSTijl Coosemans (((id) & CPUID_EXT_FAMILY) >> 20) : 0)) 2962c7879eaSTijl Coosemans #else 2972c7879eaSTijl Coosemans #define CPUID_TO_MODEL(id) \ 2982c7879eaSTijl Coosemans ((((id) & CPUID_MODEL) >> 4) | \ 2992c7879eaSTijl Coosemans (((id) & CPUID_EXT_MODEL) >> 12)) 3002c7879eaSTijl Coosemans #define CPUID_TO_FAMILY(id) \ 3012c7879eaSTijl Coosemans ((((id) & CPUID_FAMILY) >> 8) + \ 3022c7879eaSTijl Coosemans (((id) & CPUID_EXT_FAMILY) >> 20)) 3032c7879eaSTijl Coosemans #endif 304ef013ceeSRyan Moeller #define CPUID_TO_STEPPING(id) ((id) & CPUID_STEPPING) 3052c7879eaSTijl Coosemans 3062c7879eaSTijl Coosemans /* 3072c7879eaSTijl Coosemans * CPUID instruction 1 ebx info 3082c7879eaSTijl Coosemans */ 3092c7879eaSTijl Coosemans #define CPUID_BRAND_INDEX 0x000000ff 3102c7879eaSTijl Coosemans #define CPUID_CLFUSH_SIZE 0x0000ff00 3112c7879eaSTijl Coosemans #define CPUID_HTT_CORES 0x00ff0000 3122c7879eaSTijl Coosemans #define CPUID_LOCAL_APIC_ID 0xff000000 3132c7879eaSTijl Coosemans 3142c7879eaSTijl Coosemans /* 315a69e8d60SAndriy Gapon * CPUID instruction 5 info 316a69e8d60SAndriy Gapon */ 317a69e8d60SAndriy Gapon #define CPUID5_MON_MIN_SIZE 0x0000ffff /* eax */ 318a69e8d60SAndriy Gapon #define CPUID5_MON_MAX_SIZE 0x0000ffff /* ebx */ 319a69e8d60SAndriy Gapon #define CPUID5_MON_MWAIT_EXT 0x00000001 /* ecx */ 320a69e8d60SAndriy Gapon #define CPUID5_MWAIT_INTRBREAK 0x00000002 /* ecx */ 321a69e8d60SAndriy Gapon 322a69e8d60SAndriy Gapon /* 323a69e8d60SAndriy Gapon * MWAIT cpu power states. Lower 4 bits are sub-states. 324a69e8d60SAndriy Gapon */ 325a69e8d60SAndriy Gapon #define MWAIT_C0 0xf0 326a69e8d60SAndriy Gapon #define MWAIT_C1 0x00 327a69e8d60SAndriy Gapon #define MWAIT_C2 0x10 328a69e8d60SAndriy Gapon #define MWAIT_C3 0x20 329a69e8d60SAndriy Gapon #define MWAIT_C4 0x30 330a69e8d60SAndriy Gapon 331a69e8d60SAndriy Gapon /* 332a69e8d60SAndriy Gapon * MWAIT extensions. 333a69e8d60SAndriy Gapon */ 334a69e8d60SAndriy Gapon /* Interrupt breaks MWAIT even when masked. */ 335a69e8d60SAndriy Gapon #define MWAIT_INTRBREAK 0x00000001 336a69e8d60SAndriy Gapon 337a69e8d60SAndriy Gapon /* 338bb044eafSConrad Meyer * CPUID leaf 6: Thermal and Power management. 3392c7879eaSTijl Coosemans */ 340bb044eafSConrad Meyer /* Eax. */ 341bb044eafSConrad Meyer #define CPUTPM1_SENSOR 0x00000001 342bb044eafSConrad Meyer #define CPUTPM1_TURBO 0x00000002 343bb044eafSConrad Meyer #define CPUTPM1_ARAT 0x00000004 344bb044eafSConrad Meyer #define CPUTPM1_PLN 0x00000010 345bb044eafSConrad Meyer #define CPUTPM1_ECMD 0x00000020 346bb044eafSConrad Meyer #define CPUTPM1_PTM 0x00000040 347bb044eafSConrad Meyer #define CPUTPM1_HWP 0x00000080 348bb044eafSConrad Meyer #define CPUTPM1_HWP_NOTIFICATION 0x00000100 349bb044eafSConrad Meyer #define CPUTPM1_HWP_ACTIVITY_WINDOW 0x00000200 350bb044eafSConrad Meyer #define CPUTPM1_HWP_PERF_PREF 0x00000400 351bb044eafSConrad Meyer #define CPUTPM1_HWP_PKG 0x00000800 352bb044eafSConrad Meyer #define CPUTPM1_HDC 0x00002000 353bb044eafSConrad Meyer #define CPUTPM1_TURBO30 0x00004000 354bb044eafSConrad Meyer #define CPUTPM1_HWP_CAPABILITIES 0x00008000 355bb044eafSConrad Meyer #define CPUTPM1_HWP_PECI_OVR 0x00010000 356bb044eafSConrad Meyer #define CPUTPM1_HWP_FLEXIBLE 0x00020000 357bb044eafSConrad Meyer #define CPUTPM1_HWP_FAST_MSR 0x00040000 358e60316d1SMark Johnston #define CPUTPM1_HW_FEEDBACK 0x00080000 359bb044eafSConrad Meyer #define CPUTPM1_HWP_IGN_IDLE 0x00100000 360e60316d1SMark Johnston #define CPUTPM1_THREAD_DIRECTOR 0x00800000 361bb044eafSConrad Meyer 362bb044eafSConrad Meyer /* Ebx. */ 363bb044eafSConrad Meyer #define CPUTPM_B_NSENSINTTHRESH 0x0000000f 364bb044eafSConrad Meyer 365bb044eafSConrad Meyer /* Ecx. */ 3662c7879eaSTijl Coosemans #define CPUID_PERF_STAT 0x00000001 3672c7879eaSTijl Coosemans #define CPUID_PERF_BIAS 0x00000008 368338d5396SKoine Yuusuke #define CPUID_PERF_TD_CLASSES 0x0000ff00 369338d5396SKoine Yuusuke 370338d5396SKoine Yuusuke /* Edx. */ 371338d5396SKoine Yuusuke #define CPUID_HF_PERFORMANCE 0x00000001 372338d5396SKoine Yuusuke #define CPUID_HF_EFFICIENCY 0x00000002 373338d5396SKoine Yuusuke #define CPUID_TD_CAPABLITIES 0x0000000f 374338d5396SKoine Yuusuke #define CPUID_TD_TBLPAGES 0x00000f00 3752c7879eaSTijl Coosemans 3762c7879eaSTijl Coosemans /* 3772c7879eaSTijl Coosemans * CPUID instruction 0xb ebx info. 3782c7879eaSTijl Coosemans */ 3792c7879eaSTijl Coosemans #define CPUID_TYPE_INVAL 0 3802c7879eaSTijl Coosemans #define CPUID_TYPE_SMT 1 3812c7879eaSTijl Coosemans #define CPUID_TYPE_CORE 2 3822c7879eaSTijl Coosemans 3832c7879eaSTijl Coosemans /* 384333d0c60SKonstantin Belousov * CPUID instruction 0xd Processor Extended State Enumeration Sub-leaf 1 385333d0c60SKonstantin Belousov */ 386333d0c60SKonstantin Belousov #define CPUID_EXTSTATE_XSAVEOPT 0x00000001 387dc7c2b07SKonstantin Belousov #define CPUID_EXTSTATE_XSAVEC 0x00000002 388dc7c2b07SKonstantin Belousov #define CPUID_EXTSTATE_XINUSE 0x00000004 389dc7c2b07SKonstantin Belousov #define CPUID_EXTSTATE_XSAVES 0x00000008 390333d0c60SKonstantin Belousov 391333d0c60SKonstantin Belousov /* 392b42b18fbSBojan Novković * CPUID instruction 0xd Processor Extended State Enumeration 393b42b18fbSBojan Novković * Sub-leaf > 1 ecx info 394b42b18fbSBojan Novković */ 395b42b18fbSBojan Novković #define CPUID_EXTSTATE_SUPERVISOR 0x00000001 396b42b18fbSBojan Novković #define CPUID_EXTSTATE_ALIGNED 0x00000002 397b42b18fbSBojan Novković #define CPUID_EXTSTATE_XFD_SUPPORTED 0x00000004 398b42b18fbSBojan Novković 399b42b18fbSBojan Novković /* 400cd8c2581SConrad Meyer * AMD extended function 8000_0007h ebx info 401cd8c2581SConrad Meyer */ 402cd8c2581SConrad Meyer #define AMDRAS_MCA_OF_RECOV 0x00000001 403cd8c2581SConrad Meyer #define AMDRAS_SUCCOR 0x00000002 404cd8c2581SConrad Meyer #define AMDRAS_HW_ASSERT 0x00000004 405cd8c2581SConrad Meyer #define AMDRAS_SCALABLE_MCA 0x00000008 406cd8c2581SConrad Meyer #define AMDRAS_PFEH_SUPPORT 0x00000010 407cd8c2581SConrad Meyer 408cd8c2581SConrad Meyer /* 4092c7879eaSTijl Coosemans * AMD extended function 8000_0007h edx info 4102c7879eaSTijl Coosemans */ 4112c7879eaSTijl Coosemans #define AMDPM_TS 0x00000001 4122c7879eaSTijl Coosemans #define AMDPM_FID 0x00000002 4132c7879eaSTijl Coosemans #define AMDPM_VID 0x00000004 4142c7879eaSTijl Coosemans #define AMDPM_TTP 0x00000008 4152c7879eaSTijl Coosemans #define AMDPM_TM 0x00000010 4162c7879eaSTijl Coosemans #define AMDPM_STC 0x00000020 4172c7879eaSTijl Coosemans #define AMDPM_100MHZ_STEPS 0x00000040 4182c7879eaSTijl Coosemans #define AMDPM_HW_PSTATE 0x00000080 4192c7879eaSTijl Coosemans #define AMDPM_TSC_INVARIANT 0x00000100 4202c7879eaSTijl Coosemans #define AMDPM_CPB 0x00000200 4212c7879eaSTijl Coosemans 4222c7879eaSTijl Coosemans /* 423194446f9SConrad Meyer * AMD extended function 8000_0008h ebx info (amd_extended_feature_extensions) 424194446f9SConrad Meyer */ 425194446f9SConrad Meyer #define AMDFEID_CLZERO 0x00000001 426194446f9SConrad Meyer #define AMDFEID_IRPERF 0x00000002 427194446f9SConrad Meyer #define AMDFEID_XSAVEERPTR 0x00000004 428c6113ac5SKonstantin Belousov #define AMDFEID_INVLPGB 0x00000008 429ebcfcba8SConrad Meyer #define AMDFEID_RDPRU 0x00000010 430c6113ac5SKonstantin Belousov #define AMDFEID_BE 0x00000040 431706bc29bSConrad Meyer #define AMDFEID_MCOMMIT 0x00000100 432706bc29bSConrad Meyer #define AMDFEID_WBNOINVD 0x00000200 43316068ae4SConrad Meyer #define AMDFEID_IBPB 0x00001000 434c6113ac5SKonstantin Belousov #define AMDFEID_INT_WBINVD 0x00002000 43516068ae4SConrad Meyer #define AMDFEID_IBRS 0x00004000 43616068ae4SConrad Meyer #define AMDFEID_STIBP 0x00008000 43716068ae4SConrad Meyer /* The below are only defined if the corresponding base feature above exists. */ 43816068ae4SConrad Meyer #define AMDFEID_IBRS_ALWAYSON 0x00010000 43916068ae4SConrad Meyer #define AMDFEID_STIBP_ALWAYSON 0x00020000 44016068ae4SConrad Meyer #define AMDFEID_PREFER_IBRS 0x00040000 441c6113ac5SKonstantin Belousov #define AMDFEID_SAMEMODE_IBRS 0x00080000 442c6113ac5SKonstantin Belousov #define AMDFEID_NO_LMSLE 0x00100000 443c6113ac5SKonstantin Belousov #define AMDFEID_INVLPGB_NEST 0x00200000 4449d3b7f62SConrad Meyer #define AMDFEID_PPIN 0x00800000 44516068ae4SConrad Meyer #define AMDFEID_SSBD 0x01000000 44616068ae4SConrad Meyer /* SSBD via MSRC001_011F instead of MSR 0x48: */ 44716068ae4SConrad Meyer #define AMDFEID_VIRT_SSBD 0x02000000 44816068ae4SConrad Meyer #define AMDFEID_SSB_NO 0x04000000 449c6113ac5SKonstantin Belousov #define AMDFEID_CPPC 0x08000000 450c6113ac5SKonstantin Belousov #define AMDFEID_PSFD 0x10000000 451c6113ac5SKonstantin Belousov #define AMDFEID_BTC_NO 0x20000000 452c6113ac5SKonstantin Belousov #define AMDFEID_IBPB_RET 0x40000000 453194446f9SConrad Meyer 454194446f9SConrad Meyer /* 4552c7879eaSTijl Coosemans * AMD extended function 8000_0008h ecx info 4562c7879eaSTijl Coosemans */ 4572c7879eaSTijl Coosemans #define AMDID_CMP_CORES 0x000000ff 4582c7879eaSTijl Coosemans #define AMDID_COREID_SIZE 0x0000f000 4592c7879eaSTijl Coosemans #define AMDID_COREID_SIZE_SHIFT 12 4602c7879eaSTijl Coosemans 4615dfae122SRui Paulo /* 462c6113ac5SKonstantin Belousov * AMD extended function 8000_0008h edx info 463c6113ac5SKonstantin Belousov */ 464c6113ac5SKonstantin Belousov #define AMDID_INVLPGB_MAXCNT 0x0000ffff 465c6113ac5SKonstantin Belousov #define AMDID_RDPRU_SHIFT 16 466c6113ac5SKonstantin Belousov #define AMDID_RDPRU_ID 0xffff0000 467c6113ac5SKonstantin Belousov 468c6113ac5SKonstantin Belousov /* 469355d8a2fSJohn Baldwin * CPUID instruction 7 Structured Extended Features, leaf 0 ebx info 4705dfae122SRui Paulo */ 4712773649dSKonstantin Belousov #define CPUID_STDEXT_FSGSBASE 0x00000001 4722773649dSKonstantin Belousov #define CPUID_STDEXT_TSC_ADJUST 0x00000002 473c5c20928SKonstantin Belousov #define CPUID_STDEXT_SGX 0x00000004 4745dfae122SRui Paulo #define CPUID_STDEXT_BMI1 0x00000008 4755dfae122SRui Paulo #define CPUID_STDEXT_HLE 0x00000010 4765dfae122SRui Paulo #define CPUID_STDEXT_AVX2 0x00000020 4776b247f85SKonstantin Belousov #define CPUID_STDEXT_FDP_EXC 0x00000040 4782773649dSKonstantin Belousov #define CPUID_STDEXT_SMEP 0x00000080 4795dfae122SRui Paulo #define CPUID_STDEXT_BMI2 0x00000100 480355d8a2fSJohn Baldwin #define CPUID_STDEXT_ERMS 0x00000200 4812773649dSKonstantin Belousov #define CPUID_STDEXT_INVPCID 0x00000400 482355d8a2fSJohn Baldwin #define CPUID_STDEXT_RTM 0x00000800 483c5c20928SKonstantin Belousov #define CPUID_STDEXT_PQM 0x00001000 484c5c20928SKonstantin Belousov #define CPUID_STDEXT_NFPUSG 0x00002000 485355d8a2fSJohn Baldwin #define CPUID_STDEXT_MPX 0x00004000 486c5c20928SKonstantin Belousov #define CPUID_STDEXT_PQE 0x00008000 487355d8a2fSJohn Baldwin #define CPUID_STDEXT_AVX512F 0x00010000 488986fd63bSConrad Meyer #define CPUID_STDEXT_AVX512DQ 0x00020000 4895dfae122SRui Paulo #define CPUID_STDEXT_RDSEED 0x00040000 4905dfae122SRui Paulo #define CPUID_STDEXT_ADX 0x00080000 4915dfae122SRui Paulo #define CPUID_STDEXT_SMAP 0x00100000 492986fd63bSConrad Meyer #define CPUID_STDEXT_AVX512IFMA 0x00200000 493bb044eafSConrad Meyer /* Formerly PCOMMIT */ 494355d8a2fSJohn Baldwin #define CPUID_STDEXT_CLFLUSHOPT 0x00800000 495986fd63bSConrad Meyer #define CPUID_STDEXT_CLWB 0x01000000 496355d8a2fSJohn Baldwin #define CPUID_STDEXT_PROCTRACE 0x02000000 497355d8a2fSJohn Baldwin #define CPUID_STDEXT_AVX512PF 0x04000000 498355d8a2fSJohn Baldwin #define CPUID_STDEXT_AVX512ER 0x08000000 499355d8a2fSJohn Baldwin #define CPUID_STDEXT_AVX512CD 0x10000000 500355d8a2fSJohn Baldwin #define CPUID_STDEXT_SHA 0x20000000 501986fd63bSConrad Meyer #define CPUID_STDEXT_AVX512BW 0x40000000 5026332b148SKonstantin Belousov #define CPUID_STDEXT_AVX512VL 0x80000000 5032773649dSKonstantin Belousov 5042c7879eaSTijl Coosemans /* 505c5c20928SKonstantin Belousov * CPUID instruction 7 Structured Extended Features, leaf 0 ecx info 506c5c20928SKonstantin Belousov */ 507c5c20928SKonstantin Belousov #define CPUID_STDEXT2_PREFETCHWT1 0x00000001 508c63f1e21SConrad Meyer #define CPUID_STDEXT2_AVX512VBMI 0x00000002 509c5c20928SKonstantin Belousov #define CPUID_STDEXT2_UMIP 0x00000004 510c5c20928SKonstantin Belousov #define CPUID_STDEXT2_PKU 0x00000008 511c5c20928SKonstantin Belousov #define CPUID_STDEXT2_OSPKE 0x00000010 512ccc2d07eSKonstantin Belousov #define CPUID_STDEXT2_WAITPKG 0x00000020 513c63f1e21SConrad Meyer #define CPUID_STDEXT2_AVX512VBMI2 0x00000040 514ccc2d07eSKonstantin Belousov #define CPUID_STDEXT2_GFNI 0x00000100 515c63f1e21SConrad Meyer #define CPUID_STDEXT2_VAES 0x00000200 516c63f1e21SConrad Meyer #define CPUID_STDEXT2_VPCLMULQDQ 0x00000400 517c63f1e21SConrad Meyer #define CPUID_STDEXT2_AVX512VNNI 0x00000800 518c63f1e21SConrad Meyer #define CPUID_STDEXT2_AVX512BITALG 0x00001000 5199d3b7f62SConrad Meyer #define CPUID_STDEXT2_TME 0x00002000 520c63f1e21SConrad Meyer #define CPUID_STDEXT2_AVX512VPOPCNTDQ 0x00004000 5219d3b7f62SConrad Meyer #define CPUID_STDEXT2_LA57 0x00010000 522c5c20928SKonstantin Belousov #define CPUID_STDEXT2_RDPID 0x00400000 523ccc2d07eSKonstantin Belousov #define CPUID_STDEXT2_CLDEMOTE 0x02000000 524ccc2d07eSKonstantin Belousov #define CPUID_STDEXT2_MOVDIRI 0x08000000 525d23e252dSConrad Meyer #define CPUID_STDEXT2_MOVDIR64B 0x10000000 526c63f1e21SConrad Meyer #define CPUID_STDEXT2_ENQCMD 0x20000000 527c5c20928SKonstantin Belousov #define CPUID_STDEXT2_SGXLC 0x40000000 528c5c20928SKonstantin Belousov 529c5c20928SKonstantin Belousov /* 530e8c770a6SKonstantin Belousov * CPUID instruction 7 Structured Extended Features, leaf 0 edx info 531e8c770a6SKonstantin Belousov */ 532c63f1e21SConrad Meyer #define CPUID_STDEXT3_AVX5124VNNIW 0x00000004 533c63f1e21SConrad Meyer #define CPUID_STDEXT3_AVX5124FMAPS 0x00000008 5349d3b7f62SConrad Meyer #define CPUID_STDEXT3_FSRM 0x00000010 535c63f1e21SConrad Meyer #define CPUID_STDEXT3_AVX512VP2INTERSECT 0x00000100 536958d257eSKonstantin Belousov #define CPUID_STDEXT3_MCUOPT 0x00000200 5377355a02bSKonstantin Belousov #define CPUID_STDEXT3_MD_CLEAR 0x00000400 5383dcf329eSKonstantin Belousov #define CPUID_STDEXT3_TSXFA 0x00002000 539c63f1e21SConrad Meyer #define CPUID_STDEXT3_PCONFIG 0x00040000 540e8c770a6SKonstantin Belousov #define CPUID_STDEXT3_IBPB 0x04000000 541e8c770a6SKonstantin Belousov #define CPUID_STDEXT3_STIBP 0x08000000 5428d32b463SKonstantin Belousov #define CPUID_STDEXT3_L1D_FLUSH 0x10000000 543e8c770a6SKonstantin Belousov #define CPUID_STDEXT3_ARCH_CAP 0x20000000 544ccc2d07eSKonstantin Belousov #define CPUID_STDEXT3_CORE_CAP 0x40000000 5459be4bbbbSKonstantin Belousov #define CPUID_STDEXT3_SSBD 0x80000000 546e8c770a6SKonstantin Belousov 5479f718b57SKonstantin Belousov /* 5489f718b57SKonstantin Belousov * CPUID instruction 7 Structured Extended Features, leaf 1 eax info 5499f718b57SKonstantin Belousov */ 5509f718b57SKonstantin Belousov #define CPUID_STDEXT4_LASS 0x00000040 5519f718b57SKonstantin Belousov #define CPUID_STDEXT4_LAM 0x04000000 5529f718b57SKonstantin Belousov 55345ac7755SKonstantin Belousov /* CPUID_HYBRID_ID leaf 0x1a */ 55445ac7755SKonstantin Belousov #define CPUID_HYBRID_CORE_MASK 0xff000000 55545ac7755SKonstantin Belousov #define CPUID_HYBRID_SMALL_CORE 0x20000000 55645ac7755SKonstantin Belousov #define CPUID_HYBRID_LARGE_CORE 0x40000000 55745ac7755SKonstantin Belousov 558e8c770a6SKonstantin Belousov /* MSR IA32_ARCH_CAP(ABILITIES) bits */ 559e8c770a6SKonstantin Belousov #define IA32_ARCH_CAP_RDCL_NO 0x00000001 560e8c770a6SKonstantin Belousov #define IA32_ARCH_CAP_IBRS_ALL 0x00000002 56123437573SKonstantin Belousov #define IA32_ARCH_CAP_RSBA 0x00000004 56223437573SKonstantin Belousov #define IA32_ARCH_CAP_SKIP_L1DFL_VMENTRY 0x00000008 56323437573SKonstantin Belousov #define IA32_ARCH_CAP_SSB_NO 0x00000010 5647355a02bSKonstantin Belousov #define IA32_ARCH_CAP_MDS_NO 0x00000020 565c08973d0SKonstantin Belousov #define IA32_ARCH_CAP_IF_PSCHANGE_MC_NO 0x00000040 566837d7332SScott Long #define IA32_ARCH_CAP_TSX_CTRL 0x00000080 567837d7332SScott Long #define IA32_ARCH_CAP_TAA_NO 0x00000100 568837d7332SScott Long 569837d7332SScott Long /* MSR IA32_TSX_CTRL bits */ 570837d7332SScott Long #define IA32_TSX_CTRL_RTM_DISABLE 0x00000001 571837d7332SScott Long #define IA32_TSX_CTRL_TSX_CPUID_CLEAR 0x00000002 572e8c770a6SKonstantin Belousov 573e8c770a6SKonstantin Belousov /* 5742c7879eaSTijl Coosemans * CPUID manufacturers identifiers 5752c7879eaSTijl Coosemans */ 5762c7879eaSTijl Coosemans #define AMD_VENDOR_ID "AuthenticAMD" 5772c7879eaSTijl Coosemans #define CENTAUR_VENDOR_ID "CentaurHauls" 5782c7879eaSTijl Coosemans #define CYRIX_VENDOR_ID "CyrixInstead" 5792c7879eaSTijl Coosemans #define INTEL_VENDOR_ID "GenuineIntel" 5802c7879eaSTijl Coosemans #define NEXGEN_VENDOR_ID "NexGenDriven" 5812c7879eaSTijl Coosemans #define NSC_VENDOR_ID "Geode by NSC" 5822c7879eaSTijl Coosemans #define RISE_VENDOR_ID "RiseRiseRise" 5832c7879eaSTijl Coosemans #define SIS_VENDOR_ID "SiS SiS SiS " 5842c7879eaSTijl Coosemans #define TRANSMETA_VENDOR_ID "GenuineTMx86" 5852c7879eaSTijl Coosemans #define UMC_VENDOR_ID "UMC UMC UMC " 5862ee49facSKonstantin Belousov #define HYGON_VENDOR_ID "HygonGenuine" 5872c7879eaSTijl Coosemans 5882c7879eaSTijl Coosemans /* 5892c7879eaSTijl Coosemans * Model-specific registers for the i386 family 5902c7879eaSTijl Coosemans */ 5912c7879eaSTijl Coosemans #define MSR_P5_MC_ADDR 0x000 5922c7879eaSTijl Coosemans #define MSR_P5_MC_TYPE 0x001 5932c7879eaSTijl Coosemans #define MSR_TSC 0x010 5942c7879eaSTijl Coosemans #define MSR_P5_CESR 0x011 5952c7879eaSTijl Coosemans #define MSR_P5_CTR0 0x012 5962c7879eaSTijl Coosemans #define MSR_P5_CTR1 0x013 5972c7879eaSTijl Coosemans #define MSR_IA32_PLATFORM_ID 0x017 5982c7879eaSTijl Coosemans #define MSR_APICBASE 0x01b 5992c7879eaSTijl Coosemans #define MSR_EBL_CR_POWERON 0x02a 6002c7879eaSTijl Coosemans #define MSR_TEST_CTL 0x033 601bf70b875SNeel Natu #define MSR_IA32_FEATURE_CONTROL 0x03a 602e8c770a6SKonstantin Belousov #define MSR_IA32_SPEC_CTRL 0x048 603e8c770a6SKonstantin Belousov #define MSR_IA32_PRED_CMD 0x049 6042c7879eaSTijl Coosemans #define MSR_BIOS_UPDT_TRIG 0x079 6052c7879eaSTijl Coosemans #define MSR_BBL_CR_D0 0x088 6062c7879eaSTijl Coosemans #define MSR_BBL_CR_D1 0x089 6072c7879eaSTijl Coosemans #define MSR_BBL_CR_D2 0x08a 6082c7879eaSTijl Coosemans #define MSR_BIOS_SIGN 0x08b 6092c7879eaSTijl Coosemans #define MSR_PERFCTR0 0x0c1 6102c7879eaSTijl Coosemans #define MSR_PERFCTR1 0x0c2 6115295c3e6SNeel Natu #define MSR_PLATFORM_INFO 0x0ce 6122c7879eaSTijl Coosemans #define MSR_MPERF 0x0e7 6132c7879eaSTijl Coosemans #define MSR_APERF 0x0e8 6142c7879eaSTijl Coosemans #define MSR_IA32_EXT_CONFIG 0x0ee /* Undocumented. Core Solo/Duo only */ 6152c7879eaSTijl Coosemans #define MSR_MTRRcap 0x0fe 616e8c770a6SKonstantin Belousov #define MSR_IA32_ARCH_CAP 0x10a 6178d32b463SKonstantin Belousov #define MSR_IA32_FLUSH_CMD 0x10b 6183dcf329eSKonstantin Belousov #define MSR_TSX_FORCE_ABORT 0x10f 6192c7879eaSTijl Coosemans #define MSR_BBL_CR_ADDR 0x116 6202c7879eaSTijl Coosemans #define MSR_BBL_CR_DECC 0x118 6212c7879eaSTijl Coosemans #define MSR_BBL_CR_CTL 0x119 6222c7879eaSTijl Coosemans #define MSR_BBL_CR_TRIG 0x11a 6232c7879eaSTijl Coosemans #define MSR_BBL_CR_BUSY 0x11b 6242c7879eaSTijl Coosemans #define MSR_BBL_CR_CTL3 0x11e 625837d7332SScott Long #define MSR_IA32_TSX_CTRL 0x122 626958d257eSKonstantin Belousov #define MSR_IA32_MCU_OPT_CTRL 0x123 6271d21f641SWarner Losh #define MSR_MISC_FEATURE_ENABLES 0x140 6282c7879eaSTijl Coosemans #define MSR_SYSENTER_CS_MSR 0x174 6292c7879eaSTijl Coosemans #define MSR_SYSENTER_ESP_MSR 0x175 6302c7879eaSTijl Coosemans #define MSR_SYSENTER_EIP_MSR 0x176 6312c7879eaSTijl Coosemans #define MSR_MCG_CAP 0x179 6322c7879eaSTijl Coosemans #define MSR_MCG_STATUS 0x17a 6332c7879eaSTijl Coosemans #define MSR_MCG_CTL 0x17b 6342c7879eaSTijl Coosemans #define MSR_EVNTSEL0 0x186 6352c7879eaSTijl Coosemans #define MSR_EVNTSEL1 0x187 6362c7879eaSTijl Coosemans #define MSR_THERM_CONTROL 0x19a 6372c7879eaSTijl Coosemans #define MSR_THERM_INTERRUPT 0x19b 6382c7879eaSTijl Coosemans #define MSR_THERM_STATUS 0x19c 6392c7879eaSTijl Coosemans #define MSR_IA32_MISC_ENABLE 0x1a0 6402c7879eaSTijl Coosemans #define MSR_IA32_TEMPERATURE_TARGET 0x1a2 6415295c3e6SNeel Natu #define MSR_TURBO_RATIO_LIMIT 0x1ad 6425295c3e6SNeel Natu #define MSR_TURBO_RATIO_LIMIT1 0x1ae 6435e3574c8SConrad Meyer #define MSR_IA32_ENERGY_PERF_BIAS 0x1b0 644338d5396SKoine Yuusuke #define MSR_IA32_PKG_THERM_STATUS 0x1b1 645338d5396SKoine Yuusuke #define MSR_IA32_PKG_THERM_INTERRUPT 0x1b2 6462c7879eaSTijl Coosemans #define MSR_DEBUGCTLMSR 0x1d9 6472c7879eaSTijl Coosemans #define MSR_LASTBRANCHFROMIP 0x1db 6482c7879eaSTijl Coosemans #define MSR_LASTBRANCHTOIP 0x1dc 6492c7879eaSTijl Coosemans #define MSR_LASTINTFROMIP 0x1dd 6502c7879eaSTijl Coosemans #define MSR_LASTINTTOIP 0x1de 6512c7879eaSTijl Coosemans #define MSR_ROB_CR_BKUPTMPDR6 0x1e0 6522c7879eaSTijl Coosemans #define MSR_MTRRVarBase 0x200 6532c7879eaSTijl Coosemans #define MSR_MTRR64kBase 0x250 6542c7879eaSTijl Coosemans #define MSR_MTRR16kBase 0x258 6552c7879eaSTijl Coosemans #define MSR_MTRR4kBase 0x268 6562c7879eaSTijl Coosemans #define MSR_PAT 0x277 6572c7879eaSTijl Coosemans #define MSR_MC0_CTL2 0x280 6582c7879eaSTijl Coosemans #define MSR_MTRRdefType 0x2ff 659*0c4fa0bdSBojan Novković #define MSR_IA_GLOBAL_STATUS 0x38E 660*0c4fa0bdSBojan Novković #define MSR_IA_GLOBAL_CTRL 0x38F 661*0c4fa0bdSBojan Novković #define MSR_IA_GLOBAL_OVF_CTRL 0x390 662*0c4fa0bdSBojan Novković #define MSR_IA_GLOBAL_STATUS_RESET 0x390 663*0c4fa0bdSBojan Novković #define MSR_IA_GLOBAL_STATUS_SET 0x391 664*0c4fa0bdSBojan Novković #define GLOBAL_STATUS_FLAG_TRACETOPAPMI (1ULL << 55) 6652c7879eaSTijl Coosemans #define MSR_MC0_CTL 0x400 6662c7879eaSTijl Coosemans #define MSR_MC0_STATUS 0x401 6672c7879eaSTijl Coosemans #define MSR_MC0_ADDR 0x402 6682c7879eaSTijl Coosemans #define MSR_MC0_MISC 0x403 6692c7879eaSTijl Coosemans #define MSR_MC1_CTL 0x404 6702c7879eaSTijl Coosemans #define MSR_MC1_STATUS 0x405 6712c7879eaSTijl Coosemans #define MSR_MC1_ADDR 0x406 6722c7879eaSTijl Coosemans #define MSR_MC1_MISC 0x407 6732c7879eaSTijl Coosemans #define MSR_MC2_CTL 0x408 6742c7879eaSTijl Coosemans #define MSR_MC2_STATUS 0x409 6752c7879eaSTijl Coosemans #define MSR_MC2_ADDR 0x40a 6762c7879eaSTijl Coosemans #define MSR_MC2_MISC 0x40b 6772c7879eaSTijl Coosemans #define MSR_MC3_CTL 0x40c 6782c7879eaSTijl Coosemans #define MSR_MC3_STATUS 0x40d 6792c7879eaSTijl Coosemans #define MSR_MC3_ADDR 0x40e 6802c7879eaSTijl Coosemans #define MSR_MC3_MISC 0x40f 6812c7879eaSTijl Coosemans #define MSR_MC4_CTL 0x410 6822c7879eaSTijl Coosemans #define MSR_MC4_STATUS 0x411 6832c7879eaSTijl Coosemans #define MSR_MC4_ADDR 0x412 6842c7879eaSTijl Coosemans #define MSR_MC4_MISC 0x413 6853bdba24cSAlexander Motin #define MSR_MCG_EXT_CTL 0x4d0 6865295c3e6SNeel Natu #define MSR_RAPL_POWER_UNIT 0x606 687c3498942SNeel Natu #define MSR_PKG_ENERGY_STATUS 0x611 688c3498942SNeel Natu #define MSR_DRAM_ENERGY_STATUS 0x619 689c3498942SNeel Natu #define MSR_PP0_ENERGY_STATUS 0x639 690c3498942SNeel Natu #define MSR_PP1_ENERGY_STATUS 0x641 69191890b73SBen Widawsky #define MSR_PPERF 0x64e 6927c4e7693SKonstantin Belousov #define MSR_TSC_DEADLINE 0x6e0 /* Writes are not serializing */ 69391890b73SBen Widawsky #define MSR_IA32_PM_ENABLE 0x770 69491890b73SBen Widawsky #define MSR_IA32_HWP_CAPABILITIES 0x771 69591890b73SBen Widawsky #define MSR_IA32_HWP_REQUEST_PKG 0x772 69691890b73SBen Widawsky #define MSR_IA32_HWP_INTERRUPT 0x773 69791890b73SBen Widawsky #define MSR_IA32_HWP_REQUEST 0x774 69891890b73SBen Widawsky #define MSR_IA32_HWP_STATUS 0x777 6992c7879eaSTijl Coosemans 7002c7879eaSTijl Coosemans /* 70106fc6db9SJohn Baldwin * VMX MSRs 70206fc6db9SJohn Baldwin */ 70306fc6db9SJohn Baldwin #define MSR_VMX_BASIC 0x480 70406fc6db9SJohn Baldwin #define MSR_VMX_PINBASED_CTLS 0x481 70506fc6db9SJohn Baldwin #define MSR_VMX_PROCBASED_CTLS 0x482 70606fc6db9SJohn Baldwin #define MSR_VMX_EXIT_CTLS 0x483 70706fc6db9SJohn Baldwin #define MSR_VMX_ENTRY_CTLS 0x484 70806fc6db9SJohn Baldwin #define MSR_VMX_CR0_FIXED0 0x486 70906fc6db9SJohn Baldwin #define MSR_VMX_CR0_FIXED1 0x487 71006fc6db9SJohn Baldwin #define MSR_VMX_CR4_FIXED0 0x488 71106fc6db9SJohn Baldwin #define MSR_VMX_CR4_FIXED1 0x489 71206fc6db9SJohn Baldwin #define MSR_VMX_PROCBASED_CTLS2 0x48b 71306fc6db9SJohn Baldwin #define MSR_VMX_EPT_VPID_CAP 0x48c 71406fc6db9SJohn Baldwin #define MSR_VMX_TRUE_PINBASED_CTLS 0x48d 71506fc6db9SJohn Baldwin #define MSR_VMX_TRUE_PROCBASED_CTLS 0x48e 71606fc6db9SJohn Baldwin #define MSR_VMX_TRUE_EXIT_CTLS 0x48f 71706fc6db9SJohn Baldwin #define MSR_VMX_TRUE_ENTRY_CTLS 0x490 71806fc6db9SJohn Baldwin 71906fc6db9SJohn Baldwin /* 7207c4e7693SKonstantin Belousov * X2APIC MSRs. 7217c4e7693SKonstantin Belousov * Writes are not serializing. 72226b1d645SPeter Grehan */ 7234c918926SKonstantin Belousov #define MSR_APIC_000 0x800 72426b1d645SPeter Grehan #define MSR_APIC_ID 0x802 72526b1d645SPeter Grehan #define MSR_APIC_VERSION 0x803 72626b1d645SPeter Grehan #define MSR_APIC_TPR 0x808 72726b1d645SPeter Grehan #define MSR_APIC_EOI 0x80b 72826b1d645SPeter Grehan #define MSR_APIC_LDR 0x80d 72926b1d645SPeter Grehan #define MSR_APIC_SVR 0x80f 73026b1d645SPeter Grehan #define MSR_APIC_ISR0 0x810 73126b1d645SPeter Grehan #define MSR_APIC_ISR1 0x811 73226b1d645SPeter Grehan #define MSR_APIC_ISR2 0x812 73326b1d645SPeter Grehan #define MSR_APIC_ISR3 0x813 73426b1d645SPeter Grehan #define MSR_APIC_ISR4 0x814 73526b1d645SPeter Grehan #define MSR_APIC_ISR5 0x815 73626b1d645SPeter Grehan #define MSR_APIC_ISR6 0x816 73726b1d645SPeter Grehan #define MSR_APIC_ISR7 0x817 73826b1d645SPeter Grehan #define MSR_APIC_TMR0 0x818 73926b1d645SPeter Grehan #define MSR_APIC_IRR0 0x820 74026b1d645SPeter Grehan #define MSR_APIC_ESR 0x828 74126b1d645SPeter Grehan #define MSR_APIC_LVT_CMCI 0x82F 74226b1d645SPeter Grehan #define MSR_APIC_ICR 0x830 74326b1d645SPeter Grehan #define MSR_APIC_LVT_TIMER 0x832 74426b1d645SPeter Grehan #define MSR_APIC_LVT_THERMAL 0x833 74526b1d645SPeter Grehan #define MSR_APIC_LVT_PCINT 0x834 74626b1d645SPeter Grehan #define MSR_APIC_LVT_LINT0 0x835 74726b1d645SPeter Grehan #define MSR_APIC_LVT_LINT1 0x836 74826b1d645SPeter Grehan #define MSR_APIC_LVT_ERROR 0x837 74926b1d645SPeter Grehan #define MSR_APIC_ICR_TIMER 0x838 75026b1d645SPeter Grehan #define MSR_APIC_CCR_TIMER 0x839 75126b1d645SPeter Grehan #define MSR_APIC_DCR_TIMER 0x83e 75226b1d645SPeter Grehan #define MSR_APIC_SELF_IPI 0x83f 75326b1d645SPeter Grehan 75427d21b9eSKonstantin Belousov #define MSR_IA32_XSS 0xda0 75527d21b9eSKonstantin Belousov 75626b1d645SPeter Grehan /* 757b510dab3SRuslan Bukin * Intel Processor Trace (PT) MSRs. 758b510dab3SRuslan Bukin */ 759b510dab3SRuslan Bukin #define MSR_IA32_RTIT_OUTPUT_BASE 0x560 /* Trace Output Base Register (R/W) */ 760b510dab3SRuslan Bukin #define MSR_IA32_RTIT_OUTPUT_MASK_PTRS 0x561 /* Trace Output Mask Pointers Register (R/W) */ 761b510dab3SRuslan Bukin #define MSR_IA32_RTIT_CTL 0x570 /* Trace Control Register (R/W) */ 762b510dab3SRuslan Bukin #define RTIT_CTL_TRACEEN (1 << 0) 763b510dab3SRuslan Bukin #define RTIT_CTL_CYCEN (1 << 1) 764b510dab3SRuslan Bukin #define RTIT_CTL_OS (1 << 2) 765b510dab3SRuslan Bukin #define RTIT_CTL_USER (1 << 3) 766b510dab3SRuslan Bukin #define RTIT_CTL_PWREVTEN (1 << 4) 767b510dab3SRuslan Bukin #define RTIT_CTL_FUPONPTW (1 << 5) 768b510dab3SRuslan Bukin #define RTIT_CTL_FABRICEN (1 << 6) 769b510dab3SRuslan Bukin #define RTIT_CTL_CR3FILTER (1 << 7) 770b510dab3SRuslan Bukin #define RTIT_CTL_TOPA (1 << 8) 771b510dab3SRuslan Bukin #define RTIT_CTL_MTCEN (1 << 9) 772b510dab3SRuslan Bukin #define RTIT_CTL_TSCEN (1 << 10) 773b510dab3SRuslan Bukin #define RTIT_CTL_DISRETC (1 << 11) 774b510dab3SRuslan Bukin #define RTIT_CTL_PTWEN (1 << 12) 775b510dab3SRuslan Bukin #define RTIT_CTL_BRANCHEN (1 << 13) 776b510dab3SRuslan Bukin #define RTIT_CTL_MTC_FREQ_S 14 777b510dab3SRuslan Bukin #define RTIT_CTL_MTC_FREQ(n) ((n) << RTIT_CTL_MTC_FREQ_S) 778b510dab3SRuslan Bukin #define RTIT_CTL_MTC_FREQ_M (0xf << RTIT_CTL_MTC_FREQ_S) 779b510dab3SRuslan Bukin #define RTIT_CTL_CYC_THRESH_S 19 780b510dab3SRuslan Bukin #define RTIT_CTL_CYC_THRESH_M (0xf << RTIT_CTL_CYC_THRESH_S) 781b510dab3SRuslan Bukin #define RTIT_CTL_PSB_FREQ_S 24 782b510dab3SRuslan Bukin #define RTIT_CTL_PSB_FREQ_M (0xf << RTIT_CTL_PSB_FREQ_S) 783b510dab3SRuslan Bukin #define RTIT_CTL_ADDR_CFG_S(n) (32 + (n) * 4) 784b510dab3SRuslan Bukin #define RTIT_CTL_ADDR0_CFG_S 32 785b510dab3SRuslan Bukin #define RTIT_CTL_ADDR0_CFG_M (0xfULL << RTIT_CTL_ADDR0_CFG_S) 786b510dab3SRuslan Bukin #define RTIT_CTL_ADDR1_CFG_S 36 787b510dab3SRuslan Bukin #define RTIT_CTL_ADDR1_CFG_M (0xfULL << RTIT_CTL_ADDR1_CFG_S) 788b510dab3SRuslan Bukin #define RTIT_CTL_ADDR2_CFG_S 40 789b510dab3SRuslan Bukin #define RTIT_CTL_ADDR2_CFG_M (0xfULL << RTIT_CTL_ADDR2_CFG_S) 790b510dab3SRuslan Bukin #define RTIT_CTL_ADDR3_CFG_S 44 791b510dab3SRuslan Bukin #define RTIT_CTL_ADDR3_CFG_M (0xfULL << RTIT_CTL_ADDR3_CFG_S) 792*0c4fa0bdSBojan Novković #define RTIT_CTL_DIS_TNT (1ULL << 55) 793b510dab3SRuslan Bukin #define MSR_IA32_RTIT_STATUS 0x571 /* Tracing Status Register (R/W) */ 794b510dab3SRuslan Bukin #define RTIT_STATUS_FILTEREN (1 << 0) 795b510dab3SRuslan Bukin #define RTIT_STATUS_CONTEXTEN (1 << 1) 796b510dab3SRuslan Bukin #define RTIT_STATUS_TRIGGEREN (1 << 2) 797b510dab3SRuslan Bukin #define RTIT_STATUS_ERROR (1 << 4) 798b510dab3SRuslan Bukin #define RTIT_STATUS_STOPPED (1 << 5) 799b510dab3SRuslan Bukin #define RTIT_STATUS_PACKETBYTECNT_S 32 800b510dab3SRuslan Bukin #define RTIT_STATUS_PACKETBYTECNT_M (0x1ffffULL << RTIT_STATUS_PACKETBYTECNT_S) 801b510dab3SRuslan Bukin #define MSR_IA32_RTIT_CR3_MATCH 0x572 /* Trace Filter CR3 Match Register (R/W) */ 802b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR_A(n) (0x580 + (n) * 2) 803b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR_B(n) (0x581 + (n) * 2) 804b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR0_A 0x580 /* Region 0 Start Address (R/W) */ 805b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR0_B 0x581 /* Region 0 End Address (R/W) */ 806b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR1_A 0x582 /* Region 1 Start Address (R/W) */ 807b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR1_B 0x583 /* Region 1 End Address (R/W) */ 808b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR2_A 0x584 /* Region 2 Start Address (R/W) */ 809b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR2_B 0x585 /* Region 2 End Address (R/W) */ 810b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR3_A 0x586 /* Region 3 Start Address (R/W) */ 811b510dab3SRuslan Bukin #define MSR_IA32_RTIT_ADDR3_B 0x587 /* Region 3 End Address (R/W) */ 812b510dab3SRuslan Bukin 8133b418d1bSRuslan Bukin /* Intel Processor Trace Table of Physical Addresses (ToPA). */ 8143b418d1bSRuslan Bukin #define TOPA_SIZE_S 6 8153b418d1bSRuslan Bukin #define TOPA_SIZE_M (0xf << TOPA_SIZE_S) 8163b418d1bSRuslan Bukin #define TOPA_SIZE_4K (0 << TOPA_SIZE_S) 8173b418d1bSRuslan Bukin #define TOPA_SIZE_8K (1 << TOPA_SIZE_S) 8183b418d1bSRuslan Bukin #define TOPA_SIZE_16K (2 << TOPA_SIZE_S) 8193b418d1bSRuslan Bukin #define TOPA_SIZE_32K (3 << TOPA_SIZE_S) 8203b418d1bSRuslan Bukin #define TOPA_SIZE_64K (4 << TOPA_SIZE_S) 8213b418d1bSRuslan Bukin #define TOPA_SIZE_128K (5 << TOPA_SIZE_S) 8223b418d1bSRuslan Bukin #define TOPA_SIZE_256K (6 << TOPA_SIZE_S) 8233b418d1bSRuslan Bukin #define TOPA_SIZE_512K (7 << TOPA_SIZE_S) 8243b418d1bSRuslan Bukin #define TOPA_SIZE_1M (8 << TOPA_SIZE_S) 8253b418d1bSRuslan Bukin #define TOPA_SIZE_2M (9 << TOPA_SIZE_S) 8263b418d1bSRuslan Bukin #define TOPA_SIZE_4M (10 << TOPA_SIZE_S) 8273b418d1bSRuslan Bukin #define TOPA_SIZE_8M (11 << TOPA_SIZE_S) 8283b418d1bSRuslan Bukin #define TOPA_SIZE_16M (12 << TOPA_SIZE_S) 8293b418d1bSRuslan Bukin #define TOPA_SIZE_32M (13 << TOPA_SIZE_S) 8303b418d1bSRuslan Bukin #define TOPA_SIZE_64M (14 << TOPA_SIZE_S) 8313b418d1bSRuslan Bukin #define TOPA_SIZE_128M (15 << TOPA_SIZE_S) 8323b418d1bSRuslan Bukin #define TOPA_STOP (1 << 4) 8333b418d1bSRuslan Bukin #define TOPA_INT (1 << 2) 8343b418d1bSRuslan Bukin #define TOPA_END (1 << 0) 8353b418d1bSRuslan Bukin 836b510dab3SRuslan Bukin /* 837338d5396SKoine Yuusuke * Intel Hardware Feedback Interface / Thread Director MSRs 838338d5396SKoine Yuusuke */ 839338d5396SKoine Yuusuke #define MSR_IA32_HW_FEEDBACK_PTR 0x17d0 840338d5396SKoine Yuusuke #define MSR_IA32_HW_FEEDBACK_CONFIG 0x17d1 841338d5396SKoine Yuusuke #define MSR_IA32_THREAD_FEEDBACK_CHAR 0x17d2 842338d5396SKoine Yuusuke #define MSR_IA32_HW_FEEDBACK_THREAD_CONFIG 0x17d4 843338d5396SKoine Yuusuke 844338d5396SKoine Yuusuke /* 8452c7879eaSTijl Coosemans * Constants related to MSR's. 8462c7879eaSTijl Coosemans */ 84726b1d645SPeter Grehan #define APICBASE_RESERVED 0x000002ff 8482c7879eaSTijl Coosemans #define APICBASE_BSP 0x00000100 84926b1d645SPeter Grehan #define APICBASE_X2APIC 0x00000400 8502c7879eaSTijl Coosemans #define APICBASE_ENABLED 0x00000800 8512c7879eaSTijl Coosemans #define APICBASE_ADDRESS 0xfffff000 8522c7879eaSTijl Coosemans 853150369abSNeel Natu /* MSR_IA32_FEATURE_CONTROL related */ 854150369abSNeel Natu #define IA32_FEATURE_CONTROL_LOCK 0x01 /* lock bit */ 855150369abSNeel Natu #define IA32_FEATURE_CONTROL_SMX_EN 0x02 /* enable VMX inside SMX */ 856150369abSNeel Natu #define IA32_FEATURE_CONTROL_VMX_EN 0x04 /* enable VMX outside SMX */ 8573bdba24cSAlexander Motin #define IA32_FEATURE_CONTROL_LMCE_EN 0x100000 /* enable local MCE */ 858150369abSNeel Natu 85990a2db45SKonstantin Belousov /* MSR IA32_MISC_ENABLE */ 86090a2db45SKonstantin Belousov #define IA32_MISC_EN_FASTSTR 0x0000000000000001ULL 86190a2db45SKonstantin Belousov #define IA32_MISC_EN_ATCCE 0x0000000000000008ULL 86290a2db45SKonstantin Belousov #define IA32_MISC_EN_PERFMON 0x0000000000000080ULL 86390a2db45SKonstantin Belousov #define IA32_MISC_EN_PEBSU 0x0000000000001000ULL 86490a2db45SKonstantin Belousov #define IA32_MISC_EN_ESSTE 0x0000000000010000ULL 86590a2db45SKonstantin Belousov #define IA32_MISC_EN_MONE 0x0000000000040000ULL 86690a2db45SKonstantin Belousov #define IA32_MISC_EN_LIMCPUID 0x0000000000400000ULL 86790a2db45SKonstantin Belousov #define IA32_MISC_EN_xTPRD 0x0000000000800000ULL 86890a2db45SKonstantin Belousov #define IA32_MISC_EN_XDD 0x0000000400000000ULL 86990a2db45SKonstantin Belousov 870319117fdSKonstantin Belousov /* 871319117fdSKonstantin Belousov * IA32_SPEC_CTRL and IA32_PRED_CMD MSRs are described in the Intel' 872319117fdSKonstantin Belousov * document 336996-001 Speculative Execution Side Channel Mitigations. 87316068ae4SConrad Meyer * 87416068ae4SConrad Meyer * AMD uses the same MSRs and bit definitions, as described in 111006-B 87516068ae4SConrad Meyer * "Indirect Branch Control Extension" and 124441 "Speculative Store Bypass 87616068ae4SConrad Meyer * Disable." 877319117fdSKonstantin Belousov */ 878e8c770a6SKonstantin Belousov /* MSR IA32_SPEC_CTRL */ 879c688c905SKonstantin Belousov #define IA32_SPEC_CTRL_IBRS 0x00000001 880c688c905SKonstantin Belousov #define IA32_SPEC_CTRL_STIBP 0x00000002 8819be4bbbbSKonstantin Belousov #define IA32_SPEC_CTRL_SSBD 0x00000004 882e8c770a6SKonstantin Belousov 883e8c770a6SKonstantin Belousov /* MSR IA32_PRED_CMD */ 884e8c770a6SKonstantin Belousov #define IA32_PRED_CMD_IBPB_BARRIER 0x0000000000000001ULL 885e8c770a6SKonstantin Belousov 8868d32b463SKonstantin Belousov /* MSR IA32_FLUSH_CMD */ 8878d32b463SKonstantin Belousov #define IA32_FLUSH_CMD_L1D 0x00000001 8888d32b463SKonstantin Belousov 889958d257eSKonstantin Belousov /* MSR IA32_MCU_OPT_CTRL */ 890958d257eSKonstantin Belousov #define IA32_RNGDS_MITG_DIS 0x00000001 891958d257eSKonstantin Belousov 89291890b73SBen Widawsky /* MSR IA32_HWP_CAPABILITIES */ 89391890b73SBen Widawsky #define IA32_HWP_CAPABILITIES_HIGHEST_PERFORMANCE(x) (((x) >> 0) & 0xff) 89491890b73SBen Widawsky #define IA32_HWP_CAPABILITIES_GUARANTEED_PERFORMANCE(x) (((x) >> 8) & 0xff) 89591890b73SBen Widawsky #define IA32_HWP_CAPABILITIES_EFFICIENT_PERFORMANCE(x) (((x) >> 16) & 0xff) 89691890b73SBen Widawsky #define IA32_HWP_CAPABILITIES_LOWEST_PERFORMANCE(x) (((x) >> 24) & 0xff) 89791890b73SBen Widawsky 89891890b73SBen Widawsky /* MSR IA32_HWP_REQUEST */ 89991890b73SBen Widawsky #define IA32_HWP_REQUEST_MINIMUM_VALID (1ULL << 63) 90091890b73SBen Widawsky #define IA32_HWP_REQUEST_MAXIMUM_VALID (1ULL << 62) 90191890b73SBen Widawsky #define IA32_HWP_REQUEST_DESIRED_VALID (1ULL << 61) 90291890b73SBen Widawsky #define IA32_HWP_REQUEST_EPP_VALID (1ULL << 60) 90391890b73SBen Widawsky #define IA32_HWP_REQUEST_ACTIVITY_WINDOW_VALID (1ULL << 59) 90491890b73SBen Widawsky #define IA32_HWP_REQUEST_PACKAGE_CONTROL (1ULL << 42) 90591890b73SBen Widawsky #define IA32_HWP_ACTIVITY_WINDOW (0x3ffULL << 32) 90691890b73SBen Widawsky #define IA32_HWP_REQUEST_ENERGY_PERFORMANCE_PREFERENCE (0xffULL << 24) 90791890b73SBen Widawsky #define IA32_HWP_DESIRED_PERFORMANCE (0xffULL << 16) 90891890b73SBen Widawsky #define IA32_HWP_REQUEST_MAXIMUM_PERFORMANCE (0xffULL << 8) 90991890b73SBen Widawsky #define IA32_HWP_MINIMUM_PERFORMANCE (0xffULL << 0) 91091890b73SBen Widawsky 911556a1a0bSConrad Meyer /* MSR IA32_ENERGY_PERF_BIAS */ 912556a1a0bSConrad Meyer #define IA32_ENERGY_PERF_BIAS_POLICY_HINT_MASK (0xfULL << 0) 913556a1a0bSConrad Meyer 914338d5396SKoine Yuusuke /* MSR IA32_HW_FEEDBACK_PTR */ 915338d5396SKoine Yuusuke #define IA32_HW_FEEDBACK_PTR_ENABLE (0x1ULL << 0) 916338d5396SKoine Yuusuke 917338d5396SKoine Yuusuke /* MSR IA32_HW_FEEDBACK_CONFIG */ 918338d5396SKoine Yuusuke #define IA32_HW_FEEDBACK_CONFIG_EN_HFI (0x1ULL << 0) 919338d5396SKoine Yuusuke #define IA32_HW_FEEDBACK_CONFIG_EN_THDIR (0x1ULL << 1) 920338d5396SKoine Yuusuke 921338d5396SKoine Yuusuke /* MSR IA32_PKG_THERM_STATUS */ 922338d5396SKoine Yuusuke #define IA32_PKG_THERM_STATUS_HFI_UPDATED (0x1ULL << 26) 923338d5396SKoine Yuusuke 924338d5396SKoine Yuusuke /* MSR IA32_PKG_THERM_INTERRUPT */ 925338d5396SKoine Yuusuke #define IA32_PKG_THERM_INTERRUPT_HFI_ENABLE (0x1ULL << 25) 926338d5396SKoine Yuusuke 9272c7879eaSTijl Coosemans /* 9282c7879eaSTijl Coosemans * PAT modes. 9292c7879eaSTijl Coosemans */ 9302c7879eaSTijl Coosemans #define PAT_UNCACHEABLE 0x00 9312c7879eaSTijl Coosemans #define PAT_WRITE_COMBINING 0x01 9322c7879eaSTijl Coosemans #define PAT_WRITE_THROUGH 0x04 9332c7879eaSTijl Coosemans #define PAT_WRITE_PROTECTED 0x05 9342c7879eaSTijl Coosemans #define PAT_WRITE_BACK 0x06 9352c7879eaSTijl Coosemans #define PAT_UNCACHED 0x07 9362c7879eaSTijl Coosemans #define PAT_VALUE(i, m) ((long long)(m) << (8 * (i))) 9372c7879eaSTijl Coosemans #define PAT_MASK(i) PAT_VALUE(i, 0xff) 9382c7879eaSTijl Coosemans 9392c7879eaSTijl Coosemans /* 9402c7879eaSTijl Coosemans * Constants related to MTRRs 9412c7879eaSTijl Coosemans */ 9422c7879eaSTijl Coosemans #define MTRR_UNCACHEABLE 0x00 9432c7879eaSTijl Coosemans #define MTRR_WRITE_COMBINING 0x01 9442c7879eaSTijl Coosemans #define MTRR_WRITE_THROUGH 0x04 9452c7879eaSTijl Coosemans #define MTRR_WRITE_PROTECTED 0x05 9462c7879eaSTijl Coosemans #define MTRR_WRITE_BACK 0x06 9472c7879eaSTijl Coosemans #define MTRR_N64K 8 /* numbers of fixed-size entries */ 9482c7879eaSTijl Coosemans #define MTRR_N16K 16 9492c7879eaSTijl Coosemans #define MTRR_N4K 64 9502c7879eaSTijl Coosemans #define MTRR_CAP_WC 0x0000000000000400 9512c7879eaSTijl Coosemans #define MTRR_CAP_FIXED 0x0000000000000100 9522c7879eaSTijl Coosemans #define MTRR_CAP_VCNT 0x00000000000000ff 9532c7879eaSTijl Coosemans #define MTRR_DEF_ENABLE 0x0000000000000800 9542c7879eaSTijl Coosemans #define MTRR_DEF_FIXED_ENABLE 0x0000000000000400 9552c7879eaSTijl Coosemans #define MTRR_DEF_TYPE 0x00000000000000ff 9562c7879eaSTijl Coosemans #define MTRR_PHYSBASE_PHYSBASE 0x000ffffffffff000 9572c7879eaSTijl Coosemans #define MTRR_PHYSBASE_TYPE 0x00000000000000ff 9582c7879eaSTijl Coosemans #define MTRR_PHYSMASK_PHYSMASK 0x000ffffffffff000 9592c7879eaSTijl Coosemans #define MTRR_PHYSMASK_VALID 0x0000000000000800 9602c7879eaSTijl Coosemans 9612c7879eaSTijl Coosemans /* 9622c7879eaSTijl Coosemans * Cyrix configuration registers, accessible as IO ports. 9632c7879eaSTijl Coosemans */ 9642c7879eaSTijl Coosemans #define CCR0 0xc0 /* Configuration control register 0 */ 9652c7879eaSTijl Coosemans #define CCR0_NC0 0x01 /* First 64K of each 1M memory region is 9662c7879eaSTijl Coosemans non-cacheable */ 9672c7879eaSTijl Coosemans #define CCR0_NC1 0x02 /* 640K-1M region is non-cacheable */ 9682c7879eaSTijl Coosemans #define CCR0_A20M 0x04 /* Enables A20M# input pin */ 9692c7879eaSTijl Coosemans #define CCR0_KEN 0x08 /* Enables KEN# input pin */ 9702c7879eaSTijl Coosemans #define CCR0_FLUSH 0x10 /* Enables FLUSH# input pin */ 9712c7879eaSTijl Coosemans #define CCR0_BARB 0x20 /* Flushes internal cache when entering hold 9722c7879eaSTijl Coosemans state */ 9732c7879eaSTijl Coosemans #define CCR0_CO 0x40 /* Cache org: 1=direct mapped, 0=2x set 9742c7879eaSTijl Coosemans assoc */ 9752c7879eaSTijl Coosemans #define CCR0_SUSPEND 0x80 /* Enables SUSP# and SUSPA# pins */ 9762c7879eaSTijl Coosemans 9772c7879eaSTijl Coosemans #define CCR1 0xc1 /* Configuration control register 1 */ 9782c7879eaSTijl Coosemans #define CCR1_RPL 0x01 /* Enables RPLSET and RPLVAL# pins */ 9792c7879eaSTijl Coosemans #define CCR1_SMI 0x02 /* Enables SMM pins */ 9802c7879eaSTijl Coosemans #define CCR1_SMAC 0x04 /* System management memory access */ 9812c7879eaSTijl Coosemans #define CCR1_MMAC 0x08 /* Main memory access */ 9822c7879eaSTijl Coosemans #define CCR1_NO_LOCK 0x10 /* Negate LOCK# */ 9832c7879eaSTijl Coosemans #define CCR1_SM3 0x80 /* SMM address space address region 3 */ 9842c7879eaSTijl Coosemans 9852c7879eaSTijl Coosemans #define CCR2 0xc2 9862c7879eaSTijl Coosemans #define CCR2_WB 0x02 /* Enables WB cache interface pins */ 9872c7879eaSTijl Coosemans #define CCR2_SADS 0x02 /* Slow ADS */ 9882c7879eaSTijl Coosemans #define CCR2_LOCK_NW 0x04 /* LOCK NW Bit */ 9892c7879eaSTijl Coosemans #define CCR2_SUSP_HLT 0x08 /* Suspend on HALT */ 9902c7879eaSTijl Coosemans #define CCR2_WT1 0x10 /* WT region 1 */ 9912c7879eaSTijl Coosemans #define CCR2_WPR1 0x10 /* Write-protect region 1 */ 9922c7879eaSTijl Coosemans #define CCR2_BARB 0x20 /* Flushes write-back cache when entering 9932c7879eaSTijl Coosemans hold state. */ 9942c7879eaSTijl Coosemans #define CCR2_BWRT 0x40 /* Enables burst write cycles */ 9952c7879eaSTijl Coosemans #define CCR2_USE_SUSP 0x80 /* Enables suspend pins */ 9962c7879eaSTijl Coosemans 9972c7879eaSTijl Coosemans #define CCR3 0xc3 9982c7879eaSTijl Coosemans #define CCR3_SMILOCK 0x01 /* SMM register lock */ 9992c7879eaSTijl Coosemans #define CCR3_NMI 0x02 /* Enables NMI during SMM */ 10002c7879eaSTijl Coosemans #define CCR3_LINBRST 0x04 /* Linear address burst cycles */ 10012c7879eaSTijl Coosemans #define CCR3_SMMMODE 0x08 /* SMM Mode */ 10022c7879eaSTijl Coosemans #define CCR3_MAPEN0 0x10 /* Enables Map0 */ 10032c7879eaSTijl Coosemans #define CCR3_MAPEN1 0x20 /* Enables Map1 */ 10042c7879eaSTijl Coosemans #define CCR3_MAPEN2 0x40 /* Enables Map2 */ 10052c7879eaSTijl Coosemans #define CCR3_MAPEN3 0x80 /* Enables Map3 */ 10062c7879eaSTijl Coosemans 10072c7879eaSTijl Coosemans #define CCR4 0xe8 10082c7879eaSTijl Coosemans #define CCR4_IOMASK 0x07 1009c1aa50bfSElyes Haouas #define CCR4_MEM 0x08 /* Enables memory bypassing */ 10102c7879eaSTijl Coosemans #define CCR4_DTE 0x10 /* Enables directory table entry cache */ 10112c7879eaSTijl Coosemans #define CCR4_FASTFPE 0x20 /* Fast FPU exception */ 10122c7879eaSTijl Coosemans #define CCR4_CPUID 0x80 /* Enables CPUID instruction */ 10132c7879eaSTijl Coosemans 10142c7879eaSTijl Coosemans #define CCR5 0xe9 10152c7879eaSTijl Coosemans #define CCR5_WT_ALLOC 0x01 /* Write-through allocate */ 10162c7879eaSTijl Coosemans #define CCR5_SLOP 0x02 /* LOOP instruction slowed down */ 10172c7879eaSTijl Coosemans #define CCR5_LBR1 0x10 /* Local bus region 1 */ 10182c7879eaSTijl Coosemans #define CCR5_ARREN 0x20 /* Enables ARR region */ 10192c7879eaSTijl Coosemans 10202c7879eaSTijl Coosemans #define CCR6 0xea 10212c7879eaSTijl Coosemans 10222c7879eaSTijl Coosemans #define CCR7 0xeb 10232c7879eaSTijl Coosemans 10242c7879eaSTijl Coosemans /* Performance Control Register (5x86 only). */ 10252c7879eaSTijl Coosemans #define PCR0 0x20 10262c7879eaSTijl Coosemans #define PCR0_RSTK 0x01 /* Enables return stack */ 10272c7879eaSTijl Coosemans #define PCR0_BTB 0x02 /* Enables branch target buffer */ 10282c7879eaSTijl Coosemans #define PCR0_LOOP 0x04 /* Enables loop */ 1029c1aa50bfSElyes Haouas #define PCR0_AIS 0x08 /* Enables all instructions stalled to 10302c7879eaSTijl Coosemans serialize pipe. */ 10312c7879eaSTijl Coosemans #define PCR0_MLR 0x10 /* Enables reordering of misaligned loads */ 10322c7879eaSTijl Coosemans #define PCR0_BTBRT 0x40 /* Enables BTB test register. */ 10332c7879eaSTijl Coosemans #define PCR0_LSSER 0x80 /* Disable reorder */ 10342c7879eaSTijl Coosemans 10352c7879eaSTijl Coosemans /* Device Identification Registers */ 10362c7879eaSTijl Coosemans #define DIR0 0xfe 10372c7879eaSTijl Coosemans #define DIR1 0xff 10382c7879eaSTijl Coosemans 10392c7879eaSTijl Coosemans /* 10402c7879eaSTijl Coosemans * Machine Check register constants. 10412c7879eaSTijl Coosemans */ 10422c7879eaSTijl Coosemans #define MCG_CAP_COUNT 0x000000ff 10432c7879eaSTijl Coosemans #define MCG_CAP_CTL_P 0x00000100 10442c7879eaSTijl Coosemans #define MCG_CAP_EXT_P 0x00000200 10452c7879eaSTijl Coosemans #define MCG_CAP_CMCI_P 0x00000400 10462c7879eaSTijl Coosemans #define MCG_CAP_TES_P 0x00000800 10472c7879eaSTijl Coosemans #define MCG_CAP_EXT_CNT 0x00ff0000 10482c7879eaSTijl Coosemans #define MCG_CAP_SER_P 0x01000000 10493bdba24cSAlexander Motin #define MCG_CAP_EMC_P 0x02000000 10503bdba24cSAlexander Motin #define MCG_CAP_ELOG_P 0x04000000 10513bdba24cSAlexander Motin #define MCG_CAP_LMCE_P 0x08000000 10522c7879eaSTijl Coosemans #define MCG_STATUS_RIPV 0x00000001 10532c7879eaSTijl Coosemans #define MCG_STATUS_EIPV 0x00000002 10542c7879eaSTijl Coosemans #define MCG_STATUS_MCIP 0x00000004 10553bdba24cSAlexander Motin #define MCG_STATUS_LMCS 0x00000008 /* if MCG_CAP_LMCE_P */ 10562c7879eaSTijl Coosemans #define MCG_CTL_ENABLE 0xffffffffffffffff 10572c7879eaSTijl Coosemans #define MCG_CTL_DISABLE 0x0000000000000000 10582c7879eaSTijl Coosemans #define MSR_MC_CTL(x) (MSR_MC0_CTL + (x) * 4) 10592c7879eaSTijl Coosemans #define MSR_MC_STATUS(x) (MSR_MC0_STATUS + (x) * 4) 10602c7879eaSTijl Coosemans #define MSR_MC_ADDR(x) (MSR_MC0_ADDR + (x) * 4) 10612c7879eaSTijl Coosemans #define MSR_MC_MISC(x) (MSR_MC0_MISC + (x) * 4) 10622c7879eaSTijl Coosemans #define MSR_MC_CTL2(x) (MSR_MC0_CTL2 + (x)) /* If MCG_CAP_CMCI_P */ 10632c7879eaSTijl Coosemans #define MC_STATUS_MCA_ERROR 0x000000000000ffff 10642c7879eaSTijl Coosemans #define MC_STATUS_MODEL_ERROR 0x00000000ffff0000 10652c7879eaSTijl Coosemans #define MC_STATUS_OTHER_INFO 0x01ffffff00000000 10662c7879eaSTijl Coosemans #define MC_STATUS_COR_COUNT 0x001fffc000000000 /* If MCG_CAP_CMCI_P */ 10672c7879eaSTijl Coosemans #define MC_STATUS_TES_STATUS 0x0060000000000000 /* If MCG_CAP_TES_P */ 10682c7879eaSTijl Coosemans #define MC_STATUS_AR 0x0080000000000000 /* If MCG_CAP_TES_P */ 10692c7879eaSTijl Coosemans #define MC_STATUS_S 0x0100000000000000 /* If MCG_CAP_TES_P */ 10702c7879eaSTijl Coosemans #define MC_STATUS_PCC 0x0200000000000000 10712c7879eaSTijl Coosemans #define MC_STATUS_ADDRV 0x0400000000000000 10722c7879eaSTijl Coosemans #define MC_STATUS_MISCV 0x0800000000000000 10732c7879eaSTijl Coosemans #define MC_STATUS_EN 0x1000000000000000 10742c7879eaSTijl Coosemans #define MC_STATUS_UC 0x2000000000000000 10752c7879eaSTijl Coosemans #define MC_STATUS_OVER 0x4000000000000000 10762c7879eaSTijl Coosemans #define MC_STATUS_VAL 0x8000000000000000 10772c7879eaSTijl Coosemans #define MC_MISC_RA_LSB 0x000000000000003f /* If MCG_CAP_SER_P */ 10782c7879eaSTijl Coosemans #define MC_MISC_ADDRESS_MODE 0x00000000000001c0 /* If MCG_CAP_SER_P */ 10793bdba24cSAlexander Motin #define MC_MISC_PCIE_RID 0x00000000ffff0000 10803bdba24cSAlexander Motin #define MC_MISC_PCIE_FUNC 0x0000000000070000 10813bdba24cSAlexander Motin #define MC_MISC_PCIE_SLOT 0x0000000000f80000 10823bdba24cSAlexander Motin #define MC_MISC_PCIE_BUS 0x00000000ff000000 10833bdba24cSAlexander Motin #define MC_MISC_PCIE_SEG 0x000000ff00000000 10842c7879eaSTijl Coosemans #define MC_CTL2_THRESHOLD 0x0000000000007fff 10852c7879eaSTijl Coosemans #define MC_CTL2_CMCI_EN 0x0000000040000000 10867abf4604SAndriy Gapon #define MC_AMDNB_BANK 4 1087d63edb4dSConrad Meyer #define MC_MISC_AMD_VAL 0x8000000000000000 /* Counter presence valid */ 1088d63edb4dSConrad Meyer #define MC_MISC_AMD_CNTP 0x4000000000000000 /* Counter present */ 1089d63edb4dSConrad Meyer #define MC_MISC_AMD_LOCK 0x2000000000000000 /* Register locked */ 1090d63edb4dSConrad Meyer #define MC_MISC_AMD_INTP 0x1000000000000000 /* Int. type can generate interrupts */ 1091d63edb4dSConrad Meyer #define MC_MISC_AMD_LVT_MASK 0x00f0000000000000 /* Extended LVT offset */ 1092d63edb4dSConrad Meyer #define MC_MISC_AMD_LVT_SHIFT 52 1093d63edb4dSConrad Meyer #define MC_MISC_AMD_CNTEN 0x0008000000000000 /* Counter enabled */ 1094d63edb4dSConrad Meyer #define MC_MISC_AMD_INT_MASK 0x0006000000000000 /* Interrupt type */ 1095d63edb4dSConrad Meyer #define MC_MISC_AMD_INT_LVT 0x0002000000000000 /* Interrupt via Extended LVT */ 1096d63edb4dSConrad Meyer #define MC_MISC_AMD_INT_SMI 0x0004000000000000 /* SMI */ 1097d63edb4dSConrad Meyer #define MC_MISC_AMD_OVERFLOW 0x0001000000000000 /* Counter overflow */ 1098d63edb4dSConrad Meyer #define MC_MISC_AMD_CNT_MASK 0x00000fff00000000 /* Counter value */ 1099d63edb4dSConrad Meyer #define MC_MISC_AMD_CNT_SHIFT 32 1100d63edb4dSConrad Meyer #define MC_MISC_AMD_CNT_MAX 0xfff 1101d63edb4dSConrad Meyer #define MC_MISC_AMD_PTR_MASK 0x00000000ff000000 /* Pointer to additional registers */ 1102d63edb4dSConrad Meyer #define MC_MISC_AMD_PTR_SHIFT 24 11032c7879eaSTijl Coosemans 110418f9bb6fSAndrew Gallatin /* AMD Scalable MCA */ 110518f9bb6fSAndrew Gallatin #define MSR_SMCA_MC0_CTL 0xc0002000 110618f9bb6fSAndrew Gallatin #define MSR_SMCA_MC0_STATUS 0xc0002001 110718f9bb6fSAndrew Gallatin #define MSR_SMCA_MC0_ADDR 0xc0002002 110818f9bb6fSAndrew Gallatin #define MSR_SMCA_MC0_MISC0 0xc0002003 110918f9bb6fSAndrew Gallatin #define MSR_SMCA_MC_CTL(x) (MSR_SMCA_MC0_CTL + 0x10 * (x)) 111018f9bb6fSAndrew Gallatin #define MSR_SMCA_MC_STATUS(x) (MSR_SMCA_MC0_STATUS + 0x10 * (x)) 111118f9bb6fSAndrew Gallatin #define MSR_SMCA_MC_ADDR(x) (MSR_SMCA_MC0_ADDR + 0x10 * (x)) 111218f9bb6fSAndrew Gallatin #define MSR_SMCA_MC_MISC(x) (MSR_SMCA_MC0_MISC0 + 0x10 * (x)) 111318f9bb6fSAndrew Gallatin 11142c7879eaSTijl Coosemans /* 11152c7879eaSTijl Coosemans * The following four 3-byte registers control the non-cacheable regions. 11162c7879eaSTijl Coosemans * These registers must be written as three separate bytes. 11172c7879eaSTijl Coosemans * 11182c7879eaSTijl Coosemans * NCRx+0: A31-A24 of starting address 11192c7879eaSTijl Coosemans * NCRx+1: A23-A16 of starting address 11202c7879eaSTijl Coosemans * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx. 11212c7879eaSTijl Coosemans * 11222c7879eaSTijl Coosemans * The non-cacheable region's starting address must be aligned to the 11232c7879eaSTijl Coosemans * size indicated by the NCR_SIZE_xx field. 11242c7879eaSTijl Coosemans */ 11252c7879eaSTijl Coosemans #define NCR1 0xc4 11262c7879eaSTijl Coosemans #define NCR2 0xc7 11272c7879eaSTijl Coosemans #define NCR3 0xca 11282c7879eaSTijl Coosemans #define NCR4 0xcd 11292c7879eaSTijl Coosemans 11302c7879eaSTijl Coosemans #define NCR_SIZE_0K 0 11312c7879eaSTijl Coosemans #define NCR_SIZE_4K 1 11322c7879eaSTijl Coosemans #define NCR_SIZE_8K 2 11332c7879eaSTijl Coosemans #define NCR_SIZE_16K 3 11342c7879eaSTijl Coosemans #define NCR_SIZE_32K 4 11352c7879eaSTijl Coosemans #define NCR_SIZE_64K 5 11362c7879eaSTijl Coosemans #define NCR_SIZE_128K 6 11372c7879eaSTijl Coosemans #define NCR_SIZE_256K 7 11382c7879eaSTijl Coosemans #define NCR_SIZE_512K 8 11392c7879eaSTijl Coosemans #define NCR_SIZE_1M 9 11402c7879eaSTijl Coosemans #define NCR_SIZE_2M 10 11412c7879eaSTijl Coosemans #define NCR_SIZE_4M 11 11422c7879eaSTijl Coosemans #define NCR_SIZE_8M 12 11432c7879eaSTijl Coosemans #define NCR_SIZE_16M 13 11442c7879eaSTijl Coosemans #define NCR_SIZE_32M 14 11452c7879eaSTijl Coosemans #define NCR_SIZE_4G 15 11462c7879eaSTijl Coosemans 11472c7879eaSTijl Coosemans /* 11482c7879eaSTijl Coosemans * The address region registers are used to specify the location and 11492c7879eaSTijl Coosemans * size for the eight address regions. 11502c7879eaSTijl Coosemans * 11512c7879eaSTijl Coosemans * ARRx + 0: A31-A24 of start address 11522c7879eaSTijl Coosemans * ARRx + 1: A23-A16 of start address 11532c7879eaSTijl Coosemans * ARRx + 2: A15-A12 of start address | ARR_SIZE_xx 11542c7879eaSTijl Coosemans */ 11552c7879eaSTijl Coosemans #define ARR0 0xc4 11562c7879eaSTijl Coosemans #define ARR1 0xc7 11572c7879eaSTijl Coosemans #define ARR2 0xca 11582c7879eaSTijl Coosemans #define ARR3 0xcd 11592c7879eaSTijl Coosemans #define ARR4 0xd0 11602c7879eaSTijl Coosemans #define ARR5 0xd3 11612c7879eaSTijl Coosemans #define ARR6 0xd6 11622c7879eaSTijl Coosemans #define ARR7 0xd9 11632c7879eaSTijl Coosemans 11642c7879eaSTijl Coosemans #define ARR_SIZE_0K 0 11652c7879eaSTijl Coosemans #define ARR_SIZE_4K 1 11662c7879eaSTijl Coosemans #define ARR_SIZE_8K 2 11672c7879eaSTijl Coosemans #define ARR_SIZE_16K 3 11682c7879eaSTijl Coosemans #define ARR_SIZE_32K 4 11692c7879eaSTijl Coosemans #define ARR_SIZE_64K 5 11702c7879eaSTijl Coosemans #define ARR_SIZE_128K 6 11712c7879eaSTijl Coosemans #define ARR_SIZE_256K 7 11722c7879eaSTijl Coosemans #define ARR_SIZE_512K 8 11732c7879eaSTijl Coosemans #define ARR_SIZE_1M 9 11742c7879eaSTijl Coosemans #define ARR_SIZE_2M 10 11752c7879eaSTijl Coosemans #define ARR_SIZE_4M 11 11762c7879eaSTijl Coosemans #define ARR_SIZE_8M 12 11772c7879eaSTijl Coosemans #define ARR_SIZE_16M 13 11782c7879eaSTijl Coosemans #define ARR_SIZE_32M 14 11792c7879eaSTijl Coosemans #define ARR_SIZE_4G 15 11802c7879eaSTijl Coosemans 11812c7879eaSTijl Coosemans /* 11822c7879eaSTijl Coosemans * The region control registers specify the attributes associated with 1183c1aa50bfSElyes Haouas * the ARRx address regions. 11842c7879eaSTijl Coosemans */ 11852c7879eaSTijl Coosemans #define RCR0 0xdc 11862c7879eaSTijl Coosemans #define RCR1 0xdd 11872c7879eaSTijl Coosemans #define RCR2 0xde 11882c7879eaSTijl Coosemans #define RCR3 0xdf 11892c7879eaSTijl Coosemans #define RCR4 0xe0 11902c7879eaSTijl Coosemans #define RCR5 0xe1 11912c7879eaSTijl Coosemans #define RCR6 0xe2 11922c7879eaSTijl Coosemans #define RCR7 0xe3 11932c7879eaSTijl Coosemans 11942c7879eaSTijl Coosemans #define RCR_RCD 0x01 /* Disables caching for ARRx (x = 0-6). */ 11952c7879eaSTijl Coosemans #define RCR_RCE 0x01 /* Enables caching for ARR7. */ 11962c7879eaSTijl Coosemans #define RCR_WWO 0x02 /* Weak write ordering. */ 11972c7879eaSTijl Coosemans #define RCR_WL 0x04 /* Weak locking. */ 11982c7879eaSTijl Coosemans #define RCR_WG 0x08 /* Write gathering. */ 11992c7879eaSTijl Coosemans #define RCR_WT 0x10 /* Write-through. */ 12002c7879eaSTijl Coosemans #define RCR_NLB 0x20 /* LBA# pin is not asserted. */ 12012c7879eaSTijl Coosemans 12022c7879eaSTijl Coosemans /* AMD Write Allocate Top-Of-Memory and Control Register */ 12032c7879eaSTijl Coosemans #define AMD_WT_ALLOC_TME 0x40000 /* top-of-memory enable */ 12042c7879eaSTijl Coosemans #define AMD_WT_ALLOC_PRE 0x20000 /* programmable range enable */ 12052c7879eaSTijl Coosemans #define AMD_WT_ALLOC_FRE 0x10000 /* fixed (A0000-FFFFF) range enable */ 12062c7879eaSTijl Coosemans 12072c7879eaSTijl Coosemans /* AMD64 MSR's */ 12082c7879eaSTijl Coosemans #define MSR_EFER 0xc0000080 /* extended features */ 12092c7879eaSTijl Coosemans #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target/cs/ss */ 12102c7879eaSTijl Coosemans #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target rip */ 12112c7879eaSTijl Coosemans #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target rip */ 12122c7879eaSTijl Coosemans #define MSR_SF_MASK 0xc0000084 /* syscall flags mask */ 12132c7879eaSTijl Coosemans #define MSR_FSBASE 0xc0000100 /* base address of the %fs "segment" */ 12142c7879eaSTijl Coosemans #define MSR_GSBASE 0xc0000101 /* base address of the %gs "segment" */ 12152c7879eaSTijl Coosemans #define MSR_KGSBASE 0xc0000102 /* base address of the kernel %gs */ 12167e0a345bSKonstantin Belousov #define MSR_TSC_AUX 0xc0000103 12172c7879eaSTijl Coosemans #define MSR_PERFEVSEL0 0xc0010000 12182c7879eaSTijl Coosemans #define MSR_PERFEVSEL1 0xc0010001 12192c7879eaSTijl Coosemans #define MSR_PERFEVSEL2 0xc0010002 12202c7879eaSTijl Coosemans #define MSR_PERFEVSEL3 0xc0010003 1221b35ac068STijl Coosemans #define MSR_K7_PERFCTR0 0xc0010004 1222b35ac068STijl Coosemans #define MSR_K7_PERFCTR1 0xc0010005 1223b35ac068STijl Coosemans #define MSR_K7_PERFCTR2 0xc0010006 1224b35ac068STijl Coosemans #define MSR_K7_PERFCTR3 0xc0010007 12252c7879eaSTijl Coosemans #define MSR_SYSCFG 0xc0010010 12262c7879eaSTijl Coosemans #define MSR_HWCR 0xc0010015 12272c7879eaSTijl Coosemans #define MSR_IORRBASE0 0xc0010016 12282c7879eaSTijl Coosemans #define MSR_IORRMASK0 0xc0010017 12292c7879eaSTijl Coosemans #define MSR_IORRBASE1 0xc0010018 12302c7879eaSTijl Coosemans #define MSR_IORRMASK1 0xc0010019 12312c7879eaSTijl Coosemans #define MSR_TOP_MEM 0xc001001a /* boundary for ram below 4G */ 12322c7879eaSTijl Coosemans #define MSR_TOP_MEM2 0xc001001d /* boundary for ram above 4G */ 1233e011dc96SNeel Natu #define MSR_NB_CFG1 0xc001001f /* NB configuration 1 */ 1234fe15b854SKonstantin Belousov #define MSR_K8_UCODE_UPDATE 0xc0010020 /* update microcode */ 1235fe15b854SKonstantin Belousov #define MSR_MC0_CTL_MASK 0xc0010044 1236d3ba71b2SKonstantin Belousov #define MSR_AMDK8_IPM 0xc0010055 1237e011dc96SNeel Natu #define MSR_P_STATE_LIMIT 0xc0010061 /* P-state Current Limit Register */ 1238e011dc96SNeel Natu #define MSR_P_STATE_CONTROL 0xc0010062 /* P-state Control Register */ 1239e011dc96SNeel Natu #define MSR_P_STATE_STATUS 0xc0010063 /* P-state Status Register */ 1240e011dc96SNeel Natu #define MSR_P_STATE_CONFIG(n) (0xc0010064 + (n)) /* P-state Config */ 1241e011dc96SNeel Natu #define MSR_SMM_ADDR 0xc0010112 /* SMM TSEG base address */ 1242e011dc96SNeel Natu #define MSR_SMM_MASK 0xc0010113 /* SMM TSEG address mask */ 1243e011dc96SNeel Natu #define MSR_VM_CR 0xc0010114 /* SVM: feature control */ 1244e011dc96SNeel Natu #define MSR_VM_HSAVE_PA 0xc0010117 /* SVM: host save area address */ 1245300c34e4SKonstantin Belousov #define MSR_AMD_CPUID07 0xc0011002 /* CPUID 07 %ebx override */ 1246fe15b854SKonstantin Belousov #define MSR_EXTFEATURES 0xc0011005 /* Extended CPUID Features override */ 1247bebcdc00SJohn Baldwin #define MSR_LS_CFG 0xc0011020 1248fe15b854SKonstantin Belousov #define MSR_IC_CFG 0xc0011021 /* Instruction Cache Configuration */ 1249d8dc46f6SJohn Baldwin #define MSR_DE_CFG 0xc0011029 /* Decode Configuration */ 1250e011dc96SNeel Natu 1251125bbadfSOlivier Certner /* MSR_AMDK8_IPM */ 1252125bbadfSOlivier Certner #define AMDK8_SMIONCMPHALT (1ULL << 27) 1253125bbadfSOlivier Certner #define AMDK8_C1EONCMPHALT (1ULL << 28) 1254125bbadfSOlivier Certner 1255e011dc96SNeel Natu /* MSR_VM_CR related */ 1256e011dc96SNeel Natu #define VM_CR_SVMDIS 0x10 /* SVM: disabled by BIOS */ 12572c7879eaSTijl Coosemans 1258125bbadfSOlivier Certner /* MSR_DE_CFG */ 1259125bbadfSOlivier Certner #define DE_CFG_10H_12H_STACK_POINTER_JUMP_FIX_BIT 0x1 1260125bbadfSOlivier Certner #define DE_CFG_ZEN_LOAD_STALE_DATA_FIX_BIT 0x2000 1261ebaea1bcSOlivier Certner #define DE_CFG_ZEN2_FP_BACKUP_FIX_BIT 0x200 1262d3ba71b2SKonstantin Belousov 12632c7879eaSTijl Coosemans /* VIA ACE crypto featureset: for via_feature_rng */ 12642c7879eaSTijl Coosemans #define VIA_HAS_RNG 1 /* cpu has RNG */ 12652c7879eaSTijl Coosemans 12662c7879eaSTijl Coosemans /* VIA ACE crypto featureset: for via_feature_xcrypt */ 12672c7879eaSTijl Coosemans #define VIA_HAS_AES 1 /* cpu has AES */ 12682c7879eaSTijl Coosemans #define VIA_HAS_SHA 2 /* cpu has SHA1 & SHA256 */ 12692c7879eaSTijl Coosemans #define VIA_HAS_MM 4 /* cpu has RSA instructions */ 12702c7879eaSTijl Coosemans #define VIA_HAS_AESCTR 8 /* cpu has AES-CTR instructions */ 12712c7879eaSTijl Coosemans 12722c7879eaSTijl Coosemans /* Centaur Extended Feature flags */ 12732c7879eaSTijl Coosemans #define VIA_CPUID_HAS_RNG 0x000004 12742c7879eaSTijl Coosemans #define VIA_CPUID_DO_RNG 0x000008 12752c7879eaSTijl Coosemans #define VIA_CPUID_HAS_ACE 0x000040 12762c7879eaSTijl Coosemans #define VIA_CPUID_DO_ACE 0x000080 12772c7879eaSTijl Coosemans #define VIA_CPUID_HAS_ACE2 0x000100 12782c7879eaSTijl Coosemans #define VIA_CPUID_DO_ACE2 0x000200 12792c7879eaSTijl Coosemans #define VIA_CPUID_HAS_PHE 0x000400 12802c7879eaSTijl Coosemans #define VIA_CPUID_DO_PHE 0x000800 12812c7879eaSTijl Coosemans #define VIA_CPUID_HAS_PMM 0x001000 12822c7879eaSTijl Coosemans #define VIA_CPUID_DO_PMM 0x002000 12832c7879eaSTijl Coosemans 12842c7879eaSTijl Coosemans /* VIA ACE xcrypt-* instruction context control options */ 12852c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ROUND_M 0x0000000f 12862c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ALG_M 0x00000070 12872c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ALG_AES 0x00000000 12882c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEYGEN_M 0x00000080 12892c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEYGEN_HW 0x00000000 12902c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEYGEN_SW 0x00000080 12912c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_NORMAL 0x00000000 12922c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_INTERMEDIATE 0x00000100 12932c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_ENCRYPT 0x00000000 12942c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_DECRYPT 0x00000200 12952c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEY128 0x0000000a /* 128bit, 10 rds */ 12962c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEY192 0x0000040c /* 192bit, 12 rds */ 12972c7879eaSTijl Coosemans #define VIA_CRYPT_CWLO_KEY256 0x0000080e /* 256bit, 15 rds */ 12982c7879eaSTijl Coosemans 12992c7879eaSTijl Coosemans #endif /* !_MACHINE_SPECIALREG_H_ */ 1300