1e07ef9b0SJohn Baldwin /*- 2ebf5747bSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3ebf5747bSPedro F. Giffuni * 4e07ef9b0SJohn Baldwin * Copyright (c) 2003 John Baldwin <jhb@FreeBSD.org> 5e07ef9b0SJohn Baldwin * 6e07ef9b0SJohn Baldwin * Redistribution and use in source and binary forms, with or without 7e07ef9b0SJohn Baldwin * modification, are permitted provided that the following conditions 8e07ef9b0SJohn Baldwin * are met: 9e07ef9b0SJohn Baldwin * 1. Redistributions of source code must retain the above copyright 10e07ef9b0SJohn Baldwin * notice, this list of conditions and the following disclaimer. 11e07ef9b0SJohn Baldwin * 2. Redistributions in binary form must reproduce the above copyright 12e07ef9b0SJohn Baldwin * notice, this list of conditions and the following disclaimer in the 13e07ef9b0SJohn Baldwin * documentation and/or other materials provided with the distribution. 14e07ef9b0SJohn Baldwin * 15e07ef9b0SJohn Baldwin * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 16e07ef9b0SJohn Baldwin * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17e07ef9b0SJohn Baldwin * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18e07ef9b0SJohn Baldwin * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 19e07ef9b0SJohn Baldwin * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 20e07ef9b0SJohn Baldwin * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 21e07ef9b0SJohn Baldwin * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 22e07ef9b0SJohn Baldwin * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 23e07ef9b0SJohn Baldwin * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 24e07ef9b0SJohn Baldwin * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 25e07ef9b0SJohn Baldwin * SUCH DAMAGE. 26e07ef9b0SJohn Baldwin * 27e07ef9b0SJohn Baldwin * $FreeBSD$ 28e07ef9b0SJohn Baldwin */ 29e07ef9b0SJohn Baldwin 30e07ef9b0SJohn Baldwin #ifndef _X86_APICVAR_H_ 31e07ef9b0SJohn Baldwin #define _X86_APICVAR_H_ 32e07ef9b0SJohn Baldwin 33e07ef9b0SJohn Baldwin /* 34e07ef9b0SJohn Baldwin * Local && I/O APIC variable definitions. 35e07ef9b0SJohn Baldwin */ 36e07ef9b0SJohn Baldwin 37e07ef9b0SJohn Baldwin /* 38e07ef9b0SJohn Baldwin * Layout of local APIC interrupt vectors: 39e07ef9b0SJohn Baldwin * 40e07ef9b0SJohn Baldwin * 0xff (255) +-------------+ 41e07ef9b0SJohn Baldwin * | | 15 (Spurious / IPIs / Local Interrupts) 42e07ef9b0SJohn Baldwin * 0xf0 (240) +-------------+ 43e07ef9b0SJohn Baldwin * | | 14 (I/O Interrupts / Timer) 44e07ef9b0SJohn Baldwin * 0xe0 (224) +-------------+ 45e07ef9b0SJohn Baldwin * | | 13 (I/O Interrupts) 46e07ef9b0SJohn Baldwin * 0xd0 (208) +-------------+ 47e07ef9b0SJohn Baldwin * | | 12 (I/O Interrupts) 48e07ef9b0SJohn Baldwin * 0xc0 (192) +-------------+ 49e07ef9b0SJohn Baldwin * | | 11 (I/O Interrupts) 50e07ef9b0SJohn Baldwin * 0xb0 (176) +-------------+ 51e07ef9b0SJohn Baldwin * | | 10 (I/O Interrupts) 52e07ef9b0SJohn Baldwin * 0xa0 (160) +-------------+ 53e07ef9b0SJohn Baldwin * | | 9 (I/O Interrupts) 54e07ef9b0SJohn Baldwin * 0x90 (144) +-------------+ 55e07ef9b0SJohn Baldwin * | | 8 (I/O Interrupts / System Calls) 56e07ef9b0SJohn Baldwin * 0x80 (128) +-------------+ 57e07ef9b0SJohn Baldwin * | | 7 (I/O Interrupts) 58e07ef9b0SJohn Baldwin * 0x70 (112) +-------------+ 59e07ef9b0SJohn Baldwin * | | 6 (I/O Interrupts) 60e07ef9b0SJohn Baldwin * 0x60 (96) +-------------+ 61e07ef9b0SJohn Baldwin * | | 5 (I/O Interrupts) 62e07ef9b0SJohn Baldwin * 0x50 (80) +-------------+ 63e07ef9b0SJohn Baldwin * | | 4 (I/O Interrupts) 64e07ef9b0SJohn Baldwin * 0x40 (64) +-------------+ 65e07ef9b0SJohn Baldwin * | | 3 (I/O Interrupts) 66e07ef9b0SJohn Baldwin * 0x30 (48) +-------------+ 67e07ef9b0SJohn Baldwin * | | 2 (ATPIC Interrupts) 68e07ef9b0SJohn Baldwin * 0x20 (32) +-------------+ 69e07ef9b0SJohn Baldwin * | | 1 (Exceptions, traps, faults, etc.) 70e07ef9b0SJohn Baldwin * 0x10 (16) +-------------+ 71e07ef9b0SJohn Baldwin * | | 0 (Exceptions, traps, faults, etc.) 72e07ef9b0SJohn Baldwin * 0x00 (0) +-------------+ 73e07ef9b0SJohn Baldwin * 74e07ef9b0SJohn Baldwin * Note: 0x80 needs to be handled specially and not allocated to an 75e07ef9b0SJohn Baldwin * I/O device! 76e07ef9b0SJohn Baldwin */ 77e07ef9b0SJohn Baldwin 78a74bb29aSRoger Pau Monné #define xAPIC_MAX_APIC_ID 0xfe 79a74bb29aSRoger Pau Monné #define xAPIC_ID_ALL 0xff 80a74bb29aSRoger Pau Monné #define MAX_APIC_ID 0x200 81a74bb29aSRoger Pau Monné #define APIC_ID_ALL 0xffffffff 82a74bb29aSRoger Pau Monné 83a74bb29aSRoger Pau Monné #define IOAPIC_MAX_ID xAPIC_MAX_APIC_ID 84e07ef9b0SJohn Baldwin 85e07ef9b0SJohn Baldwin /* I/O Interrupts are used for external devices such as ISA, PCI, etc. */ 86e07ef9b0SJohn Baldwin #define APIC_IO_INTS (IDT_IO_INTS + 16) 87e07ef9b0SJohn Baldwin #define APIC_NUM_IOINTS 191 88e07ef9b0SJohn Baldwin 89e07ef9b0SJohn Baldwin /* The timer interrupt is used for clock handling and drives hardclock, etc. */ 90e07ef9b0SJohn Baldwin #define APIC_TIMER_INT (APIC_IO_INTS + APIC_NUM_IOINTS) 91e07ef9b0SJohn Baldwin 92e07ef9b0SJohn Baldwin /* 93e07ef9b0SJohn Baldwin ********************* !!! WARNING !!! ****************************** 94e07ef9b0SJohn Baldwin * Each local apic has an interrupt receive fifo that is two entries deep 95e07ef9b0SJohn Baldwin * for each interrupt priority class (higher 4 bits of interrupt vector). 96e07ef9b0SJohn Baldwin * Once the fifo is full the APIC can no longer receive interrupts for this 97e07ef9b0SJohn Baldwin * class and sending IPIs from other CPUs will be blocked. 98e07ef9b0SJohn Baldwin * To avoid deadlocks there should be no more than two IPI interrupts 99e07ef9b0SJohn Baldwin * pending at the same time. 100e07ef9b0SJohn Baldwin * Currently this is guaranteed by dividing the IPIs in two groups that have 101e07ef9b0SJohn Baldwin * each at most one IPI interrupt pending. The first group is protected by the 102e07ef9b0SJohn Baldwin * smp_ipi_mtx and waits for the completion of the IPI (Only one IPI user 103e07ef9b0SJohn Baldwin * at a time) The second group uses a single interrupt and a bitmap to avoid 104e07ef9b0SJohn Baldwin * redundant IPI interrupts. 105e07ef9b0SJohn Baldwin */ 106e07ef9b0SJohn Baldwin 107e07ef9b0SJohn Baldwin /* Interrupts for local APIC LVT entries other than the timer. */ 108e07ef9b0SJohn Baldwin #define APIC_LOCAL_INTS 240 109e07ef9b0SJohn Baldwin #define APIC_ERROR_INT APIC_LOCAL_INTS 110e07ef9b0SJohn Baldwin #define APIC_THERMAL_INT (APIC_LOCAL_INTS + 1) 111e07ef9b0SJohn Baldwin #define APIC_CMC_INT (APIC_LOCAL_INTS + 2) 112e07ef9b0SJohn Baldwin #define APIC_IPI_INTS (APIC_LOCAL_INTS + 3) 113e07ef9b0SJohn Baldwin 114e07ef9b0SJohn Baldwin #define IPI_RENDEZVOUS (APIC_IPI_INTS) /* Inter-CPU rendezvous. */ 115dc43978aSKonstantin Belousov #define IPI_INVLOP (APIC_IPI_INTS + 1) /* TLB Shootdown IPIs, amd64 */ 116dc43978aSKonstantin Belousov #define IPI_INVLTLB (APIC_IPI_INTS + 1) /* TLB Shootdown IPIs, i386 */ 117e07ef9b0SJohn Baldwin #define IPI_INVLPG (APIC_IPI_INTS + 2) 118e07ef9b0SJohn Baldwin #define IPI_INVLRNG (APIC_IPI_INTS + 3) 119e07ef9b0SJohn Baldwin #define IPI_INVLCACHE (APIC_IPI_INTS + 4) 120e07ef9b0SJohn Baldwin /* Vector to handle bitmap based IPIs */ 1218958d18cSNeel Natu #define IPI_BITMAP_VECTOR (APIC_IPI_INTS + 5) 122e07ef9b0SJohn Baldwin 123e07ef9b0SJohn Baldwin /* IPIs handled by IPI_BITMAP_VECTOR */ 124e07ef9b0SJohn Baldwin #define IPI_AST 0 /* Generate software trap. */ 125e07ef9b0SJohn Baldwin #define IPI_PREEMPT 1 126e07ef9b0SJohn Baldwin #define IPI_HARDCLOCK 2 1271c29da02SMark Johnston #define IPI_TRACE 3 /* Collect stack trace. */ 1281c29da02SMark Johnston #define IPI_BITMAP_LAST IPI_TRACE 129e07ef9b0SJohn Baldwin #define IPI_IS_BITMAPED(x) ((x) <= IPI_BITMAP_LAST) 130e07ef9b0SJohn Baldwin 1318958d18cSNeel Natu #define IPI_STOP (APIC_IPI_INTS + 6) /* Stop CPU until restarted. */ 1328958d18cSNeel Natu #define IPI_SUSPEND (APIC_IPI_INTS + 7) /* Suspend CPU until restarted. */ 133aba10e13SAlexander Motin #define IPI_SWI (APIC_IPI_INTS + 8) /* Run clk_intr_event. */ 134aba10e13SAlexander Motin #define IPI_DYN_FIRST (APIC_IPI_INTS + 9) 1351c29da02SMark Johnston #define IPI_DYN_LAST (254) /* IPIs allocated at runtime */ 136847383d0SNeel Natu 137847383d0SNeel Natu /* 138847383d0SNeel Natu * IPI_STOP_HARD does not need to occupy a slot in the IPI vector space since 139847383d0SNeel Natu * it is delivered using an NMI anyways. 140847383d0SNeel Natu */ 1411c29da02SMark Johnston #define IPI_NMI_FIRST 255 142847383d0SNeel Natu #define IPI_STOP_HARD 255 /* Stop CPU with a NMI. */ 143e07ef9b0SJohn Baldwin 144e07ef9b0SJohn Baldwin /* 145e07ef9b0SJohn Baldwin * The spurious interrupt can share the priority class with the IPIs since 146e07ef9b0SJohn Baldwin * it is not a normal interrupt. (Does not use the APIC's interrupt fifo) 147e07ef9b0SJohn Baldwin */ 148e07ef9b0SJohn Baldwin #define APIC_SPURIOUS_INT 255 149e07ef9b0SJohn Baldwin 150e07ef9b0SJohn Baldwin #ifndef LOCORE 151e07ef9b0SJohn Baldwin 152e07ef9b0SJohn Baldwin #define APIC_IPI_DEST_SELF -1 153e07ef9b0SJohn Baldwin #define APIC_IPI_DEST_ALL -2 154e07ef9b0SJohn Baldwin #define APIC_IPI_DEST_OTHERS -3 155e07ef9b0SJohn Baldwin 156e07ef9b0SJohn Baldwin #define APIC_BUS_UNKNOWN -1 157e07ef9b0SJohn Baldwin #define APIC_BUS_ISA 0 158e07ef9b0SJohn Baldwin #define APIC_BUS_EISA 1 159e07ef9b0SJohn Baldwin #define APIC_BUS_PCI 2 160e07ef9b0SJohn Baldwin #define APIC_BUS_MAX APIC_BUS_PCI 161e07ef9b0SJohn Baldwin 162fd036deaSJohn Baldwin #define IRQ_EXTINT -1 163fd036deaSJohn Baldwin #define IRQ_NMI -2 164fd036deaSJohn Baldwin #define IRQ_SMI -3 165fd036deaSJohn Baldwin #define IRQ_DISABLED -4 1660a110d5bSKonstantin Belousov 167e07ef9b0SJohn Baldwin /* 168315fbaecSEd Maste * An APIC enumerator is a pseudo bus driver that enumerates APIC's including 169e07ef9b0SJohn Baldwin * CPU's and I/O APIC's. 170e07ef9b0SJohn Baldwin */ 171e07ef9b0SJohn Baldwin struct apic_enumerator { 172e07ef9b0SJohn Baldwin const char *apic_name; 173e07ef9b0SJohn Baldwin int (*apic_probe)(void); 174e07ef9b0SJohn Baldwin int (*apic_probe_cpus)(void); 175e07ef9b0SJohn Baldwin int (*apic_setup_local)(void); 176e07ef9b0SJohn Baldwin int (*apic_setup_io)(void); 177e07ef9b0SJohn Baldwin SLIST_ENTRY(apic_enumerator) apic_next; 178e07ef9b0SJohn Baldwin }; 179e07ef9b0SJohn Baldwin 180e07ef9b0SJohn Baldwin inthand_t 181e07ef9b0SJohn Baldwin IDTVEC(apic_isr1), IDTVEC(apic_isr2), IDTVEC(apic_isr3), 182e07ef9b0SJohn Baldwin IDTVEC(apic_isr4), IDTVEC(apic_isr5), IDTVEC(apic_isr6), 183e07ef9b0SJohn Baldwin IDTVEC(apic_isr7), IDTVEC(cmcint), IDTVEC(errorint), 184bd50262fSKonstantin Belousov IDTVEC(spuriousint), IDTVEC(timerint), 185bd50262fSKonstantin Belousov IDTVEC(apic_isr1_pti), IDTVEC(apic_isr2_pti), IDTVEC(apic_isr3_pti), 186bd50262fSKonstantin Belousov IDTVEC(apic_isr4_pti), IDTVEC(apic_isr5_pti), IDTVEC(apic_isr6_pti), 187bd50262fSKonstantin Belousov IDTVEC(apic_isr7_pti), IDTVEC(cmcint_pti), IDTVEC(errorint_pti), 188bd50262fSKonstantin Belousov IDTVEC(spuriousint_pti), IDTVEC(timerint_pti); 189e07ef9b0SJohn Baldwin 190e07ef9b0SJohn Baldwin extern vm_paddr_t lapic_paddr; 19184525e55SRoger Pau Monné extern int *apic_cpuids; 192e07ef9b0SJohn Baldwin 193*e0516c75SRoger Pau Monné /* Allow to replace the lapic_ipi_vectored implementation. */ 194*e0516c75SRoger Pau Monné extern void (*ipi_vectored)(u_int, int); 195*e0516c75SRoger Pau Monné 196e07ef9b0SJohn Baldwin void apic_register_enumerator(struct apic_enumerator *enumerator); 197e07ef9b0SJohn Baldwin void *ioapic_create(vm_paddr_t addr, int32_t apic_id, int intbase); 198e07ef9b0SJohn Baldwin int ioapic_disable_pin(void *cookie, u_int pin); 199e07ef9b0SJohn Baldwin int ioapic_get_vector(void *cookie, u_int pin); 200e07ef9b0SJohn Baldwin void ioapic_register(void *cookie); 201e07ef9b0SJohn Baldwin int ioapic_remap_vector(void *cookie, u_int pin, int vector); 202e07ef9b0SJohn Baldwin int ioapic_set_bus(void *cookie, u_int pin, int bus_type); 203e07ef9b0SJohn Baldwin int ioapic_set_extint(void *cookie, u_int pin); 204e07ef9b0SJohn Baldwin int ioapic_set_nmi(void *cookie, u_int pin); 205e07ef9b0SJohn Baldwin int ioapic_set_polarity(void *cookie, u_int pin, enum intr_polarity pol); 206e07ef9b0SJohn Baldwin int ioapic_set_triggermode(void *cookie, u_int pin, 207e07ef9b0SJohn Baldwin enum intr_trigger trigger); 208e07ef9b0SJohn Baldwin int ioapic_set_smi(void *cookie, u_int pin); 209ef409edeSRoger Pau Monné 210*e0516c75SRoger Pau Monné void lapic_create(u_int apic_id, int boot_cpu); 211*e0516c75SRoger Pau Monné void lapic_init(vm_paddr_t addr); 212*e0516c75SRoger Pau Monné void lapic_xapic_mode(void); 213*e0516c75SRoger Pau Monné bool lapic_is_x2apic(void); 214*e0516c75SRoger Pau Monné void lapic_setup(int boot); 215*e0516c75SRoger Pau Monné void lapic_dump(const char *str); 216*e0516c75SRoger Pau Monné void lapic_disable(void); 217*e0516c75SRoger Pau Monné void lapic_eoi(void); 218*e0516c75SRoger Pau Monné int lapic_id(void); 219*e0516c75SRoger Pau Monné int lapic_intr_pending(u_int vector); 220ef409edeSRoger Pau Monné /* XXX: UNUSED */ 221*e0516c75SRoger Pau Monné void lapic_set_logical_id(u_int apic_id, u_int cluster, u_int cluster_id); 222*e0516c75SRoger Pau Monné u_int apic_cpuid(u_int apic_id); 223*e0516c75SRoger Pau Monné u_int apic_alloc_vector(u_int apic_id, u_int irq); 224*e0516c75SRoger Pau Monné u_int apic_alloc_vectors(u_int apic_id, u_int *irqs, u_int count, u_int align); 225*e0516c75SRoger Pau Monné void apic_enable_vector(u_int apic_id, u_int vector); 226*e0516c75SRoger Pau Monné void apic_disable_vector(u_int apic_id, u_int vector); 227*e0516c75SRoger Pau Monné void apic_free_vector(u_int apic_id, u_int vector, u_int irq); 228*e0516c75SRoger Pau Monné void lapic_calibrate_timer(void); 229*e0516c75SRoger Pau Monné int lapic_enable_pmc(void); 230*e0516c75SRoger Pau Monné void lapic_disable_pmc(void); 231*e0516c75SRoger Pau Monné void lapic_reenable_pmc(void); 232*e0516c75SRoger Pau Monné void lapic_enable_cmc(void); 233*e0516c75SRoger Pau Monné int lapic_enable_mca_elvt(void); 234*e0516c75SRoger Pau Monné void lapic_ipi_raw(register_t icrlo, u_int dest); 235ef409edeSRoger Pau Monné 236ef409edeSRoger Pau Monné static inline void 237ef409edeSRoger Pau Monné lapic_ipi_vectored(u_int vector, int dest) 238ef409edeSRoger Pau Monné { 239ef409edeSRoger Pau Monné 240*e0516c75SRoger Pau Monné ipi_vectored(vector, dest); 241ef409edeSRoger Pau Monné } 242ef409edeSRoger Pau Monné 243*e0516c75SRoger Pau Monné int lapic_ipi_wait(int delay); 244*e0516c75SRoger Pau Monné int lapic_ipi_alloc(inthand_t *ipifunc); 245*e0516c75SRoger Pau Monné void lapic_ipi_free(int vector); 246*e0516c75SRoger Pau Monné int lapic_set_lvt_mask(u_int apic_id, u_int lvt, u_char masked); 247*e0516c75SRoger Pau Monné int lapic_set_lvt_mode(u_int apic_id, u_int lvt, u_int32_t mode); 248*e0516c75SRoger Pau Monné int lapic_set_lvt_polarity(u_int apic_id, u_int lvt, 249*e0516c75SRoger Pau Monné enum intr_polarity pol); 250*e0516c75SRoger Pau Monné int lapic_set_lvt_triggermode(u_int apic_id, u_int lvt, 251*e0516c75SRoger Pau Monné enum intr_trigger trigger); 252e07ef9b0SJohn Baldwin void lapic_handle_cmc(void); 253e07ef9b0SJohn Baldwin void lapic_handle_error(void); 254e07ef9b0SJohn Baldwin void lapic_handle_intr(int vector, struct trapframe *frame); 255e07ef9b0SJohn Baldwin void lapic_handle_timer(struct trapframe *frame); 256e07ef9b0SJohn Baldwin 2573fd0053aSKonstantin Belousov int ioapic_get_rid(u_int apic_id, uint16_t *ridp); 2583fd0053aSKonstantin Belousov 2594c918926SKonstantin Belousov extern int x2apic_mode; 2602d4c4c8dSKonstantin Belousov extern int lapic_eoi_suppression; 2614c918926SKonstantin Belousov 2624c918926SKonstantin Belousov #ifdef _SYS_SYSCTL_H_ 2634c918926SKonstantin Belousov SYSCTL_DECL(_hw_apic); 2644c918926SKonstantin Belousov #endif 2654c918926SKonstantin Belousov 266e07ef9b0SJohn Baldwin #endif /* !LOCORE */ 267e07ef9b0SJohn Baldwin #endif /* _X86_APICVAR_H_ */ 268