1e07ef9b0SJohn Baldwin /*- 2ebf5747bSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3ebf5747bSPedro F. Giffuni * 4e07ef9b0SJohn Baldwin * Copyright (c) 2003 John Baldwin <jhb@FreeBSD.org> 5e07ef9b0SJohn Baldwin * 6e07ef9b0SJohn Baldwin * Redistribution and use in source and binary forms, with or without 7e07ef9b0SJohn Baldwin * modification, are permitted provided that the following conditions 8e07ef9b0SJohn Baldwin * are met: 9e07ef9b0SJohn Baldwin * 1. Redistributions of source code must retain the above copyright 10e07ef9b0SJohn Baldwin * notice, this list of conditions and the following disclaimer. 11e07ef9b0SJohn Baldwin * 2. Redistributions in binary form must reproduce the above copyright 12e07ef9b0SJohn Baldwin * notice, this list of conditions and the following disclaimer in the 13e07ef9b0SJohn Baldwin * documentation and/or other materials provided with the distribution. 14e07ef9b0SJohn Baldwin * 15e07ef9b0SJohn Baldwin * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 16e07ef9b0SJohn Baldwin * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17e07ef9b0SJohn Baldwin * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18e07ef9b0SJohn Baldwin * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 19e07ef9b0SJohn Baldwin * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 20e07ef9b0SJohn Baldwin * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 21e07ef9b0SJohn Baldwin * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 22e07ef9b0SJohn Baldwin * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 23e07ef9b0SJohn Baldwin * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 24e07ef9b0SJohn Baldwin * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 25e07ef9b0SJohn Baldwin * SUCH DAMAGE. 26e07ef9b0SJohn Baldwin * 27e07ef9b0SJohn Baldwin * $FreeBSD$ 28e07ef9b0SJohn Baldwin */ 29e07ef9b0SJohn Baldwin 30e07ef9b0SJohn Baldwin #ifndef _X86_APICVAR_H_ 31e07ef9b0SJohn Baldwin #define _X86_APICVAR_H_ 32e07ef9b0SJohn Baldwin 33e07ef9b0SJohn Baldwin /* 34e07ef9b0SJohn Baldwin * Local && I/O APIC variable definitions. 35e07ef9b0SJohn Baldwin */ 36e07ef9b0SJohn Baldwin 37e07ef9b0SJohn Baldwin /* 38e07ef9b0SJohn Baldwin * Layout of local APIC interrupt vectors: 39e07ef9b0SJohn Baldwin * 40e07ef9b0SJohn Baldwin * 0xff (255) +-------------+ 41e07ef9b0SJohn Baldwin * | | 15 (Spurious / IPIs / Local Interrupts) 42e07ef9b0SJohn Baldwin * 0xf0 (240) +-------------+ 43e07ef9b0SJohn Baldwin * | | 14 (I/O Interrupts / Timer) 44e07ef9b0SJohn Baldwin * 0xe0 (224) +-------------+ 45e07ef9b0SJohn Baldwin * | | 13 (I/O Interrupts) 46e07ef9b0SJohn Baldwin * 0xd0 (208) +-------------+ 47e07ef9b0SJohn Baldwin * | | 12 (I/O Interrupts) 48e07ef9b0SJohn Baldwin * 0xc0 (192) +-------------+ 49e07ef9b0SJohn Baldwin * | | 11 (I/O Interrupts) 50e07ef9b0SJohn Baldwin * 0xb0 (176) +-------------+ 51e07ef9b0SJohn Baldwin * | | 10 (I/O Interrupts) 52e07ef9b0SJohn Baldwin * 0xa0 (160) +-------------+ 53e07ef9b0SJohn Baldwin * | | 9 (I/O Interrupts) 54e07ef9b0SJohn Baldwin * 0x90 (144) +-------------+ 55e07ef9b0SJohn Baldwin * | | 8 (I/O Interrupts / System Calls) 56e07ef9b0SJohn Baldwin * 0x80 (128) +-------------+ 57e07ef9b0SJohn Baldwin * | | 7 (I/O Interrupts) 58e07ef9b0SJohn Baldwin * 0x70 (112) +-------------+ 59e07ef9b0SJohn Baldwin * | | 6 (I/O Interrupts) 60e07ef9b0SJohn Baldwin * 0x60 (96) +-------------+ 61e07ef9b0SJohn Baldwin * | | 5 (I/O Interrupts) 62e07ef9b0SJohn Baldwin * 0x50 (80) +-------------+ 63e07ef9b0SJohn Baldwin * | | 4 (I/O Interrupts) 64e07ef9b0SJohn Baldwin * 0x40 (64) +-------------+ 65e07ef9b0SJohn Baldwin * | | 3 (I/O Interrupts) 66e07ef9b0SJohn Baldwin * 0x30 (48) +-------------+ 67e07ef9b0SJohn Baldwin * | | 2 (ATPIC Interrupts) 68e07ef9b0SJohn Baldwin * 0x20 (32) +-------------+ 69e07ef9b0SJohn Baldwin * | | 1 (Exceptions, traps, faults, etc.) 70e07ef9b0SJohn Baldwin * 0x10 (16) +-------------+ 71e07ef9b0SJohn Baldwin * | | 0 (Exceptions, traps, faults, etc.) 72e07ef9b0SJohn Baldwin * 0x00 (0) +-------------+ 73e07ef9b0SJohn Baldwin * 74e07ef9b0SJohn Baldwin * Note: 0x80 needs to be handled specially and not allocated to an 75e07ef9b0SJohn Baldwin * I/O device! 76e07ef9b0SJohn Baldwin */ 77e07ef9b0SJohn Baldwin 78a74bb29aSRoger Pau Monné #define xAPIC_MAX_APIC_ID 0xfe 79a74bb29aSRoger Pau Monné #define xAPIC_ID_ALL 0xff 80a74bb29aSRoger Pau Monné #define MAX_APIC_ID 0x200 81a74bb29aSRoger Pau Monné #define APIC_ID_ALL 0xffffffff 82a74bb29aSRoger Pau Monné 83a74bb29aSRoger Pau Monné #define IOAPIC_MAX_ID xAPIC_MAX_APIC_ID 84e07ef9b0SJohn Baldwin 85e07ef9b0SJohn Baldwin /* I/O Interrupts are used for external devices such as ISA, PCI, etc. */ 86e07ef9b0SJohn Baldwin #define APIC_IO_INTS (IDT_IO_INTS + 16) 87e07ef9b0SJohn Baldwin #define APIC_NUM_IOINTS 191 88e07ef9b0SJohn Baldwin 89e07ef9b0SJohn Baldwin /* The timer interrupt is used for clock handling and drives hardclock, etc. */ 90e07ef9b0SJohn Baldwin #define APIC_TIMER_INT (APIC_IO_INTS + APIC_NUM_IOINTS) 91e07ef9b0SJohn Baldwin 92e07ef9b0SJohn Baldwin /* 93e07ef9b0SJohn Baldwin ********************* !!! WARNING !!! ****************************** 94e07ef9b0SJohn Baldwin * Each local apic has an interrupt receive fifo that is two entries deep 95e07ef9b0SJohn Baldwin * for each interrupt priority class (higher 4 bits of interrupt vector). 96e07ef9b0SJohn Baldwin * Once the fifo is full the APIC can no longer receive interrupts for this 97e07ef9b0SJohn Baldwin * class and sending IPIs from other CPUs will be blocked. 98e07ef9b0SJohn Baldwin * To avoid deadlocks there should be no more than two IPI interrupts 99e07ef9b0SJohn Baldwin * pending at the same time. 100e07ef9b0SJohn Baldwin * Currently this is guaranteed by dividing the IPIs in two groups that have 101e07ef9b0SJohn Baldwin * each at most one IPI interrupt pending. The first group is protected by the 102e07ef9b0SJohn Baldwin * smp_ipi_mtx and waits for the completion of the IPI (Only one IPI user 103e07ef9b0SJohn Baldwin * at a time) The second group uses a single interrupt and a bitmap to avoid 104e07ef9b0SJohn Baldwin * redundant IPI interrupts. 105e07ef9b0SJohn Baldwin */ 106e07ef9b0SJohn Baldwin 107e07ef9b0SJohn Baldwin /* Interrupts for local APIC LVT entries other than the timer. */ 108e07ef9b0SJohn Baldwin #define APIC_LOCAL_INTS 240 109e07ef9b0SJohn Baldwin #define APIC_ERROR_INT APIC_LOCAL_INTS 110e07ef9b0SJohn Baldwin #define APIC_THERMAL_INT (APIC_LOCAL_INTS + 1) 111e07ef9b0SJohn Baldwin #define APIC_CMC_INT (APIC_LOCAL_INTS + 2) 112e07ef9b0SJohn Baldwin #define APIC_IPI_INTS (APIC_LOCAL_INTS + 3) 113e07ef9b0SJohn Baldwin 114e07ef9b0SJohn Baldwin #define IPI_RENDEZVOUS (APIC_IPI_INTS) /* Inter-CPU rendezvous. */ 115dc43978aSKonstantin Belousov #define IPI_INVLOP (APIC_IPI_INTS + 1) /* TLB Shootdown IPIs, amd64 */ 116dc43978aSKonstantin Belousov #define IPI_INVLTLB (APIC_IPI_INTS + 1) /* TLB Shootdown IPIs, i386 */ 117e07ef9b0SJohn Baldwin #define IPI_INVLPG (APIC_IPI_INTS + 2) 118e07ef9b0SJohn Baldwin #define IPI_INVLRNG (APIC_IPI_INTS + 3) 119e07ef9b0SJohn Baldwin #define IPI_INVLCACHE (APIC_IPI_INTS + 4) 120e07ef9b0SJohn Baldwin /* Vector to handle bitmap based IPIs */ 1218958d18cSNeel Natu #define IPI_BITMAP_VECTOR (APIC_IPI_INTS + 5) 122e07ef9b0SJohn Baldwin 123e07ef9b0SJohn Baldwin /* IPIs handled by IPI_BITMAP_VECTOR */ 124e07ef9b0SJohn Baldwin #define IPI_AST 0 /* Generate software trap. */ 125e07ef9b0SJohn Baldwin #define IPI_PREEMPT 1 126e07ef9b0SJohn Baldwin #define IPI_HARDCLOCK 2 1271c29da02SMark Johnston #define IPI_TRACE 3 /* Collect stack trace. */ 1281c29da02SMark Johnston #define IPI_BITMAP_LAST IPI_TRACE 129e07ef9b0SJohn Baldwin #define IPI_IS_BITMAPED(x) ((x) <= IPI_BITMAP_LAST) 130e07ef9b0SJohn Baldwin 1318958d18cSNeel Natu #define IPI_STOP (APIC_IPI_INTS + 6) /* Stop CPU until restarted. */ 1328958d18cSNeel Natu #define IPI_SUSPEND (APIC_IPI_INTS + 7) /* Suspend CPU until restarted. */ 133*aba10e13SAlexander Motin #define IPI_SWI (APIC_IPI_INTS + 8) /* Run clk_intr_event. */ 134*aba10e13SAlexander Motin #define IPI_DYN_FIRST (APIC_IPI_INTS + 9) 1351c29da02SMark Johnston #define IPI_DYN_LAST (254) /* IPIs allocated at runtime */ 136847383d0SNeel Natu 137847383d0SNeel Natu /* 138847383d0SNeel Natu * IPI_STOP_HARD does not need to occupy a slot in the IPI vector space since 139847383d0SNeel Natu * it is delivered using an NMI anyways. 140847383d0SNeel Natu */ 1411c29da02SMark Johnston #define IPI_NMI_FIRST 255 142847383d0SNeel Natu #define IPI_STOP_HARD 255 /* Stop CPU with a NMI. */ 143e07ef9b0SJohn Baldwin 144e07ef9b0SJohn Baldwin /* 145e07ef9b0SJohn Baldwin * The spurious interrupt can share the priority class with the IPIs since 146e07ef9b0SJohn Baldwin * it is not a normal interrupt. (Does not use the APIC's interrupt fifo) 147e07ef9b0SJohn Baldwin */ 148e07ef9b0SJohn Baldwin #define APIC_SPURIOUS_INT 255 149e07ef9b0SJohn Baldwin 150e07ef9b0SJohn Baldwin #ifndef LOCORE 151e07ef9b0SJohn Baldwin 152e07ef9b0SJohn Baldwin #define APIC_IPI_DEST_SELF -1 153e07ef9b0SJohn Baldwin #define APIC_IPI_DEST_ALL -2 154e07ef9b0SJohn Baldwin #define APIC_IPI_DEST_OTHERS -3 155e07ef9b0SJohn Baldwin 156e07ef9b0SJohn Baldwin #define APIC_BUS_UNKNOWN -1 157e07ef9b0SJohn Baldwin #define APIC_BUS_ISA 0 158e07ef9b0SJohn Baldwin #define APIC_BUS_EISA 1 159e07ef9b0SJohn Baldwin #define APIC_BUS_PCI 2 160e07ef9b0SJohn Baldwin #define APIC_BUS_MAX APIC_BUS_PCI 161e07ef9b0SJohn Baldwin 162fd036deaSJohn Baldwin #define IRQ_EXTINT -1 163fd036deaSJohn Baldwin #define IRQ_NMI -2 164fd036deaSJohn Baldwin #define IRQ_SMI -3 165fd036deaSJohn Baldwin #define IRQ_DISABLED -4 1660a110d5bSKonstantin Belousov 167e07ef9b0SJohn Baldwin /* 168315fbaecSEd Maste * An APIC enumerator is a pseudo bus driver that enumerates APIC's including 169e07ef9b0SJohn Baldwin * CPU's and I/O APIC's. 170e07ef9b0SJohn Baldwin */ 171e07ef9b0SJohn Baldwin struct apic_enumerator { 172e07ef9b0SJohn Baldwin const char *apic_name; 173e07ef9b0SJohn Baldwin int (*apic_probe)(void); 174e07ef9b0SJohn Baldwin int (*apic_probe_cpus)(void); 175e07ef9b0SJohn Baldwin int (*apic_setup_local)(void); 176e07ef9b0SJohn Baldwin int (*apic_setup_io)(void); 177e07ef9b0SJohn Baldwin SLIST_ENTRY(apic_enumerator) apic_next; 178e07ef9b0SJohn Baldwin }; 179e07ef9b0SJohn Baldwin 180e07ef9b0SJohn Baldwin inthand_t 181e07ef9b0SJohn Baldwin IDTVEC(apic_isr1), IDTVEC(apic_isr2), IDTVEC(apic_isr3), 182e07ef9b0SJohn Baldwin IDTVEC(apic_isr4), IDTVEC(apic_isr5), IDTVEC(apic_isr6), 183e07ef9b0SJohn Baldwin IDTVEC(apic_isr7), IDTVEC(cmcint), IDTVEC(errorint), 184bd50262fSKonstantin Belousov IDTVEC(spuriousint), IDTVEC(timerint), 185bd50262fSKonstantin Belousov IDTVEC(apic_isr1_pti), IDTVEC(apic_isr2_pti), IDTVEC(apic_isr3_pti), 186bd50262fSKonstantin Belousov IDTVEC(apic_isr4_pti), IDTVEC(apic_isr5_pti), IDTVEC(apic_isr6_pti), 187bd50262fSKonstantin Belousov IDTVEC(apic_isr7_pti), IDTVEC(cmcint_pti), IDTVEC(errorint_pti), 188bd50262fSKonstantin Belousov IDTVEC(spuriousint_pti), IDTVEC(timerint_pti); 189e07ef9b0SJohn Baldwin 190e07ef9b0SJohn Baldwin extern vm_paddr_t lapic_paddr; 19184525e55SRoger Pau Monné extern int *apic_cpuids; 192e07ef9b0SJohn Baldwin 193e07ef9b0SJohn Baldwin void apic_register_enumerator(struct apic_enumerator *enumerator); 194e07ef9b0SJohn Baldwin void *ioapic_create(vm_paddr_t addr, int32_t apic_id, int intbase); 195e07ef9b0SJohn Baldwin int ioapic_disable_pin(void *cookie, u_int pin); 196e07ef9b0SJohn Baldwin int ioapic_get_vector(void *cookie, u_int pin); 197e07ef9b0SJohn Baldwin void ioapic_register(void *cookie); 198e07ef9b0SJohn Baldwin int ioapic_remap_vector(void *cookie, u_int pin, int vector); 199e07ef9b0SJohn Baldwin int ioapic_set_bus(void *cookie, u_int pin, int bus_type); 200e07ef9b0SJohn Baldwin int ioapic_set_extint(void *cookie, u_int pin); 201e07ef9b0SJohn Baldwin int ioapic_set_nmi(void *cookie, u_int pin); 202e07ef9b0SJohn Baldwin int ioapic_set_polarity(void *cookie, u_int pin, enum intr_polarity pol); 203e07ef9b0SJohn Baldwin int ioapic_set_triggermode(void *cookie, u_int pin, 204e07ef9b0SJohn Baldwin enum intr_trigger trigger); 205e07ef9b0SJohn Baldwin int ioapic_set_smi(void *cookie, u_int pin); 206ef409edeSRoger Pau Monné 207ef409edeSRoger Pau Monné /* 208ef409edeSRoger Pau Monné * Struct containing pointers to APIC functions whose 209ef409edeSRoger Pau Monné * implementation is run time selectable. 210ef409edeSRoger Pau Monné */ 211ef409edeSRoger Pau Monné struct apic_ops { 212ef409edeSRoger Pau Monné void (*create)(u_int, int); 213ef409edeSRoger Pau Monné void (*init)(vm_paddr_t); 2144c918926SKonstantin Belousov void (*xapic_mode)(void); 21536596c2aSKonstantin Belousov bool (*is_x2apic)(void); 216ef409edeSRoger Pau Monné void (*setup)(int); 217ef409edeSRoger Pau Monné void (*dump)(const char *); 218ef409edeSRoger Pau Monné void (*disable)(void); 219978f3da1SAndriy Gapon void (*eoi)(void); 220ef409edeSRoger Pau Monné int (*id)(void); 221ef409edeSRoger Pau Monné int (*intr_pending)(u_int); 222ef409edeSRoger Pau Monné void (*set_logical_id)(u_int, u_int, u_int); 223ef409edeSRoger Pau Monné u_int (*cpuid)(u_int); 224ef409edeSRoger Pau Monné 225ef409edeSRoger Pau Monné /* Vectors */ 226ef409edeSRoger Pau Monné u_int (*alloc_vector)(u_int, u_int); 227ef409edeSRoger Pau Monné u_int (*alloc_vectors)(u_int, u_int *, u_int, u_int); 228ef409edeSRoger Pau Monné void (*enable_vector)(u_int, u_int); 229ef409edeSRoger Pau Monné void (*disable_vector)(u_int, u_int); 230ef409edeSRoger Pau Monné void (*free_vector)(u_int, u_int, u_int); 231ef409edeSRoger Pau Monné 232ef409edeSRoger Pau Monné 233ef409edeSRoger Pau Monné /* PMC */ 234ef409edeSRoger Pau Monné int (*enable_pmc)(void); 235ef409edeSRoger Pau Monné void (*disable_pmc)(void); 236ef409edeSRoger Pau Monné void (*reenable_pmc)(void); 237ef409edeSRoger Pau Monné 238ef409edeSRoger Pau Monné /* CMC */ 239ef409edeSRoger Pau Monné void (*enable_cmc)(void); 240ef409edeSRoger Pau Monné 241bc1e6499SAndriy Gapon /* AMD ELVT */ 242bc1e6499SAndriy Gapon int (*enable_mca_elvt)(void); 243bc1e6499SAndriy Gapon 244ef409edeSRoger Pau Monné /* IPI */ 245ef409edeSRoger Pau Monné void (*ipi_raw)(register_t, u_int); 246ef409edeSRoger Pau Monné void (*ipi_vectored)(u_int, int); 247ef409edeSRoger Pau Monné int (*ipi_wait)(int); 2488958d18cSNeel Natu int (*ipi_alloc)(inthand_t *ipifunc); 2498958d18cSNeel Natu void (*ipi_free)(int vector); 250ef409edeSRoger Pau Monné 251ef409edeSRoger Pau Monné /* LVT */ 252ef409edeSRoger Pau Monné int (*set_lvt_mask)(u_int, u_int, u_char); 253ef409edeSRoger Pau Monné int (*set_lvt_mode)(u_int, u_int, u_int32_t); 254ef409edeSRoger Pau Monné int (*set_lvt_polarity)(u_int, u_int, enum intr_polarity); 255ef409edeSRoger Pau Monné int (*set_lvt_triggermode)(u_int, u_int, enum intr_trigger); 256ef409edeSRoger Pau Monné }; 257ef409edeSRoger Pau Monné 258ef409edeSRoger Pau Monné extern struct apic_ops apic_ops; 259ef409edeSRoger Pau Monné 260ef409edeSRoger Pau Monné static inline void 261ef409edeSRoger Pau Monné lapic_create(u_int apic_id, int boot_cpu) 262ef409edeSRoger Pau Monné { 263ef409edeSRoger Pau Monné 264ef409edeSRoger Pau Monné apic_ops.create(apic_id, boot_cpu); 265ef409edeSRoger Pau Monné } 266ef409edeSRoger Pau Monné 267ef409edeSRoger Pau Monné static inline void 268ef409edeSRoger Pau Monné lapic_init(vm_paddr_t addr) 269ef409edeSRoger Pau Monné { 270ef409edeSRoger Pau Monné 271ef409edeSRoger Pau Monné apic_ops.init(addr); 272ef409edeSRoger Pau Monné } 273ef409edeSRoger Pau Monné 274ef409edeSRoger Pau Monné static inline void 2754c918926SKonstantin Belousov lapic_xapic_mode(void) 2764c918926SKonstantin Belousov { 2774c918926SKonstantin Belousov 2784c918926SKonstantin Belousov apic_ops.xapic_mode(); 2794c918926SKonstantin Belousov } 2804c918926SKonstantin Belousov 28136596c2aSKonstantin Belousov static inline bool 28236596c2aSKonstantin Belousov lapic_is_x2apic(void) 28336596c2aSKonstantin Belousov { 28436596c2aSKonstantin Belousov 28536596c2aSKonstantin Belousov return (apic_ops.is_x2apic()); 28636596c2aSKonstantin Belousov } 28736596c2aSKonstantin Belousov 2884c918926SKonstantin Belousov static inline void 289ef409edeSRoger Pau Monné lapic_setup(int boot) 290ef409edeSRoger Pau Monné { 291ef409edeSRoger Pau Monné 292ef409edeSRoger Pau Monné apic_ops.setup(boot); 293ef409edeSRoger Pau Monné } 294ef409edeSRoger Pau Monné 295ef409edeSRoger Pau Monné static inline void 296ef409edeSRoger Pau Monné lapic_dump(const char *str) 297ef409edeSRoger Pau Monné { 298ef409edeSRoger Pau Monné 299ef409edeSRoger Pau Monné apic_ops.dump(str); 300ef409edeSRoger Pau Monné } 301ef409edeSRoger Pau Monné 302ef409edeSRoger Pau Monné static inline void 303ef409edeSRoger Pau Monné lapic_disable(void) 304ef409edeSRoger Pau Monné { 305ef409edeSRoger Pau Monné 306ef409edeSRoger Pau Monné apic_ops.disable(); 307ef409edeSRoger Pau Monné } 308ef409edeSRoger Pau Monné 309ef409edeSRoger Pau Monné static inline void 310978f3da1SAndriy Gapon lapic_eoi(void) 311ef409edeSRoger Pau Monné { 312ef409edeSRoger Pau Monné 313978f3da1SAndriy Gapon apic_ops.eoi(); 314ef409edeSRoger Pau Monné } 315ef409edeSRoger Pau Monné 316ef409edeSRoger Pau Monné static inline int 317ef409edeSRoger Pau Monné lapic_id(void) 318ef409edeSRoger Pau Monné { 319ef409edeSRoger Pau Monné 320ef409edeSRoger Pau Monné return (apic_ops.id()); 321ef409edeSRoger Pau Monné } 322ef409edeSRoger Pau Monné 323ef409edeSRoger Pau Monné static inline int 324ef409edeSRoger Pau Monné lapic_intr_pending(u_int vector) 325ef409edeSRoger Pau Monné { 326ef409edeSRoger Pau Monné 327ef409edeSRoger Pau Monné return (apic_ops.intr_pending(vector)); 328ef409edeSRoger Pau Monné } 329ef409edeSRoger Pau Monné 330ef409edeSRoger Pau Monné /* XXX: UNUSED */ 331ef409edeSRoger Pau Monné static inline void 332ef409edeSRoger Pau Monné lapic_set_logical_id(u_int apic_id, u_int cluster, u_int cluster_id) 333ef409edeSRoger Pau Monné { 334ef409edeSRoger Pau Monné 335ef409edeSRoger Pau Monné apic_ops.set_logical_id(apic_id, cluster, cluster_id); 336ef409edeSRoger Pau Monné } 337ef409edeSRoger Pau Monné 338ef409edeSRoger Pau Monné static inline u_int 339ef409edeSRoger Pau Monné apic_cpuid(u_int apic_id) 340ef409edeSRoger Pau Monné { 341ef409edeSRoger Pau Monné 342ef409edeSRoger Pau Monné return (apic_ops.cpuid(apic_id)); 343ef409edeSRoger Pau Monné } 344ef409edeSRoger Pau Monné 345ef409edeSRoger Pau Monné static inline u_int 346ef409edeSRoger Pau Monné apic_alloc_vector(u_int apic_id, u_int irq) 347ef409edeSRoger Pau Monné { 348ef409edeSRoger Pau Monné 349ef409edeSRoger Pau Monné return (apic_ops.alloc_vector(apic_id, irq)); 350ef409edeSRoger Pau Monné } 351ef409edeSRoger Pau Monné 352ef409edeSRoger Pau Monné static inline u_int 353ef409edeSRoger Pau Monné apic_alloc_vectors(u_int apic_id, u_int *irqs, u_int count, u_int align) 354ef409edeSRoger Pau Monné { 355ef409edeSRoger Pau Monné 356ef409edeSRoger Pau Monné return (apic_ops.alloc_vectors(apic_id, irqs, count, align)); 357ef409edeSRoger Pau Monné } 358ef409edeSRoger Pau Monné 359ef409edeSRoger Pau Monné static inline void 360ef409edeSRoger Pau Monné apic_enable_vector(u_int apic_id, u_int vector) 361ef409edeSRoger Pau Monné { 362ef409edeSRoger Pau Monné 363ef409edeSRoger Pau Monné apic_ops.enable_vector(apic_id, vector); 364ef409edeSRoger Pau Monné } 365ef409edeSRoger Pau Monné 366ef409edeSRoger Pau Monné static inline void 367ef409edeSRoger Pau Monné apic_disable_vector(u_int apic_id, u_int vector) 368ef409edeSRoger Pau Monné { 369ef409edeSRoger Pau Monné 370ef409edeSRoger Pau Monné apic_ops.disable_vector(apic_id, vector); 371ef409edeSRoger Pau Monné } 372ef409edeSRoger Pau Monné 373ef409edeSRoger Pau Monné static inline void 374ef409edeSRoger Pau Monné apic_free_vector(u_int apic_id, u_int vector, u_int irq) 375ef409edeSRoger Pau Monné { 376ef409edeSRoger Pau Monné 377ef409edeSRoger Pau Monné apic_ops.free_vector(apic_id, vector, irq); 378ef409edeSRoger Pau Monné } 379ef409edeSRoger Pau Monné 380ef409edeSRoger Pau Monné static inline int 381ef409edeSRoger Pau Monné lapic_enable_pmc(void) 382ef409edeSRoger Pau Monné { 383ef409edeSRoger Pau Monné 384ef409edeSRoger Pau Monné return (apic_ops.enable_pmc()); 385ef409edeSRoger Pau Monné } 386ef409edeSRoger Pau Monné 387ef409edeSRoger Pau Monné static inline void 388ef409edeSRoger Pau Monné lapic_disable_pmc(void) 389ef409edeSRoger Pau Monné { 390ef409edeSRoger Pau Monné 391ef409edeSRoger Pau Monné apic_ops.disable_pmc(); 392ef409edeSRoger Pau Monné } 393ef409edeSRoger Pau Monné 394ef409edeSRoger Pau Monné static inline void 395ef409edeSRoger Pau Monné lapic_reenable_pmc(void) 396ef409edeSRoger Pau Monné { 397ef409edeSRoger Pau Monné 398ef409edeSRoger Pau Monné apic_ops.reenable_pmc(); 399ef409edeSRoger Pau Monné } 400ef409edeSRoger Pau Monné 401ef409edeSRoger Pau Monné static inline void 402ef409edeSRoger Pau Monné lapic_enable_cmc(void) 403ef409edeSRoger Pau Monné { 404ef409edeSRoger Pau Monné 405ef409edeSRoger Pau Monné apic_ops.enable_cmc(); 406ef409edeSRoger Pau Monné } 407ef409edeSRoger Pau Monné 408bc1e6499SAndriy Gapon static inline int 409bc1e6499SAndriy Gapon lapic_enable_mca_elvt(void) 410bc1e6499SAndriy Gapon { 411bc1e6499SAndriy Gapon 412bc1e6499SAndriy Gapon return (apic_ops.enable_mca_elvt()); 413bc1e6499SAndriy Gapon } 414bc1e6499SAndriy Gapon 415ef409edeSRoger Pau Monné static inline void 416ef409edeSRoger Pau Monné lapic_ipi_raw(register_t icrlo, u_int dest) 417ef409edeSRoger Pau Monné { 418ef409edeSRoger Pau Monné 419ef409edeSRoger Pau Monné apic_ops.ipi_raw(icrlo, dest); 420ef409edeSRoger Pau Monné } 421ef409edeSRoger Pau Monné 422ef409edeSRoger Pau Monné static inline void 423ef409edeSRoger Pau Monné lapic_ipi_vectored(u_int vector, int dest) 424ef409edeSRoger Pau Monné { 425ef409edeSRoger Pau Monné 426ef409edeSRoger Pau Monné apic_ops.ipi_vectored(vector, dest); 427ef409edeSRoger Pau Monné } 428ef409edeSRoger Pau Monné 429ef409edeSRoger Pau Monné static inline int 430ef409edeSRoger Pau Monné lapic_ipi_wait(int delay) 431ef409edeSRoger Pau Monné { 432ef409edeSRoger Pau Monné 433ef409edeSRoger Pau Monné return (apic_ops.ipi_wait(delay)); 434ef409edeSRoger Pau Monné } 435ef409edeSRoger Pau Monné 436ef409edeSRoger Pau Monné static inline int 4378958d18cSNeel Natu lapic_ipi_alloc(inthand_t *ipifunc) 4388958d18cSNeel Natu { 4398958d18cSNeel Natu 4408958d18cSNeel Natu return (apic_ops.ipi_alloc(ipifunc)); 4418958d18cSNeel Natu } 4428958d18cSNeel Natu 4438958d18cSNeel Natu static inline void 4448958d18cSNeel Natu lapic_ipi_free(int vector) 4458958d18cSNeel Natu { 4468958d18cSNeel Natu 4478958d18cSNeel Natu return (apic_ops.ipi_free(vector)); 4488958d18cSNeel Natu } 4498958d18cSNeel Natu 4508958d18cSNeel Natu static inline int 451ef409edeSRoger Pau Monné lapic_set_lvt_mask(u_int apic_id, u_int lvt, u_char masked) 452ef409edeSRoger Pau Monné { 453ef409edeSRoger Pau Monné 454ef409edeSRoger Pau Monné return (apic_ops.set_lvt_mask(apic_id, lvt, masked)); 455ef409edeSRoger Pau Monné } 456ef409edeSRoger Pau Monné 457ef409edeSRoger Pau Monné static inline int 458ef409edeSRoger Pau Monné lapic_set_lvt_mode(u_int apic_id, u_int lvt, u_int32_t mode) 459ef409edeSRoger Pau Monné { 460ef409edeSRoger Pau Monné 461ef409edeSRoger Pau Monné return (apic_ops.set_lvt_mode(apic_id, lvt, mode)); 462ef409edeSRoger Pau Monné } 463ef409edeSRoger Pau Monné 464ef409edeSRoger Pau Monné static inline int 465ef409edeSRoger Pau Monné lapic_set_lvt_polarity(u_int apic_id, u_int lvt, enum intr_polarity pol) 466ef409edeSRoger Pau Monné { 467ef409edeSRoger Pau Monné 468ef409edeSRoger Pau Monné return (apic_ops.set_lvt_polarity(apic_id, lvt, pol)); 469ef409edeSRoger Pau Monné } 470ef409edeSRoger Pau Monné 471ef409edeSRoger Pau Monné static inline int 472ef409edeSRoger Pau Monné lapic_set_lvt_triggermode(u_int apic_id, u_int lvt, enum intr_trigger trigger) 473ef409edeSRoger Pau Monné { 474ef409edeSRoger Pau Monné 475ef409edeSRoger Pau Monné return (apic_ops.set_lvt_triggermode(apic_id, lvt, trigger)); 476ef409edeSRoger Pau Monné } 477ef409edeSRoger Pau Monné 478e07ef9b0SJohn Baldwin void lapic_handle_cmc(void); 479e07ef9b0SJohn Baldwin void lapic_handle_error(void); 480e07ef9b0SJohn Baldwin void lapic_handle_intr(int vector, struct trapframe *frame); 481e07ef9b0SJohn Baldwin void lapic_handle_timer(struct trapframe *frame); 482e07ef9b0SJohn Baldwin 4833fd0053aSKonstantin Belousov int ioapic_get_rid(u_int apic_id, uint16_t *ridp); 4843fd0053aSKonstantin Belousov 4854c918926SKonstantin Belousov extern int x2apic_mode; 4862d4c4c8dSKonstantin Belousov extern int lapic_eoi_suppression; 4874c918926SKonstantin Belousov 4884c918926SKonstantin Belousov #ifdef _SYS_SYSCTL_H_ 4894c918926SKonstantin Belousov SYSCTL_DECL(_hw_apic); 4904c918926SKonstantin Belousov #endif 4914c918926SKonstantin Belousov 492e07ef9b0SJohn Baldwin #endif /* !LOCORE */ 493e07ef9b0SJohn Baldwin #endif /* _X86_APICVAR_H_ */ 494