xref: /freebsd/sys/powerpc/pseries/xics.c (revision f0393bbf34b66a172fcd83815610dbabbbf2d6d7)
17a8d25c0SNathan Whitehorn /*-
271e3c308SPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
371e3c308SPedro F. Giffuni  *
47a8d25c0SNathan Whitehorn  * Copyright 2011 Nathan Whitehorn
57a8d25c0SNathan Whitehorn  *
67a8d25c0SNathan Whitehorn  * Redistribution and use in source and binary forms, with or without
77a8d25c0SNathan Whitehorn  * modification, are permitted provided that the following conditions
87a8d25c0SNathan Whitehorn  * are met:
97a8d25c0SNathan Whitehorn  * 1. Redistributions of source code must retain the above copyright
107a8d25c0SNathan Whitehorn  *    notice, this list of conditions and the following disclaimer.
117a8d25c0SNathan Whitehorn  * 2. Redistributions in binary form must reproduce the above copyright
127a8d25c0SNathan Whitehorn  *    notice, this list of conditions and the following disclaimer in the
137a8d25c0SNathan Whitehorn  *    documentation and/or other materials provided with the distribution.
147a8d25c0SNathan Whitehorn  *
157a8d25c0SNathan Whitehorn  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
167a8d25c0SNathan Whitehorn  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
177a8d25c0SNathan Whitehorn  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
187a8d25c0SNathan Whitehorn  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
197a8d25c0SNathan Whitehorn  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
207a8d25c0SNathan Whitehorn  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
217a8d25c0SNathan Whitehorn  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
227a8d25c0SNathan Whitehorn  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
237a8d25c0SNathan Whitehorn  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
247a8d25c0SNathan Whitehorn  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
257a8d25c0SNathan Whitehorn  * SUCH DAMAGE.
267a8d25c0SNathan Whitehorn  */
277a8d25c0SNathan Whitehorn 
287a8d25c0SNathan Whitehorn #include <sys/cdefs.h>
297a8d25c0SNathan Whitehorn __FBSDID("$FreeBSD$");
307a8d25c0SNathan Whitehorn 
318fc8068eSWojciech Macek #include "opt_platform.h"
328fc8068eSWojciech Macek 
337a8d25c0SNathan Whitehorn #include <sys/param.h>
347a8d25c0SNathan Whitehorn #include <sys/systm.h>
357a8d25c0SNathan Whitehorn #include <sys/module.h>
367a8d25c0SNathan Whitehorn #include <sys/bus.h>
377a8d25c0SNathan Whitehorn #include <sys/conf.h>
387a8d25c0SNathan Whitehorn #include <sys/kernel.h>
397a8d25c0SNathan Whitehorn #include <sys/malloc.h>
407a8d25c0SNathan Whitehorn #include <sys/smp.h>
417a8d25c0SNathan Whitehorn 
427a8d25c0SNathan Whitehorn #include <vm/vm.h>
437a8d25c0SNathan Whitehorn #include <vm/pmap.h>
447a8d25c0SNathan Whitehorn 
457a8d25c0SNathan Whitehorn #include <machine/bus.h>
467a8d25c0SNathan Whitehorn #include <machine/intr_machdep.h>
477a8d25c0SNathan Whitehorn #include <machine/md_var.h>
487a8d25c0SNathan Whitehorn #include <machine/rtas.h>
497a8d25c0SNathan Whitehorn 
507a8d25c0SNathan Whitehorn #include <dev/ofw/ofw_bus.h>
517a8d25c0SNathan Whitehorn #include <dev/ofw/ofw_bus_subr.h>
527a8d25c0SNathan Whitehorn 
538fc8068eSWojciech Macek #ifdef POWERNV
548fc8068eSWojciech Macek #include <powerpc/powernv/opal.h>
558fc8068eSWojciech Macek #endif
568fc8068eSWojciech Macek 
577a8d25c0SNathan Whitehorn #include "phyp-hvcall.h"
587a8d25c0SNathan Whitehorn #include "pic_if.h"
597a8d25c0SNathan Whitehorn 
607a8d25c0SNathan Whitehorn #define XICP_PRIORITY	5	/* Random non-zero number */
617a8d25c0SNathan Whitehorn #define XICP_IPI	2
627a8d25c0SNathan Whitehorn #define MAX_XICP_IRQS	(1<<24)	/* 24-bit XIRR field */
637a8d25c0SNathan Whitehorn 
647a8d25c0SNathan Whitehorn static int	xicp_probe(device_t);
657a8d25c0SNathan Whitehorn static int	xicp_attach(device_t);
667a8d25c0SNathan Whitehorn static int	xics_probe(device_t);
677a8d25c0SNathan Whitehorn static int	xics_attach(device_t);
687a8d25c0SNathan Whitehorn 
697a8d25c0SNathan Whitehorn static void	xicp_bind(device_t dev, u_int irq, cpuset_t cpumask);
707a8d25c0SNathan Whitehorn static void	xicp_dispatch(device_t, struct trapframe *);
717a8d25c0SNathan Whitehorn static void	xicp_enable(device_t, u_int, u_int);
727a8d25c0SNathan Whitehorn static void	xicp_eoi(device_t, u_int);
737a8d25c0SNathan Whitehorn static void	xicp_ipi(device_t, u_int);
747a8d25c0SNathan Whitehorn static void	xicp_mask(device_t, u_int);
757a8d25c0SNathan Whitehorn static void	xicp_unmask(device_t, u_int);
767a8d25c0SNathan Whitehorn 
777a8d25c0SNathan Whitehorn static device_method_t  xicp_methods[] = {
787a8d25c0SNathan Whitehorn 	/* Device interface */
797a8d25c0SNathan Whitehorn 	DEVMETHOD(device_probe,		xicp_probe),
807a8d25c0SNathan Whitehorn 	DEVMETHOD(device_attach,	xicp_attach),
817a8d25c0SNathan Whitehorn 
827a8d25c0SNathan Whitehorn 	/* PIC interface */
837a8d25c0SNathan Whitehorn 	DEVMETHOD(pic_bind,		xicp_bind),
847a8d25c0SNathan Whitehorn 	DEVMETHOD(pic_dispatch,		xicp_dispatch),
857a8d25c0SNathan Whitehorn 	DEVMETHOD(pic_enable,		xicp_enable),
867a8d25c0SNathan Whitehorn 	DEVMETHOD(pic_eoi,		xicp_eoi),
877a8d25c0SNathan Whitehorn 	DEVMETHOD(pic_ipi,		xicp_ipi),
887a8d25c0SNathan Whitehorn 	DEVMETHOD(pic_mask,		xicp_mask),
897a8d25c0SNathan Whitehorn 	DEVMETHOD(pic_unmask,		xicp_unmask),
907a8d25c0SNathan Whitehorn 
918fc8068eSWojciech Macek 	DEVMETHOD_END
927a8d25c0SNathan Whitehorn };
937a8d25c0SNathan Whitehorn 
947a8d25c0SNathan Whitehorn static device_method_t  xics_methods[] = {
957a8d25c0SNathan Whitehorn 	/* Device interface */
967a8d25c0SNathan Whitehorn 	DEVMETHOD(device_probe,		xics_probe),
977a8d25c0SNathan Whitehorn 	DEVMETHOD(device_attach,	xics_attach),
987a8d25c0SNathan Whitehorn 
998fc8068eSWojciech Macek 	DEVMETHOD_END
1007a8d25c0SNathan Whitehorn };
1017a8d25c0SNathan Whitehorn 
1027a8d25c0SNathan Whitehorn struct xicp_softc {
1037a8d25c0SNathan Whitehorn 	struct mtx sc_mtx;
1048fc8068eSWojciech Macek 	struct resource *mem[MAXCPU];
1058fc8068eSWojciech Macek 
1068fc8068eSWojciech Macek 	int cpu_range[2];
1077a8d25c0SNathan Whitehorn 
1087a8d25c0SNathan Whitehorn 	int ibm_int_on;
1097a8d25c0SNathan Whitehorn 	int ibm_int_off;
1107a8d25c0SNathan Whitehorn 	int ibm_get_xive;
1117a8d25c0SNathan Whitehorn 	int ibm_set_xive;
1127a8d25c0SNathan Whitehorn 
1137a8d25c0SNathan Whitehorn 	/* XXX: inefficient -- hash table? tree? */
1147a8d25c0SNathan Whitehorn 	struct {
1157a8d25c0SNathan Whitehorn 		int irq;
1167a8d25c0SNathan Whitehorn 		int vector;
1178fc8068eSWojciech Macek 		int cpu;
1187a8d25c0SNathan Whitehorn 	} intvecs[256];
1197a8d25c0SNathan Whitehorn 	int nintvecs;
1207a8d25c0SNathan Whitehorn };
1217a8d25c0SNathan Whitehorn 
1227a8d25c0SNathan Whitehorn static driver_t xicp_driver = {
1237a8d25c0SNathan Whitehorn 	"xicp",
1247a8d25c0SNathan Whitehorn 	xicp_methods,
1257a8d25c0SNathan Whitehorn 	sizeof(struct xicp_softc)
1267a8d25c0SNathan Whitehorn };
1277a8d25c0SNathan Whitehorn 
1287a8d25c0SNathan Whitehorn static driver_t xics_driver = {
1297a8d25c0SNathan Whitehorn 	"xics",
1307a8d25c0SNathan Whitehorn 	xics_methods,
1317a8d25c0SNathan Whitehorn 	0
1327a8d25c0SNathan Whitehorn };
1337a8d25c0SNathan Whitehorn 
1347a8d25c0SNathan Whitehorn static devclass_t xicp_devclass;
1357a8d25c0SNathan Whitehorn static devclass_t xics_devclass;
1367a8d25c0SNathan Whitehorn 
13765d08437SNathan Whitehorn EARLY_DRIVER_MODULE(xicp, ofwbus, xicp_driver, xicp_devclass, 0, 0,
1387a8d25c0SNathan Whitehorn     BUS_PASS_INTERRUPT-1);
13965d08437SNathan Whitehorn EARLY_DRIVER_MODULE(xics, ofwbus, xics_driver, xics_devclass, 0, 0,
1407a8d25c0SNathan Whitehorn     BUS_PASS_INTERRUPT);
1417a8d25c0SNathan Whitehorn 
1428fc8068eSWojciech Macek #ifdef POWERNV
1438fc8068eSWojciech Macek static struct resource *
1448fc8068eSWojciech Macek xicp_mem_for_cpu(int cpu)
1458fc8068eSWojciech Macek {
1468fc8068eSWojciech Macek 	device_t dev;
1478fc8068eSWojciech Macek 	struct xicp_softc *sc;
1488fc8068eSWojciech Macek 	int i;
1498fc8068eSWojciech Macek 
1508fc8068eSWojciech Macek 	for (i = 0; (dev = devclass_get_device(xicp_devclass, i)) != NULL; i++){
1518fc8068eSWojciech Macek 		sc = device_get_softc(dev);
1528fc8068eSWojciech Macek 		if (cpu >= sc->cpu_range[0] && cpu < sc->cpu_range[1])
1538fc8068eSWojciech Macek 			return (sc->mem[cpu - sc->cpu_range[0]]);
1548fc8068eSWojciech Macek 	}
1558fc8068eSWojciech Macek 
1568fc8068eSWojciech Macek 	return (NULL);
1578fc8068eSWojciech Macek }
1588fc8068eSWojciech Macek #endif
1598fc8068eSWojciech Macek 
1607a8d25c0SNathan Whitehorn static int
1617a8d25c0SNathan Whitehorn xicp_probe(device_t dev)
1627a8d25c0SNathan Whitehorn {
1637a8d25c0SNathan Whitehorn 
1647a8d25c0SNathan Whitehorn 	if (!ofw_bus_is_compatible(dev, "ibm,ppc-xicp"))
1657a8d25c0SNathan Whitehorn 		return (ENXIO);
1667a8d25c0SNathan Whitehorn 
1678fc8068eSWojciech Macek 	device_set_desc(dev, "External Interrupt Presentation Controller");
1687a8d25c0SNathan Whitehorn 	return (BUS_PROBE_GENERIC);
1697a8d25c0SNathan Whitehorn }
1707a8d25c0SNathan Whitehorn 
1717a8d25c0SNathan Whitehorn static int
1727a8d25c0SNathan Whitehorn xics_probe(device_t dev)
1737a8d25c0SNathan Whitehorn {
1747a8d25c0SNathan Whitehorn 
1757a8d25c0SNathan Whitehorn 	if (!ofw_bus_is_compatible(dev, "ibm,ppc-xics"))
1767a8d25c0SNathan Whitehorn 		return (ENXIO);
1777a8d25c0SNathan Whitehorn 
1788fc8068eSWojciech Macek 	device_set_desc(dev, "External Interrupt Source Controller");
1797a8d25c0SNathan Whitehorn 	return (BUS_PROBE_GENERIC);
1807a8d25c0SNathan Whitehorn }
1817a8d25c0SNathan Whitehorn 
1827a8d25c0SNathan Whitehorn static int
1837a8d25c0SNathan Whitehorn xicp_attach(device_t dev)
1847a8d25c0SNathan Whitehorn {
1857a8d25c0SNathan Whitehorn 	struct xicp_softc *sc = device_get_softc(dev);
1867a8d25c0SNathan Whitehorn 	phandle_t phandle = ofw_bus_get_node(dev);
1877a8d25c0SNathan Whitehorn 
1888fc8068eSWojciech Macek 	if (rtas_exists()) {
1897a8d25c0SNathan Whitehorn 		sc->ibm_int_on = rtas_token_lookup("ibm,int-on");
1907a8d25c0SNathan Whitehorn 		sc->ibm_int_off = rtas_token_lookup("ibm,int-off");
1917a8d25c0SNathan Whitehorn 		sc->ibm_set_xive = rtas_token_lookup("ibm,set-xive");
1927a8d25c0SNathan Whitehorn 		sc->ibm_get_xive = rtas_token_lookup("ibm,get-xive");
1938fc8068eSWojciech Macek #ifdef POWERNV
1948fc8068eSWojciech Macek 	} else if (opal_check() == 0) {
1958fc8068eSWojciech Macek 		/* No init needed */
1968fc8068eSWojciech Macek #endif
1978fc8068eSWojciech Macek 	} else {
1988fc8068eSWojciech Macek 		device_printf(dev, "Cannot attach without RTAS or OPAL\n");
1998fc8068eSWojciech Macek 		return (ENXIO);
2008fc8068eSWojciech Macek 	}
2018fc8068eSWojciech Macek 
2028fc8068eSWojciech Macek 	if (OF_hasprop(phandle, "ibm,interrupt-server-ranges")) {
2038fc8068eSWojciech Macek 		OF_getencprop(phandle, "ibm,interrupt-server-ranges",
2048fc8068eSWojciech Macek 		    sc->cpu_range, sizeof(sc->cpu_range));
2058fc8068eSWojciech Macek 		sc->cpu_range[1] += sc->cpu_range[0];
2068fc8068eSWojciech Macek 		device_printf(dev, "Handling CPUs %d-%d\n", sc->cpu_range[0],
2078fc8068eSWojciech Macek 		    sc->cpu_range[1]-1);
2088fc8068eSWojciech Macek 	} else {
2098fc8068eSWojciech Macek 		sc->cpu_range[0] = 0;
2108fc8068eSWojciech Macek 		sc->cpu_range[1] = mp_ncpus;
2118fc8068eSWojciech Macek 	}
2128fc8068eSWojciech Macek 
2138fc8068eSWojciech Macek #ifdef POWERNV
2148fc8068eSWojciech Macek 	if (mfmsr() & PSL_HV) {
2158fc8068eSWojciech Macek 		int i;
2168fc8068eSWojciech Macek 
2178fc8068eSWojciech Macek 		for (i = 0; i < sc->cpu_range[1] - sc->cpu_range[0]; i++) {
2188fc8068eSWojciech Macek 			sc->mem[i] = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
2198fc8068eSWojciech Macek 			    &i, RF_ACTIVE);
2208fc8068eSWojciech Macek 			if (sc->mem[i] == NULL) {
2218fc8068eSWojciech Macek 				device_printf(dev, "Could not alloc mem "
2228fc8068eSWojciech Macek 				    "resource %d\n", i);
2238fc8068eSWojciech Macek 				return (ENXIO);
2248fc8068eSWojciech Macek 			}
2258fc8068eSWojciech Macek 
2268fc8068eSWojciech Macek 			/* Unmask interrupts on all cores */
2278fc8068eSWojciech Macek 			bus_write_1(sc->mem[i], 4, 0xff);
2288fc8068eSWojciech Macek 			bus_write_1(sc->mem[i], 12, 0xff);
2298fc8068eSWojciech Macek 		}
2308fc8068eSWojciech Macek 	}
2318fc8068eSWojciech Macek #endif
2328fc8068eSWojciech Macek 
2338fc8068eSWojciech Macek 	mtx_init(&sc->sc_mtx, "XICP", NULL, MTX_DEF);
2348fc8068eSWojciech Macek 	sc->nintvecs = 0;
2357a8d25c0SNathan Whitehorn 
23644d29d47SNathan Whitehorn 	powerpc_register_pic(dev, OF_xref_from_node(phandle), MAX_XICP_IRQS,
2377a8d25c0SNathan Whitehorn 	    1 /* Number of IPIs */, FALSE);
2387a8d25c0SNathan Whitehorn 	root_pic = dev;
2397a8d25c0SNathan Whitehorn 
2407a8d25c0SNathan Whitehorn 	return (0);
2417a8d25c0SNathan Whitehorn }
2427a8d25c0SNathan Whitehorn 
2437a8d25c0SNathan Whitehorn static int
2447a8d25c0SNathan Whitehorn xics_attach(device_t dev)
2457a8d25c0SNathan Whitehorn {
2467a8d25c0SNathan Whitehorn 	phandle_t phandle = ofw_bus_get_node(dev);
2477a8d25c0SNathan Whitehorn 
2487a8d25c0SNathan Whitehorn 	/* The XICP (root PIC) will handle all our interrupts */
24944d29d47SNathan Whitehorn 	powerpc_register_pic(root_pic, OF_xref_from_node(phandle),
25044d29d47SNathan Whitehorn 	    MAX_XICP_IRQS, 1 /* Number of IPIs */, FALSE);
2517a8d25c0SNathan Whitehorn 
2527a8d25c0SNathan Whitehorn 	return (0);
2537a8d25c0SNathan Whitehorn }
2547a8d25c0SNathan Whitehorn 
2557a8d25c0SNathan Whitehorn /*
2567a8d25c0SNathan Whitehorn  * PIC I/F methods.
2577a8d25c0SNathan Whitehorn  */
2587a8d25c0SNathan Whitehorn 
2597a8d25c0SNathan Whitehorn static void
2607a8d25c0SNathan Whitehorn xicp_bind(device_t dev, u_int irq, cpuset_t cpumask)
2617a8d25c0SNathan Whitehorn {
2627a8d25c0SNathan Whitehorn 	struct xicp_softc *sc = device_get_softc(dev);
2637a8d25c0SNathan Whitehorn 	cell_t status, cpu;
264a4c6f6e5SNathan Whitehorn 	int ncpus, i, error;
2657a8d25c0SNathan Whitehorn 
266*f0393bbfSWojciech Macek 	/* Ignore IPIs */
267*f0393bbfSWojciech Macek 	if (irq == MAX_XICP_IRQS)
268*f0393bbfSWojciech Macek 		return;
269*f0393bbfSWojciech Macek 
2707a8d25c0SNathan Whitehorn 	/*
2710174acd4SNathan Whitehorn 	 * This doesn't appear to actually support affinity groups, so pick a
2720174acd4SNathan Whitehorn 	 * random CPU.
2737a8d25c0SNathan Whitehorn 	 */
274a4c6f6e5SNathan Whitehorn 	ncpus = 0;
2757a8d25c0SNathan Whitehorn 	CPU_FOREACH(cpu)
2760174acd4SNathan Whitehorn 		if (CPU_ISSET(cpu, &cpumask)) ncpus++;
2770174acd4SNathan Whitehorn 
2780174acd4SNathan Whitehorn 	i = mftb() % ncpus;
2790174acd4SNathan Whitehorn 	ncpus = 0;
2800174acd4SNathan Whitehorn 	CPU_FOREACH(cpu) {
2810174acd4SNathan Whitehorn 		if (!CPU_ISSET(cpu, &cpumask))
2820174acd4SNathan Whitehorn 			continue;
2830174acd4SNathan Whitehorn 		if (ncpus == i)
2840174acd4SNathan Whitehorn 			break;
2850174acd4SNathan Whitehorn 		ncpus++;
2860174acd4SNathan Whitehorn 	}
2870174acd4SNathan Whitehorn 
288*f0393bbfSWojciech Macek 	cpu = pcpu_find(cpu)->pc_hwref;
289*f0393bbfSWojciech Macek 
2908fc8068eSWojciech Macek 	/* XXX: super inefficient */
2918fc8068eSWojciech Macek 	for (i = 0; i < sc->nintvecs; i++) {
2928fc8068eSWojciech Macek 		if (sc->intvecs[i].irq == irq) {
2938fc8068eSWojciech Macek 			sc->intvecs[i].cpu = cpu;
2948fc8068eSWojciech Macek 			break;
2958fc8068eSWojciech Macek 		}
2968fc8068eSWojciech Macek 	}
2978fc8068eSWojciech Macek 	KASSERT(i < sc->nintvecs, ("Binding non-configured interrupt"));
2987a8d25c0SNathan Whitehorn 
2998fc8068eSWojciech Macek 	if (rtas_exists())
300a4c6f6e5SNathan Whitehorn 		error = rtas_call_method(sc->ibm_set_xive, 3, 1, irq, cpu,
301a4c6f6e5SNathan Whitehorn 		    XICP_PRIORITY, &status);
3028fc8068eSWojciech Macek #ifdef POWERNV
3038fc8068eSWojciech Macek 	else
3048fc8068eSWojciech Macek 		error = opal_call(OPAL_SET_XIVE, irq, cpu << 2, XICP_PRIORITY);
3058fc8068eSWojciech Macek #endif
3068fc8068eSWojciech Macek 
307a4c6f6e5SNathan Whitehorn 	if (error < 0)
308a4c6f6e5SNathan Whitehorn 		panic("Cannot bind interrupt %d to CPU %d", irq, cpu);
3097a8d25c0SNathan Whitehorn }
3107a8d25c0SNathan Whitehorn 
3117a8d25c0SNathan Whitehorn static void
3127a8d25c0SNathan Whitehorn xicp_dispatch(device_t dev, struct trapframe *tf)
3137a8d25c0SNathan Whitehorn {
3147a8d25c0SNathan Whitehorn 	struct xicp_softc *sc;
3158fc8068eSWojciech Macek 	struct resource *regs = NULL;
3167a8d25c0SNathan Whitehorn 	uint64_t xirr, junk;
3177a8d25c0SNathan Whitehorn 	int i;
3187a8d25c0SNathan Whitehorn 
3198fc8068eSWojciech Macek #ifdef POWERNV
3208fc8068eSWojciech Macek 	if (mfmsr() & PSL_HV) {
321*f0393bbfSWojciech Macek 		regs = xicp_mem_for_cpu(PCPU_GET(hwref));
3228fc8068eSWojciech Macek 		KASSERT(regs != NULL,
323*f0393bbfSWojciech Macek 		    ("Can't find regs for CPU %ld", (uintptr_t)PCPU_GET(hwref)));
3248fc8068eSWojciech Macek 	}
3258fc8068eSWojciech Macek #endif
3268fc8068eSWojciech Macek 
3277a8d25c0SNathan Whitehorn 	sc = device_get_softc(dev);
3287a8d25c0SNathan Whitehorn 	for (;;) {
3297a8d25c0SNathan Whitehorn 		/* Return value in R4, use the PFT call */
3308fc8068eSWojciech Macek 		if (regs) {
3318fc8068eSWojciech Macek 			xirr = bus_read_4(regs, 4);
3328fc8068eSWojciech Macek 		} else {
3338fc8068eSWojciech Macek 			/* Return value in R4, use the PFT call */
3347a8d25c0SNathan Whitehorn 			phyp_pft_hcall(H_XIRR, 0, 0, 0, 0, &xirr, &junk, &junk);
3358fc8068eSWojciech Macek 		}
3367a8d25c0SNathan Whitehorn 		xirr &= 0x00ffffff;
3377a8d25c0SNathan Whitehorn 
3387a8d25c0SNathan Whitehorn 		if (xirr == 0) { /* No more pending interrupts? */
3398fc8068eSWojciech Macek 			if (regs)
3408fc8068eSWojciech Macek 				bus_write_1(regs, 4, 0xff);
3418fc8068eSWojciech Macek 			else
3427a8d25c0SNathan Whitehorn 				phyp_hcall(H_CPPR, (uint64_t)0xff);
3437a8d25c0SNathan Whitehorn 			break;
3447a8d25c0SNathan Whitehorn 		}
3457a8d25c0SNathan Whitehorn 		if (xirr == XICP_IPI) {		/* Magic number for IPIs */
3467a8d25c0SNathan Whitehorn 			xirr = MAX_XICP_IRQS;	/* Map to FreeBSD magic */
3478fc8068eSWojciech Macek 
3488fc8068eSWojciech Macek 			/* Clear IPI */
3498fc8068eSWojciech Macek 			if (regs)
3508fc8068eSWojciech Macek 				bus_write_1(regs, 12, 0xff);
3518fc8068eSWojciech Macek 			else
352*f0393bbfSWojciech Macek 				phyp_hcall(H_IPI, (uint64_t)(PCPU_GET(hwref)),
3538fc8068eSWojciech Macek 				    0xff);
3547a8d25c0SNathan Whitehorn 		}
3557a8d25c0SNathan Whitehorn 
3567a8d25c0SNathan Whitehorn 		/* XXX: super inefficient */
3577a8d25c0SNathan Whitehorn 		for (i = 0; i < sc->nintvecs; i++) {
3587a8d25c0SNathan Whitehorn 			if (sc->intvecs[i].irq == xirr)
3597a8d25c0SNathan Whitehorn 				break;
3607a8d25c0SNathan Whitehorn 		}
3617a8d25c0SNathan Whitehorn 
3627a8d25c0SNathan Whitehorn 		KASSERT(i < sc->nintvecs, ("Unmapped XIRR"));
3637a8d25c0SNathan Whitehorn 		powerpc_dispatch_intr(sc->intvecs[i].vector, tf);
3647a8d25c0SNathan Whitehorn 	}
3657a8d25c0SNathan Whitehorn }
3667a8d25c0SNathan Whitehorn 
3677a8d25c0SNathan Whitehorn static void
3687a8d25c0SNathan Whitehorn xicp_enable(device_t dev, u_int irq, u_int vector)
3697a8d25c0SNathan Whitehorn {
3707a8d25c0SNathan Whitehorn 	struct xicp_softc *sc;
3717a8d25c0SNathan Whitehorn 	cell_t status, cpu;
3727a8d25c0SNathan Whitehorn 
3737a8d25c0SNathan Whitehorn 	sc = device_get_softc(dev);
3747a8d25c0SNathan Whitehorn 
37533495e5dSPedro F. Giffuni 	KASSERT(sc->nintvecs + 1 < nitems(sc->intvecs),
3767a8d25c0SNathan Whitehorn 		("Too many XICP interrupts"));
3777a8d25c0SNathan Whitehorn 
3788fc8068eSWojciech Macek 	/* Bind to this CPU to start: distrib. ID is last entry in gserver# */
379*f0393bbfSWojciech Macek 	cpu = PCPU_GET(hwref);
3808fc8068eSWojciech Macek 
3817a8d25c0SNathan Whitehorn 	mtx_lock(&sc->sc_mtx);
3827a8d25c0SNathan Whitehorn 	sc->intvecs[sc->nintvecs].irq = irq;
3837a8d25c0SNathan Whitehorn 	sc->intvecs[sc->nintvecs].vector = vector;
3848fc8068eSWojciech Macek 	sc->intvecs[sc->nintvecs].cpu = cpu;
3857a8d25c0SNathan Whitehorn 	mb();
3867a8d25c0SNathan Whitehorn 	sc->nintvecs++;
3877a8d25c0SNathan Whitehorn 	mtx_unlock(&sc->sc_mtx);
3887a8d25c0SNathan Whitehorn 
3897a8d25c0SNathan Whitehorn 	/* IPIs are also enabled */
3907a8d25c0SNathan Whitehorn 	if (irq == MAX_XICP_IRQS)
3917a8d25c0SNathan Whitehorn 		return;
3927a8d25c0SNathan Whitehorn 
3938fc8068eSWojciech Macek 	if (rtas_exists()) {
3948fc8068eSWojciech Macek 		rtas_call_method(sc->ibm_set_xive, 3, 1, irq, cpu,
3958fc8068eSWojciech Macek 		    XICP_PRIORITY, &status);
3967a8d25c0SNathan Whitehorn 		xicp_unmask(dev, irq);
3978fc8068eSWojciech Macek #ifdef POWERNV
3988fc8068eSWojciech Macek 	} else {
3998fc8068eSWojciech Macek 		status = opal_call(OPAL_SET_XIVE, irq, cpu << 2, XICP_PRIORITY);
4008fc8068eSWojciech Macek 		/* Unmask implicit for OPAL */
4018fc8068eSWojciech Macek 
4028fc8068eSWojciech Macek 		if (status != 0)
4038fc8068eSWojciech Macek 			panic("OPAL_SET_XIVE IRQ %d -> cpu %d failed: %d", irq,
4048fc8068eSWojciech Macek 			    cpu, status);
4058fc8068eSWojciech Macek #endif
4068fc8068eSWojciech Macek 	}
4077a8d25c0SNathan Whitehorn }
4087a8d25c0SNathan Whitehorn 
4097a8d25c0SNathan Whitehorn static void
4107a8d25c0SNathan Whitehorn xicp_eoi(device_t dev, u_int irq)
4117a8d25c0SNathan Whitehorn {
4127a8d25c0SNathan Whitehorn 	uint64_t xirr;
4137a8d25c0SNathan Whitehorn 
4147a8d25c0SNathan Whitehorn 	if (irq == MAX_XICP_IRQS) /* Remap IPI interrupt to internal value */
4157a8d25c0SNathan Whitehorn 		irq = XICP_IPI;
4167a8d25c0SNathan Whitehorn 	xirr = irq | (XICP_PRIORITY << 24);
4177a8d25c0SNathan Whitehorn 
4188fc8068eSWojciech Macek #ifdef POWERNV
4198fc8068eSWojciech Macek 	if (mfmsr() & PSL_HV)
420*f0393bbfSWojciech Macek 		bus_write_4(xicp_mem_for_cpu(PCPU_GET(hwref)), 4, xirr);
4218fc8068eSWojciech Macek 	else
4228fc8068eSWojciech Macek #endif
4237a8d25c0SNathan Whitehorn 		phyp_hcall(H_EOI, xirr);
4247a8d25c0SNathan Whitehorn }
4257a8d25c0SNathan Whitehorn 
4267a8d25c0SNathan Whitehorn static void
4277a8d25c0SNathan Whitehorn xicp_ipi(device_t dev, u_int cpu)
4287a8d25c0SNathan Whitehorn {
4297a8d25c0SNathan Whitehorn 
4308fc8068eSWojciech Macek #ifdef POWERNV
431*f0393bbfSWojciech Macek 	cpu = pcpu_find(cpu)->pc_hwref;
432*f0393bbfSWojciech Macek 
4338fc8068eSWojciech Macek 	if (mfmsr() & PSL_HV)
4348fc8068eSWojciech Macek 		bus_write_1(xicp_mem_for_cpu(cpu), 12, XICP_PRIORITY);
4358fc8068eSWojciech Macek 	else
4368fc8068eSWojciech Macek #endif
4377a8d25c0SNathan Whitehorn 		phyp_hcall(H_IPI, (uint64_t)cpu, XICP_PRIORITY);
4387a8d25c0SNathan Whitehorn }
4397a8d25c0SNathan Whitehorn 
4407a8d25c0SNathan Whitehorn static void
4417a8d25c0SNathan Whitehorn xicp_mask(device_t dev, u_int irq)
4427a8d25c0SNathan Whitehorn {
4437a8d25c0SNathan Whitehorn 	struct xicp_softc *sc = device_get_softc(dev);
4447a8d25c0SNathan Whitehorn 	cell_t status;
4457a8d25c0SNathan Whitehorn 
4467a8d25c0SNathan Whitehorn 	if (irq == MAX_XICP_IRQS)
4477a8d25c0SNathan Whitehorn 		return;
4487a8d25c0SNathan Whitehorn 
4498fc8068eSWojciech Macek 	if (rtas_exists()) {
4507a8d25c0SNathan Whitehorn 		rtas_call_method(sc->ibm_int_off, 1, 1, irq, &status);
4518fc8068eSWojciech Macek #ifdef POWERNV
4528fc8068eSWojciech Macek 	} else {
4538fc8068eSWojciech Macek 		int i;
4548fc8068eSWojciech Macek 
4558fc8068eSWojciech Macek 		for (i = 0; i < sc->nintvecs; i++) {
4568fc8068eSWojciech Macek 			if (sc->intvecs[i].irq == irq) {
4578fc8068eSWojciech Macek 				break;
4588fc8068eSWojciech Macek 			}
4598fc8068eSWojciech Macek 		}
4608fc8068eSWojciech Macek 		KASSERT(i < sc->nintvecs, ("Masking unconfigured interrupt"));
4618fc8068eSWojciech Macek 		opal_call(OPAL_SET_XIVE, irq, sc->intvecs[i].cpu << 2, 0xff);
4628fc8068eSWojciech Macek #endif
4638fc8068eSWojciech Macek 	}
4647a8d25c0SNathan Whitehorn }
4657a8d25c0SNathan Whitehorn 
4667a8d25c0SNathan Whitehorn static void
4677a8d25c0SNathan Whitehorn xicp_unmask(device_t dev, u_int irq)
4687a8d25c0SNathan Whitehorn {
4697a8d25c0SNathan Whitehorn 	struct xicp_softc *sc = device_get_softc(dev);
4707a8d25c0SNathan Whitehorn 	cell_t status;
4717a8d25c0SNathan Whitehorn 
4727a8d25c0SNathan Whitehorn 	if (irq == MAX_XICP_IRQS)
4737a8d25c0SNathan Whitehorn 		return;
4747a8d25c0SNathan Whitehorn 
4758fc8068eSWojciech Macek 	if (rtas_exists()) {
4767a8d25c0SNathan Whitehorn 		rtas_call_method(sc->ibm_int_on, 1, 1, irq, &status);
4778fc8068eSWojciech Macek #ifdef POWERNV
4788fc8068eSWojciech Macek 	} else {
4798fc8068eSWojciech Macek 		int i;
4808fc8068eSWojciech Macek 
4818fc8068eSWojciech Macek 		for (i = 0; i < sc->nintvecs; i++) {
4828fc8068eSWojciech Macek 			if (sc->intvecs[i].irq == irq) {
4838fc8068eSWojciech Macek 				break;
4848fc8068eSWojciech Macek 			}
4858fc8068eSWojciech Macek 		}
4868fc8068eSWojciech Macek 		KASSERT(i < sc->nintvecs, ("Unmasking unconfigured interrupt"));
4878fc8068eSWojciech Macek 		opal_call(OPAL_SET_XIVE, irq, sc->intvecs[i].cpu << 2,
4888fc8068eSWojciech Macek 		    XICP_PRIORITY);
4898fc8068eSWojciech Macek #endif
4908fc8068eSWojciech Macek 	}
4917a8d25c0SNathan Whitehorn }
4927a8d25c0SNathan Whitehorn 
493