17a8d25c0SNathan Whitehorn /*- 271e3c308SPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 371e3c308SPedro F. Giffuni * 47a8d25c0SNathan Whitehorn * Copyright 2011 Nathan Whitehorn 57a8d25c0SNathan Whitehorn * 67a8d25c0SNathan Whitehorn * Redistribution and use in source and binary forms, with or without 77a8d25c0SNathan Whitehorn * modification, are permitted provided that the following conditions 87a8d25c0SNathan Whitehorn * are met: 97a8d25c0SNathan Whitehorn * 1. Redistributions of source code must retain the above copyright 107a8d25c0SNathan Whitehorn * notice, this list of conditions and the following disclaimer. 117a8d25c0SNathan Whitehorn * 2. Redistributions in binary form must reproduce the above copyright 127a8d25c0SNathan Whitehorn * notice, this list of conditions and the following disclaimer in the 137a8d25c0SNathan Whitehorn * documentation and/or other materials provided with the distribution. 147a8d25c0SNathan Whitehorn * 157a8d25c0SNathan Whitehorn * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 167a8d25c0SNathan Whitehorn * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 177a8d25c0SNathan Whitehorn * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 187a8d25c0SNathan Whitehorn * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 197a8d25c0SNathan Whitehorn * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 207a8d25c0SNathan Whitehorn * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 217a8d25c0SNathan Whitehorn * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 227a8d25c0SNathan Whitehorn * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 237a8d25c0SNathan Whitehorn * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 247a8d25c0SNathan Whitehorn * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 257a8d25c0SNathan Whitehorn * SUCH DAMAGE. 267a8d25c0SNathan Whitehorn */ 277a8d25c0SNathan Whitehorn 287a8d25c0SNathan Whitehorn #include <sys/cdefs.h> 297a8d25c0SNathan Whitehorn __FBSDID("$FreeBSD$"); 307a8d25c0SNathan Whitehorn 318fc8068eSWojciech Macek #include "opt_platform.h" 328fc8068eSWojciech Macek 337a8d25c0SNathan Whitehorn #include <sys/param.h> 347a8d25c0SNathan Whitehorn #include <sys/systm.h> 357a8d25c0SNathan Whitehorn #include <sys/module.h> 367a8d25c0SNathan Whitehorn #include <sys/bus.h> 377a8d25c0SNathan Whitehorn #include <sys/conf.h> 387a8d25c0SNathan Whitehorn #include <sys/kernel.h> 397a8d25c0SNathan Whitehorn #include <sys/malloc.h> 407a8d25c0SNathan Whitehorn #include <sys/smp.h> 417a8d25c0SNathan Whitehorn 427a8d25c0SNathan Whitehorn #include <vm/vm.h> 437a8d25c0SNathan Whitehorn #include <vm/pmap.h> 447a8d25c0SNathan Whitehorn 457a8d25c0SNathan Whitehorn #include <machine/bus.h> 467a8d25c0SNathan Whitehorn #include <machine/intr_machdep.h> 477a8d25c0SNathan Whitehorn #include <machine/md_var.h> 487a8d25c0SNathan Whitehorn #include <machine/rtas.h> 497a8d25c0SNathan Whitehorn 507a8d25c0SNathan Whitehorn #include <dev/ofw/ofw_bus.h> 517a8d25c0SNathan Whitehorn #include <dev/ofw/ofw_bus_subr.h> 527a8d25c0SNathan Whitehorn 538fc8068eSWojciech Macek #ifdef POWERNV 548fc8068eSWojciech Macek #include <powerpc/powernv/opal.h> 558fc8068eSWojciech Macek #endif 568fc8068eSWojciech Macek 577a8d25c0SNathan Whitehorn #include "phyp-hvcall.h" 587a8d25c0SNathan Whitehorn #include "pic_if.h" 597a8d25c0SNathan Whitehorn 607a8d25c0SNathan Whitehorn #define XICP_PRIORITY 5 /* Random non-zero number */ 617a8d25c0SNathan Whitehorn #define XICP_IPI 2 627a8d25c0SNathan Whitehorn #define MAX_XICP_IRQS (1<<24) /* 24-bit XIRR field */ 637a8d25c0SNathan Whitehorn 64ef6da5e5SJustin Hibbits #define XIVE_XICS_MODE_EMU 0 65ef6da5e5SJustin Hibbits #define XIVE_XICS_MODE_EXP 1 66ef6da5e5SJustin Hibbits 677a8d25c0SNathan Whitehorn static int xicp_probe(device_t); 687a8d25c0SNathan Whitehorn static int xicp_attach(device_t); 697a8d25c0SNathan Whitehorn static int xics_probe(device_t); 707a8d25c0SNathan Whitehorn static int xics_attach(device_t); 717a8d25c0SNathan Whitehorn 72*56505ec0SJustin Hibbits static void xicp_bind(device_t dev, u_int irq, cpuset_t cpumask, void **priv); 737a8d25c0SNathan Whitehorn static void xicp_dispatch(device_t, struct trapframe *); 74*56505ec0SJustin Hibbits static void xicp_enable(device_t, u_int, u_int, void **priv); 75*56505ec0SJustin Hibbits static void xicp_eoi(device_t, u_int, void *priv); 767a8d25c0SNathan Whitehorn static void xicp_ipi(device_t, u_int); 77*56505ec0SJustin Hibbits static void xicp_mask(device_t, u_int, void *priv); 78*56505ec0SJustin Hibbits static void xicp_unmask(device_t, u_int, void *priv); 797a8d25c0SNathan Whitehorn 80ef6da5e5SJustin Hibbits #ifdef POWERNV 81ef6da5e5SJustin Hibbits void xicp_smp_cpu_startup(void); 82ef6da5e5SJustin Hibbits #endif 83ef6da5e5SJustin Hibbits 847a8d25c0SNathan Whitehorn static device_method_t xicp_methods[] = { 857a8d25c0SNathan Whitehorn /* Device interface */ 867a8d25c0SNathan Whitehorn DEVMETHOD(device_probe, xicp_probe), 877a8d25c0SNathan Whitehorn DEVMETHOD(device_attach, xicp_attach), 887a8d25c0SNathan Whitehorn 897a8d25c0SNathan Whitehorn /* PIC interface */ 907a8d25c0SNathan Whitehorn DEVMETHOD(pic_bind, xicp_bind), 917a8d25c0SNathan Whitehorn DEVMETHOD(pic_dispatch, xicp_dispatch), 927a8d25c0SNathan Whitehorn DEVMETHOD(pic_enable, xicp_enable), 937a8d25c0SNathan Whitehorn DEVMETHOD(pic_eoi, xicp_eoi), 947a8d25c0SNathan Whitehorn DEVMETHOD(pic_ipi, xicp_ipi), 957a8d25c0SNathan Whitehorn DEVMETHOD(pic_mask, xicp_mask), 967a8d25c0SNathan Whitehorn DEVMETHOD(pic_unmask, xicp_unmask), 977a8d25c0SNathan Whitehorn 988fc8068eSWojciech Macek DEVMETHOD_END 997a8d25c0SNathan Whitehorn }; 1007a8d25c0SNathan Whitehorn 1017a8d25c0SNathan Whitehorn static device_method_t xics_methods[] = { 1027a8d25c0SNathan Whitehorn /* Device interface */ 1037a8d25c0SNathan Whitehorn DEVMETHOD(device_probe, xics_probe), 1047a8d25c0SNathan Whitehorn DEVMETHOD(device_attach, xics_attach), 1057a8d25c0SNathan Whitehorn 1068fc8068eSWojciech Macek DEVMETHOD_END 1077a8d25c0SNathan Whitehorn }; 1087a8d25c0SNathan Whitehorn 109*56505ec0SJustin Hibbits struct xicp_intvec { 110*56505ec0SJustin Hibbits int irq; 111*56505ec0SJustin Hibbits int vector; 112*56505ec0SJustin Hibbits int cpu; 113*56505ec0SJustin Hibbits }; 114*56505ec0SJustin Hibbits 1157a8d25c0SNathan Whitehorn struct xicp_softc { 1167a8d25c0SNathan Whitehorn struct mtx sc_mtx; 1178fc8068eSWojciech Macek struct resource *mem[MAXCPU]; 1188fc8068eSWojciech Macek 1198fc8068eSWojciech Macek int cpu_range[2]; 1207a8d25c0SNathan Whitehorn 1217a8d25c0SNathan Whitehorn int ibm_int_on; 1227a8d25c0SNathan Whitehorn int ibm_int_off; 1237a8d25c0SNathan Whitehorn int ibm_get_xive; 1247a8d25c0SNathan Whitehorn int ibm_set_xive; 1257a8d25c0SNathan Whitehorn 1267a8d25c0SNathan Whitehorn /* XXX: inefficient -- hash table? tree? */ 127*56505ec0SJustin Hibbits struct xicp_intvec intvecs[256]; 1287a8d25c0SNathan Whitehorn int nintvecs; 129ef6da5e5SJustin Hibbits bool xics_emu; 1307a8d25c0SNathan Whitehorn }; 1317a8d25c0SNathan Whitehorn 1327a8d25c0SNathan Whitehorn static driver_t xicp_driver = { 1337a8d25c0SNathan Whitehorn "xicp", 1347a8d25c0SNathan Whitehorn xicp_methods, 1357a8d25c0SNathan Whitehorn sizeof(struct xicp_softc) 1367a8d25c0SNathan Whitehorn }; 1377a8d25c0SNathan Whitehorn 1387a8d25c0SNathan Whitehorn static driver_t xics_driver = { 1397a8d25c0SNathan Whitehorn "xics", 1407a8d25c0SNathan Whitehorn xics_methods, 1417a8d25c0SNathan Whitehorn 0 1427a8d25c0SNathan Whitehorn }; 1437a8d25c0SNathan Whitehorn 1446cff19a3SNathan Whitehorn #ifdef POWERNV 1455272c9bdSJustin Hibbits /* We can only pass physical addresses into OPAL. Kernel stacks are in the KVA, 1465272c9bdSJustin Hibbits * not in the direct map, so we need to somehow extract the physical address. 1475272c9bdSJustin Hibbits * However, pmap_kextract() takes locks, which is forbidden in a critical region 14854b310b8SJustin Hibbits * (which PIC_DISPATCH() operates in). The kernel is mapped into the Direct 1495272c9bdSJustin Hibbits * Map (0xc000....), and the CPU implicitly drops the top two bits when doing 1505272c9bdSJustin Hibbits * real address by nature that the bus width is smaller than 64-bits. Placing 1515272c9bdSJustin Hibbits * cpu_xirr into the DMAP lets us take advantage of this and avoids the 1525272c9bdSJustin Hibbits * pmap_kextract() that would otherwise be needed if using the stack variable. 1535272c9bdSJustin Hibbits */ 154ef6da5e5SJustin Hibbits static uint32_t cpu_xirr[MAXCPU]; 1556cff19a3SNathan Whitehorn #endif 156ef6da5e5SJustin Hibbits 1577a8d25c0SNathan Whitehorn static devclass_t xicp_devclass; 1587a8d25c0SNathan Whitehorn static devclass_t xics_devclass; 1597a8d25c0SNathan Whitehorn 16065d08437SNathan Whitehorn EARLY_DRIVER_MODULE(xicp, ofwbus, xicp_driver, xicp_devclass, 0, 0, 1617a8d25c0SNathan Whitehorn BUS_PASS_INTERRUPT-1); 16265d08437SNathan Whitehorn EARLY_DRIVER_MODULE(xics, ofwbus, xics_driver, xics_devclass, 0, 0, 1637a8d25c0SNathan Whitehorn BUS_PASS_INTERRUPT); 1647a8d25c0SNathan Whitehorn 1658fc8068eSWojciech Macek #ifdef POWERNV 1668fc8068eSWojciech Macek static struct resource * 1678fc8068eSWojciech Macek xicp_mem_for_cpu(int cpu) 1688fc8068eSWojciech Macek { 1698fc8068eSWojciech Macek device_t dev; 1708fc8068eSWojciech Macek struct xicp_softc *sc; 1718fc8068eSWojciech Macek int i; 1728fc8068eSWojciech Macek 1738fc8068eSWojciech Macek for (i = 0; (dev = devclass_get_device(xicp_devclass, i)) != NULL; i++){ 1748fc8068eSWojciech Macek sc = device_get_softc(dev); 1758fc8068eSWojciech Macek if (cpu >= sc->cpu_range[0] && cpu < sc->cpu_range[1]) 1768fc8068eSWojciech Macek return (sc->mem[cpu - sc->cpu_range[0]]); 1778fc8068eSWojciech Macek } 1788fc8068eSWojciech Macek 1798fc8068eSWojciech Macek return (NULL); 1808fc8068eSWojciech Macek } 1818fc8068eSWojciech Macek #endif 1828fc8068eSWojciech Macek 1837a8d25c0SNathan Whitehorn static int 1847a8d25c0SNathan Whitehorn xicp_probe(device_t dev) 1857a8d25c0SNathan Whitehorn { 1867a8d25c0SNathan Whitehorn 187ef6da5e5SJustin Hibbits if (!ofw_bus_is_compatible(dev, "ibm,ppc-xicp") && 188ef6da5e5SJustin Hibbits !ofw_bus_is_compatible(dev, "ibm,opal-intc")) 1897a8d25c0SNathan Whitehorn return (ENXIO); 1907a8d25c0SNathan Whitehorn 1918fc8068eSWojciech Macek device_set_desc(dev, "External Interrupt Presentation Controller"); 1927a8d25c0SNathan Whitehorn return (BUS_PROBE_GENERIC); 1937a8d25c0SNathan Whitehorn } 1947a8d25c0SNathan Whitehorn 1957a8d25c0SNathan Whitehorn static int 1967a8d25c0SNathan Whitehorn xics_probe(device_t dev) 1977a8d25c0SNathan Whitehorn { 1987a8d25c0SNathan Whitehorn 199ef6da5e5SJustin Hibbits if (!ofw_bus_is_compatible(dev, "ibm,ppc-xics") && 200ef6da5e5SJustin Hibbits !ofw_bus_is_compatible(dev, "IBM,opal-xics")) 2017a8d25c0SNathan Whitehorn return (ENXIO); 2027a8d25c0SNathan Whitehorn 2038fc8068eSWojciech Macek device_set_desc(dev, "External Interrupt Source Controller"); 2047a8d25c0SNathan Whitehorn return (BUS_PROBE_GENERIC); 2057a8d25c0SNathan Whitehorn } 2067a8d25c0SNathan Whitehorn 2077a8d25c0SNathan Whitehorn static int 2087a8d25c0SNathan Whitehorn xicp_attach(device_t dev) 2097a8d25c0SNathan Whitehorn { 2107a8d25c0SNathan Whitehorn struct xicp_softc *sc = device_get_softc(dev); 2117a8d25c0SNathan Whitehorn phandle_t phandle = ofw_bus_get_node(dev); 2127a8d25c0SNathan Whitehorn 2138fc8068eSWojciech Macek if (rtas_exists()) { 2147a8d25c0SNathan Whitehorn sc->ibm_int_on = rtas_token_lookup("ibm,int-on"); 2157a8d25c0SNathan Whitehorn sc->ibm_int_off = rtas_token_lookup("ibm,int-off"); 2167a8d25c0SNathan Whitehorn sc->ibm_set_xive = rtas_token_lookup("ibm,set-xive"); 2177a8d25c0SNathan Whitehorn sc->ibm_get_xive = rtas_token_lookup("ibm,get-xive"); 2188fc8068eSWojciech Macek #ifdef POWERNV 2198fc8068eSWojciech Macek } else if (opal_check() == 0) { 2208fc8068eSWojciech Macek /* No init needed */ 2218fc8068eSWojciech Macek #endif 2228fc8068eSWojciech Macek } else { 2238fc8068eSWojciech Macek device_printf(dev, "Cannot attach without RTAS or OPAL\n"); 2248fc8068eSWojciech Macek return (ENXIO); 2258fc8068eSWojciech Macek } 2268fc8068eSWojciech Macek 2278fc8068eSWojciech Macek if (OF_hasprop(phandle, "ibm,interrupt-server-ranges")) { 2288fc8068eSWojciech Macek OF_getencprop(phandle, "ibm,interrupt-server-ranges", 2298fc8068eSWojciech Macek sc->cpu_range, sizeof(sc->cpu_range)); 2308fc8068eSWojciech Macek sc->cpu_range[1] += sc->cpu_range[0]; 2318fc8068eSWojciech Macek device_printf(dev, "Handling CPUs %d-%d\n", sc->cpu_range[0], 2328fc8068eSWojciech Macek sc->cpu_range[1]-1); 233ef6da5e5SJustin Hibbits #ifdef POWERNV 234ef6da5e5SJustin Hibbits } else if (ofw_bus_is_compatible(dev, "ibm,opal-intc")) { 235ef6da5e5SJustin Hibbits /* 236ef6da5e5SJustin Hibbits * For now run POWER9 XIVE interrupt controller in XICS 237ef6da5e5SJustin Hibbits * compatibility mode. 238ef6da5e5SJustin Hibbits */ 239ef6da5e5SJustin Hibbits sc->xics_emu = true; 240ef6da5e5SJustin Hibbits opal_call(OPAL_XIVE_RESET, XIVE_XICS_MODE_EMU); 241ef6da5e5SJustin Hibbits #endif 2428fc8068eSWojciech Macek } else { 2438fc8068eSWojciech Macek sc->cpu_range[0] = 0; 2448fc8068eSWojciech Macek sc->cpu_range[1] = mp_ncpus; 2458fc8068eSWojciech Macek } 2468fc8068eSWojciech Macek 2478fc8068eSWojciech Macek #ifdef POWERNV 2488fc8068eSWojciech Macek if (mfmsr() & PSL_HV) { 2498fc8068eSWojciech Macek int i; 2508fc8068eSWojciech Macek 251ef6da5e5SJustin Hibbits if (sc->xics_emu) { 252ef6da5e5SJustin Hibbits opal_call(OPAL_INT_SET_CPPR, 0xff); 253ef6da5e5SJustin Hibbits for (i = 0; i < mp_ncpus; i++) { 254ef6da5e5SJustin Hibbits opal_call(OPAL_INT_SET_MFRR, 255ef6da5e5SJustin Hibbits pcpu_find(i)->pc_hwref, 0xff); 256ef6da5e5SJustin Hibbits } 257ef6da5e5SJustin Hibbits } else { 2588fc8068eSWojciech Macek for (i = 0; i < sc->cpu_range[1] - sc->cpu_range[0]; i++) { 2598fc8068eSWojciech Macek sc->mem[i] = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 2608fc8068eSWojciech Macek &i, RF_ACTIVE); 2618fc8068eSWojciech Macek if (sc->mem[i] == NULL) { 2628fc8068eSWojciech Macek device_printf(dev, "Could not alloc mem " 2638fc8068eSWojciech Macek "resource %d\n", i); 2648fc8068eSWojciech Macek return (ENXIO); 2658fc8068eSWojciech Macek } 2668fc8068eSWojciech Macek 2678fc8068eSWojciech Macek /* Unmask interrupts on all cores */ 2688fc8068eSWojciech Macek bus_write_1(sc->mem[i], 4, 0xff); 2698fc8068eSWojciech Macek bus_write_1(sc->mem[i], 12, 0xff); 2708fc8068eSWojciech Macek } 2718fc8068eSWojciech Macek } 272ef6da5e5SJustin Hibbits } 2738fc8068eSWojciech Macek #endif 2748fc8068eSWojciech Macek 2758fc8068eSWojciech Macek mtx_init(&sc->sc_mtx, "XICP", NULL, MTX_DEF); 2768fc8068eSWojciech Macek sc->nintvecs = 0; 2777a8d25c0SNathan Whitehorn 27844d29d47SNathan Whitehorn powerpc_register_pic(dev, OF_xref_from_node(phandle), MAX_XICP_IRQS, 2797a8d25c0SNathan Whitehorn 1 /* Number of IPIs */, FALSE); 2807a8d25c0SNathan Whitehorn root_pic = dev; 2817a8d25c0SNathan Whitehorn 2827a8d25c0SNathan Whitehorn return (0); 2837a8d25c0SNathan Whitehorn } 2847a8d25c0SNathan Whitehorn 2857a8d25c0SNathan Whitehorn static int 2867a8d25c0SNathan Whitehorn xics_attach(device_t dev) 2877a8d25c0SNathan Whitehorn { 2887a8d25c0SNathan Whitehorn phandle_t phandle = ofw_bus_get_node(dev); 2897a8d25c0SNathan Whitehorn 2907a8d25c0SNathan Whitehorn /* The XICP (root PIC) will handle all our interrupts */ 29144d29d47SNathan Whitehorn powerpc_register_pic(root_pic, OF_xref_from_node(phandle), 29244d29d47SNathan Whitehorn MAX_XICP_IRQS, 1 /* Number of IPIs */, FALSE); 2937a8d25c0SNathan Whitehorn 2947a8d25c0SNathan Whitehorn return (0); 2957a8d25c0SNathan Whitehorn } 2967a8d25c0SNathan Whitehorn 2977a8d25c0SNathan Whitehorn /* 2987a8d25c0SNathan Whitehorn * PIC I/F methods. 2997a8d25c0SNathan Whitehorn */ 3007a8d25c0SNathan Whitehorn 3017a8d25c0SNathan Whitehorn static void 302*56505ec0SJustin Hibbits xicp_bind(device_t dev, u_int irq, cpuset_t cpumask, void **priv) 3037a8d25c0SNathan Whitehorn { 3047a8d25c0SNathan Whitehorn struct xicp_softc *sc = device_get_softc(dev); 305*56505ec0SJustin Hibbits struct xicp_intvec *iv; 3067a8d25c0SNathan Whitehorn cell_t status, cpu; 307a4c6f6e5SNathan Whitehorn int ncpus, i, error; 3087a8d25c0SNathan Whitehorn 309f0393bbfSWojciech Macek /* Ignore IPIs */ 310f0393bbfSWojciech Macek if (irq == MAX_XICP_IRQS) 311f0393bbfSWojciech Macek return; 312f0393bbfSWojciech Macek 313*56505ec0SJustin Hibbits if (*priv == NULL) 314*56505ec0SJustin Hibbits *priv = &sc->intvecs[sc->nintvecs++]; 315*56505ec0SJustin Hibbits 316*56505ec0SJustin Hibbits iv = *priv; 317*56505ec0SJustin Hibbits 3187a8d25c0SNathan Whitehorn /* 3190174acd4SNathan Whitehorn * This doesn't appear to actually support affinity groups, so pick a 3200174acd4SNathan Whitehorn * random CPU. 3217a8d25c0SNathan Whitehorn */ 322a4c6f6e5SNathan Whitehorn ncpus = 0; 3237a8d25c0SNathan Whitehorn CPU_FOREACH(cpu) 3240174acd4SNathan Whitehorn if (CPU_ISSET(cpu, &cpumask)) ncpus++; 3250174acd4SNathan Whitehorn 3260174acd4SNathan Whitehorn i = mftb() % ncpus; 3270174acd4SNathan Whitehorn ncpus = 0; 3280174acd4SNathan Whitehorn CPU_FOREACH(cpu) { 3290174acd4SNathan Whitehorn if (!CPU_ISSET(cpu, &cpumask)) 3300174acd4SNathan Whitehorn continue; 3310174acd4SNathan Whitehorn if (ncpus == i) 3320174acd4SNathan Whitehorn break; 3330174acd4SNathan Whitehorn ncpus++; 3340174acd4SNathan Whitehorn } 3350174acd4SNathan Whitehorn 336f0393bbfSWojciech Macek cpu = pcpu_find(cpu)->pc_hwref; 337*56505ec0SJustin Hibbits iv->cpu = cpu; 3387a8d25c0SNathan Whitehorn 3398fc8068eSWojciech Macek if (rtas_exists()) 340a4c6f6e5SNathan Whitehorn error = rtas_call_method(sc->ibm_set_xive, 3, 1, irq, cpu, 341a4c6f6e5SNathan Whitehorn XICP_PRIORITY, &status); 3428fc8068eSWojciech Macek #ifdef POWERNV 3438fc8068eSWojciech Macek else 3448fc8068eSWojciech Macek error = opal_call(OPAL_SET_XIVE, irq, cpu << 2, XICP_PRIORITY); 3458fc8068eSWojciech Macek #endif 3468fc8068eSWojciech Macek 347a4c6f6e5SNathan Whitehorn if (error < 0) 348a4c6f6e5SNathan Whitehorn panic("Cannot bind interrupt %d to CPU %d", irq, cpu); 3497a8d25c0SNathan Whitehorn } 3507a8d25c0SNathan Whitehorn 3517a8d25c0SNathan Whitehorn static void 3527a8d25c0SNathan Whitehorn xicp_dispatch(device_t dev, struct trapframe *tf) 3537a8d25c0SNathan Whitehorn { 3547a8d25c0SNathan Whitehorn struct xicp_softc *sc; 3558fc8068eSWojciech Macek struct resource *regs = NULL; 3567a8d25c0SNathan Whitehorn uint64_t xirr, junk; 3577a8d25c0SNathan Whitehorn int i; 3587a8d25c0SNathan Whitehorn 359ef6da5e5SJustin Hibbits sc = device_get_softc(dev); 3608fc8068eSWojciech Macek #ifdef POWERNV 361ef6da5e5SJustin Hibbits if ((mfmsr() & PSL_HV) && !sc->xics_emu) { 362f0393bbfSWojciech Macek regs = xicp_mem_for_cpu(PCPU_GET(hwref)); 3638fc8068eSWojciech Macek KASSERT(regs != NULL, 364f0393bbfSWojciech Macek ("Can't find regs for CPU %ld", (uintptr_t)PCPU_GET(hwref))); 3658fc8068eSWojciech Macek } 3668fc8068eSWojciech Macek #endif 3678fc8068eSWojciech Macek 3687a8d25c0SNathan Whitehorn for (;;) { 3697a8d25c0SNathan Whitehorn /* Return value in R4, use the PFT call */ 3708fc8068eSWojciech Macek if (regs) { 3718fc8068eSWojciech Macek xirr = bus_read_4(regs, 4); 372ef6da5e5SJustin Hibbits #ifdef POWERNV 373ef6da5e5SJustin Hibbits } else if (sc->xics_emu) { 374ef6da5e5SJustin Hibbits opal_call(OPAL_INT_GET_XIRR, &cpu_xirr[PCPU_GET(cpuid)], 375ef6da5e5SJustin Hibbits false); 376ef6da5e5SJustin Hibbits xirr = cpu_xirr[PCPU_GET(cpuid)]; 377ef6da5e5SJustin Hibbits #endif 3788fc8068eSWojciech Macek } else { 3798fc8068eSWojciech Macek /* Return value in R4, use the PFT call */ 3807a8d25c0SNathan Whitehorn phyp_pft_hcall(H_XIRR, 0, 0, 0, 0, &xirr, &junk, &junk); 3818fc8068eSWojciech Macek } 3827a8d25c0SNathan Whitehorn xirr &= 0x00ffffff; 3837a8d25c0SNathan Whitehorn 3847e524b07SJustin Hibbits if (xirr == 0) /* No more pending interrupts? */ 3857a8d25c0SNathan Whitehorn break; 3867e524b07SJustin Hibbits 3877a8d25c0SNathan Whitehorn if (xirr == XICP_IPI) { /* Magic number for IPIs */ 3887a8d25c0SNathan Whitehorn xirr = MAX_XICP_IRQS; /* Map to FreeBSD magic */ 3898fc8068eSWojciech Macek 3908fc8068eSWojciech Macek /* Clear IPI */ 3918fc8068eSWojciech Macek if (regs) 3928fc8068eSWojciech Macek bus_write_1(regs, 12, 0xff); 393ef6da5e5SJustin Hibbits #ifdef POWERNV 394ef6da5e5SJustin Hibbits else if (sc->xics_emu) 395ef6da5e5SJustin Hibbits opal_call(OPAL_INT_SET_MFRR, 396ef6da5e5SJustin Hibbits PCPU_GET(hwref), 0xff); 397ef6da5e5SJustin Hibbits #endif 3988fc8068eSWojciech Macek else 399f0393bbfSWojciech Macek phyp_hcall(H_IPI, (uint64_t)(PCPU_GET(hwref)), 4008fc8068eSWojciech Macek 0xff); 4017a8d25c0SNathan Whitehorn } 4027a8d25c0SNathan Whitehorn 4037a8d25c0SNathan Whitehorn /* XXX: super inefficient */ 4047a8d25c0SNathan Whitehorn for (i = 0; i < sc->nintvecs; i++) { 4057a8d25c0SNathan Whitehorn if (sc->intvecs[i].irq == xirr) 4067a8d25c0SNathan Whitehorn break; 4077a8d25c0SNathan Whitehorn } 4087a8d25c0SNathan Whitehorn 4097a8d25c0SNathan Whitehorn KASSERT(i < sc->nintvecs, ("Unmapped XIRR")); 4107a8d25c0SNathan Whitehorn powerpc_dispatch_intr(sc->intvecs[i].vector, tf); 4117a8d25c0SNathan Whitehorn } 4127a8d25c0SNathan Whitehorn } 4137a8d25c0SNathan Whitehorn 4147a8d25c0SNathan Whitehorn static void 415*56505ec0SJustin Hibbits xicp_enable(device_t dev, u_int irq, u_int vector, void **priv) 4167a8d25c0SNathan Whitehorn { 4177a8d25c0SNathan Whitehorn struct xicp_softc *sc; 418*56505ec0SJustin Hibbits struct xicp_intvec *intr; 4197a8d25c0SNathan Whitehorn cell_t status, cpu; 4207a8d25c0SNathan Whitehorn 4217a8d25c0SNathan Whitehorn sc = device_get_softc(dev); 4227a8d25c0SNathan Whitehorn 4238fc8068eSWojciech Macek /* Bind to this CPU to start: distrib. ID is last entry in gserver# */ 424f0393bbfSWojciech Macek cpu = PCPU_GET(hwref); 4258fc8068eSWojciech Macek 426*56505ec0SJustin Hibbits if (*priv == NULL) { 427*56505ec0SJustin Hibbits KASSERT(sc->nintvecs + 1 < nitems(sc->intvecs), 428*56505ec0SJustin Hibbits ("Too many XICP interrupts")); 4297a8d25c0SNathan Whitehorn mtx_lock(&sc->sc_mtx); 430*56505ec0SJustin Hibbits *priv = &sc->intvecs[sc->nintvecs++]; 4317a8d25c0SNathan Whitehorn mtx_unlock(&sc->sc_mtx); 432*56505ec0SJustin Hibbits } 433*56505ec0SJustin Hibbits intr = *priv; 434*56505ec0SJustin Hibbits 435*56505ec0SJustin Hibbits intr->irq = irq; 436*56505ec0SJustin Hibbits intr->vector = vector; 437*56505ec0SJustin Hibbits intr->cpu = cpu; 438*56505ec0SJustin Hibbits mb(); 4397a8d25c0SNathan Whitehorn 4407a8d25c0SNathan Whitehorn /* IPIs are also enabled */ 4417a8d25c0SNathan Whitehorn if (irq == MAX_XICP_IRQS) 4427a8d25c0SNathan Whitehorn return; 4437a8d25c0SNathan Whitehorn 4448fc8068eSWojciech Macek if (rtas_exists()) { 4458fc8068eSWojciech Macek rtas_call_method(sc->ibm_set_xive, 3, 1, irq, cpu, 4468fc8068eSWojciech Macek XICP_PRIORITY, &status); 447*56505ec0SJustin Hibbits xicp_unmask(dev, irq, intr); 4488fc8068eSWojciech Macek #ifdef POWERNV 4498fc8068eSWojciech Macek } else { 4508fc8068eSWojciech Macek status = opal_call(OPAL_SET_XIVE, irq, cpu << 2, XICP_PRIORITY); 4518fc8068eSWojciech Macek /* Unmask implicit for OPAL */ 4528fc8068eSWojciech Macek 4538fc8068eSWojciech Macek if (status != 0) 4548fc8068eSWojciech Macek panic("OPAL_SET_XIVE IRQ %d -> cpu %d failed: %d", irq, 4558fc8068eSWojciech Macek cpu, status); 4568fc8068eSWojciech Macek #endif 4578fc8068eSWojciech Macek } 4587a8d25c0SNathan Whitehorn } 4597a8d25c0SNathan Whitehorn 4607a8d25c0SNathan Whitehorn static void 461*56505ec0SJustin Hibbits xicp_eoi(device_t dev, u_int irq, void *priv) 4627a8d25c0SNathan Whitehorn { 463ef6da5e5SJustin Hibbits #ifdef POWERNV 464ef6da5e5SJustin Hibbits struct xicp_softc *sc; 465ef6da5e5SJustin Hibbits #endif 4667a8d25c0SNathan Whitehorn uint64_t xirr; 4677a8d25c0SNathan Whitehorn 4687a8d25c0SNathan Whitehorn if (irq == MAX_XICP_IRQS) /* Remap IPI interrupt to internal value */ 4697a8d25c0SNathan Whitehorn irq = XICP_IPI; 4707e524b07SJustin Hibbits xirr = irq | (0xff << 24); 4717a8d25c0SNathan Whitehorn 4728fc8068eSWojciech Macek #ifdef POWERNV 473ef6da5e5SJustin Hibbits if (mfmsr() & PSL_HV) { 474ef6da5e5SJustin Hibbits sc = device_get_softc(dev); 475ef6da5e5SJustin Hibbits if (sc->xics_emu) 476ef6da5e5SJustin Hibbits opal_call(OPAL_INT_EOI, xirr); 4778fc8068eSWojciech Macek else 478ef6da5e5SJustin Hibbits bus_write_4(xicp_mem_for_cpu(PCPU_GET(hwref)), 4, xirr); 479ef6da5e5SJustin Hibbits } else 4808fc8068eSWojciech Macek #endif 4817a8d25c0SNathan Whitehorn phyp_hcall(H_EOI, xirr); 4827a8d25c0SNathan Whitehorn } 4837a8d25c0SNathan Whitehorn 4847a8d25c0SNathan Whitehorn static void 4857a8d25c0SNathan Whitehorn xicp_ipi(device_t dev, u_int cpu) 4867a8d25c0SNathan Whitehorn { 4877a8d25c0SNathan Whitehorn 4888fc8068eSWojciech Macek #ifdef POWERNV 489ef6da5e5SJustin Hibbits struct xicp_softc *sc; 490f0393bbfSWojciech Macek cpu = pcpu_find(cpu)->pc_hwref; 491f0393bbfSWojciech Macek 492ef6da5e5SJustin Hibbits if (mfmsr() & PSL_HV) { 493ef6da5e5SJustin Hibbits sc = device_get_softc(dev); 494ef6da5e5SJustin Hibbits if (sc->xics_emu) { 495ef6da5e5SJustin Hibbits int64_t rv; 496ef6da5e5SJustin Hibbits rv = opal_call(OPAL_INT_SET_MFRR, cpu, XICP_PRIORITY); 497ef6da5e5SJustin Hibbits if (rv != 0) 498ef6da5e5SJustin Hibbits device_printf(dev, "IPI SET_MFRR result: %ld\n", rv); 499ef6da5e5SJustin Hibbits } else 5008fc8068eSWojciech Macek bus_write_1(xicp_mem_for_cpu(cpu), 12, XICP_PRIORITY); 501ef6da5e5SJustin Hibbits } else 5028fc8068eSWojciech Macek #endif 5037a8d25c0SNathan Whitehorn phyp_hcall(H_IPI, (uint64_t)cpu, XICP_PRIORITY); 5047a8d25c0SNathan Whitehorn } 5057a8d25c0SNathan Whitehorn 5067a8d25c0SNathan Whitehorn static void 507*56505ec0SJustin Hibbits xicp_mask(device_t dev, u_int irq, void *priv) 5087a8d25c0SNathan Whitehorn { 5097a8d25c0SNathan Whitehorn struct xicp_softc *sc = device_get_softc(dev); 5107a8d25c0SNathan Whitehorn cell_t status; 5117a8d25c0SNathan Whitehorn 5127a8d25c0SNathan Whitehorn if (irq == MAX_XICP_IRQS) 5137a8d25c0SNathan Whitehorn return; 5147a8d25c0SNathan Whitehorn 5158fc8068eSWojciech Macek if (rtas_exists()) { 5167a8d25c0SNathan Whitehorn rtas_call_method(sc->ibm_int_off, 1, 1, irq, &status); 5178fc8068eSWojciech Macek #ifdef POWERNV 5188fc8068eSWojciech Macek } else { 519*56505ec0SJustin Hibbits struct xicp_intvec *ivec = priv; 5208fc8068eSWojciech Macek 521*56505ec0SJustin Hibbits KASSERT(ivec != NULL, ("Masking unconfigured interrupt")); 522*56505ec0SJustin Hibbits opal_call(OPAL_SET_XIVE, irq, ivec->cpu << 2, 0xff); 5238fc8068eSWojciech Macek #endif 5248fc8068eSWojciech Macek } 5257a8d25c0SNathan Whitehorn } 5267a8d25c0SNathan Whitehorn 5277a8d25c0SNathan Whitehorn static void 528*56505ec0SJustin Hibbits xicp_unmask(device_t dev, u_int irq, void *priv) 5297a8d25c0SNathan Whitehorn { 5307a8d25c0SNathan Whitehorn struct xicp_softc *sc = device_get_softc(dev); 5317a8d25c0SNathan Whitehorn cell_t status; 5327a8d25c0SNathan Whitehorn 5337a8d25c0SNathan Whitehorn if (irq == MAX_XICP_IRQS) 5347a8d25c0SNathan Whitehorn return; 5357a8d25c0SNathan Whitehorn 5368fc8068eSWojciech Macek if (rtas_exists()) { 5377a8d25c0SNathan Whitehorn rtas_call_method(sc->ibm_int_on, 1, 1, irq, &status); 5388fc8068eSWojciech Macek #ifdef POWERNV 5398fc8068eSWojciech Macek } else { 540*56505ec0SJustin Hibbits struct xicp_intvec *ivec = priv; 5418fc8068eSWojciech Macek 542*56505ec0SJustin Hibbits KASSERT(ivec != NULL, ("Unmasking unconfigured interrupt")); 543*56505ec0SJustin Hibbits opal_call(OPAL_SET_XIVE, irq, ivec->cpu << 2, XICP_PRIORITY); 5448fc8068eSWojciech Macek #endif 5458fc8068eSWojciech Macek } 5467a8d25c0SNathan Whitehorn } 5477a8d25c0SNathan Whitehorn 548ef6da5e5SJustin Hibbits #ifdef POWERNV 549ef6da5e5SJustin Hibbits /* This is only used on POWER9 systems with the XIVE's XICS emulation. */ 550ef6da5e5SJustin Hibbits void 551ef6da5e5SJustin Hibbits xicp_smp_cpu_startup(void) 552ef6da5e5SJustin Hibbits { 553ef6da5e5SJustin Hibbits struct xicp_softc *sc; 554ef6da5e5SJustin Hibbits 555ef6da5e5SJustin Hibbits if (mfmsr() & PSL_HV) { 556ef6da5e5SJustin Hibbits sc = device_get_softc(root_pic); 557ef6da5e5SJustin Hibbits 558ef6da5e5SJustin Hibbits if (sc->xics_emu) 559ef6da5e5SJustin Hibbits opal_call(OPAL_INT_SET_CPPR, 0xff); 560ef6da5e5SJustin Hibbits } 561ef6da5e5SJustin Hibbits } 562ef6da5e5SJustin Hibbits #endif 563