xref: /freebsd/sys/powerpc/mpc85xx/mpc85xx_cache.c (revision 5d7d6129f4baa4584644a915a9bd01d56574330b)
1e9f96ff4SJustin Hibbits /*-
28e140183SJustin Hibbits  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
38e140183SJustin Hibbits  *
4e9f96ff4SJustin Hibbits  * Copyright (c) 2018 Justin Hibbits
5e9f96ff4SJustin Hibbits  * All rights reserved.
6e9f96ff4SJustin Hibbits  *
7e9f96ff4SJustin Hibbits  * Redistribution and use in source and binary forms, with or without
8e9f96ff4SJustin Hibbits  * modification, are permitted provided that the following conditions
9e9f96ff4SJustin Hibbits  * are met:
10e9f96ff4SJustin Hibbits  * 1. Redistributions of source code must retain the above copyright
11e9f96ff4SJustin Hibbits  *    notice, this list of conditions and the following disclaimer.
12e9f96ff4SJustin Hibbits  * 2. Redistributions in binary form must reproduce the above copyright
13e9f96ff4SJustin Hibbits  *    notice, this list of conditions and the following disclaimer in the
14e9f96ff4SJustin Hibbits  *    documentation and/or other materials provided with the distribution.
15e9f96ff4SJustin Hibbits  *
16e9f96ff4SJustin Hibbits  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17e9f96ff4SJustin Hibbits  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18e9f96ff4SJustin Hibbits  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19e9f96ff4SJustin Hibbits  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20e9f96ff4SJustin Hibbits  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21e9f96ff4SJustin Hibbits  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22e9f96ff4SJustin Hibbits  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23e9f96ff4SJustin Hibbits  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24e9f96ff4SJustin Hibbits  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25e9f96ff4SJustin Hibbits  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26e9f96ff4SJustin Hibbits  * SUCH DAMAGE.
27e9f96ff4SJustin Hibbits  *
28e9f96ff4SJustin Hibbits  * $FreeBSD$
29e9f96ff4SJustin Hibbits  */
30e9f96ff4SJustin Hibbits 
31e9f96ff4SJustin Hibbits #include <sys/cdefs.h>
32e9f96ff4SJustin Hibbits __FBSDID("$FreeBSD$");
33e9f96ff4SJustin Hibbits 
34e9f96ff4SJustin Hibbits #include <sys/param.h>
35e9f96ff4SJustin Hibbits #include <sys/bus.h>
36e9f96ff4SJustin Hibbits #include <sys/kernel.h>
37e9f96ff4SJustin Hibbits #include <sys/module.h>
38e9f96ff4SJustin Hibbits 
39e9f96ff4SJustin Hibbits #include <machine/bus.h>
40e9f96ff4SJustin Hibbits 
41e9f96ff4SJustin Hibbits #include <dev/ofw/ofw_bus.h>
42e9f96ff4SJustin Hibbits #include <dev/ofw/ofw_bus_subr.h>
43e9f96ff4SJustin Hibbits 
44e9f96ff4SJustin Hibbits /*
45e9f96ff4SJustin Hibbits  * From the P1022 manual, sequence for writing to L2CTL is:
46e9f96ff4SJustin Hibbits  * - mbar
47e9f96ff4SJustin Hibbits  * - isync
48e9f96ff4SJustin Hibbits  * - write
49e9f96ff4SJustin Hibbits  * - read
50e9f96ff4SJustin Hibbits  * - mbar
51e9f96ff4SJustin Hibbits  */
52e9f96ff4SJustin Hibbits #define	L2_CTL		0x0
53e9f96ff4SJustin Hibbits #define	  L2CTL_L2E	  0x80000000
54e9f96ff4SJustin Hibbits #define	  L2CTL_L2I	  0x40000000
55e9f96ff4SJustin Hibbits struct mpc85xx_cache_softc {
56e9f96ff4SJustin Hibbits 	struct resource	*sc_mem;
57e9f96ff4SJustin Hibbits };
58e9f96ff4SJustin Hibbits 
59b0d3bb26SJustin Hibbits static struct ofw_compat_data compats[] = {
60b0d3bb26SJustin Hibbits     {"fsl,8540-l2-cache-controller", 1},
61b0d3bb26SJustin Hibbits     {"fsl,8541-l2-cache-controller", 1},
62b0d3bb26SJustin Hibbits     {"fsl,8544-l2-cache-controller", 1},
63b0d3bb26SJustin Hibbits     {"fsl,8548-l2-cache-controller", 1},
64b0d3bb26SJustin Hibbits     {"fsl,8555-l2-cache-controller", 1},
65b0d3bb26SJustin Hibbits     {"fsl,8568-l2-cache-controller", 1},
66b0d3bb26SJustin Hibbits     {"fsl,b4420-l2-cache-controller", 1},
67b0d3bb26SJustin Hibbits     {"fsl,b4860-l2-cache-controller", 1},
68b0d3bb26SJustin Hibbits     {"fsl,bsc9131-l2-cache-controller", 1},
69b0d3bb26SJustin Hibbits     {"fsl,bsc9132-l2-cache-controller", 1},
70b0d3bb26SJustin Hibbits     {"fsl,c293-l2-cache-controller", 1},
71b0d3bb26SJustin Hibbits     {"fsl,mpc8536-l2-cache-controller", 1},
72b0d3bb26SJustin Hibbits     {"fsl,mpc8540-l2-cache-controller", 1},
73b0d3bb26SJustin Hibbits     {"fsl,mpc8541-l2-cache-controller", 1},
74b0d3bb26SJustin Hibbits     {"fsl,mpc8544-l2-cache-controller", 1},
75b0d3bb26SJustin Hibbits     {"fsl,mpc8548-l2-cache-controller", 1},
76b0d3bb26SJustin Hibbits     {"fsl,mpc8555-l2-cache-controller", 1},
77b0d3bb26SJustin Hibbits     {"fsl,mpc8560-l2-cache-controller", 1},
78b0d3bb26SJustin Hibbits     {"fsl,mpc8568-l2-cache-controller", 1},
79b0d3bb26SJustin Hibbits     {"fsl,mpc8569-l2-cache-controller", 1},
80b0d3bb26SJustin Hibbits     {"fsl,mpc8572-l2-cache-controller", 1},
81b0d3bb26SJustin Hibbits     {"fsl,p1010-l2-cache-controller", 1},
82b0d3bb26SJustin Hibbits     {"fsl,p1011-l2-cache-controller", 1},
83b0d3bb26SJustin Hibbits     {"fsl,p1012-l2-cache-controller", 1},
84b0d3bb26SJustin Hibbits     {"fsl,p1013-l2-cache-controller", 1},
85b0d3bb26SJustin Hibbits     {"fsl,p1014-l2-cache-controller", 1},
86b0d3bb26SJustin Hibbits     {"fsl,p1015-l2-cache-controller", 1},
87b0d3bb26SJustin Hibbits     {"fsl,p1016-l2-cache-controller", 1},
88b0d3bb26SJustin Hibbits     {"fsl,p1020-l2-cache-controller", 1},
89b0d3bb26SJustin Hibbits     {"fsl,p1021-l2-cache-controller", 1},
90b0d3bb26SJustin Hibbits     {"fsl,p1022-l2-cache-controller", 1},
91b0d3bb26SJustin Hibbits     {"fsl,p1023-l2-cache-controller", 1},
92b0d3bb26SJustin Hibbits     {"fsl,p1024-l2-cache-controller", 1},
93b0d3bb26SJustin Hibbits     {"fsl,p1025-l2-cache-controller", 1},
94b0d3bb26SJustin Hibbits     {"fsl,p2010-l2-cache-controller", 1},
95b0d3bb26SJustin Hibbits     {"fsl,p2020-l2-cache-controller", 1},
96b0d3bb26SJustin Hibbits     {"fsl,t2080-l2-cache-controller", 1},
97b0d3bb26SJustin Hibbits     {"fsl,t4240-l2-cache-controller", 1},
98b0d3bb26SJustin Hibbits     {0, 0}
99b0d3bb26SJustin Hibbits };
100b0d3bb26SJustin Hibbits 
101e9f96ff4SJustin Hibbits static int
102e9f96ff4SJustin Hibbits mpc85xx_cache_probe(device_t dev)
103e9f96ff4SJustin Hibbits {
104e9f96ff4SJustin Hibbits 
105b0d3bb26SJustin Hibbits 	if (ofw_bus_search_compatible(dev, compats)->ocd_str == NULL)
106e9f96ff4SJustin Hibbits 		return (ENXIO);
107e9f96ff4SJustin Hibbits 
108e9f96ff4SJustin Hibbits 	device_set_desc(dev, "MPC85xx L2 cache");
109e9f96ff4SJustin Hibbits 	return (0);
110e9f96ff4SJustin Hibbits }
111e9f96ff4SJustin Hibbits 
112e9f96ff4SJustin Hibbits static int
113e9f96ff4SJustin Hibbits mpc85xx_cache_attach(device_t dev)
114e9f96ff4SJustin Hibbits {
115e9f96ff4SJustin Hibbits 	struct mpc85xx_cache_softc *sc = device_get_softc(dev);
116e9f96ff4SJustin Hibbits 	int rid;
117e9f96ff4SJustin Hibbits 	int cache_line_size, cache_size;
118e9f96ff4SJustin Hibbits 
119e9f96ff4SJustin Hibbits 	/* Map registers. */
120e9f96ff4SJustin Hibbits 	rid = 0;
121e9f96ff4SJustin Hibbits 	sc->sc_mem = bus_alloc_resource_any(dev,
122e9f96ff4SJustin Hibbits 		     SYS_RES_MEMORY, &rid, RF_ACTIVE);
123e9f96ff4SJustin Hibbits 	if (sc->sc_mem == NULL)
124e9f96ff4SJustin Hibbits 		return (ENOMEM);
125e9f96ff4SJustin Hibbits 
126e9f96ff4SJustin Hibbits 	/* Enable cache and flash invalidate. */
127e9f96ff4SJustin Hibbits 	__asm __volatile ("mbar; isync" ::: "memory");
128e9f96ff4SJustin Hibbits 	bus_write_4(sc->sc_mem, L2_CTL, L2CTL_L2E | L2CTL_L2I);
129e9f96ff4SJustin Hibbits 	bus_read_4(sc->sc_mem, L2_CTL);
130e9f96ff4SJustin Hibbits 	__asm __volatile ("mbar" ::: "memory");
131e9f96ff4SJustin Hibbits 
132e9f96ff4SJustin Hibbits 	cache_line_size = 0;
133e9f96ff4SJustin Hibbits 	cache_size = 0;
134e9f96ff4SJustin Hibbits 	OF_getencprop(ofw_bus_get_node(dev), "cache-size", &cache_size,
135e9f96ff4SJustin Hibbits 	    sizeof(cache_size));
136e9f96ff4SJustin Hibbits 	OF_getencprop(ofw_bus_get_node(dev), "cache-line-size",
137e9f96ff4SJustin Hibbits 	    &cache_line_size, sizeof(cache_line_size));
138e9f96ff4SJustin Hibbits 
139e9f96ff4SJustin Hibbits 	if (cache_line_size != 0 && cache_size != 0)
140e9f96ff4SJustin Hibbits 		device_printf(dev,
141e9f96ff4SJustin Hibbits 		    "L2 cache size: %dKB, cache line size: %d bytes\n",
142e9f96ff4SJustin Hibbits 		    cache_size / 1024, cache_line_size);
143e9f96ff4SJustin Hibbits 
144e9f96ff4SJustin Hibbits 	return (0);
145e9f96ff4SJustin Hibbits }
146e9f96ff4SJustin Hibbits 
147e9f96ff4SJustin Hibbits static device_method_t mpc85xx_cache_methods[] = {
148e9f96ff4SJustin Hibbits 	/* device methods */
149e9f96ff4SJustin Hibbits 	DEVMETHOD(device_probe, 	mpc85xx_cache_probe),
150e9f96ff4SJustin Hibbits 	DEVMETHOD(device_attach, 	mpc85xx_cache_attach),
151e9f96ff4SJustin Hibbits 
152e9f96ff4SJustin Hibbits 	DEVMETHOD_END
153e9f96ff4SJustin Hibbits };
154e9f96ff4SJustin Hibbits 
155e9f96ff4SJustin Hibbits static driver_t mpc85xx_cache_driver = {
156e9f96ff4SJustin Hibbits 	"cache",
157e9f96ff4SJustin Hibbits 	mpc85xx_cache_methods,
158e9f96ff4SJustin Hibbits 	sizeof(struct mpc85xx_cache_softc),
159e9f96ff4SJustin Hibbits };
160e9f96ff4SJustin Hibbits 
161*5d7d6129SJohn Baldwin EARLY_DRIVER_MODULE(mpc85xx_cache, simplebus, mpc85xx_cache_driver, NULL, NULL,
162e9f96ff4SJustin Hibbits     BUS_PASS_RESOURCE + BUS_PASS_ORDER_MIDDLE);
163